## ISL83204A 60V/2.5A Peak, High Frequency Full Bridge FET Driver FN6397 Rev.2.00 March 20, 2007 The ISL83204A is a high frequency, medium voltage Full Bridge N-Channel FET driver IC, available in 20 lead plastic SOIC and DIP packages. The ISL83204A includes an input comparator used to facilitate the "hysteresis" and PWM modes of operation. Its HEN (high enable) lead can force current to freewheel in the bottom two external power MOSFETs, maintaining the upper power MOSFETs off. Since it can switch at frequencies up to 1MHz, the ISL83204A is well suited for driving Voice Coil Motors, switching power amplifiers and power supplies. ISL83204A can also drive medium voltage brush motors, and two ISL83204As can be used to drive high performance stepper motors, since the short minimum "on-time" can provide fine micro-stepping capability. Short propagation delays of approximately 55ns maximize control loop crossover frequencies and dead-times which can be adjusted to near zero to minimize distortion, resulting in precise control of the driven load. ## Ordering Information | PART<br>NUMBER | PART<br>MARKING | TEMP<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG. # | |-------------------------|-----------------|-----------------------|-------------------------|----------------| | ISL83204AIPZ<br>(Note) | ISL83204AIPZ | -40 to +85 | 20 Ld PDIP<br>(Pb-Free) | E20.3 | | ISL83204AIBZ*<br>(Note) | ISL83204AIBZ | -40 to +85 | 20 Ld SOIC<br>(Pb-Free) | M20.3 | <sup>\*</sup>Add "-T" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ### Features - Drives N-Channel FET Full Bridge Including High Side Chop Capability - · Bootstrap Supply Max Voltage to 75VDC - Drives 1000pF Load at 1MHz in Free Air at +50°C with Rise and Fall Times of Typically 10ns - · User-Programmable Dead Time - Charge-Pump and Bootstrap Maintain Upper Bias Supplies - · DIS (Disable) Pin Pulls Gates Low - Input Logic Thresholds Compatible with 5V to 15V Logic Levels - · Very Low Power Consumption - · Undervoltage Protection - · Pb-Free Plus Anneal Available (RoHS Compliant) ## **Applications** - · Medium/Large Voice Coil Motors - · Full Bridge Power Supplies - · Switching Power Amplifiers - · Uninterruptible Power Supplies - · High Performance Motor Controls - Noise Cancellation Systems - · Battery Powered Vehicles ### **Pinout** ISL83204A (20 LD PDIP, 20 LD SOIC) TOP VIEW # Application Block Diagram # Functional Block Diagram (1/2 ISL83204A) # Typical Application (Hysteresis Mode Switching) RENESAS ## **Absolute Maximum Ratings** # Thermal Information | Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> (°C/W) | |--------------------------------------|------------------------| | SOIC Package | 85 | | PDIP Package | | | Maximum Power Dissipation at +85°C | | | SOIC Package | 470mW | | PDIP Package | 530mW | | Storage Temperature Range65 | s°C to +150°C | | Operating Max. Junction Temperature | +125°C | | Lead Temperature (Soldering 10s) | +300°C | | (For SOIC - Lead Tips Only) | | | | | ## **Operating Conditions** | Supply Voltage, V <sub>DD</sub> and V <sub>CC</sub> | +9.5V to +15V | |-----------------------------------------------------|--------------------------------------------------| | Voltage on ALS, BLS | 1.0V to +1.0V | | Voltage on AHB, BHB VAHS, I | <sub>BHS</sub> +5V to V <sub>AHS, BHS</sub> +15V | | Voltage on AHs, BHS | | | Input Current, HDEL and LDEL | 500μA to -50μA | | Operating Ambient Temperature Range | 40°C to +85°C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. $\theta_{JA}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. **Electrical Specifications** $V_{DD} = V_{CC} = V_{AHB} = V_{BHB} = 12V$ , $V_{SS} = V_{ALS} = V_{BLS} = V_{AHS} = 0V$ , $V_{BHS} = 0V$ , $V_{BHDEL} = 100$ k, and $V_{AHDEL} 10$ | | | | | T <sub>J</sub> = +25° | Г <sub>Ј</sub> = +25°С | | T <sub>J</sub> = -40°C to +125°C | | |--------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------------------------|------|----------------------------------|-------| | PARAMETERS SYMBO | | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | SUPPLY CURRENTS AND | CHARGE PUM | PS | | | | | | | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | IN- = 2.5V, Other Inputs = 0V | 8 | 11 | 14 | 7 | 14 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | Outputs switching f = 500kHz, No Load | 8 | 12 | 15 | 8 | 15 | mA | | V <sub>CC</sub> Quiescent Current | Icc | IN- = 2.5V, Other Inputs = 0V,<br>I <sub>ALO</sub> = I <sub>BLO</sub> = 0 | - | 25 | 80 | - | 100 | μА | | V <sub>CC</sub> Operating Current | Icco | f = 500kHz, No Load | 1 | 1.25 | 2.0 | 0.8 | 3 | mA | | AHB, BHB Quiescent<br>Current -Qpump Output<br>Current | I <sub>AHB</sub> , I <sub>BHB</sub> | IN- = 2.5V, Other Inputs = 0V,<br>I <sub>AHO</sub> = I <sub>BHO</sub> = 0,<br>V <sub>DD</sub> = V <sub>CC</sub> =V <sub>AHB</sub> = V <sub>BHB</sub> = 10V | -50 | -25 | -11 | -60 | -10 | μА | | AHB, BHB Operating Current | I <sub>AHBO</sub> ,<br>I <sub>BHBO</sub> | f = 500kHz, No Load | 0.62 | 1.2 | 1.5 | 0.5 | 1.9 | mA | | AHS, BHS, AHB, BHB<br>Leakage Current | IHLK | V <sub>BHS</sub> = V <sub>AHS</sub> = 60V,<br>V <sub>AHB</sub> = V <sub>BHB</sub> = 75V | - | 0.02 | 1.0 | - | 10 | μА | | AHB-AHS, BHB-BHS<br>Qpump Output Voltage | V <sub>AHB</sub> - V <sub>AHS</sub><br>V <sub>BHB</sub> - V <sub>BHS</sub> | I <sub>AHB</sub> = I <sub>AHB</sub> = 0, No Load | 11.5 | 12.6 | 14.0 | 10.5 | 14.5 | V | | INPUT COMPARATOR PIN | S: IN+, IN-, OU | Т | | | | | | | | Offset Voltage | V <sub>OS</sub> | Over Common Mode Voltage<br>Range | -10 | 0 | +10 | -15 | +15 | mV | | Input Bias Current | I <sub>IB</sub> | | 0 | 0.5 | 2 | 0 | 4 | μА | | Input Offset Current | Ios | | -1 | 0 | +1 | -2 | +2 | μА | | Input Common Mode<br>Voltage Range | CMVR | | 1 | - | V <sub>DD</sub> - 1.5 | 1 | V <sub>DD</sub> - 1.5 | V | # **Electrical Specifications** $V_{DD} = V_{CC} = V_{AHB} = V_{BHB} = 12V$ , $V_{SS} = V_{ALS} = V_{BLS} = V_{AHS} = 0V$ , $V_{BHS} = 0V$ , $V_{BHS} = 100V$ , and $V_{BHS} = 100V$ , and $V_{BHS} = 100V$ , 10$ | | | | T <sub>J</sub> = +25°C | | | T <sub>J</sub> = -40°C to +125°C | | | |-------------------------------------|-----------------------------------|-------------------------------------------------|------------------------|------|------|----------------------------------|------|-------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | Voltage Gain | AVOL | | - | 25 | - | - | - | V/mV | | OUT High Level Output<br>Voltage | V <sub>OH</sub> | IN+ >IN-, I <sub>OH</sub> = -250μA | V <sub>DD</sub> - 0.4 | - | - | V <sub>DD</sub> - 0.5 | - | V | | OUT Low Level Output<br>Voltage | V <sub>OL</sub> | IN+ <in-, i<sub="">OL = +250μA</in-,> | - | - | 0.4 | - | 0.5 | V | | Low Level Output Current | I <sub>OL</sub> | V <sub>OUT</sub> = 6V | 6.5 | 14 | 19 | 6 | 20 | mA | | High Level Output Current | Іон | V <sub>OUT</sub> = 6V | -17 | -10 | -3 | -20 | -2.5 | mA | | INPUT PINS: DIS | | · | | | 1 | 1 | | l | | Low Level Input Voltage | V <sub>IL</sub> | Full Operating Conditions | - | - | 1.0 | - | 0.8 | V | | High Level Input Voltage | V <sub>IH</sub> | Full Operating Conditions | 2.5 | - | - | 2.7 | - | V | | Input Voltage Hysteresis | | | - | 35 | - | - | - | mV | | Low Level Input Current | I <sub>IL</sub> | V <sub>IN</sub> = 0V, Full Operating Conditions | -130 | -100 | -75 | -135 | -65 | μА | | High Level Input Current | I <sub>IH</sub> | V <sub>IN</sub> = 5V, Full Operating Conditions | -1 | - | +1 | -10 | +10 | μА | | INPUT PINS: HEN | | | | | | | | I. | | Low Level Input Voltage | V <sub>IL</sub> | Full Operating Conditions | - | - | 1.0 | - | 0.8 | V | | High Level Input Voltage | V <sub>IH</sub> | Full Operating Conditions | 2.5 | - | - | 2.7 | - | V | | Input Voltage Hysteresis | | | - | 35 | - | - | - | mV | | Low Level Input Current | I <sub>IL</sub> | V <sub>IN</sub> = 0V, Full Operating Conditions | -260 | -200 | -150 | -270 | -130 | μА | | High Level Input Current | I <sub>IH</sub> | V <sub>IN</sub> = 5V, Full Operating Conditions | -1 | - | +1 | -10 | +10 | μА | | TURN-ON DELAY PINS: LD | EL AND HDE | | ı | | | | | | | LDEL, HDEL Voltage | V <sub>HDEL</sub> ,V | I <sub>HDEL</sub> = I <sub>LDEL</sub> = -100μA | 4.9 | 5.1 | 5.3 | 4.8 | 5.4 | V | | GATE DRIVER OUTPUT PI | NS: ALO, BLO | , AHO, AND BHO | | | | | | I. | | Low Level Output Voltage | V <sub>OL</sub> | I <sub>OUT</sub> = 100mA | 0.7 | 0.85 | 1.0 | 0.5 | 1.1 | V | | High Level Output Voltage | V <sub>CC</sub> - V <sub>OH</sub> | I <sub>OUT</sub> = -100mA | 0.8 | 0.95 | 1.1 | 0.5 | 1.2 | V | | Peak Pullup Current | I <sub>O</sub> + | V <sub>OUT</sub> = 0V | 1.7 | 2.6 | 3.8 | 1.4 | 4.1 | Α | | Peak Pulldown Current | I <sub>O</sub> - | V <sub>OUT</sub> = 12V | 1.7 | 2.4 | 3.3 | 1.3 | 3.6 | Α | | Under Voltage, Rising<br>Threshold | UV+ | | 8.1 | 8.8 | 9.4 | 8.0 | 9.5 | ٧ | | Under Voltage, Falling<br>Threshold | UV- | | 7.6 | 8.3 | 8.9 | 7.5 | 9.0 | ٧ | | Under Voltage, Hysteresis | HYS | | 0.25 | 0.4 | 0.65 | 0.2 | 0.7 | V | # | | | | T <sub>J</sub> = +25°C | | | T <sub>J</sub> = -40°0 | | | |----------------------------------------------------------------|-----------------------|---------------------------------------------|------------------------|-----|-----|------------------------|-----|-------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | Lower Turn-off Propagation Delay (IN+/IN- to ALO/BLO) | t <sub>LPHL</sub> | | - | 40 | 70 | - | 90 | ns | | Upper Turn-off Propagation Delay (IN+/IN- to AHO/BHO) | t <sub>HPHL</sub> | | - | 50 | 80 | - | 110 | ns | | Lower Turn-on Propagation Delay (IN+/IN- to ALO/BLO) | t <sub>LPLH</sub> | | - | 40 | 70 | - | 90 | ns | | Upper Turn-on Propagation Delay (IN+/IN- to AHO/BHO) | t <sub>HPLH</sub> | | - | 70 | 110 | - | 140 | ns | | Rise Time | t <sub>R</sub> | | - | 10 | 25 | - | 35 | ns | | Fall Time | t <sub>F</sub> | | - | 10 | 25 | - | 35 | ns | | Turn-on Input Pulse Width | t <sub>PWIN-ON</sub> | | 50 | - | - | 50 | - | ns | | Turn-off Input Pulse Width | t <sub>PWIN-OFF</sub> | | 40 | - | - | 40 | - | ns | | Disable Turn-off Propagation Delay (DIS - Lower Outputs) | tDISLOW | | - | 45 | 75 | - | 95 | ns | | Disable Turn-off Propagation Delay (DIS - Upper Outputs) | <sup>†</sup> DISHIGH | | - | 55 | 85 | - | 105 | ns | | Disable to Lower Turn-on Propagation Delay (DIS - ALO and BLO) | tDLPLH | | - | 45 | 70 | - | 90 | ns | | Refresh Pulse Width (ALO and BLO) | t <sub>REF-PW</sub> | | 240 | 380 | 500 | 200 | 600 | ns | | Disable to Upper Enable (DIS - AHO and BHO) | t <sub>UEN</sub> | | - | 480 | 630 | - | 750 | ns | | HEN-AHO, BHO Turn-off, Propagation Delay | t <sub>HEN-PHL</sub> | R <sub>HDEL</sub> = R <sub>LDEL</sub> = 10k | - | 40 | 70 | - | 90 | ns | | HEN-AHO, BHO Turn-on, Propagation Delay | t <sub>HEN-PLH</sub> | R <sub>HDEL</sub> = R <sub>LDEL</sub> = 10k | - | 60 | 90 | - | 110 | ns | ## TRUTH TABLE | | INPUT | | | | ОИТ | PUT | | |----------|-------|-----|-----|-----|-----|-----|-----| | IN+ >IN- | HEN | U/V | DIS | ALO | АНО | BLO | вно | | Х | Х | Х | 1 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Х | Х | 1 | Х | 0 | 0 | 0 | 0 | # Pin Descriptions | PIN<br>NUMBER | SYMBOL | DESCRIPTION | |---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ВНВ | B High-side Bootstrap supply. External bootstrap diode and capacitor are required. Connect cathode of bootstrap diode and positive side of bootstrap capacitor to this pin. Internal charge pump supplies 30μA out of this pin to maintain bootstrap supply. Internal circuitry clamps the bootstrap supply to approximately 12.8V. | | 2 | HEN | High-side Enable input. Logic level input that when low overrides IN+/IN- (Pins 6 and 7) to put AHO and BHO drivers (Pins 11 and 20) in low output state. When HEN is high AHO and BHO are controlled by IN+/IN- inputs. The pin can be driven by signal levels of 0V to 15V (no greater than V <sub>DD</sub> ). | | 3 | DIS | DISable input. Logic level input that when taken high sets all four outputs low. DIS high overrides all other inputs. When DIS is taken low the outputs are controlled by the other inputs. The pin can be driven by signal levels of 0V to $15V$ (no greater than $V_{DD}$ ). | | 4 | V <sub>SS</sub> | Chip negative supply, generally will be ground. | | 5 | OUT | OUTput of the input control comparator. This output can be used for feedback and hysteresis. | | 6 | IN+ | Noninverting input of control comparator. If IN+ is greater than IN- (Pin 7) then ALO and BHO are low level outputs and BLO and AHO are high level outputs. If IN+ is less than IN- then ALO and BHO are high level outputs and BLO and AHO are low level outputs. DIS (Pin 3) high level will override IN+/IN- control for all outputs. HEN (Pin 2) low level will override IN+/IN- control of AHO and BHO. When switching in four quadrant mode, dead time in a half bridge leg is controlled by HDEL and LDEL (Pins 8 and 9). | | 7 | IN- | Inverting input of control comparator. See IN+ (Pin 6) description. | | 8 | HDEL | High-side turn-on DELay. Connect resistor from this pin to V <sub>SS</sub> to set timing current that defines the turn-on delay of both high-side drivers. The low-side drivers turn-off with no adjustable delay, so the HDEL resistor guarantees no shoot-through by delaying the turn-on of the high-side drivers. HDEL reference voltage is approximately 5.1V. | | 9 | LDEL | Low-side turn-on DELay. Connect resistor from this pin to V <sub>SS</sub> to set timing current that defines the turn-on delay of both low-side drivers. The high-side drivers turn-off with no adjustable delay, so the LDEL resistor guarantees no shoot-through by delaying the turn-on of the low-side drivers. LDEL reference voltage is approximately 5.1V. | | 10 | АНВ | A High-side Bootstrap supply. External bootstrap diode and capacitor are required. Connect cathode of bootstrap diode and positive side of bootstrap capacitor to this pin. Internal charge pump supplies 30μA out of this pin to maintain bootstrap supply. Internal circuitry clamps the bootstrap supply to approximately 12.8V. | | 11 | AHO | A High-side Output. Connect to gate of A High-side power MOSFET. | | 12 | AHS | A High-side Source connection. Connect to source of A High-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | 13 | ALO | A Low-side Output. Connect to gate of A Low-side power MOSFET. | | 14 | ALS | A Low-side Source connection. Connect to source of A Low-side power MOSFET. | | 15 | V <sub>CC</sub> | Positive supply to gate drivers. Must be same potential as V <sub>DD</sub> (Pin 16). Connect to anodes of two bootstrap diodes. | | 16 | $V_{DD}$ | Positive supply to lower gate drivers. Must be same potential as V <sub>CC</sub> (Pin 15). De-couple this pin to V <sub>SS</sub> (Pin 4). | | 17 | BLS | B Low-side Source connection. Connect to source of B Low-side power MOSFET. | | 18 | BLO | B Low-side Output. Connect to gate of B Low-side power MOSFET. | | 19 | BHS | B High-side Source connection. Connect to source of B High-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | 20 | вно | B High-side Output. Connect to gate of B High-side power MOSFET. | # **Timing Diagrams** FIGURE 1. BI-STATE MODE FIGURE 3. DISABLE FUNCTION FIGURE 4. QUIESCENT $I_{DD}$ SUPPLY CURRENT vs $V_{DD}$ SUPPLY VOLTAGE FIGURE 6. SIDE A, B FLOATING SUPPLY BIAS CURRENT vs FREQUENCY (LOAD = 1000pF) FIGURE 8. I<sub>AHB</sub>, I<sub>BHB</sub> NO-LOAD FLOATING SUPPLY BIAS CURRENT vs FREQUENCY FIGURE 5. I<sub>DDO</sub> NO-LOAD I<sub>DD</sub> SUPPLY CURRENT vs FREQUENCY (Hz) FIGURE 7. I<sub>CCO</sub>, NO-LOAD I<sub>CC</sub> SUPPLY CURRENT vs FREQUENCY (Hz) TEMPERATURE FIGURE 9. COMPARATOR INPUT CURRENT $I_L$ vs TEMPERATURE AT $V_{CM}$ = 5V Typical Performance Curves $V_{DD} = V_{CC} = V_{AHB} = V_{BHB} = 12V$ , $V_{SS} = V_{ALS} = V_{BLS} = V_{AHS} = V_{BHS} = 0V$ , $V_{BD} = V_{CC} = V_{AHB} = V_{BHB} = 12V$ , $V_{SS} = V_{ALS} = V_{BLS} = V_{AHS} = V_{BHS} = 0V$ , $V_{BD} = V_{BD} = 100$ , $V_{BD} = V_{BD} = 100$ , $V_{BD} = V_{BD} = 100$ , and $V_{AB} = V_{BD} = 100$ , $V_{BD} $V_{$ FIGURE 10. DIS LOW LEVEL INPUT CURRENT $I_{IL}$ vs TEMPERATURE FIGURE 12. AHB - AHS, BHB - BHS NO-LOAD CHARGE PUMP VOLTAGE vs TEMPERATURE FIGURE 14. DISABLE TO UPPER ENABLE t<sub>UEN</sub> PROPAGATION DELAY vs TEMPERATURE FIGURE 11. HEN LOW LEVEL INPUT CURRENT $I_{IL}$ vs TEMPERATURE FIGURE 13. UPPER DISABLE TURN-OFF PROPAGATION DELAY $t_{\mbox{\footnotesize DISHIGH}}$ vs TEMPERATURE FIGURE 15. LOWER DISABLE TURN-OFF PROPAGATION DELAY t<sub>DISLOW</sub> vs TEMPERATURE **Typical Performance Curves** $V_{DD} = V_{CC} = V_{AHB} = V_{BHB} = 12V, V_{SS} = V_{ALS} = V_{BLS} = V_{AHS} = V_{BHS} = 0V, R_{HDEL} = R_{LDEL} = 100k, and T_A = +25^{\circ}C, Unless Otherwise Specified. (Continued)$ FIGURE 16. $tT_{REF-PW}$ REFRESH PULSE WIDTH vs TEMPERATURE FIGURE 18. UPPER TURN-OFF PROPAGATION DELAY $t_{\mbox{\scriptsize HPHL}}$ vs TEMPERATURE FIGURE 20. LOWER TURN-OFF PROPAGATION DELAY $t_{\mbox{\scriptsize LPHL}}$ vs TEMPERATURE FIGURE 17. DISABLE TO LOWER ENABLE t<sub>DLPLH</sub> PROPAGATION DELAY vs TEMPERATURE FIGURE 19. UPPER TURN-ON PROPAGATION DELAY t<sub>HPLH</sub> vs TEMPERATURE FIGURE 21. LOWER TURN-ON PROPAGATION DELAY $t_{LPLH}$ vs TEMPERATURE **Typical Performance Curves** $V_{DD} = V_{CC} = V_{AHB} = V_{BHB} = 12V$ , $V_{SS} = V_{ALS} = V_{BHS} = V_{AHS} = 0V$ , $V_{BHS} $V_{BH$ FIGURE 22. GATE DRIVE FALL TIME t<sub>F</sub> vs TEMPERATURE FIGURE 24. V<sub>LDEL</sub>, V<sub>HDEL</sub> VOLTAGE vs TEMPERATURE FIGURE 26. LOW LEVEL OUTPUT VOLTAGE $V_{OL}$ vs BIAS SUPPLY AND TEMPERATURE AT 100 $\mu$ A FIGURE 23. GATE DRIVE RISE TIME $t_{\mbox{\scriptsize R}}$ vs TEMPERATURE FIGURE 25. HIGH LEVEL OUTPUT VOLTAGE, $V_{CC}$ - $V_{OH}$ vs BIAS SUPPLY AND TEMPERATURE AT 100 $\mu$ A FIGURE 27. PEAK PULLDOWN CURRENT IO- BIAS SUPPLY VOLTAGE **Typical Performance Curves** $V_{DD} = V_{CC} = V_{AHB} = V_{BHB} = 12V$ , $V_{SS} = V_{ALS} = V_{BLS} = V_{AHS} = 0V$ , $V_{BHS} $V_{BH$ FIGURE 28. PEAK PULLUP CURRENT $I_{O+}$ vs SUPPLY VOLTAGE FIGURE 29. LOW VOLTAGE BIAS CURRENT I<sub>DD</sub> AND I<sub>CC</sub> (LESS QUIESCENT COMPONENT) vs FREQUENCY AND GATE LOAD CAPACITANCE FIGURE 30. HIGH VOLTAGE LEVEL-SHIFT CURRENT vs FREQUENCY AND BUS VOLTAGE FIGURE 31. UNDERVOLTAGE LOCKOUT vs TEMPERATURE FIGURE 32. MINIMUM DEAD-TIME vs DEL RESISTANCE # Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - E and e<sub>A</sub> are measured with the leads constrained to be perpendicular to datum -C-. - 7. $e_B$ and $e_C$ are measured at the lead tips with the leads unconstrained. $e_C$ must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). **E20.3** (JEDEC MS-001-AD ISSUE D) 20 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INC | HES | MILLIM | ETERS | | |----------------|-------|-------|----------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.210 | - | 5.33 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.045 | 0.070 | 1.55 | 1.77 | 8 | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | D | 0.980 | 1.060 | 24.89 | 26.9 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | E | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | е | 0.100 | BSC | 2.54 | BSC | - | | e <sub>A</sub> | 0.300 | BSC | 7.62 BSC | | 6 | | eB | - | 0.430 | - | 10.92 | 7 | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | N | 2 | 0 | 2 | 0 | 9 | Rev. 0 12/93 ## Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M20.3 (JEDEC MS-013-AC ISSUE C) 20 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE | | INCI | HES | MILLI | | | |--------|--------|--------|----------|-------|-------| | CVMBOL | MIN | MAX | MIN | MAX | NOTES | | SYMBOL | IVIIIN | WAX | IVIIIN | WAX | NOTES | | Α | 0.0926 | 0.1043 | 2.35 | 2.65 | - | | A1 | 0.0040 | 0.0118 | 0.10 | 0.30 | - | | В | 0.014 | 0.019 | 0.35 | 0.49 | 9 | | С | 0.0091 | 0.0125 | 0.23 | 0.32 | - | | D | 0.4961 | 0.5118 | 12.60 | 13.00 | 3 | | Е | 0.2914 | 0.2992 | 7.40 | 7.60 | 4 | | е | 0.050 | BSC | 1.27 BSC | | - | | Н | 0.394 | 0.419 | 10.00 | 10.65 | - | | h | 0.010 | 0.029 | 0.25 | 0.75 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 20 | | | 20 | 7 | | α | 0° | 8° | 0° | 8° | - | Rev. 2 6/05 © Copyright Intersil Americas LLC 2007. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>