

# MP86884

Intelli-Phase<sup>™</sup> Solution (Integrated HS/LS FETs and Driver) in 6x6mm TQFN

The Future of Analog IC Technology

### DESCRIPTION

The MP86884 is a monolithic half-bridge with built-in internal power MOSFETs and gate drivers. It achieves 55A of continuous output current over a wide input supply range.

Integration of the driver and MOSFETS results in high efficiency due to optimal dead time control and parasitic inductance reduction.

The MP86884 is a Monolithic IC approach to drive up to 55A per phase. This very small 6mmx6mm TQFN device can operate from 100kHz to 1MHz.

This device works with tri-state output controllers. It also comes with a generalpurpose current sense and temperature sense.

The MP86884 is ideal for server applications where efficiency and small size are a premium.

#### FEATURES

- Wide 4.5V to 14V Operating Input Range
- Simple Logic Interface
- 55A Output Current
- Accepts Tri-State PWM Signal
- Built-In Switch for bootstrap
- Current Sense
- Temperature Sense
- Current Limit Protection
- Used for Multi-Phase Operation
- Available in 6mm x 6mm TQFN Package
- ROHS6 Compliant

### APPLICATIONS

- Server Core Voltage
- Graphic Card Core Regulators
- Power Modules

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

Intelli-Phase is Trademark of Monolithic Power Systems, Inc.





#### **ORDERING INFORMATION**

| Part Number* | Package    | Top Marking |  |
|--------------|------------|-------------|--|
| MP86884DQKT  | 6x6mm TQFN | MP86884     |  |

\* For Tape & Reel, add suffix –Z (e.g. MP86884DQKT–Z) For RoHS Compliant Packaging, add suffix –LF (e.g. MP86884DQKT–LF–Z)



# ABSOLUTE MAXIMUM RATINGS (1)

| Supply Voltage VIN           | 16V                                    |
|------------------------------|----------------------------------------|
| V <sub>SW (DC)</sub>         | 1 V to 15V                             |
| V <sub>SW (25ns)</sub>       | 3V to 23V                              |
| V <sub>BST</sub>             | V <sub>sw</sub> + 6V                   |
| All Other Pins               | 0.3V to +6V                            |
| Instantaneous Current        | 100A                                   |
| Continuous Power Dissipation | (T <sub>A</sub> =+25°C) <sup>(2)</sup> |
|                              | 4.3W                                   |
| Junction Temperature         | 150°C                                  |
| Lead Temperature             | 260°C                                  |
| Storage Temperature          | 5°C to +150°C                          |
|                              |                                        |

#### Recommended Operating Conditions (3)

| Supply Voltage V <sub>IN</sub>              | 4.5V to 14V     |
|---------------------------------------------|-----------------|
| Driver Voltage VDDDRV                       | 4.5V to 5.5V    |
| Logic Voltage V <sub>DD</sub>               | 4.5V to 5.5V    |
| Operating Junction Temp. (T <sub>J</sub> ). | -40°C to +125°C |

| Thermal  | Resistance <sup>(4)</sup> | θја | θις |       |
|----------|---------------------------|-----|-----|-------|
| 6x6mm TC | QFN                       | 29  | 8   | .°C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



### **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $V_{DDDRV} = V_{DD} = 5V$ ,  $T_A = -40^{\circ}C$  to  $125^{\circ}C$ , unless otherwise noted.

| Parameters                                                    | Symbol            | Condition                                              | Min          | Тур    | Max  | Units |  |
|---------------------------------------------------------------|-------------------|--------------------------------------------------------|--------------|--------|------|-------|--|
| I <sub>IN</sub> Shutdown                                      | IN (Off)          | Vdddrv=Vdd=0V                                          |              | 55     |      | μA    |  |
| l <sub>IN</sub> Standby                                       | IN (Standby)      | V <sub>DDDRV</sub> =V <sub>DD</sub> =5V,<br>PWM=EN=Low |              | 60     |      | μΑ    |  |
| V <sub>IN</sub> Under Voltage Lockout<br>Threshold Rising     |                   |                                                        |              | 4      | 4.4  | V     |  |
| V <sub>IN</sub> Under Voltage Lockout<br>Threshold Hysteresis |                   |                                                        | X            | 300    |      | mV    |  |
| IDDDRV Quiescent Current                                      | DDDRV (Quiescent) | PWM=Low                                                |              |        | 500  | μA    |  |
| IDDDRV Shutdown Current                                       | DDDRV Shutdown    |                                                        |              | 250    |      | μA    |  |
| IDD Quiescent Current                                         | DD (Quiescent)    | PWM=Low                                                |              | 2.4    |      | mA    |  |
| IDD Shutdown Current                                          | DD Shutdown       |                                                        |              | 70     |      | μA    |  |
| VDD Voltage UVLO Rising                                       |                   |                                                        | C            | 4      | 4.4  | V     |  |
| VDD Voltage UVLO Hysteresis                                   |                   |                                                        | 2            | 300 🧹  |      | mV    |  |
| High Side Current Limit <sup>(5)</sup>                        | LIM               | 1                                                      |              | 80     | · ·  | Α     |  |
| Low Side Current Limit <sup>(5)</sup>                         |                   |                                                        |              | -30    |      | Α     |  |
| EN Input Low Voltage                                          |                   | ( )                                                    |              | $\sim$ | 0.4  | V     |  |
| EN Input High Voltage                                         |                   |                                                        | 2_           | 5      |      | V     |  |
| Dead-Time Rising (5)                                          |                   |                                                        |              | 3      |      | ns    |  |
| Dead-Time Falling (5)                                         |                   |                                                        |              | 8      |      | ns    |  |
| SYNC Current                                                  | ISYNC             | Vsync=0V                                               | $\mathbf{T}$ | 13     |      | μA    |  |
| SYNC Logic High Voltage                                       |                   |                                                        | 2            |        |      | V     |  |
| SYNC Logic Low Voltage                                        |                   |                                                        |              |        | 0.4  | V     |  |
| PWM High to SW Rising Delay <sup>(5)</sup>                    |                   |                                                        |              | 35     |      | ns    |  |
| PWM Low to SW Falling Delay <sup>(5)</sup>                    |                   |                                                        |              | 35     |      | ns    |  |
|                                                               | tLT               | Iout=10A                                               |              | 60     |      |       |  |
| PWM Tristate to SW Hi-Z                                       | t⊤∟               | Iout=10A                                               |              | 60     |      |       |  |
| Delay <sup>(5)</sup>                                          | tнт               | Iout=10A                                               |              | 75     |      | ns    |  |
|                                                               | V tтн             | Iout=10A                                               |              | 45     |      |       |  |
| Minimum PWM Pulse Width <sup>(5)</sup>                        |                   |                                                        |              | 30     |      | ns    |  |
| Current Sense Accuracy <sup>(5)</sup>                         |                   | lout=30A                                               |              | ±4     |      | %     |  |
| Current Sense Gain                                            |                   |                                                        |              | 10     |      | µA/A  |  |
| Temperature Sense Gain <sup>(6)</sup>                         |                   |                                                        |              | 10     |      | mV/°C |  |
| Temperature Sense Offset <sup>(6)</sup>                       | $\sim$            |                                                        |              | -100   |      | mV    |  |
| PWM Input Current                                             | Iрwм              | Vpwm=5V, Ven=5V                                        |              | 105    |      | μA    |  |
|                                                               |                   | VPWM=0V, VEN=5V                                        |              | -105   |      | μA    |  |
| PWM Logic High Voltage                                        |                   |                                                        | 4.00         |        |      | V     |  |
| PWM Tristate Region <sup>(5)</sup>                            |                   |                                                        | 1.45         |        | 3.20 | V     |  |
| PWM Logic Low Voltage                                         |                   |                                                        |              |        | 0.50 | V     |  |

Notes:

5) Guaranteed by design.

6) See "Junction Temperature Sense" section for details.







# **PIN FUNCTIONS**

| Pin #                | Name   | Description                                                                                                                                                                                                   |
|----------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-6<br>Exposed Pad   | SW     | Switch Output.                                                                                                                                                                                                |
| 7                    | VDDDRV | Driver Voltage. Connect to 5V supply and decouple with 1µF to 4.7µF ceramic capacitor.                                                                                                                        |
| 8-21<br>Exposed Pad  | PGND   | Power Ground.                                                                                                                                                                                                 |
| 22-23<br>Exposed Pad | IN     | Supply Voltage. Place $C_{IN}$ close to the device to prevent large voltage spikes at the input.                                                                                                              |
| 24                   | EN     | Enable. Pull low to place SW in a high impedance state.                                                                                                                                                       |
| 25                   | VTEMP  | Single pin temperature sense output.                                                                                                                                                                          |
| 26                   | T2     | Test pin. Connect to ground.                                                                                                                                                                                  |
| 27                   | T1     | Test pin. Connect to ground.                                                                                                                                                                                  |
| 28                   | CS     | Current Sense Output, Requires an external resistor.                                                                                                                                                          |
| 29                   | DT     | Dead Time. It is recommended to float this pin to use default dead time setting.                                                                                                                              |
| 30                   | VSS    | Signal Ground.                                                                                                                                                                                                |
| 31                   | VDD    | Internal Circuitry Voltage. Connect to VDDDRV thru 2.2 $\Omega$ resistor and decouple with 1 $\mu$ F capacitor to VSS. Connect VSS and PGND at this point.                                                    |
| 32                   | PWM    | Pulse Width Modulation. Leave PWM floating or drive to mid-state to put SW in high impedance state.                                                                                                           |
| 33                   | SYNC   | Synchronous Low Switch. Leave open or pull high to enable. Pull low to enter diode emulation mode.                                                                                                            |
| 34                   | BST    | Bootstrap. Requires a $0.22\mu$ F to $1\mu$ F capacitor to drive the power switch's gate above the supply voltage. Connects between SW and BST pins to form a floating supply across the power switch driver. |

M.E.

### **TYPICAL CHARACTERISTICS**



MP86884 Rev. 1.02 8/31/2020 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.



#### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$ =12V,  $V_{OUT}$ =1.2V,  $V_{DDDRV}$ =  $V_{DD}$ =5V, L=200nH,  $F_{SW}$ =600kHz,  $T_A$ =25°C, no droop, unless otherwise noted.



v. 1.02 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.



## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$ =12V,  $V_{OUT}$ =1.2V,  $V_{DDDRV}$ =  $V_{DD}$ =5V, L=200nH,  $F_{SW}$ =600kHz,  $T_A$ =25°C, no droop, unless otherwise noted.





# **BLOCK DIAGRAM**





# OPERATION

The MP86884 is a 55A monolithic half-bridge driver with MOSFETs ideally suited for multiphase buck regulators.

When the EN transitions from low to high and both  $V_{DD}$  and  $V_{BST}$  signals are sufficiently high, operation begins. It is recommended to use EN pin to startup and shutdown the Intelli-Phase.

To put SW node in a high impedance state, let PWM pin float or drive PWM pin to mid-state. Drive the SYNC pin low to enter diode emulation mode. In diode emulation mode, the LSFET is off after inductor current crossed zero current.

When HSFET over current is detected, the part will latch off. Recycling Vin/Vdd or toggling EN will release the latch and restart the device. When the LSFET detects a -30A current, the part will turn off the LSFET for that cycle.





#### **APPLICATION INFORMATION**

#### **Current Sense**

The CS pin is a current source that generates 10µA per 1A of LSFET current. It will hold the valley current when LS turned off. Place a resistor between CS pin and ground to generate a voltage proportional to the output current. A capacitor is optional for noise immunity.

Intelli-Phase's current sense output can be used by controller to accurately monitor the output current. The cycle-by-cycle current information from CS pin can be used for phase current balancing, over current protection and active voltage positioning (output voltage droop). In multi-phase operation, the CS pins of every Intelli-Phase can be summed through resistors and connected to the current sense amplifier of the controller. This circuitry is shown in Figure 2. The reference voltage cannot be higher than 3.2V.



#### Figure 2: Multi-Phase Current Sense Utilization

#### **Junction Temperature Sense**

The VTEMP pin is a voltage output proportional to the junction temperature. The VTEMP pin output voltage is 10mV/°C with a 100mV offset.

VTEMP = Junction Temperature x  $10mV/^{\circ}C - 100mV$ .

For example, if the junction temperature is 80°C, then the VTEMP voltage is 700mV. Be sure to

measure this voltage between VTEMP and VSS pins for the most accurate reading. In multiphase operation, the VTEMP pins of every Intelli-Phase can be connected to the temperature monitor pin of the controller. A sample circuitry is shown in Figure 3. VTEMP signals can also be used for system thermal protection as shown in Figure 4.







#### Figure 4: System Thermal Protection

#### PCB Layout Guide Line

PCB layout plays an important role to achieve stable operation. For optimal performance, follow these guidelines.

- 1. Always place some input bypass ceramic capacitors next to the device and on the same layer as the device. Do not put all of the input bypass capacitors on the back side of the device. Use as many via and input voltage planes as possible to reduce switching spikes. Place the BST capacitor and the VDDDRV capacitor as close to the device as possible.
- 2. Place the VDD decoupling capacitor close to the device. Connect VSS and PGND at the point of VDD capacitor's ground connection.

- 3. It is recommended to use  $0.22\mu$ F to  $1\mu$ F bootstrap capacitor and  $3.3\Omega$  bootstrap resistance. Do not use capacitance values below 100nF for the BST capacitor.
- 4. Connect IN, SW and PGND to large copper areas and use via to cool the chip to improve thermal performance and long-term reliability.
- 5. Keep the path of switching current short and minimize the loop area formed by the input capacitor. Keep the connection between the SW pin and the input power ground as short and wide as possible.





# **TYPICAL APPLICATION CIRCUITS**







# **PACKAGE INFORMATION**



**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.