# **MPQ6532**



# 5V to 60V, Three-Phase Brushless DC Motor Pre-Driver, AEC-Q100 Qualified

# DESCRIPTION

The MPQ6532 is a gate driver IC designed for three-phase brushless DC (BLDC) motor driver applications. It is capable of driving three halfbridges, consisting of six N-channel power MOSFETs, up to 60V.

The MPQ6532 integrates a regulated charge pump to generate gate drive power, and uses a bootstrap (BST) capacitor to generate a supply voltage for the high-side MOSFET (HS-FET) driver. An internal trickle-charge circuit maintains a sufficient HS-FET driver voltage even when the output is at 100% duty cycle.

Internal safety features include configurable short-circuit protection (SCP), over-current protection (OCP), adjustable dead-time (DT) control, under-voltage lockout (UVLO), and thermal shutdown.

The MPQ6532 integrates 120° commutation using three Hall sensor inputs. The pulse-width modulation (PWM), DIR, and nBRAKE inputs control the motor speed, direction, and braking, respectively.

The MPQ6532 is available in a QFN-28 (4mmx5mm) package with an exposed thermal pad, and is AEC-Q100 qualified.

### FEATURES

- Wide 5V to 60V Input Voltage (VIN) Range
- Built-in Hall Sensor Inputs and 120° Commutation Logic
- Charge Pump Gate Drive Supply
- Bootstrap (BST) High-Side (HS) Driver with Trickle-Charge Circuit Supports 100% Duty Cycle Operation
- Low-Power Sleep Mode
- Configurable Short-Circuit Protection (SCP)
- Over-Current Protection (OCP)
- Adjustable Dead-Time (DT) Control to Prevent Shoot-Through
- Pulse-Width Modulation (PWM) Speed Control Input
- Brake Control Input
- Motor Start-Up Current Limit
- Thermal Shutdown and Under-Voltage Lockout (UVLO) Protection
- Fault Indication Output
- Thermally Enhanced Surface-Mount Package
- Available in a QFN-28 (4mmx5mm) Package
- Available in AEC-Q100 Grade 1

# **APPLICATIONS**

- Three-Phase Brushless DC (BLDC) Motors and Permanent Magnet Synchronous Motors (PMSMs)
- Automotive Actuators, Pumps, and Fans

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS," the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# **TYPICAL APPLICATION**





#### **ORDERING INFORMATION**

| Part Number*      | Package          | Top Marking | MSL Rating |
|-------------------|------------------|-------------|------------|
| MPQ6532GVE-AEC1** | QFN-28 (4mmx5mm) | See Below   | 2          |

\* For Tape & Reel, add suffix -Z (e.g. MPQ6532GVE-AEC1-Z).

\*\* Wettable Flank

# **TOP MARKING** MPSYWW MP6532 LLLLLL

Е

MPS: MPS prefix Y: Year code WW: Week code MP6532: Part number LLLLL: Lot number E: Wettable lead flank

### PACKAGE REFERENCE





# **PIN FUNCTIONS**

| 1   VIN   capacitance may be required. See the Application Information section on page 15 for more details.     2   CPA   Charge pump capacitor. Connect a ceramic capacitor between the CPA and CPB pins. See the Application Information section on page 15 for more details.     3   CPB   Charge pump capacitor connection terminal.     4   VREG   Gate drive supply output. Connect a ceramic capacitor to ground. See the Application Information section on page 15 for more details.     5   BSTA   Bootstrap for phase A. Connect a ceramic capacitor from this pin to SHA. See the Application Information section on page 15 for more details.     6   SHA   High-side (HS) source connection for phase A.     7   GHA   HS gate drive for phase A.     8   GLA   Low-side (LS) gate drive for phase A.     9   BSTB   Bootstrap for phase B. Connect a ceramic capacitor from this pin to SHB. See the Application Information section on page 15 for more details.     10   SHB   HS source connection for phase B.     11   GHB   HS gate drive for phase C.     12   GLB   LS gate drive for phase C.     13   BSTC   Application Information section on page 15 for more details.     14   SHC   HS gate drive for phase C.     13   BSTC                                                                                                                                                                                                                                                                | Pin # | Name   | Description                                                                                                                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   CPA   See the Application Information section on page 15 for more details.     3   CPB   Charge pump capacitor connection terminal.     4   VREG   Gate drive supply output. Connect a ceramic capacitor to ground. See the Application Information section on page 15 for more details.     5   BSTA   Bootstrap for phase A. Connect a ceramic capacitor from this pin to SHA. See the Application Information section on page 15 for more details.     6   SHA   High-side (HS) source connection for phase A.     7   GHA   HS gate drive for phase A.     8   GLA   Low-side (LS) gate drive for phase A.     9   BSTB   Bootstrap for phase B. Connect a ceramic capacitor from this pin to SHB. See the Application Information section on page 15 for more details.     10   SHB   HS source connection for phase B.     11   GHB   HS gate drive for phase C.     12   GLB   LS gate drive for phase C.     13   BSTC   Bootstrap for phase C.     14   SHC   HS gate drive for phase C.     15   GHC   HS gate drive for phase C.     16   GLC   LS gate drive for phase A.     18   HC   Hall-sensor input for phase A.     19   HB                                                                                                                                                                                                                                                                                                                                                                        | 1     | VIN    |                                                                                                                                                                                          |
| 4   VREG   Gate drive supply output. Connect a ceramic capacitor to ground. See the Application<br>Information section on page 15 for more details.     5   BSTA   Bootstrap for phase A. Connect a ceramic capacitor from this pin to SHA. See the<br>Application Information section on page 15 for more details.     6   SHA   High-side (HS) source connection for phase A.     7   GHA   HS gate drive for phase A.     8   GLA   Low-side (LS) gate drive for phase A.     9   BSTB   Bootstrap for phase B. Connect a ceramic capacitor from this pin to SHB. See the<br>Application Information section on page 15 for more details.     10   SHB   HS source connection for phase B.     11   GHB   HS gate drive for phase B.     12   GLB   LS gate drive for phase C.     13   BSTC   Bootstrap for phase C.     14   SHC   HS gate drive for phase C.     15   GHC   HS gate drive for phase C.     16   GLC   LS gate drive for phase C.     17   LSS aurce connection on page 15 for more details.     14   SHC   HS gate drive for phase C.     16   GLC   LS gate drive for phase C.     16   GLC   LS gate drive for phase C. </td <td>2</td> <td>СРА</td> <td></td>                                                                                                                                                                                                                                                                                                                                    | 2     | СРА    |                                                                                                                                                                                          |
| 4   URES   Information section on page 15 for more details.     5   BSTA   Bootstrap for phase A. Connect a ceramic capacitor from this pin to SHA. See the Application Information section on page 15 for more details.     6   SHA   High-side (HS) source connection for phase A.     7   GHA   HS gate drive for phase A.     8   GLA   Low-side (LS) gate drive for phase A.     9   BSTB   Bootstrap for phase B. Connect a ceramic capacitor from this pin to SHB. See the Application Information section on page 15 for more details.     10   SHB   HS gate drive for phase B.     11   GHB   KS gate drive for phase B.     12   GLB   LS gate drive for phase C. Connect a ceramic capacitor from this pin to SHC. See the Application Information section on page 15 for more details.     14   SHC   HS source connection for phase C.     15   GHC   HS gate drive for phase C.     16   GLC   LS gate drive for phase C.     17   LS Source connection.   Its     18   HC   Hall-sensor input for phase A. HA has an internal pull-down resistor.     19   HB   Hall-sensor input for phase A. HA has an internal pull-down resistor.     20   HA   Hall-sensor input for pha                                                                                                                                                                                                                                                                                                                             | 3     | CPB    | Charge pump capacitor connection terminal.                                                                                                                                               |
| SIA   Application Information section on page 15 for more details.     6   SHA   High-side (HS) source connection for phase A.     7   GHA   HS gate drive for phase A.     8   GLA   Low-side (LS) gate drive for phase A.     9   BSTB   Bootstrap for phase B. Connect a ceramic capacitor from this pin to SHB. See the Application Information section on page 15 for more details.     10   SHB   HS source connection for phase B.     11   GHB   HS gate drive for phase B.     12   GLB   LS gate drive for phase C.   Connect a ceramic capacitor from this pin to SHC. See the Application Information section on page 15 for more details.     13   BSTC   Bootstrap for phase C.   Connect a ceramic capacitor from this pin to SHC. See the Application Information section on page 15 for more details.     14   SHC   HS gate drive for phase C.   Connect a ceramic capacitor from this pin to SHC. See the Application Information section.     16   GLC   LS gate drive for phase C.   Source connection.     17   LSS   LS source connection.   B     18   HC   Hall-sensor input for phase A. HA has an internal pull-down resistor.     20   HA   Hall-sensor input for phase A. HA has an internal pull-down resistor. </td <td>4</td> <td>VREG</td> <td></td>                                                                                                                                                                                                                                     | 4     | VREG   |                                                                                                                                                                                          |
| 7   GHA   HS gate drive for phase A.     8   GLA   Low-side (LS) gate drive for phase A.     9   BSTB   Bootstrap for phase B. Connect a ceramic capacitor from this pin to SHB. See the Application Information section on page 15 for more details.     10   SHB   HS source connection for phase B.     11   GHB   HS gate drive for phase B.     12   GLB   LS gate drive for phase B.     13   BSTC   Bootstrap for phase C.     14   SHC   HS source connection for phase C.     15   GHC   HS gate drive for phase C.     16   GLC   LS gate drive for phase C.     17   LSS   LS source connection.     18   HC   HS gate drive for phase C.     19   HB   Hall-sensor input for phase B. HB has an internal pull-down resistor.     20   HA   Hall-sensor input for phase A. HA has an internal pull-down resistor.     21   nBRAKE   Brake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.     22   PWM   External pulse-width modulation (PWM) input. Pull PWM active high to drive the phase a selected by the commutation logic high; pull it low to                                                                                                                                                                                                                                                                                                                             | 5     |        | Application Information section on page 15 for more details.                                                                                                                             |
| 8GLALow-side (LS) gate drive for phase A.9BSTBBootstrap for phase B. Connect a ceramic capacitor from this pin to SHB. See the<br>Application Information section on page 15 for more details.10SHBHS source connection for phase B.11GHBHS gate drive for phase B.12GLBLS gate drive for phase C. Connect a ceramic capacitor from this pin to SHC. See the<br>Application Information section on page 15 for more details.13BSTCBootstrap for phase C. Connect a ceramic capacitor from this pin to SHC. See the<br>Application Information section on page 15 for more details.14SHCHS source connection for phase C.15GHCHS gate drive for phase C.16GLCLS gate drive for phase C.17LSSLS source connection.18HCHall-sensor input for phase A. HA has an internal pull-down resistor.20HAHall-sensor input for phase A. HA has an internal pull-down resistor.21nBRAKEBrake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and<br>stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.22PWMDirection input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and<br>ninternal pull-down resistor.23DIRDirection input. Pull high for normal operation. This pin has an internal pull-down resistor.24nFAULTFault indication. This pin high or low to set the motor rotation direction. See Table 2<br>on page 13 for more details.24nFAULTFault indication. This pin has an internal pull-down                                    | 6     |        | High-side (HS) source connection for phase A.                                                                                                                                            |
| 9     BSTB     Bootstrap for phase B. Connect a ceramic capacitor from this pin to SHB. See the Application Information section on page 15 for more details.       10     SHB     HS source connection for phase B.       11     GHB     HS gate drive for phase B.       12     GLB     LS gate drive for phase B.       13     BSTC     Bootstrap for phase C. Connect a ceramic capacitor from this pin to SHC. See the Application Information section on page 15 for more details.       14     SHC     HS source connection for phase C.       15     GHC     HS gate drive for phase C.       16     GLC     LS gate drive for phase C.       17     LSS     LS source connection.       18     HC     Hall-sensor input for phase C. HC has an internal pull-down resistor.       19     HB     Hall-sensor input for phase A. HA has an internal pull-down resistor.       20     HA     Hall-sensor input for phase A. HA has an internal pull-down resistor.       21     nBRAKE     Brake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.       22     PWM     Selected by the commutation logic high; pull it low to drive the phase low. This pin has an internal pull-down                                                                                                                                                                                                     | -     |        | HS gate drive for phase A.                                                                                                                                                               |
| 9BSTBApplication Information section on page 15 for more details.10SHBHS source connection for phase B.11GHBHS gate drive for phase B.12GLBLS gate drive for phase C. Connect a ceramic capacitor from this pin to SHC. See the<br>Application Information section on page 15 for more details.14SHCHS source connection for phase C.15GHCHS gate drive for phase C.16GLCLS gate drive for phase C.17LSSLS source connection.18HCHall-sensor input for phase C. HC has an internal pull-down resistor.19HBHall-sensor input for phase A. HA has an internal pull-down resistor.20HAHall-sensor input for phase A. HA has an internal pull-down resistor.21nBRAKEBrake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and<br>stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.22PWMExternal pulse-width modulation (PWM) input. Pull PWM active high to drive the phase<br>selected by the commutation logic high; pull it low to drive the phase low. This pin has an<br>internal pull-down resistor.23DIRDirection input. Pull this pin high or low to set the motor rotation direction. See Table 2<br>on page 13 for more details.24nFAULTFault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault<br>condition occurs.25nSLEEPSleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to<br>enable the device. This pin has an internal pull-down resistor.26<                   | 8     | GLA    |                                                                                                                                                                                          |
| 11   GHB   HS gate drive for phase B.     12   GLB   LS gate drive for phase B.     13   BSTC   Bootstrap for phase C. Connect a ceramic capacitor from this pin to SHC. See the Application Information section on page 15 for more details.     14   SHC   HS source connection for phase C.     15   GHC   HS gate drive for phase C.     16   GLC   LS gate drive for phase C.     17   LSS   source connection.     18   HC   Hall-sensor input for phase C. HC has an internal pull-down resistor.     19   HB   Hall-sensor input for phase A. HA has an internal pull-down resistor.     20   HA   Hall-sensor input for phase A. HA has an internal pull-down resistor.     21   nBRAKE   Brake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.     22   PWM   stop the commutation logic high; pull it low to drive the phase low. This pin has an internal pull-down resistor.     23   DIR   Direction input. Pull this pin high or low to set the motor rotation direction. See Table 2 on page 13 for more details.     24   nFAULT   Fault indication. This pin has an internal pull-down resistor.     25   nSLEEP <td>9</td> <td>BSTB</td> <td></td>                                                                                                                                                                                                                         | 9     | BSTB   |                                                                                                                                                                                          |
| 12GLBLS gate drive for phase B.13BSTCBootstrap for phase C. Connect a ceramic capacitor from this pin to SHC. See the<br>Application Information section on page 15 for more details.14SHCHS source connection for phase C.15GHCHS gate drive for phase C.16GLCLS gate drive for phase C.17LSSLS source connection.18HCHall-sensor input for phase C. HC has an internal pull-down resistor.19HBHall-sensor input for phase A. HA has an internal pull-down resistor.20HAHall-sensor input for phase A. HA has an internal pull-down resistor.21nBRAKEBrake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and<br>stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.22PWMExternal pulse-width modulation (PWM) input. Pull PWM active high to drive the phase<br>selected by the commutation logic high; pull it low to drive the phase low. This pin has an<br>internal pull-down resistor.23DIRDirection input. Pull this pin high or low to set the motor rotation direction. See Table 2<br>on page 13 for more details.24nFAULTFault indication. This pin has an internal pull-down resistor.25nSLEEPSleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to<br>enable the device. This pin has an internal pull-down resistor.26OC_REFOver-current protection (OCP) reference voltage input.27DTDead time setting. Connect a resistor to ground to set the dead time. See the Application<br>Information secti | 10    |        | HS source connection for phase B.                                                                                                                                                        |
| 13   BSTC   Bootstrap for phase C. Connect a ceramic capacitor from this pin to SHC. See the Application Information section on page 15 for more details.     14   SHC   HS source connection for phase C.     15   GHC   HS gate drive for phase C.     16   GLC   LS gate drive for phase C.     17   LSS   LS source connection.     18   HC   Hall-sensor input for phase C. HC has an internal pull-down resistor.     19   HB   Hall-sensor input for phase A. HA has an internal pull-down resistor.     20   HA   Hall-sensor input for phase A. HA has an internal pull-down resistor.     21   nBRAKE   Brake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.     22   PWM   External pulse-width modulation (PWM) input. Pull PWM active high to drive the phase selected by the commutation logic high; pull it low to drive the phase low. This pin has an internal pull-down resistor.     23   DIR   Direction input. Pull this pin high or low to set the motor rotation direction. See Table 2 on page 13 for more details.     24   nFAULT   Fault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault condition occurs.     25   nSLEEP   Sleep mode input. Pull nSLEEP logic low to                                                                                                                                                      | 11    | GHB    | HS gate drive for phase B.                                                                                                                                                               |
| 13DSTCApplication Information section on page 15 for more details.14SHCHS source connection for phase C.15GHCHS gate drive for phase C.16GLCLS gate drive for phase C.17LSSLS source connection.18HCHall-sensor input for phase B. HB has an internal pull-down resistor.20HAHall-sensor input for phase A. HA has an internal pull-down resistor.20HAHall-sensor input for phase A. HA has an internal pull-down resistor.21nBRAKEBrake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.22PWMExternal pulse-width modulation (PWM) input. Pull PWM active high to drive the phase selected by the commutation logic high; pull it low to drive the phase low. This pin has an internal pull-down resistor.23DIRDirection input. Pull this pin high or low to set the motor rotation direction. See Table 2 on page 13 for more details.24nFAULTFault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault condition occurs.25nSLEEPSleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to enable the device. This pin has an internal pull-down resistor.26OC_REFOver-current protection (OCP) reference voltage input.27DTDetad time setting. Connect a resistor to ground to set the dead time. See the Application Information section on page 15 for more details.                                                        | 12    | GLB    |                                                                                                                                                                                          |
| 15   GHC   HS gate drive for phase C.     16   GLC   LS gate drive for phase C.     17   LSS   LS source connection.     18   HC   Hall-sensor input for phase C. HC has an internal pull-down resistor.     19   HB   Hall-sensor input for phase B. HB has an internal pull-down resistor.     20   HA   Hall-sensor input for phase A. HA has an internal pull-down resistor.     21   nBRAKE   Brake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.     22   PWM   External pulse-width modulation (PWM) input. Pull PWM active high to drive the phase selected by the commutation logic high; pull it low to drive the phase low. This pin has an internal pull-down resistor.     23   DIR   Direction input. Pull this pin high or low to set the motor rotation direction. See Table 2 on page 13 for more details.     24   nFAULT   Fault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault condition occurs.     25   nSLEEP   Sleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to enable the device. This pin has an internal pull-down resistor.     26   OC_REF   Over-current protection (OCP) reference voltage input.     27   DT   Dead time se                                                                                                                                                     | 13    | BSTC   | <b>Bootstrap for phase C.</b> Connect a ceramic capacitor from this pin to SHC. See the Application Information section on page 15 for more details.                                     |
| 16   GLC   LS gate drive for phase C.     17   LSS   LS source connection.     18   HC   Hall-sensor input for phase C. HC has an internal pull-down resistor.     19   HB   Hall-sensor input for phase B. HB has an internal pull-down resistor.     20   HA   Hall-sensor input for phase A. HA has an internal pull-down resistor.     20   HA   Hall-sensor input for phase A. HA has an internal pull-down resistor.     21   nBRAKE   Brake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.     22   PWM   External pulse-width modulation (PWM) input. Pull PWM active high to drive the phase selected by the commutation logic high; pull it low to drive the phase low. This pin has an internal pull-down resistor.     23   DIR   Direction input. Pull this pin high or low to set the motor rotation direction. See Table 2 on page 13 for more details.     24   nFAULT   Fault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault condition occurs.     25   nSLEEP   Sleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to enable the device. This pin has an internal pull-down resistor.     26   OC_REF   Over-current protection (OCP) reference voltage input.     27 <td>14</td> <td>SHC</td> <td>HS source connection for phase C.</td>                                                           | 14    | SHC    | HS source connection for phase C.                                                                                                                                                        |
| 17   LSS   LS source connection.     18   HC   Hall-sensor input for phase C. HC has an internal pull-down resistor.     19   HB   Hall-sensor input for phase B. HB has an internal pull-down resistor.     20   HA   Hall-sensor input for phase A. HA has an internal pull-down resistor.     21   nBRAKE   Brake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.     22   PWM   External pulse-width modulation (PWM) input. Pull PWM active high to drive the phase selected by the commutation logic high; pull it low to drive the phase low. This pin has an internal pull-down resistor.     23   DIR   Direction input. Pull this pin high or low to set the motor rotation direction. See Table 2 on page 13 for more details.     24   nFAULT   Fault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault condition occurs.     25   nSLEEP   Sleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to enable the device. This pin has an internal pull-down resistor.     26   OC_REF   Over-current protection (OCP) reference voltage input.     27   DT   Dead time setting. Connect a resistor to ground to set the dead time. See the Application information section on page 15 for more details.                                                                                                           | 15    | GHC    | HS gate drive for phase C.                                                                                                                                                               |
| 18HCHall-sensor input for phase C. HC has an internal pull-down resistor.19HBHall-sensor input for phase B. HB has an internal pull-down resistor.20HAHall-sensor input for phase A. HA has an internal pull-down resistor.21nBRAKEBrake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and<br>stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.22PWMExternal pulse-width modulation (PWM) input. Pull PWM active high to drive the phase<br>selected by the commutation logic high; pull it low to drive the phase low. This pin has an<br>internal pull-down resistor.23DIRDirection input. Pull this pin high or low to set the motor rotation direction. See Table 2<br>on page 13 for more details.24nFAULTFault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault<br>condition occurs.25nSLEEPSleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to<br>enable the device. This pin has an internal pull-down resistor.26OC_REFOver-current protection (OCP) reference voltage input.27DTDead time setting. Connect a resistor to ground to set the dead time. See the Application<br>Information section on page 15 for more details.                                                                                                                                                                                                                                    | 16    |        | LS gate drive for phase C.                                                                                                                                                               |
| 19HBHall-sensor input for phase B. HB has an internal pull-down resistor.20HAHall-sensor input for phase A. HA has an internal pull-down resistor.21nBRAKEBrake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and<br>stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.22PWMExternal pulse-width modulation (PWM) input. Pull PWM active high to drive the phase<br>selected by the commutation logic high; pull it low to drive the phase low. This pin has an<br>internal pull-down resistor.23DIRDirection input. Pull this pin high or low to set the motor rotation direction. See Table 2<br>on page 13 for more details.24nFAULTFault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault<br>condition occurs.25nSLEEPSleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to<br>enable the device. This pin has an internal pull-down resistor.26OC_REFOver-current protection (OCP) reference voltage input.27DTDead time setting. Connect a resistor to ground to set the dead time. See the Application<br>Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                             | 17    | LSS    |                                                                                                                                                                                          |
| 19HBHall-sensor input for phase B. HB has an internal pull-down resistor.20HAHall-sensor input for phase A. HA has an internal pull-down resistor.21nBRAKEBrake input. Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and<br>stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.22PWMExternal pulse-width modulation (PWM) input. Pull PWM active high to drive the phase<br>selected by the commutation logic high; pull it low to drive the phase low. This pin has an<br>internal pull-down resistor.23DIRDirection input. Pull this pin high or low to set the motor rotation direction. See Table 2<br>on page 13 for more details.24nFAULTFault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault<br>condition occurs.25nSLEEPSleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to<br>enable the device. This pin has an internal pull-down resistor.26OC_REFOver-current protection (OCP) reference voltage input.27DTDead time setting. Connect a resistor to ground to set the dead time. See the Application<br>Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                             | 18    | HC     | Hall-sensor input for phase C. HC has an internal pull-down resistor.                                                                                                                    |
| 21   nBRAKE   Brake input.   Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.     22   PWM   External pulse-width modulation (PWM) input. Pull PWM active high to drive the phase selected by the commutation logic high; pull it low to drive the phase low. This pin has an internal pull-down resistor.     23   DIR   Direction input. Pull this pin high or low to set the motor rotation direction. See Table 2 on page 13 for more details.     24   nFAULT   Fault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault condition occurs.     25   nSLEEP   Sleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to enable the device. This pin has an internal pull-down resistor.     26   OC_REF   Over-current protection (OCP) reference voltage input.     27   DT   Dead time setting. Connect a resistor to ground to set the dead time. See the Application information section on page 15 for more details.                                                                                                                                                                                                                                                                                                                                                                                                          | 19    | HB     |                                                                                                                                                                                          |
| 21NBRAKEstop the motor; pull it high for normal operation. This pin has an internal pull-down resistor.22PWMExternal pulse-width modulation (PWM) input. Pull PWM active high to drive the phase<br>selected by the commutation logic high; pull it low to drive the phase low. This pin has an<br>internal pull-down resistor.23DIRDirection input. Pull this pin high or low to set the motor rotation direction. See Table 2<br>on page 13 for more details.24nFAULTFault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault<br>condition occurs.25nSLEEPSleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to<br>enable the device. This pin has an internal pull-down resistor.26OC_REFOver-current protection (OCP) reference voltage input.27DTDead time setting. Connect a resistor to ground to set the dead time. See the Application<br>Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20    | HA     | Hall-sensor input for phase A. HA has an internal pull-down resistor.                                                                                                                    |
| 22PWMExternal pulse-width modulation (PWM) input. Pull PWM active high to drive the phase<br>selected by the commutation logic high; pull it low to drive the phase low. This pin has an<br>internal pull-down resistor.23DIRDirection input. Pull this pin high or low to set the motor rotation direction. See Table 2<br>on page 13 for more details.24nFAULTFault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault<br>condition occurs.25nSLEEPSleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to<br>enable the device. This pin has an internal pull-down resistor.26OC_REFOver-current protection (OCP) reference voltage input.27DTDead time setting. Connect a resistor to ground to set the dead time. See the Application<br>Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 21    | nBRAKE | <b>Brake input.</b> Pull nBRAKE active low to turn on all low-side MOSFETs (LS-FETs) and stop the motor; pull it high for normal operation. This pin has an internal pull-down resistor. |
| 23   DIR   on page 13 for more details.     24   nFAULT   Fault indication. This pin is the open-drain output. nFAULT is pulled logic low if a fault condition occurs.     25   nSLEEP   Sleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to enable the device. This pin has an internal pull-down resistor.     26   OC_REF   Over-current protection (OCP) reference voltage input.     27   DT   Dead time setting. Connect a resistor to ground to set the dead time. See the Application Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 22    | PWM    | <b>External pulse-width modulation (PWM) input.</b> Pull PWM active high to drive the phase selected by the commutation logic high; pull it low to drive the phase low. This pin has an  |
| 24   NFAULT   condition occurs.     25   nSLEEP   Sleep mode input. Pull nSLEEP logic low to enter low-power sleep mode; pull it high to enable the device. This pin has an internal pull-down resistor.     26   OC_REF   Over-current protection (OCP) reference voltage input.     27   DT   Dead time setting. Connect a resistor to ground to set the dead time. See the Application Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 23    | DIR    |                                                                                                                                                                                          |
| 25   INSLEEP   enable the device. This pin has an internal pull-down resistor.     26   OC_REF   Over-current protection (OCP) reference voltage input.     27   DT   Dead time setting. Connect a resistor to ground to set the dead time. See the Application Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 24    | nFAULT |                                                                                                                                                                                          |
| 27 DT <b>Dead time setting.</b> Connect a resistor to ground to set the dead time. See the Application Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 25    | nSLEEP |                                                                                                                                                                                          |
| 27 DT <b>Dead time setting.</b> Connect a resistor to ground to set the dead time. See the Application Information section on page 15 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 26    | OC_REF |                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 27    |        | Dead time setting. Connect a resistor to ground to set the dead time. See the Application                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 28    | GND    | Ground.                                                                                                                                                                                  |

# ABSOLUTE MAXIUM RATINGS (1)

| Input voltage (V <sub>IN</sub> )0.3V to +62V<br>CPA0.3V to +55V<br>CPB0.3V to +12.5V<br>CPB (transient, <2µs)0.3V to +13V<br>VREG0.3V to +13V<br>BSTA, BSTB, and BSTC0.3V to +70V<br>GHA, GHB, and GHC (continuous)0.3V to +70V                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GHA, GHB, and GHC (transient, <2µs)                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                    |
| SHA, SHBC, and SHC (transient, <2µs)<br>-8V to +65V                                                                                                                                                                                                                |
| GLA, GLB, and GLC (continuous)                                                                                                                                                                                                                                     |
| -0.3V to +13V<br>GLA, GLB, GLC (transient, <2µs)2V to +13V                                                                                                                                                                                                         |
| LSS (continuous)0.3V to +1V<br>LSS (transient, <2 $\mu$ s)2V to +2V<br>All other pins to AGND2V to +2V<br>Continuous power dissipation (T <sub>A</sub> = 25°C) <sup>(2)</sup><br>QFN-28 (4mmx5mm)3.1W<br>Storage temperature55°C to +150°C<br>Junction temperature |

#### ESD Ratings

| Human body model (HBM)     | 1.8kV |
|----------------------------|-------|
| Charged device model (CDM) | 750V  |

#### **Recommended Operating Conditions** <sup>(3)</sup>

| Input voltage (V <sub>IN</sub> )          | 5V to 60V       |
|-------------------------------------------|-----------------|
| OC_REF voltage (V <sub>OC_REF</sub> )     | 0.125V to 2.4V  |
| Operating junction temp (T <sub>J</sub> ) | -40°C to +150°C |

# **Thermal Resistance** <sup>(4)</sup> $\theta_{JA}$ $\theta_{JC}$

QFN-28 (4mmx5mm) ...... 40 ...... 9.... °C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) - T<sub>A</sub>) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can generate an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

#### $V_{IN} = 24V$ , $T_J = -40^{\circ}C$ to +125°C, typical values are tested at $T_J = 25^{\circ}C$ , unless otherwise noted.

| Parameter                                        | rameter Symbol Condition |                                |      |      | Max  | Units    |
|--------------------------------------------------|--------------------------|--------------------------------|------|------|------|----------|
| Power Supply                                     |                          |                                |      |      |      |          |
| Input supply voltage                             | VIN                      |                                | 5    |      | 60   | V        |
|                                                  | lq                       | nSLEEP = 1, gate not switching |      | 1.8  | 4    | mA       |
| Quiescent current                                | ISLEEP                   | nSLEEP = 0                     |      |      | 2.5  | μA       |
| Control Logic                                    |                          |                                |      |      |      | <u> </u> |
| Low input logic threshold                        | VIL                      |                                |      |      | 0.8  | V        |
| High input logic threshold                       | VIH                      |                                | 2    |      |      | V        |
|                                                  | IIN(H)                   | V <sub>IH</sub> = 5V           | -20  |      | +20  | μA       |
| Input current logic                              | IIN(L)                   | $V_{IL} = 0.8V$                | -20  |      | +20  | μA       |
| nSLEEP pull-down current                         | ISLEEP-PD                |                                |      | 1    |      | μA       |
| Internal pull-down resistance                    | R <sub>PD</sub>          | All logic inputs except nSLEEP |      | 880  |      | kΩ       |
| Fault Output (Open-Drain C                       | output)                  |                                |      |      |      | -        |
| Low-voltage output                               | Vol                      | louτ = 5mA                     |      |      | 0.5  | V        |
| High leakage current output                      | Іон                      | V <sub>OUT</sub> = 3.3V        |      |      | 1    | μA       |
| Protection Circuit                               |                          | 1                              |      |      |      | <u> </u> |
| Under-voltage lockout<br>(UVLO) rising threshold | VIN_RISING               |                                | 3.2  | 3.9  | 5    | V        |
| UVLO hysteresis                                  | V <sub>IN_HYS</sub>      |                                |      | 200  |      | mV       |
| VREG rising threshold                            | VREG_RISING              |                                | 6.8  | 7.6  | 8.4  | V        |
| VREG hysteresis                                  | VREG_HYS                 |                                |      | 0.65 | 1    | V        |
| VREG start-up delay                              | t <sub>REG</sub>         |                                |      | 880  |      | μs       |
|                                                  |                          | V <sub>OC_REF</sub> = 1V       | 0.8  | 1    | 1.2  | V        |
| OC_REF threshold                                 | Voc_ref                  | $V_{OC\_REF} = 2.4V$           | 2.18 | 2.4  | 2.62 | V        |
| Over-current protection<br>(OCP) deglitch time   | toc                      |                                |      | 3    |      | μs       |
| SLEEP wake-up time                               | tSLEEP                   |                                |      | 1    |      | ms       |
| LSS OCP threshold                                | VLSS-OCP                 |                                | 0.4  | 0.5  | 0.6  | V        |
| LSS current limit fixed off time                 | torr                     |                                |      | 70   |      | μs       |
| LSS current limit high-side (HS) minimum on time | ton                      |                                |      | 1    |      | μs       |
| Thermal shutdown                                 | TTSD                     |                                |      | 190  |      | °C       |
| Thermal shutdown<br>hysteresis <sup>(5)</sup>    | ΔT <sub>TSD</sub>        |                                |      | 30   |      | °C       |

# ELECTRICAL CHARACTERISTICS (continued)

#### $V_{IN} = 24V$ , $T_J = -40^{\circ}C$ to +125°C, typical values are tested at $T_J = 25^{\circ}C$ , unless otherwise noted.

| Parameter                                        | Condition          | Min                      | Тур                     | Max  | Units |     |
|--------------------------------------------------|--------------------|--------------------------|-------------------------|------|-------|-----|
| Gate Drive                                       |                    | •                        |                         |      |       | •   |
| Bootstrap (BST) diode                            | M                  | $I_D = 10 \text{mA}$     |                         |      | 1     | V   |
| forward voltage                                  | Vfboot             | I <sub>D</sub> = 100mA   |                         |      | 1.4   | V   |
| VREG output voltage                              | \/                 | $V_{IN} = 5.5V - 60V$    | 9.5                     | 11.5 | 13    | V   |
| VREG output voltage                              | $V_{REG}$          | $V_{IN} = 5V$            | 2 x V <sub>IN</sub> - 1 |      |       | V   |
| Maximum source current (5)                       | loso               |                          |                         | 0.8  |       | Α   |
| Maximum sink current (5)                         | I <sub>OSI</sub>   |                          |                         | 1    |       | Α   |
| Gate drive pull-up resistance                    | R <sub>UP</sub>    | V <sub>DS</sub> = 1V     |                         | 8    |       | Ω   |
| HS gate drive pull-down resistance               | RHS-DN             | V <sub>DS</sub> = 1V     | 1                       |      | 5     | Ω   |
| Low-side (LS) gate drive<br>pull-down resistance | R <sub>LS-DN</sub> | V <sub>DS</sub> = 1V     | 0.7                     |      | 6.7   | Ω   |
| LS automatic turn-on time                        | t <sub>LS</sub>    | At each commutation time |                         | 2    |       | μs  |
| Charge pump frequency                            | f <sub>CP</sub>    |                          |                         | 110  |       | kHz |
|                                                  |                    | R <sub>DT</sub> = 10kΩ   |                         | 700  |       | ns  |
| Dead time (DT)                                   | <b>t</b> DEAD      | DT tied to GND           |                         | 90   |       | ns  |
|                                                  |                    | $R_{DT} = 100 k\Omega$   |                         | 5.7  |       | μs  |

Note:

5) Not tested in production.

# **TYPICAL CHARACTERISTICS**





# TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 24V$ , OC\_REF = 0.5V,  $R_{DT} = 20k\Omega$ , DIR = nBRAKE = H, HA = HC = H, HB = L,  $f_{PWM} = 20kHz$ ,  $T_A = 25^{\circ}C$ , resistor + inductor load is  $5\Omega + 1$ mH/phase with a star connection, unless otherwise noted.











# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 24V$ ,  $OC\_REF = 0.5V$ ,  $R_{DT} = 20k\Omega$ , DIR = nBRAKE = H, HA = HC = H, HB = L,  $f_{PWM} = 20kHz$ ,  $T_A = 25^{\circ}C$ , resistor + inductor load is  $5\Omega + 1mH/phase$  with a star connection, unless otherwise noted.



# FUNCTIONAL BLOCK DIAGRAM



Figure 1: Functional Block Diagram

# MPQ6532 – 5V TO 60V, THREE-PHASE BLDC MOTOR PRE-DRIVER, AEC-Q100

# **OPERATION**

The MPQ6532 is a three-phase brushless DC (BLDC) motor pre-driver with built-in commutation logic that drives three external N-channel MOSFET half-bridges with 0.8A source current and 1A sink current capability. It operates across a wide 5V to 60V input voltage ( $V_{IN}$ ) range, generating a boost gate drive voltage when the input supply is below 12V. The MPQ6532 features low-power sleep mode, which disables the device and draws a very low supply current.

The MPQ6532 provides several flexible functions, such as adjustable dead-time (DT) control and over-current protection (OCP), which support a wide range of applications.

#### Start-Up Sequence

Apply voltage to VIN to initiate the start-up sequence.  $V_{IN}$  must exceed the under-voltage lockout (UVLO) threshold ( $V_{IN_RISE}$ ) to initiate start-up.

After start-up begins, the VREG supply starts operating and must exceed the VREG rising threshold (V<sub>REG\_RISING</sub>) before the device becomes functional.

The start-up process takes between 1ms and 2ms. Once start-up is complete, the MPQ6532 responds to logic inputs and drives the outputs.

#### **Gate Drive Power Supplies**

Gate drive voltages are generated from  $V_{IN}$ . A regulated charge pump doubler circuit supplies a voltage (about 11.5V to  $V_{REG}$ ). This voltage is used for the low-side (LS) gate drive supply. The charge pump requires external capacitors placed between CPA and CPB, and from VREG to ground.

The high-side (HS) gate drive is generated by a combination of a bootstrap (BST) capacitor ( $C_{BST}$ ) and an internal trickle-charge pump.  $C_{BST}$  is charged to the VREG voltage ( $V_{REG}$ ) when the low-side MOSFET (LS-FET) is turned on. This charge is then used to drive the high-side MOSFET (HS-FET) gate when it is turned on.

To keep  $C_{BST}$  charged and allow operation at 100% duty cycle, an internal trickle-charge pump supplies a small current (about 5µA) to overcome leakages that would discharge  $C_{BST}$ .

See the Application Information section on page 15 for details on selecting external components.

#### Sleep Mode (nSLEEP Input)

Pull nSLEEP low to put the device into a lowpower sleep state. In this state, all internal circuits are disabled, and all inputs are ignored. nSLEEP has an internal pull-down resistor, so the pin must be pulled high for the MPQ6532 to operate. To exit sleep mode, the MPQ6532 initiates the start-up sequence.

#### Input Logic

The pulse-width modulation (PWM) input is typically connected to a PWM signal, which controls the motor's speed. DIR controls the direction of rotation. When nBRAKE is pulled active low, all LS-FETs turn on to stop the motor. Table 1 shows the logic of the PWM and nBRAKE inputs.

Table 1: Input Logic Truth Table

| PWM | nBRAKE | Operation                 |  |  |  |
|-----|--------|---------------------------|--|--|--|
| Х   | L      | Brake (all LS-FETs on)    |  |  |  |
| L   | Н      | Drive selected phase low  |  |  |  |
| Н   | Н      | Drive selected phase high |  |  |  |

#### **Commutation Logic and Hall Inputs**

The commutation logic is driven by three Hallsensor inputs. These inputs are connected to sensors in the motor that are spaced 120° apart. See Table 2 on page 13 for the commutation logic.

At each Hall input transition, the relevant phase (pulled high or low, depending on the PWM input) is first pulled low for a short period of time ( $t_{LS}$ ). This ensures that  $C_{BST}$  is charged at the beginning of each commutation cycle. Consequently, even if the PWM input is held high, each phase pulses low before being pulled high.



|    | Logic | : Inputs |     |      | Driver Outputs |      |     |     |     | Mot | or Termi | nals |
|----|-------|----------|-----|------|----------------|------|-----|-----|-----|-----|----------|------|
| HA | HB    | HC       | DIR | GLA  | GLB            | GLC  | GHA | GHB | GHC | SHA | SHB      | SHC  |
| 1  | 0     | 1        | 1   | /PWM | 0              | 1    | PWM | 0   | 0   | H   | Z        | L    |
| 1  | 0     | 0        | 1   | 0    | /PWM           | 1    | 0   | PWM | 0   | Z   | Н        | L    |
| 1  | 1     | 0        | 1   | 1    | /PWM           | 0    | 0   | PWM | 0   | L   | Н        | Z    |
| 0  | 1     | 0        | 1   | 1    | 0              | /PWM | 0   | 0   | PWM | L   | Z        | Н    |
| 0  | 1     | 1        | 1   | 0    | 1              | /PWM | 0   | 0   | PWM | Z   | L        | Н    |
| 0  | 0     | 1        | 1   | /PWM | 1              | 0    | PWM | 0   | 0   | Н   | L        | Z    |
| 1  | 0     | 1        | 0   | 1    | 0              | /PWM | 0   | 0   | PWM | L   | Z        | Н    |
| 1  | 0     | 0        | 0   | 0    | 1              | /PWM | 0   | 0   | PWM | Z   | L        | Н    |
| 1  | 1     | 0        | 0   | /PWM | 1              | 0    | PWM | 0   | 0   | Н   | L        | Z    |
| 0  | 1     | 0        | 0   | /PWM | 0              | 1    | PWM | 0   | 0   | Н   | Z        | L    |
| 0  | 1     | 1        | 0   | 0    | /PWM           | 1    | 0   | PWM | 0   | Z   | Н        | L    |
| 0  | 0     | 1        | 0   | 1    | /PWM           | 0    | 0   | PWM | 0   | L   | Н        | Z    |

#### Table 2: Commutation Table ( $nBRAKE = 1^{(6)}$ )

Note:

6) If nBRAKE = 0, the braking function is active, and all low-side gates are turned on.

#### nFAULT

nFAULT reports to the system if a fault condition, such as over-current (OC) or overtemperature (OT), is detected. nFAULT is an open-drain output, and is pulled low if a fault condition occurs. Once the fault condition is removed, an external pull-up resistor drives nFAULT high.

#### Short-Circuit Protection (V<sub>DS</sub> Sensing)

To protect the power stage from high currents, the MPQ6532 implements drain-to-source voltage (V<sub>DS</sub>) sensing circuitry, which senses the voltage drop across each MOSFET. This voltage is proportional to the MOSFET's R<sub>DS(ON)</sub> and the drain-to-source current (I<sub>DS</sub>) passing through the MOSFET. If the voltage drop exceeds the voltage supplied to the OC\_REF terminal, then a short circuit is recognized.

In the event of a short circuit, the MPQ6532 disables all of the gate drive outputs. nFAULT is pulled active low. The device remains latched off until it is reset by nSLEEP or V<sub>IN</sub> UVLO.

Short-circuit protection (SCP) can be disabled by connecting a  $100k\Omega$  resistor between VREG and OC\_REF.

#### **Over-Current Protection (OCP)**

The MPQ6532 implements output OCP by monitoring the current through an LS shunt resistor connected to the LS-FETs. This resistor is connected to the LSS input pin and the LS-FET source terminals. If the OCP function is not

necessary, connect LSS and the LS-FET source terminals directly to ground.

The LSS voltage (V<sub>LSS</sub>) is the voltage across the shunt resistor. If V<sub>LSS</sub> exceeds the LSS OCP threshold voltage (V<sub>LSS-OCP</sub>), the HS-FET turns off and the corresponding LS-FET turns on for a fixed off time (t<sub>OFF</sub>). After t<sub>OFF</sub>, the HS-FET turns back on, and the cycle repeats until LSS no longer exceeds the current limit threshold.

The OCP current limit level is set by the current-sense resistor's value at LSS. See the Application Information section on page 15 for more information.

OCP limits the stall current of a BLDC motor.

#### Short-Circuit and OCP Deglitch Time

A current spike often occurs during switching transitions, caused by the body diode's reverserecovery current or the distributed capacitance of the load. This current spike requires filtering to prevent it from erroneously triggering OCP. An internal, fixed deglitch time (t<sub>OC</sub>) blanks the VDS monitor's output when the outputs are switched.

#### Dead Time (DT) Adjustment

To prevent shoot-through in any phase of the bridge, it is necessary to have a dead time (t<sub>DEAD</sub>) between the HS-FET or LS-FET turning off and the next complementary turn-on event. t<sub>DEAD</sub> for all three phases is set by a single DT resistor (R<sub>DT</sub>) between DT and ground, and can be estimated using Equation (1):

 $t_{DEAD}$  (ns) = 60 x R(k $\Omega$ )

(1)

If DT is directly connected to ground, apply an internal minimum  $t_{DEAD}$  (90ns).

#### **Under-Voltage Lockout (UVLO) Protection**

If  $V_{IN}$  falls below the UVLO threshold ( $V_{IN\_RISING}$ ), all circuitry in the MPQ6532 is disabled and the internal logic is reset. Once  $V_{IN}$  exceeds  $V_{IN\_RISING}$  again, operation resumes with the start-up sequence.

If for any reason  $V_{REG}$  drops below  $V_{REG_{RISING}}$ , the gate drive outputs are disabled, and nFAULT is pulled active low. Once  $V_{REG}$  exceeds  $V_{REG_{RISING}}$ , normal operation resumes.

#### **Thermal Shutdown**

If the die temperature exceeds safe limits (typically 190°C), the MPQ6532 disables its outputs. Once the temperature has fallen to a safe level, the device resumes normal operation.

#### **PCB Mounting**

To comply with IPC-2221 or IPC-9592 standards, conformal coating may be required after mounting the device on the PCB.

# **APPLICATION INFORMATION**

#### Input Voltage (V<sub>IN</sub>)

 $V_{IN}$  supplies all power to the device, and must be properly bypassed with a capacitor to ground. The normal operating range of  $V_{IN}$  is 5V to 60V.

 $V_{IN}$  must never exceed the absolute maximum ratings, even under short-term transient conditions, or damage to the device may result. In some cases, especially when mechanical energy can transform a motor into a generator, it may be necessary to use some form of overvoltage protection (OVP), such as a TVS diode, between VIN and ground.

#### Selecting the MOSFET

Correctly selecting the power MOSFETs for driving a motor is crucial for successful motor drive design.

The MOSFET must have a breakdown voltage (V<sub>DS</sub>) that exceeds the supply voltage. A considerable margin (10V to 15V) should be added to prevent damage to the MOSFET from transient voltages, which are caused by parasitic inductance in the PCB layout and wiring. For example, MOSFETs in 24V power supply applications should have a minimum  $V_{DS}$ between 40V and 60V. Additional margin is ideal for high-current applications, as the transients caused by parasitic inductance may be larger. Conditions such as regenerative braking can also inject current back into the power supply. Care must be taken to ensure that such conditions do not increase the power supply voltage enough to damage components.

The MOSFETs should be able to safely pass the current necessary to run the motor. The motor's stall current is the highest current condition (typically when the motor is first started or stalled) that must be supported.

 $R_{DS(ON)}$  is the MOSFET's on resistance, and is similar to the MOSFET's current capability. The power dissipated by the MOSFET is proportional to  $R_{DS(ON)}$  and the motor current, and can be calculated using Equation (2):

$$\mathsf{P} = \mathsf{I}^2 \mathsf{R} \tag{2}$$

R<sub>DS(ON)</sub> must be selected to support safe heat dissipation for the desired motor current. In some cases, this may require special PCB design considerations, or implementing external heatsinks for the MOSFETs.

Considerations should be made for the safe operating area (SOA) of the MOSFETs during fault conditions, such as a short circuit. The IC acts quickly in the event of a short. However, large currents can flow in the MOSFETs for a short time period (about 3µs), before the protection circuits recognize the fault and disable the outputs.

#### Selecting the External Capacitor

The MPQ6532 can provide a gate drive voltage  $(V_{REG})$  between 9.5V and 13V, even if the input supply voltage drops as low as 5V.  $V_{REG}$  is generated by a charge pump inside the IC using external capacitors.

The charge pump flying capacitor ( $C_{CP}$ ) should have a capacitance of 470nF. The capacitor must be rated to withstand the maximum V<sub>IN</sub> supply voltage. An X7R or X5R ceramic capacitor is recommended. With a 470nF capacitor, VREG can output approximately 10mA when V<sub>IN</sub> is 5V. If operation below 10V is not necessary, a 220nF capacitor can be used.

Use BST capacitors to provide the large peak currents required to turn on the HS-FET. These capacitors are charged when the output is pulled low, then the  $C_{BST}$  charge turns on the HS-FET when the output is pulled high. Note that an internal charge pump keeps  $C_{BST}$  charged when the output is held high for an extended period.

Select the BST capacitors based on the MOSFET total gate charge. When the HS-FET is on, the charge stored in  $C_{BST}$  is transferred to the HS-FET gate. For simplification, the minimum BST capacitance ( $C_{BOOT}$ ) can be estimated using Equation (3):

$$C_{BOOT} > 8 \times Q_G \tag{3}$$

Where  $Q_G$  is the total gate charge of the MOSFET (in nC), and  $C_{BOOT}$  is the minimum BST capacitance (in nF).

 $C_{BST}$  should not exceed 1µF, or it may cause improper operation at start-up.

For most applications,  $C_{BST}$  should be between 0.1µF and 1µF, X5R or X7R ceramic, and rated for at least 25V.

VREG requires placing a bypass capacitor to ground, as close to the device as possible. This capacitor should be a  $10\mu$ F, X7R or X5R ceramic capacitor rated for at least 16V.

VIN requires placing a bypass capacitor to ground, as close as possible to the device. It is recommended to use a  $0.1\mu$ F, X5R or X7R ceramic capacitor that is rated for V<sub>IN</sub>.

Depending on the power supply impedance and the distance between the MOSFETs and the power supply, additional bulk capacitance may be required. Low-ESR electrolytic capacitors between  $47\mu$ F and  $470\mu$ F are recommended.

#### Selecting the Dead-Time Resistor

During the transition between driving an output low and high,  $t_{DEAD}$  is the short period during which neither the HS-FET nor LS-FET turn on.  $t_{DEAD}$  is necessary to prevent shoot-through, a condition in which overlaps in conduction between HS-FETs and LS-FET create a short circuit between the power supply and ground. Shoot-through causes large transient currents and can destroy the MOSFETs.

Since motors are naturally inductive, once current is flowing in the motor, it cannot stop immediately, even if the MOSFETs are turned off. This recirculation current continues to flow in the original direction until the magnetic field decays.

When the MOSFETs turn off, the recirculation current flows through the body diode in the MOSFET.

MOSFET body diodes have a significantly greater voltage drop than the MOSFET during conduction, so more power is dissipated during body diode conduction than during the MOSFET's on time. Therefore, it is ideal to minimize t<sub>DEAD</sub>. However, t<sub>DEAD</sub> must still be long enough to guarantee that the HS-FETs and LS-FETs are never turned on at the same time.

 $t_{DEAD}$  can be set to a large range of times by selecting the value of the external resistor connected to DT. Typically, a good  $t_{DEAD}$  is

about 1 $\mu$ s, which requires a 20k $\Omega$  resistor on DT. If faster switching or a high PWM frequency (f<sub>PWM</sub>) (above ~30kHz) is used, a shorter t<sub>DEAD</sub> may be ideal. If switching is slowed using external gate resistors, a longer t<sub>DEAD</sub> may be necessary.

Figure 2 shows a waveform with a  $t_{DEAD}$  of ~300ns between the LS gate turn-off and the HS gate turn-on.



Figure 2: Dead Time

#### Selecting the LSS Resistor

If  $V_{LSS}$  exceeds 500mV, an OC event is recognized. The external sense resistor is sized to provide a drop below 500mV at the maximum expected motor current. For example, if a 50m $\Omega$  resistor is used, then a 10A current causes a 500mV drop and activates OCP.

If this function is not necessary, connect LSS directly to ground.

#### Selecting the OC\_REF Voltage

An internal comparator compares the voltage drop across each MOSFET with a voltage externally provided on the OC\_REF input pin. This voltage is typically provided by an external resistor divider from a logic power supply. If the drop across any MOSFET exceeds the voltage on OC\_REF, this is considered a short-circuit event.

If this function is not necessary, connect OC\_REF to VREG through a  $100k\Omega$  resistor.

#### **Gate Drive Considerations**

The selected MOSFETs' gate characteristics affect how fast the MOSFETs are switched on and off. The MPQ6532's gate drive outputs can be directly connected to the gates of the power MOSFETs, which results in the fastest possible turn-on and turn-off times. However, it may be advantageous to add external components (resistors and/or diodes) to modify the MOSFET turn-on and turn-off characteristics.

Adding external series resistance (typically  $10\Omega$  to  $100\Omega$ ) limits the current that charges and discharges the MOSFET gate, slowing down the turn-on and turn-off times. This is sometimes useful to control EMI and noise. However, slowing down the transition too much results in a large power dissipation in the MOSFET during switching.

In some cases, it is desirable to have a slow turn-on, but a fast turn-off. This can be implemented by using a series resistor in parallel with a diode (see Figure 3). During turnon, the resistor limits the current flow into the gate. During turn-off, the gate is discharged quickly through the diode.



Figure 3: Gate Circuit for Fast Turn-Off

Figure 4 shows a waveform representing the LS-FET and HS-FET gates, and the phase node (output) with no series resistance. The gates transition quickly, and the resulting rise time on the phase node is quite fast. The scale of Figure 4 is 100ns/div.



Figure 4: Switching with No Series Resistance

Figure 5 shows the waveform that results from adding a  $100\Omega$  series resistor between the GLA pin and the LS-FET gate, and between the GHA pin and the HS-FET gate, respectively. The rise time on the phase node has been slowed significantly. The scale of Figure 5 is 200ns/div.



Figure 5: Switching with 100Ω Series Resistance

Figure 6 shows the waveform that results from adding a 1N4148 diode in parallel with the 100 $\Omega$  resistors (and the cathode connected to the IC). The LS gate fall time is fast compared to the HS gate rise time. The phase node moves even slower because of a longer time period between when the LS-FET turns off and the HS-FET turns on.



Figure 6: Switching with  $100\Omega$  Resistance and Diode

# MPQ6532 – 5V TO 60V, THREE-PHASE BLDC MOTOR PRE-DRIVER, AEC-Q100

#### **PCB Layout Guidelines**

Efficient PCB layout is critical for optimal performance. The pre-driver is designed to accommodate negative undershoot; however, excessive undershoot can lead to unpredictable operation or damage to the IC. For the best results, refer to Figure 7 and follow the guidelines below:

- 1. Make the connection between the HS source and LS drain as direct as possible to avoid a negative undershoot on the phase node due to parasitic inductance.
- 2. Use surface-mount N-channel MOSFETs that allow for a very short connection between the HS-FETs and LS-FETs.
- 3. Use wide copper areas for all of the highcurrent paths.

- Connect the LS sense resistor, which is composed of three resistors in parallel (R25, R26, and R27), to the input supply ground and LS-FET source terminals with wide copper areas.
- Place the charge pump and supply bypass capacitors as close to the IC as possible. Connect the grounded side of these capacitors to a ground plane, which should be connected to the device ground pin and exposed pad.
- Keep the high-current ground path between the input supply, input bulk capacitor (C19), and MOSFETs away from the ground plane of the IC.



Figure 7: Recommended PCB Layout



# **TYPICAL APPLICATION CIRCUIT**



Figure 8: Typical Application Circuit



# PACKAGE INFORMATION



QFN-28 (4mmx5mm) Wettable Flank



TOP VIEW

**BOTTOM VIEW** 



SIDE VIEW



SECTION A-A



#### RECOMMENDED LAND PATTERN

#### NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
DRAWING CONFIRMS TO JEDEC MO-220, VARIATION VGHD-3.
DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**





| Part Number           | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tray | Quantity/<br>Tube | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|-----------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MPQ6532GVE-<br>AEC1-Z | QFN-28<br>(4mmx5mm)    | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |



# **REVISION HISTORY**

| Revision # | <b>Revision Date</b> | Description     | Pages Updated |
|------------|----------------------|-----------------|---------------|
| 1.0        | 11/04/2021           | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that thirdparty Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.