

### 100V N-SGT Enhancement Mode MOSFET

#### **General Description**

APG60N10S use advanced SGT MOSFET technology to provide low RDS(ON), low gate charge, fast switching and excellent avalanche characteristics. This device is specially designed to get better ruggedness and suitable to use in **Features** 

Low RDS(on) & FOM Extremely low switching loss Excellent stability and uniformity or Invertors

### Applications

Consumer electronic power supply Motor control Synchronous-rectification Isolated DC Synchronous-rectification applications





#### Package Marking and Ordering Information

| Product ID | Pack  | Marking            | Qty(PCS) |
|------------|-------|--------------------|----------|
| APG60N10S  | SOP-8 | APG60N10S XXX YYYY | 3000     |

#### Absolute Maximum Ratings (Tc=25°Cunless otherwise noted)

| Symbol                               | Symbol Parameter                                          |            | Units |
|--------------------------------------|-----------------------------------------------------------|------------|-------|
| VDS                                  | Drain-Source Voltage 100                                  |            | V     |
| Vgs                                  | Gate-Source Voltage                                       | ±20        | V     |
| I <sub>D</sub> @T <sub>A</sub> =25°C | Continuous Drain Current <sup>1</sup>                     | 60         | A     |
| I <sub>D</sub> @T <sub>A</sub> =70°C | Continuous Drain Current <sup>1</sup>                     | 42         | А     |
| Ідм                                  | Pulsed Drain Current <sup>2</sup>                         | 180        | А     |
| EAS                                  | Single Pulse Avalanche Energy <sup>3</sup>                | 12         | mJ    |
| las                                  | Avalanche Current                                         | 9          | A     |
| P <sub>D</sub> @T <sub>A</sub> =25°C | Total Power Dissipation <sup>4</sup>                      | 100        | W     |
| Тѕтс                                 | Storage Temperature Range                                 | -55 to 150 | °C    |
| TJ                                   | Operating Junction Temperature Range                      | -55 to 150 | °C    |
| R <sub>θJA</sub>                     | Thermal Resistance Junction-Ambient $^{1}$ (t $\leq$ 10s) | 40         | °C/W  |
| Reja                                 | Thermal Resistance Junction-Ambient <sup>1</sup>          | 75         | °C/W  |
| Rejc                                 | Thermal Resistance Junction-Case <sup>1</sup>             | 24         | °C/W  |

<u>د ر</u>

臺灣永源微電子科技有限公司



### **100V N-SGT Enhancement Mode MOSFET**

#### Electrical Characteristics (T<sub>A</sub>=25<sup>°</sup>Cunless otherwise noted)

| Symbol  | Parameter Conditions                           |                                                                   | Min. | Тур. | Max. | Unit |
|---------|------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
| BVDSS   | Drain-Source Breakdown Voltage                 | V <sub>GS</sub> =0V , I <sub>D</sub> =250uA                       | 100  |      |      | V    |
| 5       | Static Drain-Source On-Resistance <sup>2</sup> | V <sub>GS</sub> =10V , I <sub>D</sub> =11.5A                      |      | 8    | 12   | mΩ   |
| RDS(ON) | Static Drain-Source On-Resistance <sup>2</sup> | V <sub>GS</sub> =4.5V , I <sub>D</sub> =9.5A                      |      | 12   | 15.5 |      |
| VGS(th) | Gate Threshold Voltage                         | V <sub>GS</sub> =V <sub>DS</sub> , I <sub>D</sub> =250uA          | 1.2  |      | 2.5  | V    |
| IDSS    | Drain-Source Leakage Current                   | V <sub>DS</sub> =80V , V <sub>GS</sub> =0V , T <sub>J</sub> =25°C |      |      | 1    | •    |
|         |                                                | V <sub>DS</sub> =80V , V <sub>GS</sub> =0V , T <sub>J</sub> =55°C |      |      | 5    | uA   |
| lgss    | Gate-Source Leakage Current                    | V <sub>GS</sub> =±20V , V <sub>DS</sub> =0V                       |      |      | ±100 | nA   |
| gfs     | Forward Transconductance                       | V <sub>DS</sub> =5V , I <sub>D</sub> =11.5A                       |      | 45   |      | S    |
| Qg      | Total Gate Charge (10V)                        |                                                                   |      | 35   |      |      |
| Qg      | Total Gate Charge (4.5V)                       | VDS=50V , VGS=10V ,                                               |      | 16   |      | nC   |
| Qgs     | Gate-Source Charge                             | ID=11.5A                                                          |      | 8    |      |      |
| Qgd     | Gate-Drain Charge                              |                                                                   |      | 4    |      |      |
| Td(on)  | Turn-On Delay Time                             |                                                                   |      | 9    |      |      |
| Tr      | Rise Time                                      | →Vɒɒ=50V,Vɕs=10V,<br>→Rɕ=3 ,                                      |      | 4.5  |      | ns   |
| Td(off) | Turn-Off Delay Time                            |                                                                   |      | 35   |      |      |
| Tf      | Fall Time                                      |                                                                   |      | 5.5  |      |      |
| Ciss    | Input Capacitance                              |                                                                   |      | 2550 |      |      |
| Coss    | Output Capacitance                             | VDS=50V , VGS=0V , f=1MHz                                         |      | 305  |      | pF   |
| Crss    | Reverse Transfer Capacitance                   |                                                                   |      | 12   |      |      |
| ls      | Continuous Source Current <sup>1,5</sup>       | V <sub>G</sub> =V <sub>D</sub> =0V , Force Current                |      |      | 4    | Α    |
| Vsd     | Diode Forward Voltage <sup>2</sup>             | V <sub>GS</sub> =0V , I <sub>S</sub> =1A , T <sub>J</sub> =25°C   |      |      | 1.1  | V    |
| trr     | Reverse Recovery Time                          | IF=11.5A , di/dt=100A/µs ,                                        |      | 28   |      | nS   |
|         |                                                | TJ=25°C                                                           |      |      |      |      |
| Qrr     | Reverse Recovery Charge                        |                                                                   |      | 120  |      | nC   |

Note :

1. The data tested by surface mounted on a 1 inch<sup>2</sup> FR-4 board with 2OZ copper.

2.The data tested by pulsed , pulse width  $\,\leq\,$  300us , duty cycle  $\,\leq\,$  2%

3. The EAS data shows Max. rating . The test condition is  $V_{DD}$ =25V,  $V_{GS}$ =10V, L=0.3mH, I<sub>AS</sub>=9A

4.The power dissipation is limited by 150°C junction temperature

5. The data is theoretically the same as  $I_D$  and  $I_{DM}$ , in real applications, should be limited by total power dissipation.

N



## **100V N-SGT Enhancement Mode MOSFET**

#### **Typical Characteristics**



**Fig.1 Typical Output Characteristics** 



Fig.3 Source-Drain Forward Characteristics



Fig.5 Normalized V<sub>GS(th)</sub> vs. T<sub>J</sub> AP60N10S Rve2. 0



Fig.2 On-Resistance vs. G-S Voltage



Fig.4 Gate-Charge Characteristics



#### **Fig.6 Normalized R**<sub>DSON</sub> vs. T」 臺灣永源微電子科技有限公司

ω







Fig.9 Normalized Maximum Transient Thermal Impedance







Fig.11 Unclamped Inductive Switching Waveform



### **100V N-SGT Enhancement Mode MOSFET**

## Package Mechanical Data-SOP-8







| Cumb a l | Dimensions In Millimeters |        | Dimensions In Inches |        |  |
|----------|---------------------------|--------|----------------------|--------|--|
| Symbol   | Min                       | Max    | Min                  | Max    |  |
| А        | 1.350                     | 1.750  | 0.053                | 0.069  |  |
| A1       | 0. 100                    | 0. 250 | 0.004                | 0.010  |  |
| A2       | 1.350                     | 1.550  | 0. 053               | 0.061  |  |
| b        | 0. 330                    | 0.510  | 0.013                | 0. 020 |  |
| С        | 0. 170                    | 0. 250 | 0.006                | 0. 010 |  |
| D        | 4. 700                    | 5.100  | 0. 185               | 0.200  |  |
| E        | 3.800                     | 4.000  | 0. 150               | 0. 157 |  |
| E1       | 5.800                     | 6.200  | 0. 228               | 0. 244 |  |
| е        | 1. 270                    | (BSC)  | 0.050                | (BSC)  |  |
| L        | 0. 400                    | 1.270  | 0.016                | 0.050  |  |
| θ        | 0°                        | 8°     | <b>0</b> °           | 8°     |  |



Recommended Minimum Pads.

臺灣永源微電子科技有限公司

С

### 100V N-SGT Enhancement Mode MOSFET

### Attention

1,Any and all APM Microelectronics products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your APM Microelectronics representative nearest you before using any APM Microelectronics products described or contained herein in such applications.

2,APM Microelectronics assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all APM Microelectronics products described or contained herein.

3, Specifications of any and all APM Microelectronics products described or contained here instipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

4, APM Microelectronics Semiconductor CO., LTD. strives to supply high quality high reliabilityproducts. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. Whendesigning equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.

5, In the event that any or all APM Microelectronics products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.

6, No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of APM Microelectronics Semiconductor CO., LTD.

7, Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. APM Microelectronics believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

8, Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "DeliverySpecification" for the APM Microelectronics product that you Intend to use.

D



### 100V N-SGT Enhancement Mode MOSFET

| Edition | Date       | Change               |
|---------|------------|----------------------|
| Rve1.0  | 2018/12/31 | Initial release      |
| Rve2.0  | 2019/5/31  | Reduce Cisss and Rds |

Copyright Attribution"APM-Microelectronice"