

# Quad-PLL Clock Generator with Two-Wire Serial Interface

#### **Features**

- Three output frequencies and reference out
- Programmable output frequencies through two-wire serial interface
- Output frequencies from 27 MHz to 74.25 MHz
- Uses an external 27 MHz crystal
- Programmable output drive strength to minimize EMI
- 16-pin thin-shrink small outline package (TSSOP) package
- 3.3 V operation

#### **Benefits**

- Meets most digital set top box, DVD recorder, and DTV application requirements
- Multiple high performance phase-locked loops (PLLs) allow synthesis of unrelated frequencies
- Integration eliminates the need for external loop filter components

### **Functional Description**

The CY24488-001 generates up to three independent clock frequencies and a buffered copy of the reference crystal frequency from a single crystal reference input. Four clock output pins are available to drive some frequencies on two or more output pins. Outputs are also individually enabled or disabled. When a CLK output is individually disabled, it drives low.

A serial programming interface (SPI) permits in-system configuration of the device by writing to internal registers. It is used to set the output frequencies. The SPI provides volatile programming. When powered down, the device reverts to its preSPI state. When the system is powered back up, the SPI registers are configured again. Specific configuration details are provided in the following sections of this data sheet.

## Logic Block Diagram





## Contents

| Pinouts                                          | 3 |
|--------------------------------------------------|---|
| Pin Definitions                                  | 3 |
| Default Startup Configuration                    | 4 |
| Serial Programming Interface Protocol and Timing |   |
| Device Address                                   | 5 |
| Data Valid                                       | 5 |
| Data Frame                                       | 5 |
| Acknowledge Pulse                                | 5 |
| Write Operations                                 |   |
| Writing Individual Bytes                         | 6 |
| Writing Multiple Bytes                           | 6 |
| Read Operations                                  |   |
| Current Address Read                             | 6 |
| Random Read                                      | 6 |
| Sequential Read                                  | 6 |
| Serial Programming Interface Timing              | 7 |
| Absolute Maximum Conditions                      |   |
| Crystal Specifications                           | 8 |
| Recommended Operating Conditions                 |   |

| DC Parameters                           | 9  |
|-----------------------------------------|----|
| AC Parameters                           | g  |
| Test and Measurement Setup              | 10 |
| Voltage and Timing Definitions          | 10 |
| Ordering Information                    | 11 |
| Ordering Code Definitions               | 11 |
| Package Drawing and Dimensions          | 12 |
| Acronyms                                | 13 |
| Document Conventions                    | 13 |
| Units of Measure                        | 13 |
| Document History Page                   | 14 |
| Sales, Solutions, and Legal Information | 15 |
| Worldwide Sales and Design Support      |    |
| Products                                | 15 |
| PSoC®Solutions                          | 15 |
| Cypress Developer Community             | 15 |
| Technical Support                       | 15 |



## **Pinouts**

Figure 1. 16-pin TSSOP pinout



## **Pin Definitions**

16-pin TSSOP

| Pin Name | Pin Number | Pin Description                        |
|----------|------------|----------------------------------------|
| XIN      | 1          | Crystal reference input                |
| XOUT     | 16         | Crystal output                         |
| 33.33M   | 7          | 33.3333 MHz clock output               |
| 74M      | 8          | 74.175824/74.25 MHz clock output       |
| 27M      | 9          | 27 MHz clock output                    |
| AUDIO    | 10         | 36.864/33.8688/24.576 MHz clock output |
| NC       | 11         | Unused output, leave floating          |
| SCLK     | 2          | Serial interface clock input           |
| SDAT     | 3          | Serial interface data                  |
| VIN      | 4          | Unused input, connect to AVDD          |
| NC       | 14         | Unused input, connect to VSS           |
| AVDD     | 15         | Core and input voltage supply          |
| VDD1     | 5          | Voltage supply for 33.33M output       |
| VDD2     | 13         | Voltage supply for pin 8 - 11 outputs  |
| VSS      | 6, 12      | Ground                                 |



#### **Default Startup Configuration**

The default state of the device refers to its state at power on. All output clocks are running. For more information, refer Pin Definitions on page 3. Pin 8 outputs 74.17582418 MHz. Pin 10 outputs 36.864 MHz. The serial programming interface is used to configure the device for the desired output frequencies. Because the serial programming memory is volatile, the device reverts to its default configuration when power is cycled.

## Serial Programming Interface Protocol and Timing

The CY24488-001 uses pins SDAT and SCLK for a two-wire serial interface that operates up to 400 kbit/s in read or write mode. Except for the data hold time ( $t_{DH}$ ), it is compliant to the  $I^2C$  bus standard. The basic Write protocol follows:

Start Bit; 7-bit Device Address (DA); R/W Bit; Slave Clock Acknowledge (ACK); 8-bit Memory Address (MA); ACK; 8-bit Data; ACK; 8-bit Data in MA+1 if desired; ACK; 8-bit Data in MA+2; ACK; and so on, until STOP Bit. The basic serial format is shown in Figure 3.



Figure 3. Data Frame Architecture





#### **Device Address**

The device address is a 7-bit value. The default serial interface address is 47H.

#### **Data Valid**

Data is valid when the clock is HIGH and is only transitioned when the clock is LOW, as shown in Figure 4.

Figure 4. Data Valid and Data Transition Periods



#### **Data Frame**

Every new data frame is indicated by a start and stop sequence, as shown in Figure 5.

Figure 5. Start and Stop Frame



**START Sequence:** Start frame is indicated by SDAT going LOW when SCLK is HIGH. Every time a start signal is given, the <u>next</u> 8-bit data must be the device address (seven bits) and a R/W bit followed by register address (eight bits) and register data (eight bits).

**STOP Sequence:** Stop frame is indicated by SDAT going HIGH when SCLK is HIGH. A stop frame frees the bus to write to another part on the same bus or writing to another random register address.

#### **Acknowledge Pulse**

During write mode, the CY24488-001 responds with an Acknowledge (ACK) pulse after every eight bits. This is accomplished by pulling the SDAT line LOW during the N\*9<sup>th</sup> clock cycle as shown in Figure 6 (N = the number of bytes transmitted). During read mode, the acknowledge pulse is generated by the master, after the data packet is sent.

Figure 6. Frame Format (Device Address, R/W, Register Address, Register Data)





#### **Write Operations**

#### Writing Individual Bytes

A valid write operation has a full 8-bit register address after the device address word from the master followed by an acknowledge bit from the slave (SDAT = 0/LOW). The next eight bits contain the data word intended for storage. After the data word is received, the slave responds with another acknowledge bit (SDAT = 0/LOW) and the master ends the write sequence with a STOP condition.

#### Writing Multiple Bytes

To write more than one byte at a time, the master does not end the write sequence with a STOP condition. Instead, the master sends multiple contiguous bytes of data for storage. After each byte, the slave responds with an acknowledge bit. It is the same as the first byte and accepts data until the acknowledge bit responds to the STOP condition. When receiving multiple bytes, the CY24488-001 internally increments the register address.

#### **Read Operations**

Read operations are initiated in the same method as write operations, except that the R/W bit of the slave address is set to '1' (HIGH). There are three basic read operations:

- Current address read
- Random read
- Sequential read

#### Current Address Read

The CY24488-001 has an onboard address counter that retains '1' more than the address of the last word access. If the last word written or read was word 'n', then a current address read

operation returns the value stored in location 'n+1'. When the CY24488-001 receives the slave address with the R/W bit set to a '1', the CY24488-001 issues an acknowledge and transmits the 8-bit word. The master device does not acknowledge the transfer but generates a STOP condition that causes the CY24488-001 to stop transmission.

#### Random Read

Through random read operations, the master accesses any memory location. To perform this type of read operation, first set the word address, then send the address to the CY24488-001 as part of a write operation. After the word address is sent, the master generates a START condition following the acknowledge. This terminates the write operation before any data is stored in the address, but not before the internal address pointer is set. Next, the master reissues the control byte with the R/W byte set to '1'. The CY24488-001 then issues an acknowledge and transmits the 8-bit word. The master device does not acknowledge the transfer, but generates a STOP condition that causes the CY24488-001 to stop transmission.

#### **Sequential Read**

Sequential read operations follow the same process as random reads, except that the master issues an acknowledge instead of a STOP condition after transmission of the first 8-bit data word. This action results in an incrementing of the internal address pointer and subsequent output of the next 8-bit data word. By continuing to issue acknowledges instead of STOP conditions, the master serially reads the entire contents of the slave device memory. Note that register addresses outside of 0AH to 17H and 40H to 57H are read from, but are not real registers and do not contain configuration information. When the internal address pointer points to the FFH register, after the next increment, the pointer points to the 00H register.

Table 1. Register Settings for AUDIO (Pin 10) Output Frequency

| Address | Frequency        |         |        |  |
|---------|------------------|---------|--------|--|
| Addiess | 36.864 (Default) | 33.8688 | 24.576 |  |
| 13H     | 07H              | 26H     | 10H    |  |
| 14H     | 04H              | 16H     | 06H    |  |
| 15H     | E0H              | F2H     | E4H    |  |

Table 2. Register Settings for 74M (Pin 8) Output Frequency

| Address | Frequency             |       |  |  |
|---------|-----------------------|-------|--|--|
| Addiess | 74.17582418 (Default) | 74.25 |  |  |
| 0AH     | 59H                   | 00H   |  |  |
| 0BH     | F8H                   | 03H   |  |  |
| 0CH     | D8H                   | C2H   |  |  |



#### Table 3. Register Settings for 74M Output Control (On/Off)

| Addross | Pin 8        | (74M)     |
|---------|--------------|-----------|
| Address | On (Default) | Off (Low) |
| 50H     | 14H          | 0CH       |

#### Table 4. Register Settings for AUDIO Output Control (On/Off)

| Address | Pin 10       | (AUDIO)   |
|---------|--------------|-----------|
| Address | On (Default) | Off (Low) |
| 55H     | D3H          | CFH       |

## **Serial Programming Interface Timing**

**Table 5. Serial Programming Interface Timing Specifications** 

| Parameter           | Description                                | Min | Max | Unit |
|---------------------|--------------------------------------------|-----|-----|------|
| f <sub>SCLK</sub>   | Frequency of SCLK                          | -   | 400 | kHz  |
|                     | Start mode time from SDA LOW to SCL LOW    | 0.6 | _   | ms   |
| CLK <sub>LOW</sub>  | SCLK LOW period                            | 1.3 | _   | ms   |
| CLK <sub>HIGH</sub> | SCLK HIGH period                           | 0.6 | _   | ms   |
| t <sub>SU</sub>     | Data transition to SCLK HIGH               | 100 | _   | ns   |
| t <sub>DH</sub>     | Data hold (SCLK LOW to data transition)    | 100 | _   | ns   |
|                     | Rise time of SCLK and SDAT                 | -   | 300 | ns   |
|                     | Fall time of SCLK and SDAT                 | _   | 300 | ns   |
|                     | Stop mode time from SCLK HIGH to SDAT HIGH | 0.6 | _   | ms   |
|                     | Stop mode to start mode                    | 1.3 | _   | ms   |



## **Absolute Maximum Conditions**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

#### **Table 6. Absolute Maximum Conditions**

| Parameter                 | Description                       | Condition                   | Min  | Max                   | Unit |
|---------------------------|-----------------------------------|-----------------------------|------|-----------------------|------|
| $AV_{DD}/V_{DD1}/V_{DD2}$ | Core supply voltage               |                             | -0.5 | 4.6                   | V    |
| V <sub>IN</sub>           | Input voltage                     | Relative to V <sub>SS</sub> | -0.5 | V <sub>DD</sub> + 0.5 | VDC  |
| T <sub>S</sub>            | Temperature, storage              | Nonfunctional               | -65  | +125                  | °C   |
| ESD <sub>HBM</sub>        | ESD protection (Human Body Model) | JEDEC STD 22-A114-B         | 2000 | -                     | V    |
| UL-94                     | Flammability rating               | V-0 at 1/8 in.              | _    | 10                    | ppm  |
| MSL                       | Moisture sensitivity level        | 16-pin TSSOP                | ,    | 1                     |      |

## **Crystal Specifications**

| Parameter         | Description                        | Condition                            | Min | Тур  | Max | Unit |
|-------------------|------------------------------------|--------------------------------------|-----|------|-----|------|
| F <sub>NOM</sub>  | AT-cut crystal                     | Parallel resonance, fundamental mode | -   | 27   | _   | MHz  |
| C <sub>LNOM</sub> | Nominal load capacitance           |                                      | _   | 11.5 | _   | pF   |
| R <sub>1</sub>    | Equivalent series resistance (ESR) | Fundamental mode (CL = Series)       | _   | _    | 40  | Ω    |
| DL                | Crystal drive level                | Nominal V <sub>DD</sub> at 25 °C     | _   | -    | 300 | μW   |

## **Recommended Operating Conditions**

| Parameter         | Description                                                                                   | Min  | Тур | Max | Unit |
|-------------------|-----------------------------------------------------------------------------------------------|------|-----|-----|------|
| $AV_{DD}$         | Core operating voltage                                                                        | 3.0  | 3.3 | 3.6 | V    |
| $V_{DD1}/V_{DD2}$ | Output operating voltage                                                                      | 3.0  | 3.3 | 3.6 | V    |
| T <sub>A</sub>    | Ambient temperature                                                                           | -10  | _   | 70  | °C   |
| C <sub>LOAD</sub> | Maximum load capacitance                                                                      | _    | _   | 15  | pF   |
| t <sub>PU</sub>   | Power-up time for all $V_{DD}$ 's reach minimum specified voltage (power ramps are monotonic) | 0.05 | -   | 500 | ms   |



## **DC Parameters**

| Parameter [1]    | Description         | Conditions                                              | Min                  | Тур | Max                  | Unit |
|------------------|---------------------|---------------------------------------------------------|----------------------|-----|----------------------|------|
| I <sub>OH</sub>  | Output high current | $V_{OH} = V_{DD} - 0.5, V_{DD} = 3.3 \text{ V}$         | 12                   | -   | _                    | mA   |
| I <sub>OL</sub>  | Output low current  | $V_{OL} = 0.5, V_{DD} = 3.3 \text{ V}$                  | 12                   | _   | _                    | mA   |
| I <sub>IH</sub>  | Input high current  | V <sub>IH</sub> = V <sub>DD</sub> , excluding XIN/CLKIN | _                    | 5   | 10                   | μA   |
| I <sub>IL</sub>  | Input low current   | V <sub>IL</sub> = 0 V, excluding XIN/CLKIN              | _                    | 5   | 10                   | μA   |
| V <sub>IH</sub>  | Input high voltage  |                                                         | $0.7 \times AV_{DD}$ | _   | _                    | V    |
| V <sub>IL</sub>  | Input low voltage   |                                                         | _                    | _   | $0.3 \times AV_{DD}$ | V    |
| I <sub>VDD</sub> | Supply current      | V <sub>DD</sub> current                                 | _                    | 40  | 60                   | mA   |

## **AC Parameters**

| Parameter [1]    | Description                       | Conditions                                                                                                                                                                             | Min  | Тур | Max | Units |
|------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| DC <sub>1</sub>  | Output duty cycle (excluding 27M) | Duty cycle is defined in Figure 8 on page 10; t <sub>2</sub> /t <sub>1</sub> , 50% of V <sub>DD</sub> External reference duty cycle between 40% and 60% measured at V <sub>DD</sub> /2 | 45   | 50  | 55  | %     |
| DC <sub>27</sub> | Output duty cycle<br>27M          | Duty cycle is defined in Figure 8 on page 10; t <sub>2</sub> /t <sub>1</sub> , 50% of V <sub>DD</sub> (XIN/CLKIN duty cycle = 45/55%)                                                  | 40   | 50  | 60  | %     |
| ER               | Rising edge rate                  | Output clock edge rate. Measured from 20% to 80% of V <sub>DD</sub> .  C <sub>LOAD</sub> = 15 pF.  See Figure 9 on page 10.                                                            | 0.75 | 1.2 | _   | V/ns  |
| EF               | Falling edge rate                 | Output clock edge rate. Measured from 80% to 20% of V <sub>DD</sub> .  C <sub>LOAD</sub> = 15 pF.  See Figure 9 on page 10.                                                            | 0.75 | 1.2 | _   | V/ns  |
| T <sub>9</sub>   | Clock jitter                      | Period jitter; V <sub>DD1</sub> = V <sub>DD2</sub> = 3.3 V                                                                                                                             | _    | 250 | _   | ps    |
| T <sub>10</sub>  | PLL lock time                     | From end of serial programming sequence to correct output frequency                                                                                                                    | -    | 1   | 5   | ms    |

Note
1. Parameters are guaranteed by design and characterization. Not 100% tested in production. All parameters specified with fully loaded outputs.



## **Test and Measurement Setup**

Figure 7. Test and Measurement Diagram



## **Voltage and Timing Definitions**

Figure 8. Duty Cycle Definition



Figure 9. ER =  $(0.6 \times V_{DD})/t_3$ , EF =  $(0.6 \times V_{DD})/t_4$ 





## **Ordering Information**

| Part Number     | Type Production Flow         |                            |
|-----------------|------------------------------|----------------------------|
| Pb-free         |                              |                            |
| CY24488ZXC-001  | 16-pin TSSOP                 | Commercial, 0 °C to +70 °C |
| CY24488ZXC-001T | 16-pin TSSOP – Tape and Reel | Commercial, 0 °C to +70 °C |

#### **Ordering Code Definitions**





## **Package Drawing and Dimensions**

Figure 10. 16-pin TSSOP (4.40 mm Body) Z16.173/ZZ16.173, 51-85091



DIMENSIONS IN MM[INCHES] MIN. MAX.

REFERENCE JEDEC MO-153
PACKAGE WEIGHT 0.05gms

| PART #   |                |  |  |
|----------|----------------|--|--|
| Z16.173  | STANDARD PKG.  |  |  |
| ZZ16.173 | LEAD FREE PKG. |  |  |





51-85091 \*E



## **Acronyms**

| Acronym | Description                       |
|---------|-----------------------------------|
| PLL     | Phase-Locked Loop                 |
| EMI     | Electromagnetic Interference      |
| SPI     | Serial Programming Interface      |
| TSSOP   | Thin-Shrunk Small Outline Package |

## **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure   |
|--------|-------------------|
| °C     | degree Celsius    |
| Ω      | ohm               |
| kΩ     | kilohm            |
| kHz    | kilohertz         |
| MHz    | megahertz         |
| μW     | microwatt         |
| μΑ     | microampere       |
| mA     | milliampere       |
| ms     | millisecond       |
| mW     | milliwatt         |
| ns     | nanosecond        |
| %      | percent           |
| pF     | picofarad         |
| ppm    | parts per million |
| ps     | picosecond        |
| V      | volt              |



## **Document History Page**

| ocument Number: 001-17448 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                      | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| **                        | 1344564 | See ECN            | XHT / SFV          | Removed VCXO related information in all instances across the document. Updated Logic Block Diagram: Corrected typo (Replaced 36.864M with AUDIO). Updated Pin Definitions: Replaced 36.864 with AUDIO in "Pin Name" column. Added 36.864 MHz in "Pin Description" column corresponding to "AUDIO" pin Changed I <sup>2</sup> C configurations. Deleted unrelated words. Updated Read Operations: Updated Read Operations: Updated Sequential Read: Updated Table 1: Updated I <sup>2</sup> C Memory Address. Added AUDIO frequencies. Deleted output frequency. Added Table 3. Added Table 4. |
| *A                        | 2621905 | 12/15/2008         | KVM /<br>AESA      | Updated Document Title to read as "CY24488-001 Quad PLL Clock Generator with 2-Wire Serial Interface". Replaced "I <sup>2</sup> C serial interface" with "2-wire serial interface" in all instances across the document. Updated Serial Programming Interface Timing: Updated Table 5: Changed minimum value of t <sub>DH</sub> parameter from 0 ns to 100 ns.                                                                                                                                                                                                                                |
| *B                        | 3071627 | 10/26/2010         | CXQ                | Changed status from Preliminary to Final.  Added Ordering Code Definitions under Ordering Information.  Updated Package Drawing and Dimensions.  Added Acronyms and Units of Measure.  Minor edits and updated in new template.                                                                                                                                                                                                                                                                                                                                                               |
| *C                        | 4178019 | 10/30/2013         | CINM               | Updated Package Drawing and Dimensions: spec 51-85091 – Changed revision from *C to *D. Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *D                        | 5534803 | 11/29/2016         | TAVA               | Updated Serial Programming Interface Protocol and Timing: Updated Figure 3. Updated Package Drawing and Dimensions: spec 51-85091 – Changed revision from *D to *E. Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                        |



#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc **Touch Sensing** cypress.com/touch **USB** Controllers cypress.com/usb

cypress.com/wireless

#### **PSoC®Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2007-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems of the medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-17448 Rev. \*D Revised November 29, 2016 Page 15 of 15