

## PART NUMBER

### 54LS353DMB-ROCV

#### Rochester Electronics

#### Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer. (OCM)

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

#### Quality Overview

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level

#### Qualified Suppliers List of Distributors (QSLD)

- Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

*The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.*

# 54LS/74LS353

## DUAL 4-INPUT MULTIPLEXER

(With 3-State Outputs)

**DESCRIPTION** — The '353 is a dual 4-input multiplexer with 3-state outputs. It can select two bits of data from four sources using common select inputs. The outputs may be individually switched to a high impedance state with a HIGH on the respective Output (OE) inputs, allowing the outputs to interface directly with bus oriented systems. It is fabricated with the Schottky barrier diode process for high speed and is completely compatible with all Fairchild TTL families.

- INVERTED VERSION OF 'LS253
- SCHOTTKY PROCESS FOR HIGH SPEED
- MULTIFUNCTION CAPABILITY

**ORDERING CODE:** See Section 9

| PKGS            | PIN OUT | COMMERCIAL GRADE                                                      | MILITARY GRADE                                                            | PKG TYPE |
|-----------------|---------|-----------------------------------------------------------------------|---------------------------------------------------------------------------|----------|
|                 |         | V <sub>CC</sub> = +5.0 V $\pm 5\%$ ,<br>T <sub>A</sub> = 0°C to +70°C | V <sub>CC</sub> = +5.0 V $\pm 10\%$ ,<br>T <sub>A</sub> = -55°C to +125°C |          |
| Plastic DIP (P) | A       | 74LS353PC                                                             |                                                                           | 9B       |
| Ceramic DIP (D) | A       | 74LS353DC                                                             | 54LS353DM                                                                 | 6B       |
| Flatpak (F)     | A       | 74LS353FC                                                             | 54LS353FM                                                                 | 4L       |

**INPUT LOADING/FAN-OUT:** See Section 3 for U.L. definitions

| PIN NAMES                         | DESCRIPTION                             | 54/74LS (U.L.)<br>HIGH/LOW |
|-----------------------------------|-----------------------------------------|----------------------------|
| I <sub>0a</sub> — I <sub>3a</sub> | Side A Data Inputs                      | 0.5/0.25                   |
| I <sub>0b</sub> — I <sub>3b</sub> | Side B Data Inputs                      | 0.5/0.25                   |
| S <sub>0</sub> , S <sub>1</sub>   | Common Select Inputs                    | 0.5/0.25                   |
| OE <sub>a</sub>                   | Side A Output Enable Input (Active LOW) | 0.5/0.25                   |
| OE <sub>b</sub>                   | Side B Output Enable Input (Active LOW) | 0.5/0.25                   |
| Z <sub>a</sub> , Z <sub>b</sub>   | 3-State Outputs (Inverted)              | 65/15<br>(25)/(7.5)        |

### LOGIC SYMBOL



### CONNECTION DIAGRAM PINOUT A



**FUNCTIONAL DESCRIPTION** — The '353 contains two identical 4-input multiplexers with 3-state outputs. They select two bits from four sources selected by common Select inputs ( $S_0$ ,  $S_1$ ). The 4-input multiplexers have individual Output Enable ( $\overline{OE}_a$ ,  $\overline{OE}_b$ ) inputs which when HIGH, force the outputs to a high impedance (high Z) state. The logic equations for the outputs are shown below:

$$\bar{Z}_a = \overline{OE}_a \cdot (I_{0a} \cdot \bar{S}_1 \cdot \bar{S}_0 + I_{1a} \cdot \bar{S}_1 \cdot S_0 + I_{2a} \cdot S_1 \cdot \bar{S}_0 + I_{3a} \cdot S_1 \cdot S_0)$$

$$\bar{Z}_b = \overline{OE}_b \cdot (I_{0b} \cdot \bar{S}_1 \cdot \bar{S}_0 + I_{1b} \cdot \bar{S}_1 \cdot S_0 + I_{2b} \cdot S_1 \cdot \bar{S}_0 + I_{3b} \cdot S_1 \cdot S_0)$$

If the outputs of 3-state devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. Designers should ensure that Output Enable signals to 3-state devices whose outputs are tied together are designed so that there is no overlap.

TRUTH TABLE

| SELECT INPUTS |       | DATA INPUTS |       |       |       | OUTPUT ENABLE   | OUTPUT    |
|---------------|-------|-------------|-------|-------|-------|-----------------|-----------|
| $S_0$         | $S_1$ | $I_0$       | $I_1$ | $I_2$ | $I_3$ | $\overline{OE}$ | $\bar{Z}$ |
| X             | X     | X           | X     | X     | X     | H               | (Z)       |
| L             | L     | L           | X     | X     | X     | L               | H         |
| L             | L     | H           | X     | X     | X     | L               | L         |
| H             | L     | X           | L     | X     | X     | L               | H         |
| H             | L     | X           | H     | X     | X     | L               | L         |
| L             | H     | X           | X     | L     | X     | L               | H         |
| L             | H     | X           | X     | H     | X     | L               | L         |
| H             | H     | X           | X     | X     | L     | L               | H         |
| H             | H     | X           | X     | X     | H     | L               | L         |

Address inputs  $S_0$  and  $S_1$  are common to both sections.

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

(Z) = High Impedance

LOGIC DIAGRAM



## DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

| SYMBOL          | PARAMETER            | 54/74LS      |     | UNITS | CONDITIONS                                                                                          |
|-----------------|----------------------|--------------|-----|-------|-----------------------------------------------------------------------------------------------------|
|                 |                      | Min          | Max |       |                                                                                                     |
| I <sub>CC</sub> | Power Supply Current | Outputs HIGH | 12  | mA    | V <sub>CC</sub> = Max<br>I <sub>n</sub> , S <sub>n</sub> , O <sub>E</sub> <sub>n</sub> = Gnd        |
|                 |                      | Outputs OFF  | 14  |       | V <sub>CC</sub> = Max, O <sub>E</sub> <sub>n</sub> = 4.5 V<br>I <sub>n</sub> , S <sub>n</sub> = Gnd |

AC CHARACTERISTICS: V<sub>CC</sub> = +5.0 V, T<sub>A</sub> = +25°C (See Section 3 for waveforms and load configurations)

| SYMBOL                               | PARAMETER                                             | 54/74LS                |     | UNITS | CONDITIONS                                                            |  |  |
|--------------------------------------|-------------------------------------------------------|------------------------|-----|-------|-----------------------------------------------------------------------|--|--|
|                                      |                                                       | C <sub>L</sub> = 45 pF |     |       |                                                                       |  |  |
|                                      |                                                       | Min                    | Max |       |                                                                       |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>S <sub>n</sub> to Z <sub>n</sub> | 24<br>32               |     | ns    | Figs. 3-1, 3-20                                                       |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>I <sub>n</sub> to Z <sub>n</sub> | 15<br>15               |     | ns    | Figs. 3-1, 3-4                                                        |  |  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time                                    | 18<br>18               |     | ns    | Figs. 3-3, 3-11, 3-12<br>R <sub>L</sub> = 667Ω                        |  |  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time                                   | 18<br>18               |     | ns    | Figs. 3-3, 3-11, 3-12<br>R <sub>L</sub> = 667Ω, C <sub>L</sub> = 5 pF |  |  |