

## PART NUMBER 9519ADC

# Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer. (OCM)

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

### **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level

Qualified Suppliers List of Distributors (QSLD)

 Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

|     | REVISIONS                                                                                                                                                                                              |                 |                    |  |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|--|--|--|--|--|
| LTR | DESCRIPTION                                                                                                                                                                                            | DATE (YR-MO-DA) | APPROVED           |  |  |  |  |  |
| Α   | Add the statements to paragraphs 3.1 and 3.5.1 to allow manufacturer to meet the die/fabrication requirements of paragraph A.3.2.2 of MIL PRF 38535. Update boilerplate. Editorial changes throughout. | 00-03-30        | Monica L. Poelking |  |  |  |  |  |
| В   | Update boilerplate to MIL-PRF-38535 requirements CFS                                                                                                                                                   | 05-08-22        | Thomas M. Hess     |  |  |  |  |  |
| С   | Update interrupt operation timing diagram to figure 4. Update boilerplate paragraphs as required by the MIL-PRF-38535 MAA                                                                              | 16-10-13        | Thomas M. Hess     |  |  |  |  |  |
| D   | Delete CAGE code 0C7V7. Update boilerplate to MIL-PRF-38535 requirements DRH                                                                                                                           | 23-09-25        | Muhammad A. Akbar  |  |  |  |  |  |



| THE ORIGINAL FIRST SHEET OF THIS DRAWING HAS BEEN REPLACED. |
|-------------------------------------------------------------|
| Revision Status of Sheets                                   |

| Revision Status | of She | ets |   |   |   |   |   |   |   |    |    |    |    |    |  |  |  |  |
|-----------------|--------|-----|---|---|---|---|---|---|---|----|----|----|----|----|--|--|--|--|
| REV             |        |     |   |   |   |   |   |   |   |    |    |    |    |    |  |  |  |  |
| SHEET           |        |     |   |   |   |   |   |   |   |    |    |    |    |    |  |  |  |  |
| REV             | D      | D   | D | D | D | D | D | D | D | D  | D  | D  | D  | D  |  |  |  |  |
| SHEET           | 1      | 2   | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 |  |  |  |  |

|                                                         |                                   | l l                                                                        |                           |              |  |  |
|---------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------|---------------------------|--------------|--|--|
| PMIC N/A                                                |                                   |                                                                            |                           |              |  |  |
| STANDARD                                                | PREPARED BY Ray Monnin            |                                                                            | DLA LAND                  | AND MARITIME |  |  |
| MICROCIRCUIT<br>Drawing                                 | CHECKED BY D. A. DiCenzo          | COLUMBUS, OHIO 43218-3990<br>https://www.dla.mil/LandandMaritime           |                           |              |  |  |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL DEPARTMENTS | APPROVED BY N. A. Hauck           | MICROCIRCUIT, UNIVERSAL INTERRUPT<br>CONTROLLER, N-CHANNEL MOS, MONOLITHIC |                           |              |  |  |
| AND AGENCIES OF THE DEPARTMENT OF DEFENSE               | DRAWING APPROVAL DATE<br>87-05-01 | SILICON                                                                    |                           |              |  |  |
| AMSC N/A                                                | REVISION LEVEL<br>D               | SIZE<br>A                                                                  | CAGE CODE<br><b>67268</b> | 5962-87597   |  |  |
|                                                         |                                   | SHEET                                                                      | 1 OF 14                   |              |  |  |

DSCC FORM 2233
APR 97
DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. 5962-E433-23

#### 1. SCOPE

1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.

1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | <u>Generic number</u> | <u>Circuit function</u>        |
|-------------|-----------------------|--------------------------------|
| 01          | 9519A                 | Universal interrupt controller |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| Χ              | GDIP1-T28 or CDIP2-T28 | 28               | Dual-in-line                 |
| Υ              | CQCC1-N44              | 44               | Square leadless chip carrier |

1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.

1.3 Absolute maximum ratings.

| Supply voltage range                                    | -0.5 V dc to +7 V dc |
|---------------------------------------------------------|----------------------|
| Input voltage range                                     | -0.5 V dc to +7 V dc |
| Maximum power dissipation (P <sub>D</sub> )             | 1.5 W <u>1</u> /     |
| Storage temperature range                               |                      |
| Lead temperature (soldering, 5 seconds)                 |                      |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ) |                      |
| Junction temperature (T <sub>J</sub> )                  |                      |

1.4 Recommended operating conditions.

| Supply voltage range (V <sub>CC</sub> )             | +4.5 V dc to +5.5 V dc |
|-----------------------------------------------------|------------------------|
| Minimum low level input voltage (V <sub>IL</sub> )  | -0.5 V dc              |
| Minimum high level input voltage (V <sub>IH</sub> ) |                        |
| Maximum low level input voltage (V <sub>IL</sub> )  |                        |
| Maximum high level input voltage (V <sub>IH</sub> ) |                        |
| Case operating temperature range (Tc)               |                        |

1/ Must withstand the added P<sub>D</sub> due to short circuit test (e.g., los).

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597     |
|----------------------------------------------------|------------------|------------------|----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET <b>2</b> |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="https://quicksearch.dla.mil/">https://quicksearch.dla.mil/</a>.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. This drawing has been modified to allow the manufacturer to use the alternate die/fabrication requirements of paragraph A.3.2.2 of MIL-PRF-38535 of other alternative approved by the Qualifying Activity.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
- 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.2 herein.
- 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
- 3.2.3 Truth tables. The truth tables shall be as specified on figure 2.
- 3.2.4 Block diagram. The block diagram shall be as specified on figure 3.
- 3.2.5 Switching waveforms. The switching waveforms shall be as specified on figure 4.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 3    |

- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark.</u> A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. For product built in accordance with A.3.2.2 of MIL-PRF-38535, or as modified in the manufacturer's QM plan, the "QD" certification mark shall be used in place of the "Q" or "QML" certification mark.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL PRF 38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 Notification of change. Notification of change to DLA Land and Maritime-VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 4    |

| TABLE I. | Flectrical | performance    | characteristics.  |
|----------|------------|----------------|-------------------|
|          |            | Delibilitation | Unaracici istics. |

| Test                                                     | Symbol            | Conditions $-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$        | Device<br>type | Group A subgroups | Lim  | nits | Unit |
|----------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------|----------------|-------------------|------|------|------|
|                                                          |                   | $+4.5 \text{ V} \le \text{V}_{\text{CC}} \le +5.5 \text{ V}$<br>unless otherwise specified | typo           | odbgroupo _       | Min  | Max  |      |
| Input low voltage                                        | VIL               |                                                                                            | All            | 1, 2, 3           |      | 0.8  | V    |
| Input high voltage                                       | ViH               |                                                                                            | All            | 1, 2, 3           | 2.0  |      | V    |
| Output low voltage                                       | V <sub>OL1</sub>  | $V_{CC} = 4.5 \text{ V}, I_{OL} = 3.2 \text{ mA}$                                          | All            | 1, 2, 3           |      | 0.40 | V    |
| Output low voltage<br>(EO only)                          | V <sub>OL2</sub>  | Vcc = 4.5 V, I <sub>OL</sub> = 1.0 mA                                                      | All            | 1, 2, 3           |      | 0.40 | V    |
| Output high voltage 1/                                   | V <sub>OH1</sub>  | $V_{CC} = 4.5 \text{ V}, I_{OH} = -200 \mu\text{A}$                                        | All            | 1, 2, 3           | 2.4  |      | V    |
| Output high voltage<br>(EO only)                         | V <sub>OH2</sub>  | $V_{CC} = 4.5 \text{ V}, I_{OH} = -100 \mu\text{A}$                                        | All            | 1, 2, 3           | 2.4  |      | V    |
| Output float leakage                                     | loz               | V <sub>CC</sub> = 5.5 V<br>V <sub>OUT</sub> = 5.5 V and 0.0 V<br>Output off                | All            | 1, 2, 3           | -150 | +150 | μА   |
| Input leakage                                            | I <sub>IX1</sub>  | V <sub>CC</sub> = 5.5 V<br>V <sub>IN</sub> = 5.5 V and 0.0 V                               | All            | 1, 2, 3           | -10  | +10  | μА   |
| Input leakage (El only)                                  | I <sub>IX2</sub>  | V <sub>CC</sub> = 5.5 V<br>V <sub>IN</sub> = 5.5 V and 0.0 V                               | All            | 1, 2, 3           | -60  | +10  | μА   |
| Power supply current                                     | Icc               | V <sub>CC</sub> = 5.5 V <u>2</u> /                                                         | All            | 1, 2, 3           |      | 200  | mA   |
| Input capacitance                                        | Cin               | T <sub>A</sub> = +25°C                                                                     | All            | 4                 |      | 10   | pF   |
| Output capacitance                                       | Соит              | f <sub>C</sub> = 1 MHz                                                                     |                | 4                 |      | 15   |      |
| I/O capacitance                                          | C <sub>I/O</sub>  | See 4.3.1d                                                                                 |                | 4                 |      | 20   |      |
| Functional test                                          |                   | See 4.3.1c                                                                                 | All            | 7, 8              |      |      |      |
| C/D valid and CS low to READ low                         | t <sub>AVRL</sub> | <u>3</u> / <u>4</u> /                                                                      | All            | 9, 10, 11         | 0    |      | ns   |
| C/D valid and CS low to WRITE low                        | tavwl             |                                                                                            |                | 9, 10, 11         | 0    |      | ns   |
| RIP low to PAUSE high <u>5</u> /                         | tclph             |                                                                                            |                | 9, 10, 11         | 75   | 375  | ns   |
| RIP low to data out valid 6/                             | t <sub>CLQV</sub> |                                                                                            |                | 9, 10, 11         |      | 50   | ns   |
| Data in valid to write high                              | t <sub>DVWH</sub> |                                                                                            |                | 9, 10, 11         | 250  |      | ns   |
| EI high to $\overline{\text{RIP}}$ low $\underline{7}$ / | t <sub>EHCL</sub> |                                                                                            |                | 9, 10, 11         | 30   | 300  | ns   |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 5    |

|                                                                                         | TABLE              | I. Electrical performance characte                                                      | <u>ristics</u> – Co | ontinued.         |     |      |    |
|-----------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------|---------------------|-------------------|-----|------|----|
| Test                                                                                    | Symbol             | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C                                           | Device<br>type      | Group A subgroups | Lim | Unit |    |
|                                                                                         |                    | $+4.5 \text{ V} \le \text{V}_{\text{CC}} \le +5.5 \text{ V}$ unless otherwise specified |                     |                   | Min | Max  |    |
| Interrupt request valid to GINT valid                                                   | tıvgv              | <u>3</u> / <u>4</u> /                                                                   | All                 | 9, 10, 11         | 100 | 800  | ns |
| Interrupt request valid<br>to interrupt request<br>don't care. (IREQ pulse<br>duration) | t <sub>IVIX</sub>  |                                                                                         | All                 | 9, 10, 11         | 250 |      | ns |
| IACK high to RIP high                                                                   | tкнсн              |                                                                                         | All                 | 9, 10, 11         |     | 450  | ns |
| IACK high to GINT invalid                                                               | tкнін              |                                                                                         | All                 | 9, 10, 11         |     | 1000 | ns |
| IACK high to IACK low (IACK recovery)                                                   | t <sub>KHKL</sub>  |                                                                                         | All                 | 9, 10, 11         | 140 |      | ns |
| IACK high to EO high 8/ 9/                                                              | t <sub>KHNH</sub>  |                                                                                         | All                 | 9, 10, 11         |     | 975  | ns |
| IACK high to data out invalid                                                           | t <sub>KHQX</sub>  |                                                                                         | All                 | 9, 10, 11         | 20  | 200  | ns |
| IACK low to RIP low 7/ 10/                                                              | tklcl              |                                                                                         | All                 | 9, 10, 11         | 75  | 650  | ns |
| IACK low to IACKhigh (1st IACK) 10/                                                     | tklkh              |                                                                                         | All                 | 9, 10, 11         | 975 |      | ns |
|                                                                                         | tklnl              |                                                                                         | All                 | 9, 10, 11         |     | 125  | ns |
| IACK low to PAUSE low 10/                                                               | tklpl              |                                                                                         | All                 | 9, 10, 11         | 25  | 175  | ns |
| IACK low to data out valid 6/ 10/                                                       | tklqv              |                                                                                         | All                 | 9, 10, 11         | 25  | 300  | ns |
| 1 <sup>st</sup> IACK low to data out<br>valid <u>10</u> /                               | t <sub>KLQV1</sub> |                                                                                         | All                 | 9, 10, 11         | 75  | 650  | ns |
| PAUSE high to IACK Low                                                                  | t <sub>PHKH</sub>  |                                                                                         | All                 | 9, 10, 11         | 0   |      | ns |

See footnotes at end of table.

t<sub>RHAX</sub>

Read high to  $C/\overline{D}$  and

CS don't care

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 6    |

9, 10, 11

0

ns

All

TABLE I. Electrical performance characteristics – Continued.

| Test                                          | Symbol            | Conditions<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C                                 | Device<br>type | Group A subgroups | Lim | nits | Unit |
|-----------------------------------------------|-------------------|-----------------------------------------------------------------------------------------|----------------|-------------------|-----|------|------|
|                                               |                   | $+4.5 \text{ V} \le \text{V}_{\text{CC}} \le +5.5 \text{ V}$ unless otherwise specified |                |                   | Min | Max  |      |
| Read low to data out valid                    | t <sub>RLQV</sub> | <u>3</u> / <u>4</u> /                                                                   | All            | 9, 10, 11         |     | 300  | ns   |
| Read high to data out invalid                 | t <sub>RHQX</sub> |                                                                                         | All            | 9, 10, 11         | 20  | 200  | ns   |
| Read low to data out unknown                  | t <sub>RLQX</sub> |                                                                                         | All            | 9, 10, 11         | 35  |      | ns   |
| Read low to read high (RD pulse duration)     | trlrh             |                                                                                         | All            | 9, 10, 11         | 300 |      | ns   |
| Write high to C/D and CS don't care           | t <sub>WHAX</sub> |                                                                                         | All            | 9, 10, 11         | 25  |      | ns   |
| Write high to data in don't care              | twhox             |                                                                                         | All            | 9, 10, 11         | 25  |      | ns   |
| Write high to read or write low (WR recovery) | t <sub>WHRW</sub> |                                                                                         | All            | 9, 10, 11         | 600 |      | ns   |
| Write low to write high (WR pulse duration)   | t <sub>WLWH</sub> |                                                                                         | All            | 9, 10, 11         | 300 |      | ns   |

- VoH specifications do not apply to RIP, PAUSE, or GINT when active low. These outputs are open-drain and VoH levels will be determined by external circuitry.
- Icc is measured in a static condition with outputs in the worst condition with all outputs unloaded.

Test conditions:

 $V_{II} = 0.45 V$ 

 $V_{IH} = 2.4 V$ 

 $V_{OL} = 0.8 V$  $I_{OL} = 3.2 \text{ mA}$   $V_{OH} = 2.0 \text{ V}$  $I_{OH} = -200 \mu A$ 

 $I_{OL}$  = 1.0 mA  $I_{OH} = -100 \mu A (EO only)$ 

C<sub>L</sub> = 100 pF

- See figure 4.
- During the first IACK pulse, PAUSE will be low long enough to allow for priority resolution and will not go high until after RIP goes low (tclph).
- tklay applies only to second, third, and fourth IACK pulses while RIP is low. During the first IACK pulse, data out will be valid following the falling edge of  $\overline{RIP}$  (t<sub>CLQV</sub>).
- RIP is pulled low to indicate that an interrupt request has been selected. RIP cannot be pulled low until EI is high following an internal delay. tklcl will govern the falling edge of RIP when EI is always high or is high early in the acknowledge cycle. tehcl will govern when EI goes high later in the cycle. The rising edge of EI will be determined by the length of the preceding priority resolution chain. RIP remains low until after the rising edge of IACK pulse that transfers the last response byte for selected IREQ.
- Test conditions for EO assume an output loading of  $I_{OL}$  = 1.0 mA and  $I_{OH}$  = -100  $\mu$ A.
- The arrival of IACK will cause EO to go low, disabling additional circuits that may be connected to EO. If no valid interrupt is pending, EO will return high when EI is high. If a pending request is selected, EO will stay low until after the last IACK pulse for that interrupt is complete and RIP goes high.
- 10/ CS must be high for at least 100 ns prior to IACK going low.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597     |
|----------------------------------------------------|------------------|------------------|----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET <b>7</b> |

| Device type        | All                |                    |                    |  |  |  |  |
|--------------------|--------------------|--------------------|--------------------|--|--|--|--|
| Case outline       | X                  |                    |                    |  |  |  |  |
| Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol |  |  |  |  |
| 1                  | CS                 | 15                 | PAUSE              |  |  |  |  |
| 2                  | WR                 | 16                 | EO                 |  |  |  |  |
| 3                  | RD                 | 17                 | GINT               |  |  |  |  |
| 4                  | DB <sub>7</sub>    | 18                 | IREQ <sub>0</sub>  |  |  |  |  |
| 5                  | DB <sub>6</sub>    | 19                 | IREQ <sub>1</sub>  |  |  |  |  |
| 6                  | DB₅                | 20                 | IREQ <sub>2</sub>  |  |  |  |  |
| 7                  | DB <sub>4</sub>    | 21                 | IREQ₃              |  |  |  |  |
| 8                  | DB <sub>3</sub>    | 22                 | IREQ4              |  |  |  |  |
| 9                  | DB <sub>2</sub>    | 23                 | IREQ₅              |  |  |  |  |
| 10                 | DB <sub>1</sub>    | 24                 | IREQ <sub>6</sub>  |  |  |  |  |
| 11                 | DB₀                | 25                 | IREQ <sub>7</sub>  |  |  |  |  |
| 12                 | RIP                | 26                 | ĪACK               |  |  |  |  |
| 13                 | EI                 | 27                 | C/D                |  |  |  |  |
| 14                 | Vss (GND)          | 28                 | Vcc (+5 V)         |  |  |  |  |

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 8    |

| Device type        |                       | All                |                        |
|--------------------|-----------------------|--------------------|------------------------|
| Case outline       |                       | Υ                  |                        |
| Terminal<br>number | Terminal<br>symbol    | Terminal<br>number | Terminal<br>symbol     |
| 1                  | NC                    | 23                 | NC                     |
| 2                  | <del>cs</del>         | 24                 | PAUSE                  |
| 3                  | WR                    | 25                 | EO                     |
| 4                  | RD                    | 26                 | GINT                   |
| 5                  | NC                    | 27                 | NC                     |
| 6                  | NC                    | 28                 | NC                     |
| 7                  | NC                    | 29                 | NC                     |
| 8                  | NC                    | 30                 | IREQ₀                  |
| 9                  | DB <sub>7</sub>       | 31                 | IREQ <sub>1</sub>      |
| 10                 | DB <sub>6</sub>       | 32                 | IREQ <sub>2</sub>      |
| 11                 | DB <sub>5</sub>       | 33                 | IREQ₃                  |
| 12                 | DB <sub>4</sub>       | 34                 | IREQ <sub>4</sub>      |
| 13                 | DB <sub>3</sub>       | 35                 | IREQ₅                  |
| 14                 | $DB_2$                | 36                 | IREQ <sub>6</sub>      |
| 15                 | DB <sub>1</sub>       | 37                 | IREQ <sub>7</sub>      |
| 16                 | $DB_0$                | 38                 | NC                     |
| 17                 | NC                    | 39                 | NC                     |
| 18                 | NC                    | 40                 | NC                     |
| 19                 | RIP                   | 41                 | ĪACK                   |
| 20                 | EI                    | 42                 | C/D                    |
| 21                 | V <sub>SS</sub> (GND) | 43                 | V <sub>CC</sub> (+5 V) |
| 22                 | NC                    | 44                 | NC                     |

NC = No connection

FIGURE 1. <u>Terminal connections</u> – Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597     |
|----------------------------------------------------|------------------|------------------|----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET <b>9</b> |

|    |     | Control | Input |      | Data bus operation                                                 |
|----|-----|---------|-------|------|--------------------------------------------------------------------|
| CS | C/D | RD      | WR    | ĪACK |                                                                    |
| 0  | 0   | 0       | 1     | 1    | Transfer contents of preselected data register to data bus         |
| 0  | 0   | 1       | 0     | 1    | Transfer contents of data bus to preselected data register         |
| 0  | 1   | 1       | 0     | 1    | Transfer contents of status register to data bus                   |
| 0  | 1   | 1       | 0     | 1    | Transfer contents of data bus to command register                  |
| 1  | Х   | Х       | Х     | 0    | Transfer contents of selected response memory location to data bus |
| 1  | Х   | Х       | Х     | 1    | No information transferred                                         |

|   | Command code |   |     |     |    | Command description |    |                                                                                                                                         |
|---|--------------|---|-----|-----|----|---------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7 | 6            | 5 | 4   | 3   | 2  | 1                   | 0  |                                                                                                                                         |
| 0 | 0            | 0 | 0   | 0   | 0  | 0                   | 0  | Reset                                                                                                                                   |
| 0 | 0            | 0 | 1   | 0   | Х  | Х                   | Х  | Clear all IRR and all IMR bits                                                                                                          |
| 0 | 0            | 0 | 1   | 1   | B2 | B1                  | В0 | Clear all IRR and IMR bits specified by B2, B1, B0                                                                                      |
| 0 | 0            | 1 | 0   | 0   | Х  | Х                   | Х  | Clear all IMR                                                                                                                           |
| 0 | 0            | 1 | 0   | 1   | B2 | B1                  | В0 | Clear IMR bits specified by B2, B1, B0                                                                                                  |
| 0 | 0            | 1 | 1   | 0   | Х  | Х                   | Х  | Set all IMR bits                                                                                                                        |
| 0 | 0            | 1 | 1   | 1   | B2 | B1                  | В0 | Set IMR bits specified by B2, B1, B0                                                                                                    |
| 0 | 1            | 0 | 0   | 0   | Х  | Х                   | Х  | Clear all IRR bits                                                                                                                      |
| 0 | 1            | 0 | 0   | 1   | B2 | B1                  | В0 | Clear IRR bits specified by B2, B1, B0                                                                                                  |
| 0 | 1            | 0 | 1   | 0   | Х  | Х                   | Х  | Set all IRR bits                                                                                                                        |
| 0 | 1            | 0 | 1   | 1   | B2 | B1                  | В0 | Set IRR bits specified by B2, B1, B0                                                                                                    |
| 0 | 1            | 1 | 0   | Х   | Х  | Х                   | Х  | Clear highest priority ISR bit                                                                                                          |
| 0 | 1            | 1 | 1   | 0   | Х  | Х                   | Х  | Clear all ISR bits                                                                                                                      |
| 0 | 1            | 1 | 1   | 1   | B2 | B1                  | В0 | Clear ISR bits specified by B2, B1, B0                                                                                                  |
| 1 | 0            | 0 | M4  | М3  | M2 | M1                  | MO | Load mode register bits 0-4 with specified pattern                                                                                      |
| 1 | 0            | 1 | 0   | M6  | M5 | 0                   | 0  | Load mode register bits 5, 6 with specified pattern                                                                                     |
| 1 | 0            | 1 | 0   | M6  | M5 | 0                   | 1  | Load mode register bits 5, 6 and set mode bit 7                                                                                         |
| 1 | 0            | 1 | 0   | M6  | M5 | 1                   | 0  | Load mode register bits 5, 6 and clear mode bit 7                                                                                       |
| 1 | 0            | 1 | 1   | Х   | Х  | Х                   | Х  | Preselected IMR for subsequent loading from data bus                                                                                    |
| 1 | 1            | 0 | 0   | Х   | Х  | X                   | Х  | Preselected auto clear register for subsequent loading from data bus                                                                    |
| 1 | 1            | 1 | BY1 | BY0 | L2 | L1                  | L0 | Load BY1, BY0 into byte count register and preselect response memory level specified by L2, L1, L0 for subsequent loading from data bus |

FIGURE 2. <u>Truth tables</u>.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                  | 5962-87597      |
|-------------------------------------------------------------------------------|------------------|------------------|-----------------|
|                                                                               |                  | REVISION LEVEL D | SHEET <b>10</b> |



FIGURE 3. Block diagram.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597      |
|----------------------------------------------------|------------------|------------------|-----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET <b>11</b> |





FIGURE 4. Switching waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597      |
|----------------------------------------------------|------------------|------------------|-----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET <b>12</b> |

#### 4. VERIFICATION

- 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition C. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                    | Subgroups (in accordance with MIL-STD-883, method 5005, table I) |
|------------------------------------------------------------------|------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                      |                                                                  |
| Final electrical test parameters (method 5004)                   | 1*, 2, 3, 7, 8, 9, 10, 11                                        |
| Group A test requirements (method 5005)                          | 1, 2, 3, 7, 8, 9, 10, 11                                         |
| Groups C and D end-point electrical parameters (method 5005)     | 1, 2, 3, 7, 8, 9, 10, 11                                         |
| Additional electrical subgroups for group C periodic inspections |                                                                  |

<sup>\*</sup> PDA applies to subgroup 1.

4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

#### 4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 4, 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroups 7 and 8 shall include verification of the truth tables.
- d. Subgroup 4 (C<sub>IN</sub>, C<sub>O</sub>, C<sub>I/O</sub> measurements) shall be measured initially and after process or design changes which may affect input capacitance.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87597 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 13   |

#### 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition C. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

#### 5. PACKAGING

5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal, or email communication.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform DLA Land and Maritime when a system application requires configuration control and the applicable SMD. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0591.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL HDBK 103 and QML-38535 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-87597      |
|----------------------------------------------------------------------------------------|------------------|---------------------|-----------------|
|                                                                                        |                  | REVISION LEVEL<br>D | SHEET <b>14</b> |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 23-09-25

Approved sources of supply for SMD 5962-87597 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at https://landandmaritimeapps.dla.mil/programs/smcr/.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-8759701XA                                     | <u>3</u> /               | 9519A/XA                            |
| 5962-8759701XA                                     | 3V146                    | 9519A/BXA                           |
| 5962-8759701YA                                     | <u>3</u> /               | 9519A/YA                            |
| 5962-8759701YA                                     | 3V146                    | 9519A/BYA                           |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

 Vendor CAGE number
 Vendor name and address

 3V146
 Rochester Electrical Rochester Elect

Rochester Electronics, LLC 16 Malcolm Hoyt Drive Newburyport, MA 01950

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.