# 6-Port AVB/TSN Gigabit Ethernet Switch with Integrated 100BASE-T1 PHYs ## **Highlights** - · 3x 100BASE-T1 ports - · 1x 100BASE-TX port - · 2x RGMII/RMII/MII ports - · Cascade mode for higher port count - · Enhanced EMC performance - · Full AVB Audio Video Bridging - · Time Sensitive Networking Support - High Available Seamless Redundancy (HSR) - · OPEN Alliance TC10 Sleep/Wakeup - · Over-temperature and under-voltage detection - · LinkMD®+ enhanced cable diagnostics - · FlexPWR® technology power management - Small-footprint 128-pin TQFP (14 x 14 mm) package - · Pin compatible with LAN9372/3/4 - · AEC-Q100 automotive product qualification - Grade 2 Automotive temperature (-40°C to +105°C) ## **Target Applications** - · Advanced Driver-Assistance Systems (ADAS) - Infotainment - · Telematics & Smart Antennas - · In-Vehicle Backbone - Gateways ## **Features** - Switch Management Capabilities - Compliant to OPEN TC11 switch requirements - 1K MAC table - IEEE 802.1Q VLAN support - AVB and TSN hardware support: - -IEEE 802.1AS time synchronization - -IEEE 1588v2 PTP and clock synchronization - -IEEE 802.Qav traffic shaping - -IEEE 802.1Qbv (TSN) time-aware scheduler - -IEEE 802.1Qci (TSN) ingress filtering and policing - 8 shapers per port, one for each queue - Smart low-latency cut-through forwarding mode - High Availability Seamless Redundancy (HSR) - Deep Packet Inspection (DPI) using TCAM -TCAM classification of Layers 2,3,4 and beyond - SPI or in-band host processor access - Wire speed non-blocking - · 3x Integrated 100BASE-T1 Ethernet PHYs - Compliant with IEEE 802.3bw-2015 - 100Mbps over single balanced twisted pair cable - Extended cable reach >15m - On-chip filtering & termination for balanced UTP cable - 1x Integrated 100BASE-TX/10BASE-T Port - Compliant with IEEE 802.3/802.3u - Auto-negotiation and Auto-MDI/MDI-X support - On-chip termination resistors and internal biasing - · 2x Configurable External MAC Ports - Reduced Gigabit Media Independent Interface (RGMII) - Reduced Media Independent Interface (RMII) with 50MHz reference clock input/output option - Media Independent Interface (MII) in PHY/MAC mode - IEEE 1588v2 PTP and Clock Synchronization - Transparent Clock (TC) with auto correction update - Leader and Follower Ordinary Clock (OC) support - End-to-end (E2E) or peer-to-peer (P2P) - PTP multicast and unicast message support - PTP message transport over IPv4/v6 and IEEE 802.3 - IEEE 1588v2 PTP packet filtering - Time Aware Precision GPIO - · Advanced Diagnostics & Security - OPEN Alliance (TC1) advanced diagnostics compliant - LinkMD®+ cable diagnostic capabilities - -Determines cable opens/shorts/length (TX & T1) - -Signal Quality Indicator (SQI) with MSE, peak values, and peak/threshold interrupt (T1) - Self-test packet generator/detector - -Single burst and continuous traffic stream support - -Automatic L2 and configurable L3 and L4 headers - Loopback modes (per IEEE 802.3bw) - Extended MIB performance counters - Deep packet inspection support for every packet/port - IEEE 802.1AR (802.1x) port and MAC authentication - IEEE 802.1Qci per stream ingress filtering & policing - EtherGREEN<sup>™</sup> Energy Efficiency - Low-power 100BASE-T1 PHY technology - OPEN Alliance TC10 sleep/wakeup (partial networking) - Non-TC10 link partner energy detect wake-up support - Ultra-Deep-Sleep power down - Low RF Emissions - Integrated transmission filtering - xMII data and 125MHz clock include programmable slew rate control - OPEN Alliance (TC6) RGMII EPL compliant - Exceeds OPEN Alliance Transceiver EMC Test Specification ## TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback. ## **Most Current Documentation** To obtain the most up-to-date version of this documentation, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### Errata An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using. ## **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. ## **Table of Contents** | 1.0 Preface | 4 | |--------------------------------------------|----| | 2.0 Introduction | | | 3.0 Pin Descriptions and Configuration | 10 | | 4.0 Package Information | 19 | | Appendix A. Product Brief Revision History | 23 | | The Microchip Web Site | | | Customer Change Notification Service | | | Customer Support | | | Product Identification System | 25 | ## 1.0 PREFACE ## 1.1 General Terms TABLE 1-1: GENERAL TERMS | Term | Description | | | | |------------|-----------------------------------------------------------------------------|--|--|--| | 1000BASE-T | 1 Gbps Ethernet over twisted pair, IEEE 802.3 compliant | | | | | 100BASE-T1 | 100 Mbps Ethernet over single balanced twisted pair, IEEE 802.3bw compliant | | | | | 100BASE-TX | 100 Mbps Ethernet over twisted pair, IEEE 802.3 compliant | | | | | 10BASE-T | 10 Mbps Ethernet over twisted pair, IEEE 802.3 compliant | | | | | ACL | Access Control List | | | | | ADAS | Advanced Driver Assistance Systems | | | | | ADC | Analog-to-Digital Converter | | | | | AFE | Analog Front End | | | | | AN, ANEG | Auto-Negotiation | | | | | ARP | Address Resolution Protocol | | | | | AVB | Audio Video Bridging | | | | | BELT | Best Effort Latency Tolerance | | | | | BYTE | 8-bits | | | | | CRC | Cyclic Redundancy Check | | | | | CSMA/CD | Carrier Sense Multiple Access/Collision Detect | | | | | CSR | Control and Status Register | | | | | DA | Destination Address | | | | | DoD | Delay on Destination | | | | | DoS | Delay on Source | | | | | DWORD | 32-bits | | | | | E2E | End to End | | | | | EC | Embedded Controller | | | | | EEE | Energy Efficient Ethernet | | | | | EOF | End of Frame | | | | | FCS | Frame Check Sequence | | | | | FID | Filter ID | | | | | FIFO | First In First Out buffer | | | | | FSM | Finite State Machine | | | | | FW | Firmware | | | | | GMII | Gigabit Media Independent Interface | | | | | GPIO | General Purpose I/O | | | | | gPTP | Generic Precision Time Protocol | | | | | HOST | External system (Includes processor, application software, etc.) | | | | TABLE 1-1: GENERAL TERMS (CONTINUED) | Term | Description | | | | | |-------|------------------------------------------------------------|--|--|--|--| | HSR | High-availability Seamless Redundancy | | | | | | HW | Hardware. Refers to function implemented by digital logic. | | | | | | IEEE | Institute of Electrical and Electronic Engineers | | | | | | IGMP | Internet Group Management Protocol | | | | | | IP | Internet Protocol | | | | | | IPV | Internal Priority Value | | | | | | ISO | International Standards Organization | | | | | | ITU | International Telecommunications Union | | | | | | L2 | Layer 2 | | | | | | L3 | Layer 3 | | | | | | L4 | Layer 4 | | | | | | LDO | Linear Drop-Out Regulator | | | | | | LIDAR | Light Detection and Ranging | | | | | | LPM | Link Power Management | | | | | | Isb | Least Significant Bit | | | | | | LSB | Least Significant Byte | | | | | | MAC | Media Access Controller | | | | | | MDI | Medium Dependent Interface | | | | | | MDIX | Media Independent Interface with Crossover | | | | | | MII | Media Independent Interface | | | | | | MSTP | Multiple Spanning Tree Protocol | | | | | | N/A | Not Applicable | | | | | | Nonce | An arbitrary number that is used only once | | | | | | NoQ | Number of Queues | | | | | | NumP | Number of Ports | | | | | | ОС | Ordinary Clock | | | | | | ОТР | One Time Programmable | | | | | | P2P | Peer to Peer | | | | | | PCS | Physical Coding Sublayer | | | | | | PIO | Programmable Input and Output | | | | | | PLL | Phase Locked Loop | | | | | | PMIC | Power Management IC | | | | | | POR | Power on Reset. | | | | | | PPS | Packets Per Second | | | | | | PSFP | Per-Stream Filtering and Policing | | | | | | PTF | Port to Forward | | | | | ## TABLE 1-1: GENERAL TERMS (CONTINUED) | Term | Description | | | | | | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | PTP | Precision Time Protocol | | | | | | | QoS | Quality of Service | | | | | | | QWORD | 64-bits | | | | | | | RESERVED | Refers to a reserved bit field or address. Unless otherwise noted, reserved bits must always be zero for write operations. Unless otherwise noted, values are not guaranteed when reading reserved bits. Unless otherwise noted, do not read or write to reserved addresses. | | | | | | | RGMII | Reduced Gigabit Media Independent Interface | | | | | | | RMII | Reduced Media Independent Interface | | | | | | | RMON | Remote Monitoring | | | | | | | RTC | Real Time Clock | | | | | | | SA | Source Address | | | | | | | SCSR | System Control and Status Registers | | | | | | | SDU | Service Data Unit | | | | | | | SFD | Start of Frame Delimiter - The 8-bit value indicating the end of the preamble of an Ethernet frame | | | | | | | SNMP | Simple Network Management Protocol | | | | | | | SOF | Start of Frame | | | | | | | STC | System Time Clock | | | | | | | TA | Turn-Around Time | | | | | | | TAS | Time Aware Scheduler | | | | | | | тс | Transparent Clock | | | | | | | TCP | Transport Control Protocol | | | | | | | TMII | Turbo Media Independent Interface | | | | | | | UDP | User Datagram Protocol - A connectionless protocol run on top of IP networks | | | | | | | UTP | Unshielded Twisted Pair | | | | | | | VLAN | Virtual Local Area Network | | | | | | | WORD | 16-bits | | | | | | ## 1.2 Buffer Types TABLE 1-2: BUFFER TYPES | Buffer Type | Description | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | VIS | Variable Schmitt-triggered input | | | | | | VIS_VBAT | Variable Schmitt-triggered input in VBAT power domain | | | | | | IPU | Input with internal pull-up (58 kΩ ±30%) | | | | | | VO8 | Variable Output with 8 mA sink and 8 mA source | | | | | | VO_VBAT | Variable Output in VBAT power domain | | | | | | Α | Analog | | | | | | ICLK | Crystal oscillator input pin | | | | | | OCLK | Crystal oscillator output pin | | | | | | Р | Power | | | | | | OD | Open-drain output | | | | | | RGMII | RGMII Output | | | | | | PU | 70k (typical) internal pull-up. Unless otherwise noted in the pin description, internal pull-ups are always enabled. | | | | | | | Note: Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled high, an external resistor must be added. | | | | | Note: All digital input pins have an internal pull-up enabled during power-up/pin reset. ## 1.3 Reference Documents - IEEE 802.3<sup>TM</sup>-2015 IEEE Standard for Ethernet, http://standards.ieee.org/about/get/802/802.3.html - 2. IEEE 802.3bw<sup>TM</sup>-2015 IEEE Standard for Ethernet Amendment 1, https://standards.ieee.org/findstds/standard/802.3bw-2015.html - 3. RMII Specification Revision 1.2, http://ebook.pldworld.com/\_eBook/-Telecommunications,Networks-/TCPIP/RMII/rmii\_rev12.pdf - 4. Reduced Gigabit Media Independent Interface (RGMII) Specification Version 2.0, https://web.archive.org/web/20160303171328/http://www.hp.com/rnd/pdfs/RGMIIv2\_0\_final\_hp.pdf - 5. OPEN Alliance TC1 Advanced diagnostics features for 100BASE-T1 automotive Ethernet PHYs Version 1.0 http://www.opensig.org//about/specifications/ - 6. *OPEN Alliance TC10 Sleep/Wake-up Specification Version 2.0* http://www.opensig.org//about/specifications/ ## 2.0 INTRODUCTION ## 2.1 General Description The Microchip LAN9371 is a scalable, compact and cost-effective, multi-Port AVB/TSN 100BASE-T1 Ethernet Switch based on the IEEE 802.3bw-2015 specification. The LAN9371 incorporates a layer-2+ managed high-performance Ethernet switch, three 100BASE-T1 physical layer transceivers (PHYs), and two MAC ports with individually configurable RGMII/MII/RMII interfaces for direct connection to a host processor/controller, another Ethernet switch, or an Ethernet PHY transceiver. An additional IEEE 802.3/802.3u compliant 100BASE-TX port is provided for applications where an integrated automotive OBD port is required. The LAN9371 is available in a Grade 2 Automotive (-40°C to +105°C) temperature range and is qualified to AEC-Q100 automotive use cases such as gateways, Automated Driver-Assistance Systems (ADAS), infotainment, telematics and in-vehicle networking. The LAN9371 fully supports the IEEE family of Audio Video Bridging (AVB) standards, which provide high Quality of Service (QoS) for latency sensitive traffic streams over Ethernet. Hardware time-stamping and time-keeping features support IEEE 802.1AS (gPTP) and IEEE 1588v2 (PTP) time synchronization. All ports feature eight egress queues and an IEEE 802.1Qav credit based traffic shaper and time aware scheduler, as per the IEEE 802.1Qbv specification. A host processor can access all LAN9371 registers for control over all PHY, MAC, and switch functions. Full register access is available via the integrated SMI and SPI interfaces, and by in-band management via any one of the data ports. PHY register access is provided by a MIIM interface. Flexible digital I/O voltage allows the MAC port to interface directly with a 1.8/2.5/3.3V host processor/controller/FPGA. Additionally, a robust assortment of EtherGREEN<sup>TM</sup> energy efficiency features are provided, including Open Alliance TC10 sleep/wakeup partial networking, non-TC10 link partner energy detect wake-up, and ultra-deep-sleep power down. Table 2-1 provides a summary of the feature differences between members of the LAN937x device family: TABLE 2-1: LAN937X FAMILY FEATURE MATRIX | Part Number | Package | # of Integrated<br>100BASE-T1 PHYs | 100BASE-TX<br>Support | SGMII Support | RGMII/RMII/MII<br>Ports | Full AVB Support | Time Sensitive<br>Networking Support | OPEN Alliance<br>TC10 Sleep/Wakeup<br>Energy Efficiency | Cascade Mode<br>Support | AEC-Q100<br>Qualification | Grade 2<br>Automotive Temp.<br>(-40° to 105°C) | |-------------|----------|------------------------------------|-----------------------|---------------|-------------------------|------------------|--------------------------------------|---------------------------------------------------------|-------------------------|---------------------------|------------------------------------------------| | LAN9370 | 64-VQFN | 4 | | | 1 | X | X | X | X | X | X | | LAN9371 | 128-TQFP | 3 | Х | | 2 | X | Х | X | X | Х | X | | LAN9372 | 128-TQFP | 5 | Х | | 2 | Х | Х | Х | X | Х | Х | | LAN9373 | 128-TQFP | 5 | | Х | 2 | Х | Х | Х | Х | Х | Х | | LAN9374 | 128-TQFP | 6 | | | 2 | Х | Х | Х | X | Х | X | Note: All LAN937x devices share a common software driver. All 128-TQFP LAN937x devices are pin compatible. An internal block diagram of the LAN9371 is shown in Figure 2-1. FIGURE 2-1: INTERNAL BLOCK DIAGRAM ## 3.0 PIN DESCRIPTIONS AND CONFIGURATION ## 3.1 Pin Assignments FIGURE 3-1: LAN9371 PIN ASSIGNMENTS (TOP VIEW) TABLE 3-1: LAN9371 PIN ASSIGNMENTS | Pin | Pin Name | Pin | Pin Pin Name | | Pin Name | Pin | Pin Name | |-----|------------|-----|--------------------------------------|-------|-------------------------------|-----|-------------------------| | 1 | VBAT | 33 | NC | 65 | TXD_1_1/<br>RGMII1_MODE_1 | 97 | LED_1 | | 2 | VDDATXRX | 34 | NC | 66 | TXD_1_0/<br>RGMI1_MODE_0 | 98 | LED_2/<br>IBA_DIS | | 3 | TRXP1 | 35 | NC | 67 | VDDRGMII1 | 99 | VDDIO | | 4 | TRXN1 | 36 | NC | 68 | TX_EN_1/TX_CTL_1 | 100 | LED_3 | | 5 | VDD11ATXRX | 37 | NC | 69 | TX_CLK_1/<br>REFCLKO_1 | 101 | LED_4 | | 6 | VDD11ACOM | 38 | NC | 70 | RX_ER_1 | 102 | LED_5 | | 7 | T1_EXTRES | 39 | NC | 71 | RX_DV_1/CRS_DV_1/<br>RX_CTL_1 | 103 | LED_6 | | 8 | VDDACOM | 40 | NC | 72 | RXCLK_1/REFCLKI_1 | 104 | MDIO | | 9 | VDDATXRX | 41 | NC | 73 | VDD11 | 105 | MDC | | 10 | TRXP2 | 42 | NC | 74 | VDDRGMII1 | 106 | VDDIO | | 11 | TRXN2 | 43 | NC | 75 | RXD_1_3 | 107 | TDI | | 12 | VDD11ATXRX | 44 | NC | 76 | RXD_1_2 | 108 | TMS | | 13 | TRXN3 | 45 | VDD11 | 77 | RXD_1_1 | 109 | TCK | | 14 | TRXP3 | 46 | NC | 78 | RXD_1_0 | 110 | TDO | | 15 | VDDATXRX | 47 | TXD_2_3/<br>RGMI12_SPEED | 79 | VDDRGMII1 | 111 | NC | | 16 | NC | 48 | TXD_2_2/<br>MII2_PHY_MODE | 80 | NC | 112 | CLKO_25M/<br>CASCADE_ID | | 17 | NC | 49 | TXD_2_1/<br>RGMII2_MODE_1 | 81 | VDDIO | 113 | CLK125/<br>CASCADE_EN | | 18 | NC | 50 | TXD_2_0/<br>RGMI12_MODE_0 | 82 | NC | 114 | VDDIO | | 19 | NC | 51 | VDDRGMII2 | 83 | LED_7 | 115 | NC | | 20 | TXP | 52 | TX_EN_2/TX_CTL_2/<br><u>VPHY_ADD</u> | 84 | LED_8 | 116 | NC | | 21 | TXN | 53 | TX_CLK_2/<br>REFCLKO_2 | 85 | LED_9 | 117 | NC | | 22 | RXN | 54 | RX_ER_2 | 86 | LED_10 | 118 | NC | | 23 | RXP | 55 | RX_DV_2/CRS_DV_2/<br>RX_CTL_2 | 87 | SCS_N | 119 | NC | | 24 | E_VDDHV | 56 | RX_CLK_2/REFCLKI_2 | 88 | VDD11 | 120 | NC | | 25 | E_VDDA | 57 | VDDRGMII2 | 89 | SDI | 121 | NC | | 26 | EXTRES | 58 | RXD_2_3 | 90 | SDO/<br><u>SWITCH_EN</u> | 122 | VDD11 | | 27 | NC | 59 | RXD_2_2 | 91 | SCL | 123 | XO | | 28 | NC | 60 | RXD_2_1 | 92 | NC | 124 | XI | | 29 | NC | 61 | RXD_2_0 | 93 | VDDIO | 125 | NC | | 30 | NC | 62 | VDDRGMII2 | 94 | IRQ_N | 126 | WAKE_OUT | | 31 | NC | 63 | TXD_1_3/<br>RGMI11_SPEED | 95 | RESET_N | 127 | WAKE_IN | | 32 | NC | 64 | TXD_1_2/<br>MII1_PHY_MODE | 96 | VSS | 128 | INH | | | - | | Exposed Pad Must b | e Cor | nnected to VSS | | | ## 3.2 Pin Descriptions This section contains descriptions of the various LAN9371 pins. Buffer type definitions are detailed in Section 1.2, "Buffer Types". The "\_N" symbol in the signal name indicates that the active, or asserted, state occurs when the signal is at a low voltage level. For example, RESET\_N indicates that the reset signal is active low. When "\_N" is not present after the signal name, the signal is asserted when at the high voltage level. Configuration straps allow various features of the device to be automatically configured to user defined values. Configuration straps are identified by an underlined symbol name and are latched upon Power-On Reset (POR) and pin reset (RESET\_N). Configuration straps include internal pull-up/pull-down resistors in order to prevent the signal from floating when unconnected. tor when connected to Note: Signals that function as configuration straps must be augmented with an external pull-up or pull-down resistor when connected to a load to ensure they reach the required voltage level prior to latching. **TABLE 3-2: PIN DESCRIPTIONS** | Name | Symbol | Buffer<br>Type | Description | |-----------------------------------------------------|-----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 10 | 0BASE-T1 E | thernet PHY Ports | | Port 3-1<br>100BASE-T1<br>PHY TX/RX<br>Positive | TRXP[3:1] | А | Port 3-1 100BASE-T1 PHY transmit/receive positive. | | Port 3-1<br>100BASE-T1<br>PHY TX/RX<br>Negative | TRXN[3:1] | А | Port 3-1 100BASE-T1 PHY transmit/receive negative. | | 100BASE-T1<br>Reference<br>Resistor | T1_EXTRES | А | Reference resistor connection pin for the T1 PHY common block. For proper operation, this pin must be connected to VSS through a 6.49k $\Omega$ 0.1% resistor. | | | 1 | 00BASE-TX | Ethernet PHY Port | | 100BASE-TX<br>Ethernet<br>Receive Data<br>Positive | RXP | A | 100BASE-TX Ethernet Receive Data Positive. | | 100BASE-TX<br>Ethernet<br>Receive Data<br>Negative | RXN | А | 100BASE-TX Ethernet Receive Data Negative. | | 100BASE-TX<br>Ethernet<br>Transmit Data<br>Positive | TXP | А | 100BASE-TX Ethernet Transmit Data Positive. | | 100BASE-TX<br>Ethernet<br>Transmit Data<br>Negative | TXN | A | 100BASE-TX Ethernet Transmit Data Negative. | TABLE 3-2: PIN DESCRIPTIONS (CONTINUED) | Name | Symbol | Buffer<br>Type | Description | |----------------------------------------------------------|--------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 100BASE-TX<br>Reference<br>Resistor | EXTRES | А | Reference resistor connection pin for 100BASE-TX PHY common block. For proper operation, this pin must be connected to VSS through a 6.49kΩ 0.1% resistor. | | | | RGMII/F | RMII/MII Ports | | RGMII/RMII/MII<br>2-1<br>Transmit<br>Data 3 | TXD_[2:1]_3 | RGMII | MII/RGMII Modes: Transmit Data bus bit 3 output. RMII Mode: Not used. Note: These pins also provide configuration strap | | | | | functions during hardware/software resets. | | RGMII/RMII/MII<br>2-1<br>Transmit<br>Data 2 | TXD_[2:1]_2 | RGMII | MII/RGMII Modes: Transmit Data bus bit 2 output. RMII Mode: Not used. Note: These pins also provide configuration strap functions during a hardware reset. | | RGMII/RMII/MII<br>2-1<br>Transmit<br>Data 1 | TXD_[2:1]_1 | RGMII | MII/RMII/RGMII Modes: Transmit Data bus bit 1 output. Note: These pins also provide configuration strap functions during a hardware reset. | | RGMII/RMII/MII<br>2-1<br>Transmit<br>Data 0 | TXD_[2:1]_0 | RGMII | MII/RMII/RGMII Modes: Transmit Data bus bit 0 output. Note: These pins also provide configuration strap functions during a hardware reset. | | RGMII/RMII/MII<br>2-1<br>Transmit/<br>Reference<br>Clock | TX_CLK_[2:1]/<br>REFCLKO_[2:1] | RGMII | MII Mode: TX_CLK_[2:1] is the 25/2.5MHz Transmit Clock. In PHY mode this pin is an output, in MAC mode it is an input. RMII Mode: REFCLKO_[2:1] is the 50MHz Reference Clock output when in RMII Clock mode. This pin is unused when in RMII Normal mode. RGMII Mode: TX_CLK_[2:1] is the 125/25/2.5MHz Transmit Clock output. Note: The TX_CLK_2 pin also provides configuration strap functions during a hardware reset. | | RGMII/RMII/MII 2-1 Transmit Enable/ Control | TX_EN_[2:1]/<br>TX_CTL_[2:1] | RGMII | MII/RMII Modes: TX_EN_[2:1] is the Transmit Enable output. RGMII Mode: TX_CTL_[2:1] is the Transmit Control output. Note: The TX_EN_2 pin also provides configuration strap functions during a hardware reset. | | RGMII/RMII/MII<br>2-1<br>Receive<br>Data 3 | RXD_[2:1]_3 | RGMII | MII/RGMII Modes: Receive Data bus bit 3 input. RMII Mode: Not used. Do not connect this pin in this mode of operation. | TABLE 3-2: PIN DESCRIPTIONS (CONTINUED) | Name | Symbol | Buffer<br>Type | Description | |-----------------------------------------------------------------|-----------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RGMII/RMII/MII<br>2-1<br>Receive<br>Data 2 | RXD_[2:1]_2 | RGMII | MII/RGMII Modes: Receive Data bus bit 2 input. RMII Mode: Not used. Do not connect this pin in this mode of operation. | | RGMII/RMII/MII<br>2-1<br>Receive<br>Data 1 | RXD_[2:1]_1 | RGMII | MII/RMII/RGMII Modes: Receive Data bus bit 1 input. | | RGMII/RMII/MII<br>2-1<br>Receive<br>Data 0 | RXD_[2:1]_0 | RGMII | MII/RMII/RGMII Modes: Receive Data bus bit 0 input. | | RGMII/RMII/MII<br>2-1<br>Receive Clock | RX_CLK_[2:1]/<br>REFCLKI_[2:1] | RGMII | MII Mode: RX_CLK_[2:1] is the 25/2.5MHz Receive Clock. In PHY mode this pin is an output, in MAC mode it is an input. | | | | | RMII Mode: REFCLKI_[2:1] is the 50MHz Reference Clock input when in RMII Normal mode. This pin is unused when in RMII Clock mode. | | | | | RGMII Mode: RX_CLK_[2:1] is the 125/25/2.5MHz Receive Clock output. | | RGMII/RMII/MII 2-1 Receive Data Valid / Carrier Sense / Control | RX_DV_[2:1]/<br>CRS_DV_[2:1]/<br>RX_CTL_[2:1] | RGMII | MII Mode: RX_DV_[2:1] is the Receive Data Valid / Carrier Sense input. RMII Mode: CRS_DV_[2:1] is the Carrier Sense / Receive Data Valid input. RGMII Mode: RX_CTL_[2:1] is the Receive Control input. | | RGMII/RMII/MII | RX_ER_[2:1] | RGMII | MII/RMII Modes: Receive Error input. | | 2-1<br>Receive Error | | | RGMII Mode: Not used. Do not connect this pin in this mode of operation. | | RGMII/RMII/MII 2-1 125 MHz Reference Clock Output | CLK125 | RGMII | 125 MHz RGMII reference clock output to SoC MAC. Note: This pin also provides configuration strap functions during a hardware reset. | | | | S | PI Pins | | SPI Clock | SCL | VIS | SPI clock. | | | | | The maximum supported SPI Clock frequency is 50 MHz. | | SPI<br>Chip Select | SCS_N | VIS | Active-low SPI chip select input. | TABLE 3-2: PIN DESCRIPTIONS (CONTINUED) | Name | Symbol | Buffer | Description | |--------------------------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Туре | · | | SPI Data Out | SDO | VO8 | SPI output data. | | | | | <b>Note:</b> This pin also provides configuration strap functions during a hardware reset. | | SPI Data In | SDI | VIS | SPI input data. | | | | MD | IO Pins | | SMI Data<br>Input/Output | MDIO | VIS/VO8 | Serial Management Interface data input/output. | | SMI Clock | MDC | VIS | Serial Management Interface clock. | | | | LE | D Pins | | LED Indicator | LED_1 | VIS/VO8 | LED Indicator 1. | | 1 | | | This pin may also function as a programmable input/out-put. | | | | | This signal can also be used as an input or output for use by the IEEE 1588 event trigger or time -stamp capture units. It will be synchronized to the internal IEEE 1588 clock. | | LED Indicator | LED_2 | VIS/VO8 | LED Indicator 2. | | 2 | | | This pin may also function as a programmable input/out-put. | | | | | <b>Note:</b> This pin also provides configuration strap functions during a hardware reset. | | LED Indicator | LED_3 | VIS/VO8 | LED Indicator 3. | | 3 | | | This pin may also function as a programmable input/output. | | LED Indicator | LED_4 | VIS/VO8 | LED Indicator 4. | | 4 | | | This pin may also function as a programmable input/output. | | LED Indicator | LED_5 | VIS/VO8 | LED Indicator 5. | | 5 | | | This pin may also function as a programmable input/out-put. | | LED Indicator | LED_6 | VIS/VO8 | LED Indicator 6. | | 6 | | | This pin may also function as a programmable input/out-put. | TABLE 3-2: PIN DESCRIPTIONS (CONTINUED) | Name | Symbol | Buffer<br>Type | Description | |--------------------------|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------| | LED Indicator | LED_7 | VIS/VO8 | LED Indicator 7. | | 7 | | | This pin may also function as a programmable input/out-put. | | LED Indicator | LED_8 | VIS/VO8 | LED Indicator 8. | | | | | This pin may also function as a programmable input/output. | | LED Indicator | LED_9 | VIS/VO8 | LED Indicator 9. | | 9 | | | This pin may also function as a programmable input/output. | | LED Indicator<br>10 | LED_10 | VIS/VO8 | LED Indicator 10. This pin may also function as a programmable input/output. | | | | JTA | AG Pins | | JTAG Test | TDI | VIS | JTAG (IEEE 1149.1) data input. | | Data Input | | | Note: When not used, tie this pin to VDDIO. | | JTAG Test<br>Data Output | TDO | VO8 | JTAG (IEEE 1149.1) test data output. | | JTAG Test | TCK | VIS | JTAG (IEEE 1149.1) test clock. | | Clock | | | Note: When not used, tie this pin to VSS. | | JTAG Test | TMS | VIS | JTAG (IEEE 1149.1) test mode select. | | Mode Select | | | Note: When not used, tie this pin to VSS. | | | | Miscella | aneous Pins | | System Reset | RESET_N | VIS | System reset. This pin is active low. | | | | | Note: When not used, this pin should be pulled-up to VDDIO. | | Wake Input | WAKE_IN | VIS_VBAT | Wakeup Input. Asserted to move the part out of sleep. This pin implements the optional wake input described in the OABR TC10 specification. | | | | | Note: This pin operates of off VBAT domain. | | Wake Output | WAKE_OUT | VO_VBAT | Wake Output. Asserted when the part moves out of sleep. This pin implements the optional wake output described in the OABR TC10 specification. | | | | | Note: This pin operates of off VBAT domain. | TABLE 3-2: PIN DESCRIPTIONS (CONTINUED) | Name | Symbol | Buffer<br>Type | Description | | | |------------------------------------------------|-------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Inhibit | INH | VO_VBAT | Inhibit. Used to switch on/off the main external power supply unit. This pin can be configured as an open source or open drain. | | | | | | | Note: When configured as open source, an external pull-down is required. When configured as open drain, this pin should be connected to VBAT via an external pull-up. | | | | | | | <b>Note:</b> RESET_N assertion does not affect the state of this pin. | | | | Interrupt | IRQ_N | VOD | Active-low, open drain device interrupt. | | | | | | | Note: When unused, leave this pin unconnected. | | | | 25 MHz<br>Reference<br>Clock | CLKO_25M/<br>CASCADE_ID | VO8 | 25 MHz reference clock output. | | | | Crystal Clock /<br>Oscillator<br>Input | XI | ICLK | 25MHz Crystal clock / oscillator input. When using a crystal, this input is connected to one lead of the crystal. When using an oscillator, this pin is the input from the oscillator. | | | | Crystal Clock<br>Output | хо | OCLK | 25MHz Crystal clock output. When using a crystal, this output is connected to one lead of the crystal. When using an oscillator, this pin is left unconnected. | | | | No Connect | NC | - | No Connect. For proper operation, NC pins must be left unconnected. | | | | | I/O Power <sub>I</sub> | pins, Core Po | ower Pins, and Ground Pins | | | | +1.8 - 3.3V<br>I/O Power<br>Supply Input | VDDIO | Р | +1.8 - 3.3V variable supply for IOs. | | | | +1.1V Digital<br>Core Power<br>Supply Input | VDD11 | Р | +1.1V digital core power. | | | | +1.1V T1<br>Common<br>Block Power<br>Supply | VDD11ACOM | Р | +1.1V analog power supply for T1 common block. | | | | +1.1V<br>TX/RX<br>Analog Power<br>Supply | VDD11ATXRX | Р | +1.1V analog power supply for T1 PHY. | | | | +2.5 - 3.3V<br>TX/RX<br>Analog Power<br>Supply | VDDATXRX | Р | +2.5 - 3.3V analog power supply for T1 PHY. | | | TABLE 3-2: PIN DESCRIPTIONS (CONTINUED) | Name | Symbol | Buffer<br>Type | Description | |-----------------------------------------------------------|-----------|----------------|--------------------------------------------------------------------| | +2.5 - 3.3V<br>T1 Common<br>Block Power<br>Supply | VDDACOM | Р | +2.5 - 3.3V analog power supply for T1 common block. | | +2.5 - 3.3V<br>VBAT Power<br>Supply | VBAT | Р | +2.5 - 3.3V power supply for the VBAT domain. | | +1.8 - 3.3V<br>RGMII/RMII/MII<br>1 Analog<br>Power Supply | VDDRGMII1 | Р | +1.8 - 3.3V variable power supply for RGMII/MII/RMII 1 interface. | | +1.8 - 3.3V<br>RGMII/RMII/MII<br>2 Analog<br>Power Supply | VDDRGMI12 | Р | +1.8V - 3.3V variable power supply for RGMII/MII/RMII 2 interface. | | +2.5 - 3.3V<br>100BASE-TX<br>PHY Analog<br>Power | E_VDDHV | Р | +2.5 - 3.3V 100BASE-TX PHY analog power supply for RX and TX. | | +1.1V<br>100BASE-TX<br>PHY PLL<br>Power | E_VDDA | Р | +1.1V 100BASE-TX PHY PLL digital power supply. | | Ground | VSS | Р | Ground pad. | ## 4.0 PACKAGE INFORMATION ## 4.1 Package Marking Information Legend: R Product revision nnn Internal code e3 Pb-free JEDEC® designator for Matte Tin (Sn) V Plant assembly COO Country of origin YY Year code (last two digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. <sup>\*</sup> Standard device marking consists of Microchip part number, year code, week code and traceability code. For device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. #### 4.2 **Package Drawings** FIGURE 4-1: PACKAGE (DRAWING) #### FIGURE 4-2: **PACKAGE (DIMENSIONS)** ## 128-Lead Thin Quad Flat Pack (Z2X) - 14x14x1.0 mm Body [TQFP] With 9x9 mm Grooved Exposed Pad For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |--------------------------|-------------|-----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Leads | N | 128 | | | | Lead Pitch e | | 0.40 BSC | | | | Overall Height | Α | 1 | - | 1.20 | | Standoff | A1 | 0.05 | 0.10 | 0.15 | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | Overall Length | D | 16.00 BSC | | | | Molded Package Length | D1 | 14.00 BSC | | | | Molded Package Length | D2 | 8.90 | 9.00 | 9.10 | | Overall Width | Е | 16.00 BSC | | | | Molded Package Width | E1 | 14.00 BSC | | | | Molded Package Width | E2 | 8.90 | 9.00 | 9.10 | | Lead Width | b | 0.13 | 0.16 | 0.23 | | Lead Thickness | С | 0.09 | i | 0.20 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | 1.00 REF | | | | Foot Angle | θ | 0° | - | 7° | | Lead Angle | θ1 | 0° | i | - | | Mold Draft Angle Top | θ2 | 11° | 12° | 13° | | Mold Draft Angle Bottom | θ3 | 11° | 12° | 13° | | Lead Bend Radius | R | 0.08 | - | - | | Lead Bend Radius | R1 | 0.08 | - | 0.20 | ## Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-181 Rev A Sheet 2 of 2 ## FIGURE 4-3: PACKAGE (LAND PATTERN) ## 128-Lead Thin Quad Flat Pack (ZMX) - 14x14x1.0 mm Body [TQFP] With 9x9 mm Grooved Exposed Pad **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ## RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |-----------------------------------|-------------|----------|-------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | Е | 0.40 BSC | | | | Optional Center Pad Width | X2 | | | 9.10 | | Optional Center Pad Length | Y2 | | | 9.10 | | Contact Pad Spacing | C1 | | 15.40 | | | Contact Pad Spacing | C2 | | 15.40 | | | Contact Pad Width (X128) | X1 | | | 0.20 | | Contact Pad Length (X128) | Y1 | | | 1.50 | | Contact Pad to Center Pad (X128) | G1 | 2.40 | | | | Contact Pad to Contact Pad (X124) | G2 | 0.20 | | | | Thermal Via Diameter | V | | 0.33 | | | Thermal Via Pitch | EV | | 1.20 | | ### Notes: - Dimensioning and tolerancing per ASME Y14.5M PSC: Pagin Dimension, Theoretically exact value shown as - ${\tt BSC: Basic\ Dimension.\ Theoretically\ exact\ value\ shown\ without\ tolerances.}$ - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-2502 Rev A ## APPENDIX A: PRODUCT BRIEF REVISION HISTORY ## TABLE A-1: REVISION HISTORY | Revision | Section/Figure/Entry | Correction | |------------------------|--------------------------|------------| | DS00002818B (04-06-21) | Public Release | | | DS00002818A (10-12-18) | Initial Document Release | | ## THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ## CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. ## **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - · Field Application Engineer (FAE) - · Technical Support Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://www.microchip.com/support ## PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. #### [<u>X</u>]<sup>(1)</sup> PART NO. XXX<u>XXX</u> Tape & Reel Package Automotive **Device** Temp. Range Code Option Device: LAN9371 = 6-Port Switch (2 RGMII/MII/RMII, 1 100BASE-TX) Tape and Reel Blank = Standard packaging (tray) Option: = Tape and Reel (Note 1) = -40°C to +105°C (Grade 2 Automotive) Temperature Range: Package: $\mathsf{ZMX}$ = 128-pin TQFP-EP Automotive Code: Vxx = 3 character code with "V" prefix, specifying automotive product ## Examples: - a) LAN9371-V/ZMXVAO Standard packaging, Grade 2 Automotive temperature, 128-pin TQFP-EP package - b) LAN9371T-V/ZMXVAO Tape and reel, Grade 2 Automotive temperature, 128-pin TQFP-EP package Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. ### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - · Microchip believes that its family of products is secure when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods being used in attempts to breach the code protection features of the Microchip devices. We believe that these methods require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Attempts to breach these code protection features, most likely, cannot be accomplished without violating Microchip's intellectual property rights. - Microchip is willing to work with any customer who is concerned about the integrity of its code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication is provided for the sole purpose of designing with and using Microchip products. Information regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. ### Trademarks The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2019-2021, Microchip Technology Incorporated, All Rights Reserved. ISBN: 9781522478997 For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. ## Worldwide Sales and Service ### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com **Atlanta** Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 **San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270 **Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078 ### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 China - Chengdu Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 China - Nanjing Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 China - Shanghai Tel: 86-21-3326-8000 China - Shenyang Tel: 86-24-2334-2829 China - Shenzhen Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 China - Wuhan Tel: 86-27-5980-5300 China - Xian Tel: 86-29-8833-7252 **China - Xiamen** Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 ### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 Japan - Tokyo Tel: 81-3-6880- 3770 Korea - Daegu Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 ### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 **Germany - Heilbronn** Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 **Germany - Rosenheim** Tel: 49-8031-354-560 **Israel - Ra'anana** Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 **Italy - Padova** Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 Sweden - Gothenberg Tel: 46-31-704-60-40 **Sweden - Stockholm** Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820