

# 2Gb/4Gb SEMPER™ Flash

**Quad SPI, 1.8V/3.0V**

## Device overview

### • Architecture

- Infineon® 45-nm MIRRORBIT™ technology that stores two data bits in each memory array cell
- Multi-chip package (MCP)
  - 02GT dual die package (DDP) 2 × 1 Gb die
  - 04GT Quad die package (QDP) 4 × 1 Gb die
- Sector architecture options
  - Uniform - address space consists of all 256 KB sectors
  - Hybrid
    - Configuration 1: Address space consists of thirty-two 4 KB sectors grouped either on the top or the bottom while the remaining sectors are all 256 KB
    - Configuration 2: Address space consists of thirty-two 4 KB sectors at the top and bottom while the remaining sectors are all 256 KB
- Page programming buffer of 256 or 512 bytes
- OTP secure silicon array of 1024 bytes (32 × 32 bytes)

### • Interface

- Quad SPI
  - Supports 1S-1S-4S, 1S-4S-4S, 1S-4D-4D, 4S-4S-4S, 4S-4D-4D protocols
  - SDR option runs up to 83 MBps (166 MHz clock speed)
  - DDR option runs up to 102 MBps (102 MHz clock speed)
- Dual SPI
  - Supports 1S-2S-2S protocol
  - SDR option runs up to 41.5 MBps (166 MHz clock speed)
- SPI
  - Supports 1S-1S-1S protocol
  - SDR option runs up to 21 MBps (166 MHz clock speed)

### • Highlights

- Safety features
  - Functional safety with the industry's first ISO26262 ASIL B compliant and ASIL D ready NOR flash
  - Infineon Endurance flex architecture provides high-endurance and long retention partitions
  - Data integrity CRC detects errors in memory array
  - SafeBoot reports device initialization failures, detects configuration corruption and provides recovery options
  - Built-in error correcting code (ECC) corrects single-bit error and detects double-bit error (SECDED) on memory array data
  - Sector erase status indicator for power loss during erase
- Protection features
  - Legacy block protection for memory array and device configuration
  - Advanced sector protection for individual memory array sector based protection
- Hardware reset through CS# signaling method (JEDEC) / individual RESET# pin / DQ3\_RESET# pin

### • Identification

- Serial flash discoverable parameters (SFDP) describing device functions and features
- Device identification, manufacturer identification, and unique identification

Device overview

**• Data integrity**

- Minimum 2,560,000 program-erase cycles for the main array
- Minimum 300,000 program-erase cycles for the 4 KB sectors
- Minimum 25 years data retention

**• Supply voltage**

- 1.7 V to 2.0 V (HS-T)
- 2.7 V to 3.6 V (HL-T)

**• Grade / Temperature range**

- Industrial (-40 °C to +85 °C)
- Industrial Plus (-40 °C to +105 °C)
- Automotive AEC-Q100 grade 3 (-40 °C to +85 °C)
- Automotive AEC-Q100 grade 2 (-40 °C to +105 °C)
- Automotive AEC-Q100 grade 1 (-40 °C to +125 °C)

**• Packages**

- 24-ball BGA 8 × 8 mm

Performance summary

## Performance summary

### Maximum read rates

| Transaction   | Initial access latency (cycles) | Clock rate (MHz) | MBps   |
|---------------|---------------------------------|------------------|--------|
| SPI read      | 0                               | 50               | 6.25   |
| SPI fast read | 9                               | 166              | 20.75  |
| Dual read SDR | 7                               | 166              | 41.50  |
| Quad read SDR | 10                              | 166              | 83.00  |
| Quad read DDR | 7                               | 102              | 102.00 |

### Typical program and erase rates

| Operation                                                            | KBps      |
|----------------------------------------------------------------------|-----------|
| Page programming 256 bytes page buffer (4 KB sector / 256 KB sector) | 595 / 533 |
| Page programming 512 bytes page buffer (4 KB sector / 256 KB sector) | 753 / 898 |
| 256 KB sector erase                                                  | 331       |
| 4 KB sector erase                                                    | 95        |

### Typical current consumption DDP device

| Operation              | Current (mA) |
|------------------------|--------------|
| SDR read 50 MHz        | 31           |
| SDR read 166 MHz       | 96           |
| DDR read 102 MHz       | 105          |
| Program                | 50           |
| Erase                  | 50           |
| Standby (HS-T)         | 0.022        |
| Standby (HL-T)         | 0.028        |
| Deep power down (HS-T) | 0.0026       |
| Deep power down (HL-T) | 0.0044       |

### Typical current consumption QDP device

| Operation              | Current (mA) |
|------------------------|--------------|
| SDR read 50 MHz        | 31           |
| SDR read 166 MHz       | 96           |
| DDR read 102 MHz       | 105          |
| Program                | 50           |
| Erase                  | 50           |
| Standby (HS-T)         | 0.044        |
| Standby (HL-T)         | 0.054        |
| Deep power down (HS-T) | 0.0052       |
| Deep power down (HL-T) | 0.0088       |

Data integrity

## Data integrity

### Program/erase (PE) endurance - high endurance (256 KB sectors)

| Sectors in partition                    | Minimum PE cycles | Minimum retention time | Unit  |
|-----------------------------------------|-------------------|------------------------|-------|
| 512<br>(default for 02GT DDP, 04GT QDP) | 2,560,000         | 2                      | Years |
| 508                                     | 2,540,000         |                        |       |
| 504                                     | 2,520,000         |                        |       |
| ...                                     | ...               |                        |       |
| 256                                     | 1,280,000         |                        |       |
| 252                                     | 1,260,000         |                        |       |
| 248                                     | 1,240,000         |                        |       |
| ...                                     |                   |                        |       |
| 28                                      | 140,000           |                        |       |
| 24                                      | 120,000           |                        |       |
| 20                                      | 100,000           |                        |       |

**Note** Minimum cycles is for entire high endurance partition.

### Program/erase endurance - long retention partition (256 KB sectors)

| Minimum PE cycles | Minimum retention time | Unit  |
|-------------------|------------------------|-------|
| 500               | 25                     | Years |

### Program/erase endurance 4 KB sector and nonvolatile register array

| Flash memory type                                                                                                        | Minimum cycles                                                                                                                                                    | Unit      | Minimum retention time | Unit  |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------|-------|
| Program/erase cycles per 4 KB sector                                                                                     | 500                                                                                                                                                               | PE cycles | 25                     | Years |
|                                                                                                                          | 300,000                                                                                                                                                           |           | 2                      |       |
|                                                                                                                          | <b>Note</b> It is required to restrict the power loss events to 300 times per sector during program or erase operation to achieve the mentioned endurance cycles. |           |                        |       |
| Program/erase cycles per persistent protection bits (PPB) array or nonvolatile register array                            | 500                                                                                                                                                               |           | 25                     |       |
| <b>Note</b> Each write transaction to a nonvolatile register causes a PE cycle on the entire nonvolatile register array. |                                                                                                                                                                   |           |                        |       |

## Table of contents

|                                                                                                             |           |
|-------------------------------------------------------------------------------------------------------------|-----------|
| <b>Device overview</b> .....                                                                                | <b>1</b>  |
| <b>Performance summary</b> .....                                                                            | <b>3</b>  |
| <b>Data integrity</b> .....                                                                                 | <b>4</b>  |
| <b>Table of contents</b> .....                                                                              | <b>5</b>  |
| <b>1 Pinout and signal description</b> .....                                                                | <b>8</b>  |
| <b>2 Interface overview</b> .....                                                                           | <b>10</b> |
| 2.1 General description .....                                                                               | 10        |
| 2.2 Signal protocols .....                                                                                  | 12        |
| 2.2.1 SEMPER™ Flash with Quad SPI clock modes .....                                                         | 12        |
| 2.3 Transaction protocol .....                                                                              | 13        |
| 2.3.1 Serial peripheral interface (SPI, 1S-1S-1S) .....                                                     | 15        |
| 2.3.2 Dual IO serial peripheral interface (DIO, 1S-2S-2S) .....                                             | 18        |
| 2.3.3 Quad output read serial peripheral interface (QOR, 1S-1S-4S) .....                                    | 19        |
| 2.3.4 Quad IO serial peripheral interface (QIO, 1S-4S-4S, 1S-4D-4D) .....                                   | 20        |
| 2.3.5 Quad peripheral interface (QPI, 4S-4S-4S and 4S-4D-4D) .....                                          | 22        |
| 2.4 Register naming convention .....                                                                        | 25        |
| 2.5 Transaction naming convention .....                                                                     | 25        |
| <b>3 Multi-chip package (MCP) device behavior and software modifications from monolithic device</b> .....   | <b>26</b> |
| <b>4 Address space maps</b> .....                                                                           | <b>29</b> |
| 4.1 SEMPER™ Flash memory array .....                                                                        | 30        |
| 4.1.1 02GT DDP address maps .....                                                                           | 30        |
| 4.2 ID address space .....                                                                                  | 33        |
| 4.3 JEDEC JESD216 serial flash discoverable parameters (SFDP) space .....                                   | 33        |
| 4.4 Secure silicon region (SSR) address space .....                                                         | 34        |
| 4.5 Registers .....                                                                                         | 35        |
| <b>5 Features</b> .....                                                                                     | <b>37</b> |
| 5.1 Error detection and correction .....                                                                    | 37        |
| 5.1.1 ECC error reporting .....                                                                             | 38        |
| 5.1.2 ECC related registers and transactions .....                                                          | 40        |
| 5.2 Endurance flex architecture (Wear leveling) .....                                                       | 40        |
| 5.2.1 Configuration 1: Maximum endurance - Single high endurance region .....                               | 43        |
| 5.2.2 Configuration 2: Two region selection - One long retention region and one high endurance region ..... | 43        |
| 5.2.3 Endurance flex related registers and transactions .....                                               | 44        |
| 5.3 Data integrity CRC .....                                                                                | 44        |
| 5.3.1 Data integrity check related registers and transactions .....                                         | 44        |
| 5.4 Data protection schemes .....                                                                           | 45        |
| 5.4.1 Legacy block protection (LBP) .....                                                                   | 46        |
| 5.4.2 Advanced sector protection (ASP) .....                                                                | 48        |
| 5.4.3 Secure silicon region (SSR) .....                                                                     | 55        |
| 5.5 SafeBoot .....                                                                                          | 56        |
| 5.5.1 Microcontroller initialization failure detection .....                                                | 56        |
| 5.5.2 Configuration corruption detection .....                                                              | 57        |
| 5.5.3 SafeBoot host polling behavior .....                                                                  | 58        |
| 5.6 Read .....                                                                                              | 59        |
| 5.6.1 Read identification transactions .....                                                                | 59        |
| 5.6.2 Read memory array transactions .....                                                                  | 60        |
| 5.6.3 Read registers transactions .....                                                                     | 62        |
| 5.6.4 Data learning pattern (DLP) .....                                                                     | 63        |
| 5.7 Write .....                                                                                             | 64        |
| 5.7.1 Write enable transaction .....                                                                        | 64        |
| 5.7.2 Write disable transaction .....                                                                       | 64        |

Table of contents

|                                                                         |           |
|-------------------------------------------------------------------------|-----------|
| 5.7.3 Clear program and erase failure flags transaction.....            | 64        |
| 5.7.4 Clear ECC Status Register transaction .....                       | 64        |
| 5.7.5 Write any register transaction.....                               | 64        |
| 5.7.6 Write PPB lock bit.....                                           | 65        |
| 5.7.7 Write transactions related registers and transactions.....        | 65        |
| 5.8 Program.....                                                        | 66        |
| 5.8.1 Program granularity .....                                         | 66        |
| 5.8.2 Page programming .....                                            | 66        |
| 5.8.3 Program page transaction.....                                     | 66        |
| 5.8.4 Program secure silicon region transaction.....                    | 67        |
| 5.8.5 Program persistent protection bit (PPB) .....                     | 67        |
| 5.8.6 Program related registers and transactions.....                   | 67        |
| 5.9 Erase .....                                                         | 68        |
| 5.9.1 Erase 4 KB sector transaction.....                                | 68        |
| 5.9.2 Erase 256 KB sector transaction.....                              | 68        |
| 5.9.3 Erase chip addressed transaction.....                             | 68        |
| 5.9.4 Erase persistent protection bit addressed tTransaction .....      | 68        |
| 5.9.5 Erase status and count .....                                      | 69        |
| 5.9.6 Erase related registers and transactions .....                    | 69        |
| 5.10 Suspend and resume embedded operation.....                         | 70        |
| 5.10.1 Erase, program, or data integrity check suspend .....            | 70        |
| 5.10.2 Erase, program or data integrity check resume .....              | 72        |
| 5.10.3 Suspend and resume related registers and transactions .....      | 72        |
| 5.11 Reset .....                                                        | 73        |
| 5.11.1 Hardware Reset (Using RESET# input pin and DQ3_RESET# pin) ..... | 73        |
| 5.11.2 Power-on reset (POR) .....                                       | 75        |
| 5.11.3 CS# signaling reset.....                                         | 76        |
| 5.11.4 Software Reset .....                                             | 77        |
| 5.12 Power modes .....                                                  | 79        |
| 5.12.1 Active power and standby power modes .....                       | 79        |
| 5.12.2 Deep power down (DPD) mode.....                                  | 79        |
| 5.13 Power up and power down .....                                      | 81        |
| 5.13.1 Power up .....                                                   | 81        |
| 5.13.2 Power down .....                                                 | 81        |
| <b>6 Registers.....</b>                                                 | <b>82</b> |
| 6.1 Register naming convention .....                                    | 82        |
| 6.2 Status Register 1 (STR1x).....                                      | 83        |
| 6.3 Status Register 2 (STR2x).....                                      | 85        |
| 6.4 Configuration Register 1 (CFR1x) .....                              | 86        |
| 6.5 Configuration Register 2 (CFR2x) .....                              | 88        |
| 6.6 Configuration Register 3 (CFR3x) .....                              | 90        |
| 6.7 Configuration Register 4 (CFR4x) .....                              | 92        |
| 6.8 Memory Array Data Integrity Check CRC Register (DCRV).....          | 93        |
| 6.9 ECC Status Register (ESCV).....                                     | 94        |
| 6.10 ECC Address Trap Register (EATV).....                              | 95        |
| 6.11 ECC Error Detection Count Register (ECTV) .....                    | 95        |
| 6.12 Advanced Sector Protection Register (ASPO).....                    | 96        |
| 6.13 ASP Password Register (PWDO) .....                                 | 97        |
| 6.14 ASP PPB Lock Register (PPLV) .....                                 | 97        |
| 6.15 ASP PPB Access Register (PPAV) .....                               | 98        |
| 6.16 ASP Dynamic Block Access Register (DYAV).....                      | 98        |
| 6.17 Data Learning Register (DLPx).....                                 | 99        |
| 6.18 Sector Erase Count Register (SECV) .....                           | 100       |

Table of contents

|                                                                    |            |
|--------------------------------------------------------------------|------------|
| 6.19 Endurance flex Architecture Selection Register (EFXx).....    | 100        |
| <b>7 Transaction table.....</b>                                    | <b>103</b> |
| 7.1 1-1-1 transaction table .....                                  | 103        |
| 7.2 1-2-2 Transaction table.....                                   | 107        |
| 7.3 1-1-4 Transaction table.....                                   | 107        |
| 7.4 1-4-4 Transaction table.....                                   | 108        |
| 7.5 4-4-4 Transaction Table.....                                   | 109        |
| <b>8 Electrical characteristics .....</b>                          | <b>114</b> |
| 8.1 Absolute maximum ratings .....                                 | 114        |
| 8.2 Operating range .....                                          | 114        |
| 8.2.1 Power supply voltages.....                                   | 114        |
| 8.2.2 Temperature ranges.....                                      | 114        |
| 8.3 Thermal resistance .....                                       | 114        |
| 8.4 Capacitance characteristics .....                              | 114        |
| 8.5 Latchup characteristics .....                                  | 115        |
| 8.6 DC characteristics .....                                       | 115        |
| 8.6.1 Input signal overshoot.....                                  | 115        |
| 8.6.2 DC characteristics 2 Gb device (All temperature ranges)..... | 116        |
| 8.6.3 DC characteristics 4 Gb device (All temperature ranges)..... | 118        |
| 8.7 AC test conditions .....                                       | 120        |
| <b>9 Timing characteristics .....</b>                              | <b>121</b> |
| 9.1 Timing waveforms .....                                         | 124        |
| 9.1.1 Key to timing waveform .....                                 | 124        |
| 9.1.2 Timing reference levels.....                                 | 124        |
| 9.1.3 Clock timing .....                                           | 125        |
| 9.1.4 Input / output timing .....                                  | 125        |
| <b>10 Device identification .....</b>                              | <b>127</b> |
| 10.1 JEDEC SDFP Rev D.....                                         | 127        |
| 10.1.1 JEDEC SDFP Rev D header table .....                         | 127        |
| 10.1.2 JEDEC SDFP Rev D parameter table.....                       | 129        |
| 10.2 Manufacture and device ID .....                               | 141        |
| 10.3 Unique device ID .....                                        | 141        |
| <b>11 Package diagram .....</b>                                    | <b>142</b> |
| <b>12 Ordering information .....</b>                               | <b>143</b> |
| 12.1 Ordering part number.....                                     | 143        |
| 12.1.1 Valid combinations — Standard grade.....                    | 144        |
| 12.1.2 Valid combinations — Automotive grade / AEC-Q100.....       | 146        |
| <b>Revision history .....</b>                                      | <b>147</b> |

Pinout and signal description

## 1 Pinout and signal description



**Figure 1** 24-ball BGA pinout configuration<sup>[1]</sup>

**Note**

1. Flash memory devices in BGA packages can be damaged if exposed to ultrasonic cleaning methods. The package, data integrity, or both may be compromised if the package body is exposed to temperatures above 150 °C for prolonged periods of time.

**Table 1** Signal description

| Symbol          | Type                        | Mandatory / optional | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------|-----------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS#             | Input                       | Mandatory            | <b>Chip Select (CS#)</b> . All bus transactions are initiated with a HIGH to LOW transition on CS# and terminated with a LOW to HIGH transition on CS#. Driving CS# LOW enables the device, placing it in the active mode. When CS# is driven HIGH, the device enters Standby mode, unless an internal embedded operation is in progress. All other input pins are ignored and the output pins are put in high impedance state. On parts where the pin configuration offers a dedicated RESET# pin, it remains active when CS# is HIGH. |
| CK              | Input                       | Mandatory            | <b>Clock (CK)</b> . Clock provides the timing of the serial interface. Transactions are latched on the rising edge of the clock. In SDR protocol, command, address and data inputs are latched on the rising edge of the clock, while data is output on the falling edge of the clock. In DDR protocol, command, address and data inputs are latched on both edges of the clock, and data is output on both edges of the clock.                                                                                                         |
| DQ0 / SI        | Input/output                | Mandatory            | <b>Serial Input (SI)</b> for single SPI protocol<br><b>DQ0 Input/output</b> for dual or Quad SPI protocol                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DQ1 / SO        | Input/output                | Mandatory            | <b>Serial Output (SO)</b> for single SPI protocol<br><b>DQ1 Input/output</b> for dual or Quad SPI protocol                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DQ2 / WP#       | Input/output (weak pull-up) | Optional             | <b>Write Protect (WP#)</b> for single and dual SPI protocol<br><b>DQ2 Input/output</b> for Quad SPI protocol<br>The signal has an internal pull-up resistor and can be left unconnected in the host system if not used for quad transactions or write protection. If write protection is enabled, the host system is required to drive WP# HIGH or LOW during write register transactions.                                                                                                                                              |
| DQ3 / RESET#    | Input/output (weak pull-up) | Optional             | <b>RESET#</b> for single and dual SPI protocol. This signal can be configured as RESET# when CS# is HIGH or Quad SPI protocol is disabled.<br><b>DQ3 Input/output</b> for Quad SPI protocol.<br>The signal has an internal pull-up resistor and can be left unconnected in the host system if not used for Quad SPI transactions or RESET#                                                                                                                                                                                              |
| RESET#          | Input (weak pull-up)        | Optional             | <b>Hardware Reset (RESET#)</b> . When LOW, the device will self initialize and return to the array read state. DQ[3:0] are placed into the high impedance state when RESET# is LOW. RESET# includes a weak pull-up, meaning, if RESET# is left unconnected it will be pulled up to the HIGH state on its own.                                                                                                                                                                                                                           |
| V <sub>CC</sub> | Power supply                | Mandatory            | Core power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>SS</sub> | Ground supply               | Mandatory            | Core ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DNU             | -                           | -                    | Do not use                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

## 2 Interface overview

### 2.1 General description

The SEMPER™ Flash with Quad SPI family of products are high-speed CMOS, MIRRORBIT™ NOR flash devices. SEMPER™ Flash is designed for functional safety with development according to ISO 26262 standard to achieve ASIL-B compliance and ASIL-D readiness.

SEMPER™ Flash with Quad SPI devices support traditional SPI single bit serial input and output, optional two bit (dual I/O or DIO) as well as four bit wide quad I/O (QIO) and quad peripheral interface (QPI) protocols. In addition, there are DDR read transactions for QIO and QPI that transfer address and read data on both edges of the clock.

Read operations from the device are burst oriented. Read transactions can be configured to use either a wrapped or linear burst. Wrapped bursts read from a single page whereas linear bursts can read the whole memory array.

The erased state of each memory bit is a logic 1. Programming changes a logic 1 (HIGH) to a logic 0 (LOW). Only an erase operation can change a memory bit from a 0 to a 1. An erase operation must be performed on a complete sector (4 KB or 256 KB).

SEMPER™ Flash provides a flexible sector architecture. The address space can be configured as either a uniform 256 KB sector array, or a hybrid configuration 1 where thirty-two 4 KB sectors are either grouped at the top or at the bottom while the remaining sectors are all 256 KB, or a hybrid configuration 2 where the thirty-two 4 KB sectors are at the top and the bottom while the remaining sectors are all 256 KB.

The page programming buffer used during a single programming operation is configurable to either 256 bytes or 512 bytes. The 512 byte option provides the highest programming throughput.

This device is an MCP with DDP or QDP stacked die, with the control signals for all dies tied together internally in the package.



Figure 2 Logic block diagram monolithic device



**Figure 3** MCP diagram

The SEMPER™ Flash with Quad SPI family consists of multiple densities with, 1.8 V and 3.0 V core voltage options. The device control logic is subdivided into two parallel operating sections: the host interface controller (HIC) and the embedded algorithm controller (EAC). The HIC monitors signal levels on the device inputs and drives outputs as needed to complete read, program and write data transfers with the host system. The HIC delivers data from the currently entered address map on read transfers; places write transfer address and data information into the EAC command memory, and notifies the EAC of power transition, and write transfers. The EAC interrogates the command memory, after a program or write transfer, for legal command sequences and performs the related embedded algorithms.

Changing the nonvolatile data in the memory array requires a sequence of operations that are part of embedded algorithms (EA). The algorithms are managed entirely by the internal EAC. The main algorithms perform programming and erase of the main flash array data. The host system writes command codes to the flash device. The EAC receives the command, performs all the necessary steps to complete the transaction, and provides status information during the progress of an EA.

Executing code directly from flash memory is often called execute-in-place (XIP). By using XIP with SEMPER™ Flash devices at the higher clock rates with quad or DDR Quad SPI transactions, the data transfer rate can match or exceed traditional parallel or asynchronous NOR flash memories while reducing signal count dramatically.

Endurance flex architecture provides system designers the ability to customize the NOR flash endurance and retention for their specific application. The host defines partitions for high endurance or long retention, providing up to 1+ million cycles or 25 years of data retention.

The SEMPER™ Flash with Quad SPI device supports error detection and correction by generating an embedded hamming error correction code during memory array programming. This ECC code is then used for single-bit and double-bit error detection and single-bit correction during read.

The SEMPER™ Flash with Quad SPI device has built-in diagnostic features providing the host system with the device status:

- Program and erase operation: Reporting of program or erase success, failure, and suspend status
- Error detection and correction: 1-bit and/or 2-bit error status with address trapping and error count
- Data integrity check: Error detection over memory array contents
- SafeBoot: Reporting of proper flash device initialization and configuration corruption recovery
- Sector erase status: Reporting of erase success or failure status per sector
- Sector erase counter: Counts the number of erase cycles per sector

## 2.2 Signal protocols

### 2.2.1 SEMPER™ Flash with Quad SPI clock modes

The SEMPER™ Flash with Quad SPI device can be driven by an embedded microcontroller (bus master) in either of the following two clocking modes:

- **Mode 0** with clock polarity LOW at the fall of CS# and staying LOW until it goes HIGH at capture input.
- **Mode 3** with clock polarity HIGH at the fall of CS# then going LOW to HIGH at capture input.

For these two modes, data is latched into the device on the rising edge of the CK signal in SDR protocol and both edges of the CK signal in DDR protocol. The output data is available on the falling edge of the CK clock signal. For DDR protocol, mode 3 is not supported.

The difference between the two modes is the clock polarity when the bus master is in standby mode and not transferring any data.



**Figure 4** SPI SDR mode support



**Figure 5** SPI DDR mode support

## 2.3 Transaction protocol

### Transaction

- During the time that CS# is active (LOW) the clock signal (CK) is toggled while command information is first transferred on the data (DQ) signals followed by address and data from the host to the flash device. The clock continues to toggle during the transfer of read data from the flash device to the host or write data from the host to the flash device. When the host has transferred the desired amount of data, the host drives the CS# inactive (HIGH). The period during which CS# is active is called a transaction on the bus.
- While CS# is inactive, the CK is not required to toggle.
- The command transfer occurs at the beginning of every transaction. The address, latency cycles, and data transfer phases are optional and their presence depends on the protocol mode or command transferred.

### Transaction capture

- CK marks the transfer of each bit or group of bits between the host and memory. Command, address and write data bits transfer occurs on CK rising edge in SDR transactions, or on every CK edge, in DDR transactions.

**Note** All attempts to read the flash memory array during a program or erase (embedded operations) are ignored. The embedded operation will continue to execute without any effect. A very limited set of commands are accepted during an embedded operation. These are discussed in **“Suspend and resume embedded operation”** on page 70.

### Protocol terminology

- The number of DQ signals used during the transaction, depends on the current protocol mode or command transferred. The latency cycles do not use the DQ signals for information transfer. The protocol mode options are described by the data rate and the DQ width (number of DQ signals) used during the command, address, and data phases in the following format:
 

WR-WR-WR, where:

  - The first WR is the command bit width and rate.
  - The second WR is the address bit width and rate.
  - The third WR is the data bit width and rate.
 The bit width value may be 1, 2 or 4. R has a value of S for SDR, or D for DDR. SDR has the same transfer value during the rising and falling edge of a clock cycle. DDR can have different transfer values during the rising and falling edges of each clock.
- Examples:
  - 1S-1S-1S means that the command is 1 bit wide SDR, the address is 1 bit wide SDR, and the data is one bit wide SDR.
  - 4S-4D-4D means that the command is 4 bits wide SDR, address, and data transfers are 4 bits wide DDR.

## Protocols definition

- Protocol modes defined for the SEMPER™ Flash with Quad SPI:
  1. 1S-1S-1S: One DQ signal used during command transfer, address transfer, and data transfer. All phases are SDR.
  2. 1S-2S-2S: One DQ signal used during command transfer, two DQ signals used during address transfer, and data transfer. All phases are SDR.
  3. 1S-1S-4S: One DQ signal used during command and address transfer, four DQ signals used during data transfer. All phases are SDR.
  4. 1S-4S-4S: One DQ signal used during command transfer, four DQ signals used during address transfer, and data transfer. All phases are SDR.
  5. 1S-4D-4D: One DQ signal used during command transfer at SDR, four DQ signals used during address and data transfer at DDR.
  6. 4S-4S-4S: Four DQ signals used during command transfer, address transfer, and data transfer. All phases are SDR.
  7. 4S-4D-4D: Four DQ signals used during command transfer at SDR, four DQ signals used during address and data transfer at DDR.
- Each transaction begins with an 8-bit (1-byte) command. The command selects the type of information transfer or device operation to be performed.
- All protocols supports 3- or 4-byte addressing.

### **1S-1S-1S protocol (single input/output, SIO)**

- The 1S-1S-1S mode is the preferred default protocol following power-on-reset (POR) but, flash devices can be configured to reset into the quad mode.
- This protocol uses DQ[0]/SI to transfer information from host to flash device and DQ[1]/SO to transfer information from flash device to host. On each DQ, information is placed on the DQ line in most significant bit (MSb) to least significant bit (LSb) order within each byte. Sequential address bytes are transferred in highest order to lowest order sequence. Sequential data bytes are transferred in lowest address to highest address order.
- In 1S-1S-1S, DQ[3:2] are not used for data transfer period. DQ[2] can be used as a WP# and DQ[3] can be used as a RESET# input. Otherwise, the DQ[3:2] signals will be high impedance.

### **1S-2S-2S protocol (dual input/output, DIO)**

- This protocol uses DQ[1:0] signals. The 8-bit command placed on the DQ[0] in MSb to LSb order. The LSb of address byte is placed on DQ[0] with next order bit on DQ[1] signal and so on. Sequential address bytes are transferred in highest order to lowest order sequence. Sequential data bytes in SDR are transferred in lowest address to highest address order.
- In 1S-2S-2S, DQ[3:2] are not used for data transfer period. DQ[2] can be used as a WP# and DQ[3] can be used as a RESET# input. Otherwise, the DQ[3:2] signals will be high impedance.

### **1S-1S-4S protocol (quad output read, QOR)**

This protocol uses DQ[3:0] signals. The 8-bit command and address placed on the DQ[0] in MSb to LSb order. Sequential data bytes in SDR are transferred in lowest address to highest address order.

### **1S-4S-4S and 1S-4D-4D protocol (quad input/output, QIO)**

This protocol uses DQ[3:0] signals. The 8-bit command placed on the DQ[0] in MSb to LSb order. The LSb of address byte is placed on DQ[0] with each higher order bit on the successively higher numbered DQ signals. Sequential address bytes are transferred in highest order to lowest order sequence. Sequential data bytes in SDR are transferred in lowest address to highest address order. Sequential data bytes in DDR are transferred only in byte pairs (words) where the byte order depends on the order in which the bytes are written or programmed in that protocol mode. Sequential data bytes are transferred in lowest address to highest address order.

Interface overview

#### 4S-4S-4S and 4S-4D-4D protocol (quad peripheral interface, QPI)

This protocol uses DQ[3:0] signals. The LSb of each byte is placed on DQ[0] with each higher order bit on the successively higher numbered DQ signals. Sequential address bytes are transferred in highest order to lowest order sequence. Sequential data bytes in SDR are transferred in lowest address to highest address order. Sequential data bytes in DDR are transferred only in byte pairs (words) where the byte order depends on the order in which the bytes are written or programmed in that protocol mode. Sequential data bytes are transferred in lowest address to highest address order. [“Serial peripheral interface \(SPI, 1S-1S-1S\)”](#) on page 15 through [“Quad peripheral interface \(QPI, 4S-4S-4S and 4S-4D-4D\)”](#) on page 22 show all transaction formats by protocol mode.

#### 2.3.1 Serial peripheral interface (SPI, 1S-1S-1S)



Figure 6 SPI transaction with command input



Figure 7 SPI transaction with command and address input



Figure 8 SPI transaction with command and two input addresses

Interface overview



**Figure 9** SPI program transaction with command, address, and data input



**Figure 10** SPI program transaction with command and data input



**Figure 11** SPI read transaction with command input (output latency)<sup>[2, 3]</sup>

**Notes**

2. In case of status register 1 and 2, read byte data out is the updated status.
3. In case of data learning pattern read, each byte outputs the DLP.

Interface overview



**Figure 12** SPI read transaction with command and address input (output latency)<sup>[4]</sup>



**Figure 13** SPI read transaction with command and address input (no output latency)



**Figure 14** SPI transaction with output data sequence (AutoBoot)

**Note**

4. In case of RDAY2\_4\_0 transaction, the host must provide the mode bits.

Interface overview

### 2.3.2 Dual IO serial peripheral interface (DIO, 1S-2S-2S)



**Figure 15 DIO read transaction with command, address, and mode input (Output latency)**



**Figure 16 DIO continuous read transaction with address and mode input (Output latency)**

Interface overview

### 2.3.3 Quad output read serial peripheral interface (QOR, 1S-1S-4S)



**Figure 17 QOR SDR read transaction with command, address, and mode input (Output latency)**

Interface overview

### 2.3.4 Quad IO serial peripheral interface (QIO, 1S-4S-4S, 1S-4D-4D)



Figure 18 QIO SDR read transaction with command, address, and mode input (Output latency)<sup>[5]</sup>



Figure 19 QIO SDR continuous read transaction with address and mode input (Output latency)<sup>[5]</sup>

#### Note

5. The gray bits data is don't care.

## Interface overview



Figure 20 QIO DDR read transaction with command, address, and mode input (Output latency)



Figure 21 QIO DDR continuous read transaction with address and mode input (Output latency)



Figure 22 Quad ID read transaction with command input (Output latency)

Interface overview

### 2.3.5 Quad peripheral interface (QPI, 4S-4S-4S and 4S-4D-4D)



**Figure 23** QPI SDR transaction with command input



**Figure 24** QPI transaction with output data sequence (AutoBoot)



**Figure 25** QPI SDR transaction with command and address input



**Figure 26** QPI SDR read transaction with command input (Output latency)

Interface overview



**Figure 27** QPI SDR transaction with command and two addresses input



**Figure 28** QPI SDR transaction with command and data input



**Figure 29** QPI SDR program transaction with command, address, and data input



**Figure 30** QPI SDR read transaction with command and address input (Output latency)

Interface overview



**Figure 31 QPI SDR read transaction with command, address, and mode input (Output latency)<sup>[6]</sup>**



**Figure 32 QPI SDR continuous read transaction with address and mode input (Output latency)<sup>[6]</sup>**



**Figure 33 QPI DDR read transaction with command, address, and mode input (Output latency)<sup>[6]</sup>**



**Figure 34 QPI DDR continuous read transaction with address and mode input (Output latency)<sup>[6]</sup>**

**Note**

6. The gray bits data is don't care.

## 2.4 Register naming convention



Figure 35 Register naming convention



Figure 36 Register bit naming convention

## 2.5 Transaction naming convention



Figure 37 Transaction naming convention

Multi-chip package (MCP) device behavior and software modifications from monolithic device

### 3 Multi-chip package (MCP) device behavior and software modifications from monolithic device

The multi-chip package (MCP) devices provides a single chip select (CS#) input to provide a contiguous address space across all die. The dies responds to commands directed to the die of its address space. The dual die package (DDP) density option that uses two die stacked within the same package and the quad die package (QDP) density option that uses four die stacked within the same package. However there are some behavior and required software differences versus the single die S25HL/S-T family of devices.

- Four byte address mode or four byte address commands required to access memory locations above the first 128 Mb (16MBs) of the address space. The EN4BA\_0\_0 (B7h) transaction is used to enter the four byte address mode.
- The Autoboot feature is not supported.
- A sequential read sequence does cross the die boundary between the dies. A read access continuing beyond the end of the address space of one die, continues to the lowest address of the next die. The sequential read will terminate at the end of the last die. Read transactions using the mode bits [Axh or A5h] operations doesn't cross address die boundary, crossing to the next die requires a new read command in a series starts with the 8-bit command, followed by address, followed by mode bits, followed by latency cycles.
- Several of the legacy SPI transactions for register reading, writing or other operations do not have an explicit address in the command. For this reason, several of the legacy SPI transactions are not supported by the MCP devices and alternate transactions that include an address must be used to route the command to the correct die.

The following transactions are not supported in the MCP devices:

- Write register: WRREG\_0\_1 (01h)
- Write enable volatile enable write of volatile registers: WRENV\_0\_0 (50h)
- Read configuration register: RDCR1\_0\_0 (35h)
- Read data learning pattern: PRDLP\_0\_1 (43h)
- ASP program: PRASP\_0\_1 (2Fh)
- Program password: PGPWD\_0\_1 (E8h)
- Erase chip: ERCHP\_0\_0 (60h, C7h)
- Erase PPB: ERPPB\_0\_0 (E4h)
- Suspend erase / program SPERA\_0\_0 (B0h)
- Resume erase / program RSEPS\_0\_0 (30h)
- Write Autoboot WRAUB\_0\_1 (15h)
- Read PPB lock registers transaction: RDPLB\_0\_0 (A7h)
- The status and configuration registers must be configured for each die separately. The RDARG\_C\_0 (65h) and WRARG\_C\_1 (71h) transactions must be used, in four byte address mode, for reading and writing the registers so that the command address directs the operation to the correct die in the MCP. Because the RDARG\_C\_0 and WRARG\_C\_1 transactions can operate in both 3 byte and 4 byte address modes, it is necessary to issue the four byte address mode (EN4BA\_0\_0, B7h) command before using the RDARG\_C\_0 (65h) and WRARG\_C\_1 (71h) commands to access the correct registers in die. The registers for each die must generally be configured as though the dies are acting as one monolithic device in order to simplify a later migration to a next generation monolithic devices.
  - The following register bits that must be configured the same for each die (note that matching non-volatile registers for each die must be the same and matching volatile registers must be the same but the volatile registers may have values different from their related non-volatile register):
    - Status register write disable in SR1N[7] and SR1V[7]
    - Configuration register 1 bits CFR1NV[7:3, 1:0] and CFR1V[7:3, 1:0]
    - Configuration register 2 bits CFR2N[7:0] and CFR2V[7:0]
    - Configuration register 3 bits CFR3N[7:4, 2:0] and CFR3V[7:4, 2:0]
    - Configuration register 4 bits CFR4N[7:0] and CFR4V[7:0]

Multi-chip package (MCP) device behavior and software modifications from monolithic device

- Advance sector protection register bits ASPO[15:0]
- ASP password register bits PWDO[63:0]. The password should be programmed and read back to verify the bits are programmed correctly for each die before selecting the password mode by programming the ASPO register in each device.
- Data learning pattern in DLPN[15:0] and DLPV[15:0]. Use the RDARG\_C\_0 (65h) to read the DLP register.
- The following register bits that may be configured the same or differently for each die:
  - TB4 KBS in CFR1N[2] and UNHYSA in CFR3N[3]. Parameter sectors (4 KB) may optionally be located only at the bottom or top or both top and bottom of the address space. For the option with top and bottom parameter sectors, the monolithic device has 16 parameter sectors on the top and bottom, whereas the MCP device has 32 sectors on the top and bottom. There are four combinations of these two configuration bits are supported as shown in [Table 2](#) and [Table 3](#).

**Table 2 DDP device parameter sector map options**

| Device                         | Lower die |        | Upper die |        |
|--------------------------------|-----------|--------|-----------|--------|
| Parameter sector location      | TB4 KBS   | UNHYSA | TB4 KBS   | UNHYSA |
| None (uniform sectors default) | X         | 1      | X         | 1      |
| Bottom                         | 0         | 0      | X         | 1      |
| Top                            | X         | 1      | 1         | 0      |
| Bottom and top                 | 0         | 0      | 1         | 0      |

**Table 3 QDP device parameter sector map options**

| Device                         | Lower die |        | Middle dies |        | Upper die |        |
|--------------------------------|-----------|--------|-------------|--------|-----------|--------|
| Parameter sector location      | TB4 KBS   | UNHYSA | TB4 KBS     | UNHYSA | TB4 KBS   | UNHYSA |
| None (Uniform sectors default) | X         | 1      | X           | 1      | X         | 1      |
| Bottom                         | 0         | 0      | X           | 1      | X         | 1      |
| Top                            | X         | 1      | X           | 1      | 1         | 0      |
| Bottom and Top                 | 0         | 0      | X           | 1      | 1         | 0      |

- Block protection bits in STR1N[4:2] and STR1V[4:2]. Block protection must be configured for each die as desired to protect the sectors for each die. The fraction of the array that is protected by the BP bits is with reference to the die in which the BP bits reside. Note that because the TBPROT bits for each die must be configured the same, BP protection range is oriented top or bottom all die.
- The advanced sector protection dynamic (DYB) and persistent protection bits (PPB) must be configured for each die as desired to protect the sectors in each device. The WRDYB\_4\_1, RDDYP\_4\_1, 4PRPPB\_4\_0, or RDPPB\_4\_0 commands may be used to configure the DYB and PPB bits. Or, the WRDYB\_C\_1, RDDYP\_C\_1, 4PRPPB\_C\_0, or RDPPB\_C\_0 commands in four byte address mode may be used to configure the DYB and PPB bits.
- The following transactions operate on dies in parallel:
  - Enter 4 byte address mode: EN4BA\_0\_0 (B7h)
  - Exit 4 byte address mode: EX4BA\_0\_0 (B8h)
  - Clear program erase flags: CLPEF\_0\_0 (82h or 30h)
  - Write PPB protection lock bit: WRPLB\_0\_0 (A6h)
  - Password unlock: PWDUL\_0\_1 (E9h)
  - Software reset enable: SRSTE\_0\_0 (66h)
  - Software reset: SFRST\_0\_0 (99h)
  - Enter deep power down mode: ENDPD\_0\_0 (B9h)
  - Write enable: WRENB\_0\_0 (06h)

Multi-chip package (MCP) device behavior and software modifications from monolithic device

- The write enable (WRENB\_0\_0) transaction enables write operations in all dies. Write operations are automatically disabled in the die that completes a write or program operation. Write operations remain enabled in the dies not selected by a write operation.
- Write disable: WRDIS\_0\_0 (04h)
  - A write disable (WRDIS\_0\_0) transaction is recommended to follow the completion of any write or program operation, to disable write enable flag in all dies.
- Suspend erase / program / data integrity check: SPEPD\_0\_0 (75h)
- Suspend erase / program: SPEPA\_0\_0 (85h)
- Resume erase / program / data integrity check: RSEPD\_0\_0 (7Ah)
- Resume erase / program: RSEPA\_0\_0 (8A)
- The following transactions operate on the lowest address die only:
  - Read ID: RDIDN\_0\_0 (9Fh)
  - Read SDFP: RSFDP\_3\_0 (5Ah)
  - Read unique ID: RDUID\_0\_0 (4Ch)
  - Read ID quad: RDQID\_0\_0 (AFh)
  - Read status registers: RDSR1\_0\_1 (05h), RDSR2\_0\_0 (07h)
  - Read secure silicon region RDSSR\_C\_0 (4Bh)
  - Program secure silicon region PRSSR\_C\_1 (42h)
- Input and output capacitance is increased that of the monolithic HL/S-T family devices due to the parallel connection of the dies. This may slow the speed of output switching on the host or memory thus lowering the maximum transfer rates.
- Power up, reset, standby and DPD current consumption is increased that of monolithic HS/L-T family devices due to the parallel operation of the dies during these operations.
- Programming and erasing is allow only in one die at a time, no simultaneous operation.
- Features of Endurance flex and safeboot operation is independent to each die in the MCP.

Address space maps

## 4 Address space maps

The HL-T/HS-T family supports 3 byte as well as 4 byte addresses, to enable 512 Mb to 4 Gb density devices. 4-byte addresses allow direct addressing of up to 4 GB (32 Gb) address space. The address byte option can be changed by writing the respective configuration registers OR there are separate transactions also available to enter (EN4BA\_0\_0) and exit (EX4BA\_0\_0) the 4-byte address mode.



**Figure 38 02GT DDP address space map overview**



**Figure 39 04GT QDP address space map overview**

Address space maps

## 4.1 SEMPER™ Flash memory array

The main flash array is divided into units called physical sectors. The HL-T/HS-T family sector architecture supports the following options:

- Uniform: Address space consists of all 256 KB Sectors
- Hybrid
  - Configuration 1: Address space consists of thirty-two 4 KB sectors grouped either on the top or the bottom while the remaining sectors are all 256 KB.
  - Configuration 2: Address space consists of thirty-two 4 KB sectors at the top and bottom while the remaining sectors are all 256 KB.

### 4.1.1 02GT DDP address maps

The 02GT DDP contains two stacked 1 Gb die. Both the lower and upper address 1 Gb die must be configured to define the overall sector map of the entire 2 Gb (256 MB) space selected by the CS# for the DDP. The lower address 1 Gb die may be configured for bottom parameter sectors or uniform sectors. The upper address 1 Gb die may be configured for top parameters or uniform sectors. When the lower address 1 Gb die is configured for bottom parameter sectors the upper address 1 Gb die maybe configured as uniform or top parameter sectors. When the upper address 1 Gb die is configured for top parameter sectors the lower address 1 Gb die maybe configured as uniform or bottom parameter sectors. In this way, the overall address space of the DDP may have bottom, or top parameter sectors, or uniform sectors. No other configurations are supported. 0

**Table 4 02GT DDP sector address map (256 KB uniform sectors)**

| Sector size (KB) | Sector count | Sector range | Address range (byte address) | Notes                   |
|------------------|--------------|--------------|------------------------------|-------------------------|
| 256              | 1024         | SA00         | 00000000h-0003FFFFh          | Sector starting address |
|                  |              | :            | :                            |                         |
|                  |              | SA1023       | 0FFC0000h-0FFFFFFh           | Sector ending address   |

**Note**

7. Configuration both dies: CFR3N[3] = 1.

**Table 5 02GT DDP sector address map (bottom thirty-two 4 KB sectors and 256 KB uniform sectors)**  
[8, 9]

| Sector size (KB) | Sector count | Sector range | Address range (byte address) | Notes                   |
|------------------|--------------|--------------|------------------------------|-------------------------|
| 4                | 32           | SA00         | 00000000h-00000FFFh          | Sector starting address |
|                  |              | :            | :                            |                         |
|                  |              | SA31         | 0001F000h-0001FFFFh          |                         |
| 128              | 1            | SA32         | 00020000h-0003FFFFh          |                         |
| 256              | 1023         | SA33         | 00040000h-0007FFFFh          | Sector ending address   |
|                  |              | :            | :                            |                         |
|                  |              | SA1056       | 0FFC0000h-0FFFFFFh           |                         |

**Notes**

8. Configuration bottom die: CFR3N[3] = 0, CFR1N[2] = 0.  
9. Configuration top die: CFR3N[3] = 1.

Address space maps

**Table 6 02GT DDP sector address map (top thirty-two 4 KB sectors and 256 KB uniform sectors)**<sup>[10, 11]</sup>

| Sector size (KB) | Sector count | Sector range | Address range (byte address) | Notes                   |
|------------------|--------------|--------------|------------------------------|-------------------------|
| 256              | 1023         | SA00         | 0000000h-003FFFFh            | Sector starting address |
|                  |              | :            | :                            |                         |
|                  |              | SA1022       | 0FF80000h-0FFBFFFFh          |                         |
| 128              | 1            | SA1023       | 0FFC0000h-0FFDFFFFh          | —                       |
| 4                | 32           | SA1024       | 0FFE000h-0FFFEEEEh           | Sector ending address   |
|                  |              | :            | :                            |                         |
|                  |              | SA1056       | 0FFF000h-0FFFFFFh            |                         |

**Notes**

10. Configuration bottom die: CFR3N[3] = 1.

11. Configuration top die: CFR3N[3] = 0, CFR1N[6] = 0, CFR1N[2] = 1.

**Table 7 02GT DDP sector address map (bottom thirty-two and top thirty-two 4 KB sectors)**<sup>[12, 13]</sup>

| Sector size (KB) | Sector count | Sector range | Address range (byte address) | Notes                   |
|------------------|--------------|--------------|------------------------------|-------------------------|
| 4                | 32           | SA00         | 00000000h-00000FFFh          | Sector starting address |
|                  |              | :            | :                            |                         |
|                  |              | SA31         | 0001F000h-0001FFFFh          |                         |
| 128              | 1            | SA32         | 00020000h-0003FFFFh          | —                       |
| 256              | 1022         | SA33         | 00040000h-0007FFFFh          | —                       |
|                  |              | :            | :                            |                         |
|                  |              | SA1055       | 0FFC0000h-0FFBFFFFh          |                         |
| 128              | 1            | SA1056       | 0FFC0000h-0FFDFFFFh          | —                       |
| 4                | 32           | SA1057       | 0FFE000h-0FFFEEEEh           | Sector ending address   |
|                  |              | :            | :                            |                         |
|                  |              | SA1088       | 0FFF000h-0FFFFFFh            |                         |

**Notes**

12. Configuration bottom die: CR3NV[3] = 0, CR1NV[6] = 0, CR1NV[2] = 0.

13. Configuration top die: CR3NV[3] = 0, CR1NV[6] = 0, CR1NV[2] = 1.

**Table 8 04GT QDP sector address map (256 KB uniform sectors)**<sup>[14]</sup>

| Sector size (KB) | Sector count | Sector range | Address range (byte address) | Notes                   |
|------------------|--------------|--------------|------------------------------|-------------------------|
| 256              | 2048         | SA00         | 00000000h-0003FFFFh          | Sector starting address |
|                  |              | :            | :                            |                         |
|                  |              | SA2047       | 1FFC0000h-1FFFFFFh           |                         |

**Note**

14. Configuration all dies: CFR3N[3] = 1.

Address space maps

**Table 9 04GT QDP sector address map (bottom thirty-two 4 KB sectors and 256 KB uniform sectors)** <sup>[15, 16]</sup>

| Sector size (KB) | Sector count | Sector range | Address range (byte address) | Notes                   |
|------------------|--------------|--------------|------------------------------|-------------------------|
| 4                | 32           | SA00         | 00000000h–0000FFFFh          | Sector starting address |
|                  |              | :            | :                            |                         |
|                  |              | SA31         | 0001F000h–0001FFFFh          |                         |
| 128              | 1            | SA32         | 00020000h–0003FFFFh          | —                       |
| 256              | 2047         | SA33         | 00040000h–0007FFFFh          |                         |
|                  |              | :            | :                            |                         |
|                  |              | SA2079       | 1FFC0000h–1FFFFFFh           |                         |
|                  |              |              |                              | Sector ending address   |

**Notes**

15. Configuration bottom die: CFR3N[3] = 0, CFR1N[6] = 0, CFR1N[2] = 0.
16. Configuration middle and top dies: CFR3N[3] = 1.

**Table 10 04GT QDP sector address map (top thirty-two 4 KB sectors and 256 KB uniform sectors)** <sup>[17, 18]</sup>

| Sector size (KB) | Sector count | Sector range | Address range (byte address) | Notes                   |
|------------------|--------------|--------------|------------------------------|-------------------------|
| 256              | 2047         | SA00         | 0000000h–003FFFFh            | Sector starting address |
|                  |              | :            | :                            |                         |
|                  |              | SA2046       | 0FF80000h–0FFBFFFFh          |                         |
| 128              | 1            | SA2047       | 1FFC0000h–1FFDFFFFh          | —                       |
| 4                | 32           | SA2048       | 1FFE0000h–1FE0FFFh           |                         |
|                  |              | :            | :                            |                         |
|                  |              | SA2079       | 1FFFF000h–1FFFFFFh           |                         |
|                  |              |              |                              | Sector ending address   |

**Notes**

17. Configuration bottom and middle dies: CFR3N[3] = 1.
18. Configuration top dies: CFR3N[3] = 0, CFR1N[6] = 0, CFR1N[2] = 1.

**Table 11 04GT QDP sector address map (bottom thirty-two and top thirty-two 4 KB sectors)** <sup>[19, 20, 21]</sup>

| Sector size (KB) | Sector count | Sector range | Address range (byte address) | Notes                   |
|------------------|--------------|--------------|------------------------------|-------------------------|
| 4                | 32           | SA00         | 00000000h–0000FFFFh          | Sector starting address |
|                  |              | :            | :                            |                         |
|                  |              | SA31         | 0001F000h–0001FFFFh          |                         |
| 128              | 1            | SA32         | 00020000h–0003FFFFh          | —                       |
| 256              | 2046         | SA33         | 00040000h–0007FFFFh          |                         |
|                  |              | :            | :                            |                         |
|                  |              | SA2078       | 1FFC0000h–1FFBFFFFh          |                         |
| 128              | 1            | SA2079       | 1FFC0000h–1FFDFFFFh          | —                       |
| 4                | 32           | SA2080       | 1FFE0000h–1FE0FFFh           |                         |
|                  |              | :            | :                            |                         |
|                  |              | SA2111       | 1FFFF000h–1FFFFFFh           |                         |
|                  |              |              |                              | Sector ending address   |

**Notes**

19. Configuration bottom die: CFR3N[3] = 0, CFR1N[6] = 0, CFR1N[2] = 0.
20. Configuration middle dies: CFR3N[3] = 1.
21. Configuration top die: CFR3NFV[3] = 0, CFR1N[6] = 0, CFR1N[2] = 1.

## Address space maps

These are condensed tables that use a couple of sectors as references. There are address ranges that are not explicitly listed. All 4 KB sectors have the pattern xxxx000h–xxxxFFFh. All 256 KB sectors have the pattern xxx0000h–xxx3FFFFh, xxx4000h–xxx7FFFFh, xx80000h–xxxCFFFFh, or xxD0000h–xxxFFFFh.

### 4.2 ID address space

This particular region of the memory is assigned to manufacturer, device and unique identification.

- The manufacturer identification is assigned by JEDEC
- The device identification is assigned by Infineon®.
- A 64-bit unique number is located in 8 bytes of the unique device ID address space. This unique ID can be used as a software readable serial number that is unique for each device.

There is no address space defined for these IDs as they can be read by providing the respective transactions only. The transactions do not need the address to read these IDs. The data in this address space is read-only data.

### 4.3 JEDEC JESD216 serial flash discoverable parameters (SFDP) space

The SFDP standard provides a consistent method of describing the functional and feature capabilities of this serial flash device in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features. The SFDP address space has a header starting at address zero that identifies the SFDP data structure and provides a pointer to each parameter. The SFDP address space is programmed by Infineon® and read-only for the host system.

**Table 12 SFDP overview address map**

| Byte address | Description                                                                              |
|--------------|------------------------------------------------------------------------------------------|
| 0000h        | Location zero within JEDEC JESD216D SFDP space - start of SFDP header                    |
| ...          | Remainder of SFDP header followed by undefined space                                     |
| 0100h        | Start of SFDP parameter tables The SFDP parameter table data starting at 0100h           |
| ...          | Remainder of SFDP parameter tables followed by either more parameters or undefined space |

Address space maps

#### 4.4 Secure silicon region (SSR) address space

Each HS/L-T family memory device has a 1024 byte SSR which is OTP address space. This address space is separate from the main flash array. The SSR area is divided into 32 individually lockable, 32-byte aligned and length regions. The SSR space is only setup for die 1 access only.

In the 32-byte region starting at address zero:

- The sixteen lowest bytes contain a 128-bit random number. The random number cannot be written to, erased or programmed and any attempts will return an PRGERR flag.
- The next four bytes are used to provide one bit per secure region (32 bits in total) to permanently protect once set to '0' from writing, erasing or programming.
- All other bytes are reserved.

The remaining regions are erased when shipped from Infineon®, and are available for programming of additional permanent data.

**Table 13 SSR address map**

| Region    | Byte address range | Contents                                                                                                                                              | Initial delivery state             |
|-----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| Region 0  | 000h               | LSB of Infineon® programmed random number                                                                                                             | Infineon® programmed random number |
|           | ...                | ...                                                                                                                                                   |                                    |
|           | 00Fh               | MSB of Infineon® programmed random number                                                                                                             |                                    |
|           | 010h to 013h       | Region locking bits<br>Byte 10h [bit 0] locks region 0 from programming when = 0<br>...<br>Byte 13h [bit 7] locks region 31 from programming when = 0 |                                    |
|           | 014h to 01Fh       | Reserved for future use (RFU)                                                                                                                         |                                    |
| Region 1  | 020h to 03Fh       | Available for user programming                                                                                                                        | All bytes = FFh                    |
| Region 2  | 040h to 05Fh       |                                                                                                                                                       |                                    |
| ...       | ...                |                                                                                                                                                       |                                    |
| Region 31 | 3E0h to 3FFh       |                                                                                                                                                       |                                    |

Address space maps

## 4.5 Registers

Registers are small groups of memory cells used to configure how the HS/L-T family memory device operates, or to report the status of device operations. The registers are accessed by specific commands and addresses.

**Table 14** shows the address map for every available register in this flash memory device.

**Table 14 Register address map<sup>[22]</sup>**

| Function                    | Register type                                           | Register name          | Volatile component address (hex) | Nonvolatile component address (hex) |
|-----------------------------|---------------------------------------------------------|------------------------|----------------------------------|-------------------------------------|
| Device status               | Status Register 1                                       | STR1N[7:0], STR1V[7:0] | &&800000                         | &&000000                            |
|                             | Status Register 2                                       | STR2V[7:0]             | &&800001                         | N/A                                 |
| Device configuration        | Configuration Register 1                                | CFR1N[7:0], CFR1V[7:0] | &&800002                         | &&000002                            |
|                             | Configuration Register 2                                | CFR2N[7:0], CFR2V[7:0] | &&800003                         | &&000003                            |
|                             | Configuration Register 3                                | CFR3N[7:0], CFR3V[7:0] | &&800004                         | &&000004                            |
|                             | Configuration Register 4                                | CFR4N[7:0], CFR4V[7:0] | &&800005                         | &&000005                            |
| Endurance flex architecture | Endurance flex Architecture Selection Register 0 [1:0]  | EFX0O[1:0]             | N/A                              | &&000050                            |
|                             | Endurance flex Architecture Selection Register 1 [7:0]  | EFX1O[7:0]             |                                  | &&000052                            |
|                             | Endurance flex Architecture Selection Register 1 [10:8] | EFX1O[10:8]            |                                  | &&000053                            |
|                             | Endurance flex Architecture Selection Register 2 [7:0]  | EFX2O[7:0]             |                                  | &&000054                            |
|                             | Endurance flex Architecture Selection Register 2 [10:8] | EFX2O[10:8]            |                                  | &&000055                            |
|                             | Endurance flex Architecture Selection Register 3 [7:0]  | EFX3O[7:0]             |                                  | &&000056                            |
|                             | Endurance flex Architecture Selection Register 3 [10:8] | EFX3O[10:8]            |                                  | &&000057                            |
|                             | Endurance flex Architecture Selection Register 4 [7:0]  | EFX4O[7:0]             |                                  | &&000058                            |
|                             | Endurance flex Architecture Selection Register 4 [10:8] | EFX4O[10:8]            |                                  | &&000059                            |
|                             | ECC Status Register                                     | ESCV[7:0]              |                                  | N/A                                 |
| Error correction            | ECC Error Detection Count Register [7:0]                | ECTV[7:0]              |                                  |                                     |
|                             | ECC Error Detection Count Register [15:8]               | ECTV[15:8]             |                                  |                                     |
|                             | ECC Address Trap Register [7:0]                         | EATV[7:0]              |                                  |                                     |
|                             | ECC Address Trap Register [15:8]                        | EATV[15:8]             |                                  |                                     |
|                             | ECC Address Trap Register [23:16]                       | EATV[23:16]            |                                  |                                     |
|                             | ECC Address Trap Register [31:24]                       | EATV[31:24]            |                                  |                                     |
|                             | Data Learning Register [7:0]                            | DLPN[7:0], DLPV[7:0]   | &&800010                         |                                     |
| Data learning               | Sector Erase Count Register [7:0]                       | SECV[7:0]              | &&800091                         | N/A                                 |
| Erase count                 | Sector Erase Count Register [15:8]                      | SECV[15:8]             | &&800092                         |                                     |
|                             | Sector Erase Count Register [23:16]                     | SECV[23:16]            | &&800093                         |                                     |
| Data integrity check        | Data Integrity Check CRC Register [7:0]                 | DCRV[7:0]              | &&800095                         | N/A                                 |
|                             | Data Integrity Check CRC Register [15:8]                | DCRV[15:8]             | &&800096                         |                                     |
|                             | Data Integrity Check CRC Register [23:16]               | DCRV[23:16]            | &&800097                         |                                     |
|                             | Data Integrity Check CRC Register [31:24]               | DCRV[31:24]            | &&800098                         |                                     |

**Note**

22. In address the “&&” is the address of the selected die to be read or written. See “[Address space maps](#)” on page 29 for each die address information.

Address space maps

**Table 14 Register address map<sup>[22]</sup> (Continued)**

| Function                | Register type                                       | Register name | Volatile component address (hex) | Nonvolatile component address (hex) |
|-------------------------|-----------------------------------------------------|---------------|----------------------------------|-------------------------------------|
| Protection and security | Advanced Sector Protection Register [7:0]           | ASPO[7:0]     | N/A                              | &&000030                            |
|                         | Advanced Sector Protection Register [15:8]          | ASPO[15:8]    |                                  | &&000031                            |
|                         | ASP PPB Lock Register (Persistent Protection Block) | PPLV[7:0]     | N/A                              | N/A                                 |
|                         | ASP Password Register [7:0]                         | PWDO[7:0]     |                                  | &&000020                            |
|                         | ASP Password Register [15:8]                        | PWDO[15:8]    |                                  | &&000021                            |
|                         | ASP Password Register [23:16]                       | PWDO[23:16]   |                                  | &&000022                            |
|                         | ASP Password Register [31:24]                       | PWDO[31:24]   |                                  | &&000023                            |
|                         | ASP Password Register [39:32]                       | PWDO[39:32]   |                                  | &&000024                            |
|                         | ASP Password Register [47:40]                       | PWDO[47:40]   |                                  | &&000025                            |
|                         | ASP Password Register [55:48]                       | PWDO[55:48]   |                                  | &&000026                            |
|                         | ASP Password Register [63:56]                       | PWDO[63:56]   |                                  | &&000027                            |

**Note**

22. In address the “&&” is the address of the selected die to be read or written. See “[Address space maps](#)” on page 29 for each die address information.

## 5 Features

### 5.1 Error detection and correction

HL-T/HS-T family devices support error detection and correction by generating an embedded Hamming error correction code during memory array programming. This error correction code (ECC) is then used for error detection and correction during read operations. The ECC is based on a 16-byte data unit. When the 16-byte data unit is loaded into the Program Buffer and is transferred to the 128-bits flash memory array Line for programming (after an erase), an 8-bit ECC for each data unit is also programmed into a portion of the memory array that is not visible to the host system software. This ECC information is then checked during each Flash array read operation. Any 1-bit error within the data unit will be corrected by the ECC logic. The 16-byte data unit is the smallest program granularity on which ECC is enabled.

When any amount of data is first programmed within a 16-byte data unit, the ECC value is set for the entire data unit. If additional data is subsequently programmed into the same data unit, without an erase, then the ECC for that data unit is disabled and the 1-bit ECC disable bit is set. A sector erase is needed to again enable ECC on that data unit.

These are automatic operations transparent to the user. The transparency of the ECC feature enhances data reliability for typical programming operations which write data once to each data unit while also facilitating software compatibility with previous generations of products by still allowing for single-byte programming and bit-walking (in this case, ECC will be disabled) in which the same data unit is programmed more than once.



**Figure 40 16-byte ECC data unit example**

SEMPERT™ NOR Flash supports 2-bit error detection as the default ECC configuration. In this configuration, any 1-bit error in a data unit is corrected and any 2-bit error is detected and reported. The 16-byte unit data requires a 9-bit Error Correction Code for 2-bit error detection. When 2-bit error detection is enabled, byte-programming, bit-walking, or multiple program operations to the same data unit (without an erase) are not allowed and will result in a Program Error. Changing the ECC mode from 1-bit error detection to 2-bit error detection, or from 2-bit error detection to 1-bit error detection will invalidate all data in the memory array. When changing the ECC mode, the host must first erase all sectors in the device. If the ECC mode is changed without erasing programmed data, subsequent read operations will result in undefined behavior.

## 5.1.1 ECC error reporting

There are four methods for reporting to the host system when ECC errors are detected. Each die in the DDP or QDP device will need to be polled for the ECC error.

- ECC Data Unit Status provides the status of 1-bit or 2-bit errors in data units.
- ECC Status Register provides the status of 1-bit or 2-bit errors since the last ECC clear or reset.
- The Address Trap Register captures the address location of the first ECC error encountered after POR or reset during memory array read.
- An ECC Error Detection counter keeps a tally of the number of 1-bit or 2-bit errors that have occurred in data units during reads.

### 5.1.1.1 ECC Data Unit Status (EDUS)

- The status of ECC in each data unit is provided by the 8-bit EDUS.
- The ECC status transaction outputs the ECC status of the addressed data unit. The contents of the EDUS then indicate, for the selected data unit, whether there is a 1-bit error corrected, 2-bit error detected or the ECC is disabled for that data unit.

**Table 15 ECC Data Unit Status**

| Bits      | Field name | Function                                            | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default (binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------|------------|-----------------------------------------------------|-----------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EDUS[7:4] | RESRVD     | Reserved for future use                             | V => R                                        | 0000                     | These bits are reserved for future use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EDUS[3]   | ECC2BD     | ECC Error 2-bit Error Detection Flag                | V => R                                        | 0                        | <p>This bit indicates whether a two bit error is detected in the data unit, if two bit ECC error detection is enabled CFR4V[3] = 1. Single byte programming and bit walking in which the same data unit is programmed more than once is not allowed within the same data unit, because ECC cannot be turned off and ECCOFF bit will always be "0" and will result in a Program Error. When CFR4V[3] = 0 and 2-bit error detection is disabled, ECC2BD bit will always be "0".</p> <p>Selection options:<br/> 1 = Two Bit Error detected<br/> 0 = No error</p> |
| EDUS[2]   | RESRVD     | Reserved for future use                             | V => R                                        | 0                        | This bit is reserved for future use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| EDUS[1]   | ECC1BC     | ECC Error 1-bit Error Detection and Correction Flag | V => R                                        | 0                        | <p>This bit indicates whether an error was corrected in the data unit.</p> <p>Selection options:<br/> 1 = Single Bit Error corrected in the addressed data unit<br/> 0 = No single bit error was corrected in the addressed data unit</p>                                                                                                                                                                                                                                                                                                                     |
| EDUS[0]   | ECCOFF     | Data Unit ECC Off/On Flag                           | V => R                                        | 0                        | <p>This bit indicates whether the ECC syndrome is off in the data unit.</p> <p>Selection options:<br/> 1 = ECC is Off in the selected data unit<br/> 0 = ECC is On in the selected data unit</p>                                                                                                                                                                                                                                                                                                                                                              |

### **5.1.1.2 ECC Status Register (ECSV)**

- An 8-bit ECC Status Register provides the status of 1-bit or 2-bit errors during normal reads since last ECC clear or reset. ECSV Register does not have user programmable nonvolatile bits, all defined bits are volatile read only bits. The default state of these bits are set by hardware.
- ECSV Register can be accessed through the Read Any Register transaction. The correct sequence for Read Any Register based ECSV read is as follows:
  - Read data from memory array using any of the Read transaction.
  - ECSV is updated by the device.
  - Read Any Register transaction of ECSV provides the status of any ECC event since the last clear or reset.
- ECSV is cleared by POR, CS# Signaling Reset, Hardware/Software reset, or a Clear ECC Status Register transaction.

### **5.1.1.3 ECC Error Address Trap (EATV)**

- A 32-bit register is provided to capture the ECC data unit address where an ECC error is first encountered during a read of the flash array. Only the address of the first enabled error type (“2-bit only” or “1-bit or 2-bit” as selected in CFR4N[3]) encountered after POR, hardware reset, or the ECC Clear transaction is captured. The EATV Register is only updated during Read transactions.

The EATV Register contains the address that was accessed when the error was detected. The failing bits may not be located at the exact address indicated in the register but will be located within the aligned 16-byte ECC data unit where the error was detected. If errors are found in multiple ECC data units during a single read operation, only the address of the first failing ECC unit address is captured in the EATV Register.

When 2-bit error detection is not enabled and the same ECC unit is programmed more than once, ECC error detection for that ECC unit is disabled, therefore no error can be recognized to trap the address.

The Address Trap Register has a valid address when the ECC Status Register (ECSV) bit 3 or 4 = 1.

- The Address Trap Register can be read using the Read Any Register transaction.
- Clear ECSV Register transaction, POR or CS# Signaling/Hardware/Software reset clears the Address Trap Register.

### **5.1.1.4 ECC Error Detection Counter (ECTV)**

- A 16-bit register is provided to count the number of 1-bit or 2-bit errors that occur as data is read from the flash memory array. Only errors recognized in the main array will cause the error detection counter to increment. ECTV Register is only updated during Read transaction. Read ECC Status transaction does not affect the ECTV Register.

The 16-bit error detection counter will not increment beyond FFFFh. However, the ECC continues to work.

Note that, during continuous read operations, when a 1-bit or a 2-bit error is detected, the clock may continue toggling and the memory device will continue incrementing the data address and placing new data on the DQ signals; any additional data units with errors that are encountered will be counted until CS# is brought back HIGH.

During a read transaction, only one error is counted for each data unit found with an error. Each read transaction will cause a new read of the target data unit. If multiple read transactions access the same data unit containing an error, the error counter will increment each time that data unit is read.

When 2-bit error detection is not enabled and the same data unit is programmed more than once, ECC error detection for that data unit is disabled so, no error can be recognized or counted.

- The ECC Error Detection Counter Register can be read using the Read Any Register transaction.
- ECTV Register is set to ‘0’ on POR, CS# Signaling/Hardware/Software Reset or with Clear ECC Status Register transaction.

## 5.1.2 ECC related registers and transactions

**Table 16** ECC related registers and transactions

| Related registers                                                                        | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103)          | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109)     |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Configuration Register - 4 (CFR4N, CFR4V)<br>(see <a href="#">Table 57</a> on page 92)   | Read Any Register (RDARG_C_0)                                                   | Read Any Register (RDARG_C_0)                                                   |
| ECC Status Register (ECSV)<br>(see <a href="#">Table 60</a> on page 94)                  | Write Enable (WRENB_0_0)                                                        | Write Enable (WRENB_0_0)                                                        |
| ECC Address Trap Register (EATV)<br>(see <a href="#">Table 61</a> on page 95)            | Write Any Register (WRARG_C_1)                                                  | Write Any Register (WRARG_C_1)                                                  |
| ECC Error Detection Counter Register (ECTV)<br>(see <a href="#">Table 62</a> on page 95) | Read ECC Status (RDECC_4_0, RDECC_C_0)<br>Clear ECC Status Register (CLECC_0_0) | Read ECC Status (RDECC_4_0, RDECC_C_0)<br>Clear ECC Status Register (CLECC_0_0) |

## 5.2 Endurance flex architecture (Wear leveling)

Endurance flex architecture allows partitioning of the main memory array into regions which can be configured as either high endurance or long retention. Endurance flex implements wear leveling in high endurance regions where program/erase cycles are spread evenly across all the sectors which are part of the wear leveling pool. This greatly improves the reliability of the device by avoiding premature wear-out of an individual sector.

Architecturally, Endurance flex's wear leveling algorithm is based on a mapping of logical sectors to physical sectors. During the lifetime of the part, this mapping is changed in order to maintain a uniform distribution of program/erase cycles over all physical sectors. The logical to physical mapping information is stored in a dedicated flash array which is updated when sectors are swapped. Sector swaps occur when an erase transaction is given.

Endurance flex's high endurance region requires a minimum set of 20 sectors. To provide flexibility between configuring long retention and/or high endurance regions, a four pointer architecture is provided. The factory default setting designates all sectors as high endurance as part of the wear leveling pool with all pointers disabled. The four pointers can be used to form a maximum of five regions which can each be configured as long retention or high endurance.

**Figure 41** provides an overview of the Endurance flex architecture for single die. It shows the five possible regions based on different sector architecture. For the DDP or QDP devices, the endurance flex pointers and regions must be set individually for each die. The 4 KB parameter sectors are not part of the Endurance flex architecture.

## Features



**Figure 41 Endurance flex architecture overview single die**

Features



**Figure 42** Endurance flex architecture overview (Continued)

**Table 17 Region definitions**<sup>[23, 24, 25, 26]</sup>

| Region | Lower limit       | Upper limit       |
|--------|-------------------|-------------------|
| 0      | Sector 0          | Address Pointer 1 |
| 1      | Address Pointer 1 | Address Pointer 2 |
| 2      | Address Pointer 2 | Address Pointer 3 |
| 3      | Address Pointer 3 | Address Pointer 4 |
| 4      | Address Pointer 4 | Highest Sector    |

**Notes**

23. The pointer addresses must obey the following rules:
  - Pointer#4 address > Pointer#3 address
  - Pointer#3 address > Pointer#2 address
  - Pointer#2 address > Pointer#1 address
24. 4 KB sectors are excluded.
25. It is required that the high data endurance and long data retention regions are configured at the time the device is first powered-up by the customer. Once configured, they can never be changed again.
26. The minimum size of any high endurance region is 20 sectors.

### 5.2.1 Configuration 1: Maximum endurance - Single high endurance region

Maximum endurance is achieved when all 256 KB sectors are designated as high endurance. All sectors must be designated as high endurance using the Endurance flex pointer architecture. Maximum endurance pointer configuration is shown in **Table 18**.

**Table 18 Endurance flex pointer values for maximum endurance configuration**<sup>[27]</sup>

| Pointer # | Pointer address<br>EPTADn[8:0] | Region type<br>ERGNTn | Pointer enable#<br>EPTEBn | Global<br>region selection<br>GBLSEL | Wear leveling enable<br>WRLVEN |
|-----------|--------------------------------|-----------------------|---------------------------|--------------------------------------|--------------------------------|
| 0         | N/A                            | N/A                   | N/A                       | 1'b1                                 | 1'b1                           |
| 1         | 9'b1111111111                  | 1'b1                  | 1'b1                      | N/A                                  | N/A                            |
| 2         | 9'b1111111111                  |                       |                           |                                      |                                |
| 3         | 9'b1111111111                  |                       |                           |                                      |                                |
| 4         | 9'b1111111111                  |                       |                           |                                      |                                |

**Note**

27. This is also the default configuration of the device.

### 5.2.2 Configuration 2: Two region selection - One long retention region and one high endurance region

Sectors for long retention or high endurance must be delineated using the endurance flex pointer architecture. Region 0 is defined as long retention and consists of 16 sectors. Region 1 is defined as high endurance and has 240 sectors. The pointer setup for two region configuration is shown in **Table 19**. The number of pointers defined is based on the number of regions configured.

**Table 19 Endurance flex pointer values for two region configuration**

| Pointer # | Pointer address<br>EPTADn[8:0] | Region type<br>ERGNTn | Pointer enable#<br>EPTEBn | Global region<br>selection<br>GBLSEL | Wear leveling enable<br>WRLVEN |  |  |
|-----------|--------------------------------|-----------------------|---------------------------|--------------------------------------|--------------------------------|--|--|
| 0         | N/A                            | N/A                   | N/A                       | 1'b0                                 | 1'b1                           |  |  |
| 1         | 9'b000010000                   | 1'b1                  | 1'b0                      | N/A                                  | N/A                            |  |  |
| 2         | 9'b1111111111                  | 1'b1                  | 1'b1                      |                                      |                                |  |  |
| 3         |                                |                       |                           |                                      |                                |  |  |
| 4         |                                |                       |                           |                                      |                                |  |  |

Features

### 5.2.3 Endurance flex related registers and transactions

**Table 20** Endurance flex related registers and transactions

| Related registers                                                                                                                                                             | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Endurance flex Architecture Selection Registers (EFX40, EFX30, EFX20, EFX10, EFX00) (see <a href="#">"Endurance flex Architecture Selection Register (EFXx)"</a> on page 100) | Read Any Register (RDARG_C_0)                                          | Read Any Register (RDARG_C_0)                                               |
|                                                                                                                                                                               | Write Any Register (WRARG_C_1)                                         | Write Any Register (WRARG_C_1)                                              |

### 5.3 Data integrity CRC

HL-T/HS-T family devices have a group of transactions to perform a hardware accelerated Cyclic Redundancy Check (CRC) calculation over a user defined address range in the memory array. The calculation is another type of embedded operation similar to programming or erase, in which the device is busy while the calculation is in progress. The CRC operation uses the following CRC32 polynomial to determine the CRC check-value.

CRC32 Polynomial:  $X^{32} + X^{28} + X^{27} + X^{26} + X^{25} + X^{23} + X^{22} + X^{20} + X^{19} + X^{18} + X^{14} + X^{13} + X^{11} + X^{10} + X^9 + X^8 + X^6 + 1$

The Check-value generation sequence is started by entering the DICHK\_4\_1 transaction. The transaction includes loading the beginning address into the CRC Start Address Register identifying the beginning of the address range that will be covered by the CRC calculation. The transaction also includes loading the ending address into the CRC End Address Register. Bringing CS# HIGH starts the CRC calculation. The CRC process calculates the check-value on the data contained at the starting address through the ending address.

During the calculation period the device goes into the Busy state (STR1V[0] - RDYBSY = 1). Once the Check-value Calculation has completed the device returns to the Ready state (STR1V[0] - RDYBSY = 0) and the calculated Check-value is available to be read. The check-value is stored in the Data Integrity CRC Register (DCRV[31:0]) and can be read using Read Any Register (RDARG\_C\_0) transaction.

The Check-value Calculation can only be initiated when the device is in Standby State; and once started it can be suspended with the CRC Suspend transaction (SPEPD\_0\_0) to read data from the memory array. During the Suspended state the CRC Suspend Status Bit in the Status Register 2 will be set (STR2V[4] - DICRCS = 1). Once suspended, the host can read the Status Register, read data from the array and can resume the CRC calculation by using the CRC Resume transaction (RSEPD\_0\_0).

The Ending Address (ENDADD) must be at least two addresses higher than the Starting Address (STRADD). If ENDADD < STRADD + 3 the Check-value Calculation will abort and the device will return to the Ready state (STR1V[0] - RDYBSY = 0). Data Integrity CRC abort status bit will be set (STR2V[3] - DICRCA = 1) to indicate the aborted condition. The DICRCA bit can be cleared, once set, by Software reset or a valid subsequent CRC command execution. If ENDADD < STRADD + 3 the Check-value will hold indeterminate data.

Any invalid transaction during CRC check-value calculation can corrupt the check-value data.

In the DDP or QDP devices, the DICHK\_4\_1 transaction is executed on all dies in parallel. CRC address check range may not cross the die address boundary. Read the Data Integrity CRC register for die that is addressed.

### 5.3.1 Data integrity check related registers and transactions

**Table 21** Data integrity CRC related registers and transactions

| Related registers                                                                           | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Status Register 1 (STR1N, STR1V)<br>(see <a href="#">Table 46</a> on page 83)               | Data Integrity Check (DICHK_4_1)                                       | Data Integrity Check (DICHK_4_1)                                            |
| Status Register 2 (STR2V)<br>(see <a href="#">Table 49</a> on page 85)                      | Suspend Erase/Program/Data Integrity Check (SPEPD_0_0)                 | Suspend Erase/Program/Data Integrity Check (SPEPD_0_0)                      |
| Data Integrity CRC Check-Value Register (DCRV)<br>(see <a href="#">Table 59</a> on page 93) | Resume Erase/Program/ Data Integrity Check (RSEPD_0_0)                 | Resume Erase/Program/ Data Integrity Check (RSEPD_0_0)                      |

## 5.4 Data protection schemes

Data protection is required to safeguard against unintended changes to stored data and device configuration. This includes inadvertent erasing or programming the memory array as well as writing to the configuration registers which can alter the functionality of the device. Three types of protection schemes are discussed which range from protecting either a single or a group of sectors to either a portion or the complete memory array. **Figure 43** shows an overview of different protection schemes along with applicable data regions. For the DDP or QDP devices, the data protection schemes must be set individually for each die.



**Figure 43** Data protection and security (write/program/erase) schemes

Features

### 5.4.1 Legacy block protection (LBP)

The Legacy Block Protection (LBP), is a block based data protection scheme. LBP supports compatibility with legacy serial NOR Flash devices. LBP provides protection for data in the memory array as well as device configuration by protecting Status and Configuration registers. In the DDP and QDP devices each die has its own set of Block Protection configuration bits that affect only the address space of that die but, the WP# signal is common to all dies.

#### 5.4.1.1 Memory array protection

The protection for the memory array is with block size selection which is achieved through a combination of bits present in the Status Register 1 (STR1N[4:2]/STR1V[4:2] - LBPROT[2:0]) and Configuration Register 1 (CFR1N[5]/CFR1V[5] - TBPROT). **Table 22** provides the LBP memory array block selection summary.

**Table 22** Legacy block memory array protection selection

| CFR1N[5]/<br>CFR1V[5]<br>TBPROT | STR1N[4]/<br>STR1V[4]<br>LBPROT[2] | STR1N[3]/<br>STR1V[3]<br>LBPROT[1] | STR1N[2]/<br>STR1V[2]<br>LBPROT[0] | Memory array block<br>size | 512 Mb die<br>(KBs) | 1 Gb die<br>(KBs) |
|---------------------------------|------------------------------------|------------------------------------|------------------------------------|----------------------------|---------------------|-------------------|
| 0                               | 0                                  | 0                                  | 0                                  | None                       | 0                   | 0                 |
| 0                               | 0                                  | 0                                  | 1                                  | Upper 64th                 | 1024                | 2048              |
| 0                               | 0                                  | 1                                  | 0                                  | Upper 32nd                 | 2048                | 4096              |
| 0                               | 0                                  | 1                                  | 1                                  | Upper 16th                 | 4096                | 8192              |
| 0                               | 1                                  | 0                                  | 0                                  | Upper 8th                  | 8192                | 16384             |
| 0                               | 1                                  | 0                                  | 1                                  | Upper 4th                  | 16384               | 32768             |
| 0                               | 1                                  | 1                                  | 0                                  | Upper Half                 | 32768               | 65536             |
| 0                               | 1                                  | 1                                  | 1                                  | All sectors                | 65536               | 131072            |
| 1                               | 0                                  | 0                                  | 0                                  | None                       | 0                   | 0                 |
| 1                               | 0                                  | 0                                  | 1                                  | Lower 64th                 | 1024                | 2048              |
| 1                               | 0                                  | 1                                  | 0                                  | Lower 32nd                 | 2048                | 4096              |
| 1                               | 0                                  | 1                                  | 1                                  | Lower 16th                 | 4096                | 8192              |
| 1                               | 1                                  | 0                                  | 0                                  | Lower 8th                  | 8192                | 16384             |
| 1                               | 1                                  | 0                                  | 1                                  | Lower 4th                  | 16384               | 32768             |
| 1                               | 1                                  | 1                                  | 0                                  | Lower Half                 | 32768               | 65536             |
| 1                               | 1                                  | 1                                  | 1                                  | All sectors                | 65536               | 131072            |

#### 5.4.1.2 Configuration protection

LBP has selection bits in Configuration Register 1 (CFR1N[4,0]/CFR1V[4,0] - PLPROT, TLPROT) which either permanently or temporarily protect Status and Configuration registers, thereby again protecting the device's configuration. The temporary protection remains in effect until the next power down or hardware reset or CS# signaling reset.

**Table 23** Option 2 - Legacy block configuration protection selection<sup>[28]</sup>

| CFR1N[4]/CFR1V[4]<br>PLPROT | CFR1N[0]/CFR1V[0]<br>TLPROT | Register protection status                                                                           |
|-----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------|
| 0                           | 0                           | Status and Configuration registers are unprotected                                                   |
| 1                           | X                           | Status and Configuration registers are permanently protected (TBPROT, LBPROT[2:0], TB4 KBS)          |
| 0                           | 1                           | Status and Configuration registers are Protected till next Power down (TBPROT, LBPROT[2:0], TB4 KBS) |

**Note**

28. Protecting the configuration also protects the memory array blocks which have been selected for protection.

### 5.4.1.3 Write protect signal

The Write Protect (DQ2\_WP#) input in combination with the Status Register Write Disable bit (SR1x[7]) provide hardware input signal controlled protection. When WP# is LOW and SR1x[7] is set to '1' Status Register 1 (STR1N and STR1V) and Configuration Register 1 (CFR1N and CFR1V) are protected from alteration. This prevents disabling or changing the protection defined by the Block Protect bits.

### 5.4.1.4 Legacy block protection flowchart

The LBP protection scheme flowchart is shown in [Figure 44](#).



**Figure 44** Legacy protection flowchart

### 5.4.1.5 LBP related registers and transactions

**Table 24** LBP related registers and transactions

| Related registers                                                                    | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Status Register 1 (STR1N, STR1V)<br>(see <a href="#">Table 46</a> on page 83)        | Read Any Register (RDARG_C_0)                                          | Read Any Register (RDARG_C_0)                                               |
| Configuration Register 1 (CFR1N, CFR1V)<br>(see <a href="#">Table 50</a> on page 86) | Write Any Register (WRARG_C_1)<br>Write Enable (WRENB_0_0)             | Write Any Register (WRARG_C_1)<br>Write Enable (WRENB_0_0)                  |

### 5.4.2 Advanced sector protection (ASP)

The Advanced Sector Protection (ASP) scheme allows each memory array sector to be independently controlled for protection against erasing or programming, either by volatile or nonvolatile locking features. The nonvolatile locking configuration can also be locked, as well as password-protected.

The main memory array sectors are protected against erase and program by volatile (DYB) and nonvolatile (PPB) protection bit pairs. Each DYB/PPB bit pair can be individually set to '0' protecting the related sector or cleared to '1' un-protecting the related sector. DYB protection bits can be set and cleared as often as needed whereas PPB bits being nonvolatile must adhere to their respective technology based endurance requirements.

**Figure 45** provides an overview of ASP.



**Figure 45** Advanced sector protection (Nonvolatile)



**Figure 46** DYB and PPB protection control

ASP provides a rich set of configuration options producing multiple data protection schemes which can be employed based on design/system needs. They are discussed in sections “[Configuration protection](#)” on page 49 through “[ASP related registers and transactions](#)” on page 54. In the DDP and QDP devices, each die has its own set of ASPO configuration bits that affect only the address space of that die.

### 5.4.2.1 Configuration protection

ASP provides provisions to protect device's configuration through Persistent Protection scheme. Selecting bit 1 in Advanced Sector Protection Register (ASPO[1] - ASPPER) selects the Persistent Protection scheme and protects the following registers/register bits from write or program.

- CFR1V[6,5,4,2]/CFR1N[6,5,4,2] TBPROT, PLPROT, TB4 KBS
- CFR3N[3]/CFR3V[3] - UNHYS
- ASPO[15:0]
- PWDO[63:0]

The Persistent Protection scheme flowchart is shown in [Figure 47](#).



**Figure 47** Persistent protection scheme flowchart

### 5.4.2.2 Dynamic DYB (Volatile) sector protection

Dynamic Protection Bits (DYB) are volatile and unique for each sector and can be individually modified. DYBs only control protection for sectors that have their PPBs cleared. By issuing the DYB Write transaction, the DYB are set to 0 or cleared to 1, thus placing each sector in the protected or unprotected state respectively. This feature allows software to easily protect sectors against inadvertent changes, yet does not prevent the easy removal of protection when changes are needed. The DYB can be set to 0 or cleared to 1 as often as needed

In Dynamic Sector Protection scheme, an option is provided to reset all DYB volatile protection bits to '0' upon power up (protected), essentially protecting all sectors from erase or program. Selecting bit 4 in the Advanced Sector Protection Register (ASPO[4] - ASPDYB) selects the Dynamic Protection (DYB) for all sectors at power-up protection scheme. These DYB bits can be individually set to '1', if desired. The Dynamic Sector Protection scheme flowchart showing power up protection is shown in [Figure 48](#).



**Figure 48** Dynamic sector protection scheme flowchart

### 5.4.2.3 Permanent/temporary PPB (Nonvolatile) sector protection

Each nonvolatile bit (PPB) provides nonvolatile protection for an individual memory sector, which remains locked (protection enabled) until its corresponding bit is cleared to 1. There are two options to control the PPB based nonvolatile selection in ASP, namely Permanent and Temporary.

#### 5.4.2.4 Permanent PPB protection scheme

The PPB are located in a separate nonvolatile flash array in each die. One of the PPB bits is assigned to each sector. When a PPB is programmed to 0 its related sector is protected from program and erase operations. The PPB are programmed individually but must be erased as a group, similar to the way individual words may be programmed in the main array but an entire PPB sector must be erased at the same time. Programming a PPB bit requires the typical word programming time. During a PPB bit programming operation or PPB bit erasing, the Status Register can be accessed to determine when the operation has completed. Erasing all the PPBs requires typical sector erase time.

Permanent PPB based protection scheme, as the name applies, is permanent and can never be altered. Once the PPB architecture is decided, selecting bit 0 in Advanced Sector Protection Register (ASPO[0]) enables the Permanent Protection for all PPB bits essentially disabling all PPB erase and program operations. ASPO is also protected from write or program. The Permanent PPB Protection scheme flowchart is shown in [Figure 49](#).



**Figure 49** Permanent PPB sector protection flowchart

#### 5.4.2.5 Temporary PPB protection scheme

PPB based nonvolatile protection architecture can be temporarily locked where erasing and programming of the individual PPB bits is inhibited. The Persistent Protection Lock Bit (PPBLock) is a volatile bit for protecting all PPB bits. When cleared to 0, it locks all PPBs and when set to 1, it allows the PPBs to be changed. There is only one PPB Lock Bit per die in the device. The PPBLock transaction (WRPLB\_0\_0) is used to clear the bit to 0. The PPB Lock Bit must be cleared to 0 only after all the PPBs are configured to the desired settings. The PPB Lock Bit is set to 1 during POR or a Hardware Reset. When cleared with the PPBLock transaction, no software command sequence can set PPBLock, only another Hardware Reset or Power-Up can set PPBLock. Temporary PPB Protection does not require any ASP configuration.

#### 5.4.2.6 Password protection scheme

Password Protection scheme allows an even higher level of security, by requiring a 64-bit password for setting PPBLock. In addition to this password requirement, after Power-Up or Hardware Reset, the PPB Lock Bit is cleared to 0 to ensure protection at Power-Up. Successful execution of the Password Unlock transaction by entering the entire password sets the PPB Lock Bit to 1, allowing for sector PPB modifications. Selecting bit 2 in Advanced Sector Protection Register (ASPO[2] - ASPPWD) selects the Password Protection scheme. Password Protection scheme also protects ASPO from write or program.

A password must be programmed before selecting the password protection scheme. The password unlock SPI transaction (PWDUL\_0\_1) is used to provide a password for comparison.

The Password Protection scheme flowchart is shown in [Figure 50](#).



**Figure 50** Password protection scheme flowchart

### 5.4.2.7 Read password protection scheme

The Read Password Protection scheme replaces the Password Protection scheme and provides the most data protection. The Read Password Protection scheme enables protecting the Flash Memory Array from read, program and erase. Only the lowest or highest (256-KB) sector address range of each die in the DDP and QDP, selected by bit 5 of Configuration Register 1 (CFR1x[5] - TBPROT), remains readable until a successful Password Unlock transaction is complete. A '0' selects from the top most sector and a '1' selects from the bottom most sector irrespective of the sector address supplied in the read transaction. Note that reads from the read-protected portion of the array will alias back to the readable sector.

Clear Program and Erase Failure Flags transaction, All memory array Read transactions, Password Unlock transaction, Read manufacturer and device ID transaction, Read SFDP transaction, Read Status Register 1 transaction, Read Status Register 2 transaction, Read ECC Status transaction, Clear ECC Status Register transaction, Enter DPD Mode transaction are allowed during Password Read Mode before the Password is supplied.

A password must be programmed before selecting the Read Password protection scheme. The password unlock SPI transaction (PWDUL\_0\_1) is used to provide a password for comparison.

The Read Password Protection scheme flowchart is shown in [Figure 51](#).



**Figure 51** Read password protection scheme flowchart

#### 5.4.2.8 PPB bits - One-time programmable selection

ASP provides a configuration option to permanently disable the PPB erase transaction (ERPPB\_4\_0). This makes all PPB bits one-time programmable. With this option, once the PPB protection is selected, it can never be changed. Selecting bit 3 in Advanced Sector Protection Register (ASPO[3] - ASPPPB) makes PPB bits OTP.

#### 5.4.2.9 General ASP guidelines

- Persistent protection (ASPPER) and Password protection (ASPPWD) are mutually exclusive - only one option can be programmed.
- Read Password protection (ASPRDP) if desired, must be programmed at the same time as Password protection (ASPPWD).
- Once the Password is programmed and verified by using the Read Any Register transaction on each die in the DDP or QDP device, the Password Protection scheme (ASPPWD) must be programmed (to 0) in order to prevent reading the password.
- When the Read Password scheme and Password Protection scheme are enabled (i.e. ASPO[5] - ASPRDP, ASPO[2] - ASPPWD are programmed to 0), then all addresses are redirected to the Boot Sector until the password unlocking sequence is properly entered, with the correct password. At which time, the Read Password Mode is disabled and all addressing will select the proper location.
- Programming memory spaces or writing registers is not allowed when Read Password Protection Mode is active.

#### 5.4.2.10 ASP related registers and transactions

Table 25 ASP related registers and transactions

| Related registers                                                                       | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Advanced Sector Protection Register (ASPO)<br>(see <a href="#">Table 63</a> on page 96) | Read Dynamic Protection Bit (RDDYB_4_0, RDDYB_C_0)                     | Read Dynamic Protection Bit (RDDYB_4_0, RDDYB_C_0)                          |
|                                                                                         | Write Dynamic Protection Bit (WRDYB_4_1, WRDYB_C_1)                    | Write Dynamic Protection Bit (WRDYB_4_1, WRDYB_C_1)                         |
|                                                                                         | Read Persistent Protection Bit (RDPPB_4_0, RDPPB_C_0)                  | Read Persistent Protection Bit (RDPPB_4_0, RDPPB_C_0)                       |
|                                                                                         | Program Persistent Protection Bit (PRPPB_4_0, PRPPB_C_0)               | Program Persistent Protection Bit (PRPPB_4_0, PRPPB_C_0)                    |
|                                                                                         | Erase Persistent Protection Bit (ERPPB_4_0)                            | Erase Persistent Protection Bit (ERPPB_4_0)                                 |
|                                                                                         | Write PPB Protection Lock Bit (WRPLB_0_0)                              | Write PPB Protection Lock Bit (WRPLB_0_0)                                   |
|                                                                                         | Read Password Protection Mode Lock Bit (RDPLB_0_0)                     | Read Password Protection Mode Lock Bit (RDPLB_4_0)                          |
|                                                                                         | Password Unlock (PWDUL_0_1)                                            | Password Unlock (PWDUL_4_1)                                                 |
|                                                                                         | Write Enable (WRENB_0_0)                                               | Write Enable (WRENB_0_0)                                                    |
|                                                                                         | Read Any Register (RDARG_C_0)                                          | Read Any Register (RDARG_C_0)                                               |
|                                                                                         | Write Any Register (WRARG_C_1)                                         | Write Any Register (WRARG_C_1)                                              |

### 5.4.3 Secure silicon region (SSR)

Secure Silicon region (SSR) is a 1024 byte memory region (separate from the main memory array in each die). The 1024 bytes are divided into 32, individually lockable 32-byte regions. [Figure 52](#) provides an overview of SSR.



**Figure 52** **OTP protection (Nonvolatile)**

The first 32-byte region (starting at address 0) provides the protection mechanism for the other 32-byte regions. The sixteen lowest bytes of this region contain a 128-bit random number. The random number cannot be written to, erased or programmed. The next four bytes (32 bits in total) of this region provide protection from programming if set to '0' for the remaining 32-byte regions - one bit per 32-byte region. All other bytes are reserved.

Attempting to erase or program the 128-bit random number will result in ERSERR or PRGERR respectively. A hardware Reset is required to bring the device back to Standby mode.

#### 5.4.3.1 SSR related registers and transactions

**Table 26** **SSR related registers and transactions**

| Related registers | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103)              | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109)         |
|-------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| N/A               | Program Secure Silicon Region (PRSSR_C_1)<br>Read Secure Silicon Region (RDSSR_C_0) | Program Secure Silicon Region (PRSSR_C_1)<br>Read Secure Silicon Region (RDSSR_C_0) |

## 5.5 SafeBoot

SEMPER™ Flash memory devices contain an embedded microcontroller which is used to initialize the device, manage embedded operations, and perform other advanced functionality. An initialization failure of this embedded microcontroller or corruption of the nonvolatile configuration registers can render the Flash device unusable. Barring a catastrophic event, such as permanent corruption of the embedded microcontroller firmware, it is possible to recover the device.

The SafeBoot feature allows status register polling of each die in the DDP or QDP device to detect an embedded microcontroller initialization failure or configuration register corruption through error signatures.

### 5.5.1 Microcontroller initialization failure detection

If the microcontroller embedded in the one of the die in DDP or QDP Flash device fails to initialize, a hardware reset can recover the device, unless it is a catastrophic failure. This hardware reset must be initiated by the Host controller. Upon detecting a failed microcontroller initialization, the Flash device automatically reverts to its Default Boot mode (1S-1S-1S) and provides a failure signature in its status register. [Table 27](#) shows the device's status register bits upon detecting an initialization failure.

**Table 27** Status Register 1 power-on detection signature

| Bit      | Field name  | Function                                                                                       | Detection signature |
|----------|-------------|------------------------------------------------------------------------------------------------|---------------------|
| STR1V[7] | STCFWR      | Status Register 1 and Configuration Registers 1, 2, 3, 4, 5 Protection Selection against write | 0                   |
| STR1V[6] | PRGERR      | Programming Error Status Flag                                                                  | 1                   |
| STR1V[5] | ERSERR      | Erasing Error Status Flag                                                                      | 1                   |
| STR1V[4] | LBPROT[2:0] | Legacy Block Protection based memory Array size selection                                      | 0                   |
| STR1V[3] |             | LBPROT[2:0] can be anything from 000 to 111 based on Block Protection configuration.           | 0                   |
| STR1V[2] |             |                                                                                                | 0                   |
| STR1V[1] | WRPGEN      | Write/Program Enable Status Flag                                                               | 0                   |
| STR1V[0] | RDYBSY      | Device Ready/Busy Status Flag                                                                  | 1                   |

**Table 28** Interface configuration upon detecting power-on failure<sup>[29]</sup>

| Interface      | Transactions supported        | Register type                   | Address (# of bytes) | Frequency of operation          | Register read latency (# of clock cycles) | Output impedance |
|----------------|-------------------------------|---------------------------------|----------------------|---------------------------------|-------------------------------------------|------------------|
| SPI (1S-1S-1S) | Read Any Register (RDARG_C_0) | Status Register (Volatile Only) | 4                    | Maximum (allowed for RDARG_C_0) | 2                                         | 45 Ω             |

**Note**

29. For reading the Status Register, providing the nonvolatile Status Register address to RDARG\_C\_0 will produce indeterminate results.

**Table 29** Microcontroller initialization failure related registers and transactions

| Related registers                                                            | Related SPI transactions (see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions (see <a href="#">Table 81</a> on page 109) |
|------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------|
| Status Register 1 Volatile (STR1V) (see <a href="#">Table 46</a> on page 83) | Read Any Register (RDARG_C_0)                                       | N/A                                                                      |

## 5.5.2 Configuration corruption detection

If during device's configuration update, such as writing to a nonvolatile register, a power loss occurs or a hardware reset is initiated, the write register transaction will get interrupted. The device will return to Standby mode but the nonvolatile register data is most likely corrupted since the embedded write operation was prematurely terminated. During the next power-up, the configuration corruption is detected and the device reverts to its Default Boot mode (1S-1S-1S) and allows rewriting the configuration again. The device will maintain the configured protection scheme. **Table 30** shows the device's status register bits upon detecting a configuration corruption.

**Table 30** Status Register 1 Configuration Corruption Detection Signature

| Bit      | Field name  | Function                                                                                                       | Detection signature |
|----------|-------------|----------------------------------------------------------------------------------------------------------------|---------------------|
| STR1V[7] | STCFWR      | Status Register 1 and Configuration Registers 1, 2, 3, 4, 5 Protection Selection against write (erase/program) | 0                   |
| STR1V[6] | PRGERR      | Programming Error Status Flag                                                                                  | 1                   |
| STR1V[5] | ERSERR      | Erasing Error Status Flag                                                                                      | 0                   |
| STR1V[4] | LBPROT[2:0] | Legacy Block Protection based memory Array size selection                                                      | 0                   |
| STR1V[3] |             | LBPROT[2:0] can be anything from 000 to 111 based on Block Protection configuration.                           | 0                   |
| STR1V[2] |             |                                                                                                                | 0                   |
| STR1V[1] | WRPGEN      | Write/Program Enable Status Flag                                                                               | 0                   |
| STR1V[0] | RDYBSY      | Device Ready/Busy Status Flag                                                                                  | 1                   |

**Table 31** Interface configuration upon detecting configuration corruption

| Interface      | Transactions supported          | Address (# of bytes) | Frequency of operation | Register read latency (# of clock cycles) | Output impedance |
|----------------|---------------------------------|----------------------|------------------------|-------------------------------------------|------------------|
| SPI (1S-1S-1S) | All SPI (1S-1S-1S) transactions | 4                    | Maximum                | 2                                         | 45 Ω             |

**Table 32** Configuration corruption detection related registers and transactions

| Related registers                                                               | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Status Register 1 Volatile (STR1V)<br>(see <a href="#">Table 46</a> on page 83) | All 1S-1S-1S transactions                                              | N/A                                                                         |

### 5.5.3 SafeBoot host polling behavior

The host will need to go through a Status Register polling sequence for each die in the DDP or QPD device to determine if a Initialization failure or Configuration corruption has occurred. The flowchart for the sequence is shown in [Figure 53](#).



**Figure 53** Host polling sequence for initialization failure and configuration corruption detection

#### Notes

30. If you have Vcc within specifications and a hardware reset does not resolve the issue, replace the flash device.  
 31. Nonvolatile registers can be configured using the Write Any Register transaction. As soon as first Write Any Register transaction updates the nonvolatile status register or configuration register, all remaining nonvolatile status and configuration registers go back to the predefined state (STR1N = 0x00, CFR1N = 0x00, CFR2N = 0x00, CFR3N = 0x00, CFR4N = 0x00). It is recommended to initiate SafeBoot recovery operation by configuring the Address byte length, latency and memory array sector configuration followed by rest of the configurations.

## 5.6 Read

HL-T/HS-T supports different read transactions to access different memory maps, namely: Read Memory array, Read Device Identification, Read Register, Read Secure Silicon, Read Protection DYB and PPB bits.

These read transactions can use any protocol mentioned in the Transaction Protocols section and potentially can use the following features:

- The read transactions require latency cycles following the address to allow time to access the memory array (except RDAY1\_4\_0 and RDAY1\_C\_0 of 1S-1S-1S protocol) (see [Table 54](#) on page 89).
- The read transactions can use the Data Learning Pattern (DLP) driven by the memory, on all data outputs, in the latency cycles immediately before the start of data (see “[Data learning pattern \(DLP\)](#)” on page 63).
- The read transaction has the option of wrapped read length and alignment groups of 8, 16, 32, or 64 bytes (see [Table 57](#) on page 92 and [Table 58](#) on page 93).

### 5.6.1 Read identification transactions

There are three unique identification transactions, each support Single and Quad SPI Protocols (see “[Transaction table](#)” on page 103).

#### 5.6.1.1 Read device identification transaction

The Read Device Identification (RDIDN\_0\_0) transaction provides read access to manufacturer identification and device identification. The transaction uses latency cycles set by (CFR3V[7:6]) to enable maximum clock frequency.

#### 5.6.1.2 Read Quad identification

The Read Quad Identification (RDQID\_0) transaction provides read access to manufacturer identification, device identification information. This transaction is an alternate way of reading the same information provided by the RDIDN\_0\_0 transaction while in QPI mode. In all other respects the transaction behaves the same as the RDIDN\_0\_0 transaction.

The transaction is recognized only when the device is in Quad mode (CFR1V[1] = 1). The instruction is shifted in on DQ0-DQ3. After the last bit of the instruction is shifted into the device, then dummy cycles then, one byte of manufacturer identification and two bytes of device identification will be shifted sequentially out on DQ0-DQ3. Continued shifting of output beyond the end of the defined ID address space will provide undefined data. The maximum clock frequency for the transaction is 166 MHz.

#### 5.6.1.3 Read SFDP transaction

The Read Serial Flash Discoverable Parameters (RSFDP\_3\_0) transaction provides access to the JEDEC Serial Flash Discovery Parameters (SFDP) (see “[Transaction table](#)” on page 103). The transaction uses a 3 byte address scheme. If a non-zero address is set, the selected location in the SFDP space is the starting point of the data read. This enables random access to any parameter in the SFDP space. Continuous (sequential) read is supported with the RSFDP\_3\_0 transaction. Eight latency cycles are required. Read SFDP Transaction is not supported in Read Password mode before the password is provided. The maximum clock frequency for the Read SFDP transaction is 50 MHz.

#### 5.6.1.4 Read unique identification transaction

Read Unique Identification (RDUID\_0\_0) transaction is similar to Read Device Identification transaction, but accesses a different 64-bit number which is unique to each device. It is factory programmed.

### 5.6.1.5 Read identification related register and transaction

**Table 33** Read identification related registers and transactions

| Related registers                                                                    | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109)                            |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| Configuration Register 3 (CFR3N, CFR3V)<br>(see <a href="#">Table 55</a> on page 90) | Read Identification (RDIDN_0_0)                                        | Read Identification (RDIDN_0_0)                                                                        |
|                                                                                      | Read Serial Flash Discoverable (RSFDP_3_0)                             | Read Serial Flash Discoverable (RSFDP_3_0)                                                             |
|                                                                                      | Read Unique Identification (RDUID_0_0)                                 | Read Unique Identification (RDUID_0_0)<br>Read Quad Manufacturer and Device Identification (RDQID_0_0) |

### 5.6.2 Read memory array transactions

Memory array data can be read from the memory starting at any byte boundary. Data bytes are sequentially read from incrementally higher byte addresses until the host ends the data transfer by driving CS# input HIGH. If the byte address reaches the maximum address of the memory array, the read will continue at address zero of the array.

#### 5.6.2.1 SPI read and read fast transactions

The SPI Read SDR and Read Fast SDR transactions (1S-1S-1S) are supported for Host systems that require backward compatibility to legacy SPI. Read Fast SDR transaction is available with 3- or 4-byte address options. This protocol does not support the DLP for capture of data. The option of wrapped read length is available. The Read transaction is for maximum clock frequency of 50 MHz and requires no latency cycles. The Fast Read Transaction uses latency cycles set by (CFR2V[3:0]) to enable maximum clock frequency (see “[Transaction table](#)” on page 103).

The Read Fast 4 Byte transaction has continuous read mode bits that follow the address so, a series of Read Fast 4 Byte transactions can eliminate the eight-bit command after the first Read Fast 4 Byte command sends a mode bit pattern of Axh that indicates the following transaction will also be a Read Fast 4 Byte command. The first Read Fast 4 Byte command in a series starts with the 8-bit command, followed by address, followed by eight cycles of mode bits, followed by an optional latency period. If the mode bit pattern is Axh the next transaction is assumed to be an additional Read Fast 4 Byte transaction that does not provide command bits. That transaction starts with address, followed by mode bits, followed by optional latency. Then the memory contents, at the address given, are shifted out on DQ1\_SO. This mode bit [Axh] operation doesn’t cross address die boundary, crossing to the next die requires a new read command in a series starts with the 8-bit command, followed by address, followed by eight cycles of mode bits, followed by an optional latency period.

#### 5.6.2.2 Read SDR dual I/O transaction

The Read SDR Dual I/O transaction provides high data throughput using Dual I/O SDR (1S-2S-2S) protocol. This protocol does not support DLP for capture of data. The option of wrapped read length is available. It supports 3- or 4-byte address options. It supports the mode bits and continuous read transactions. This transaction uses latency cycles set by (CFR2V[3:0]) to enable maximum 166 MHz clock frequency (see “[Transaction table](#)” on page 103).

#### 5.6.2.3 Read SDR Quad output transaction

The Read SDR Quad Output transaction uses the SDR Quad Output (1S-1S-4S) protocol. This protocol supports the DLP for capture of data. The option of wrapped read length is available. It supports 3- or 4-byte address options. This transaction uses latency cycles set by (CFR2V[3:0]) to enable maximum 166 MHz clock frequency (see “[Transaction table](#)” on page 103).

### 5.6.2.4 Read SDR and DDR Quad I/O transaction

The Read SDR Quad I/O transaction uses the SDR Quad I/O (1S-4S-4S) protocol and Read DDR Quad I/O transaction uses the DDR Quad I/O (1S-4D-4D) protocol. These protocols supports the DLP for capture of data. The option of wrapped read length is available. Both transactions also support the mode bits and continuous read transactions. In SDR Quad I/O transaction the mode bit pattern is A<sub>3h</sub> the next transaction is assumed to be an additional SDR Quad I/O transaction that does not provide command bits.

In DDR Quad I/O transaction the mode bit pattern is A<sub>5h</sub> the next transaction is assumed to be an additional DDR Quad I/O transaction that does not provide command bits.

This mode bit [A<sub>3h</sub> or A<sub>5h</sub>] operations doesn't cross address die boundary, crossing to the next die requires a new read command in a series starts with the 8-bit command, followed by address, followed by mode bits, followed by latency cycles.

They support 3- or 4-byte address options. These transactions use latency cycles set by (CFR2V[3:0]) to enable maximum 166 MHz clock frequency (see “[Transaction table](#)” on page 103).

### 5.6.2.5 Read QPI SDR and DDR transaction

The Read QPI SDR transaction uses the SDR QPI(4S-4S-4S) protocol and Read QPI DDR transaction uses the DDR QPI (4S-4D-4D) protocol. These protocols supports the DLP for capture of data. The option of wrapped read length is available. Both transactions also support the mode bits and continuous read transactions. In SDR QPI transaction the mode bit pattern is A<sub>3h</sub> the next transaction is assumed to be an additional SDR QPI transaction that does not provide command bits.

In DDR QPI transaction the mode bit pattern is A<sub>5h</sub> the next transaction is assumed to be an additional DDR QPI transaction that does not provide command bits.

This mode bit [A<sub>3h</sub> or A<sub>5h</sub>] operations doesn't cross address die boundary, crossing to the next die requires a new read command in a series starts with the 8-bit command, followed by address, followed by mode bits, followed by latency cycles.

They support 3- or 4-byte address options. These transactions use latency cycles set by (CFR2V[3:0]) to enable maximum 166 MHz clock frequency (see “[Transaction table](#)” on page 103).

### 5.6.2.6 Read memory array related registers and transactions

**Table 34** Read memory array related registers and transactions

| Related registers                                                                    | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Dual I/O transactions<br>(see <a href="#">Table 78</a> on page 107) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Configuration Register 2 (CFR2N, CFR2V)<br>(see <a href="#">Table 53</a> on page 88) | Read SDR (RDAY1_4_0, RDAY1_C_0)                                        | Read SDR Dual I/O (RDAY3_4_0, RDAY3_C_0)                                    | Read SDR Quad Output (RDAY4_4_0, RDAY4_C_0)                                 |
| Configuration Register 4 (CFR4N, CFR4V)<br>(see <a href="#">Table 57</a> on page 92) | Read Fast SDR (RDAY1_4_0, RDAY2_C_0)                                   | Continuous Read SDR Dual I/O (RDAY6_4_0, RDAY6_C_0)                         | Read SDR Quad I/O (RDAY5_4_0, RDAY5_C_0)                                    |
| Data Learning Pattern (DLPN, DLPV)<br>(see <a href="#">Table 68</a> on page 99)      | -                                                                      | -                                                                           | Continuous Read SDR Quad I/O (RDAY6_4_0, RDAY6_C_0)                         |
|                                                                                      | -                                                                      | -                                                                           | Read DDR Quad I/O (RDAY7_4_0, RDAY7_C_0)                                    |
|                                                                                      | -                                                                      | -                                                                           | Continuous Read DDR Quad I/O (RDAY8_4_0, RDAY8_C_0)                         |
|                                                                                      | -                                                                      | -                                                                           | Read QPI SDR (RDAY5_4_0, RDAY5_C_0)                                         |
|                                                                                      | -                                                                      | -                                                                           | Continuous Read QPI SDR (RDAY6_4_0, RDAY6_C_0)                              |
|                                                                                      | -                                                                      | -                                                                           | Read QPI DDR (RDAY7_4_0, RDAY7_C_0)                                         |
|                                                                                      | -                                                                      | -                                                                           | Continuous Read QPI DDR (RDAY8_4_0, RDAY8_C_0)                              |

### **5.6.3 Read registers transactions**

There are multiple registers for reporting embedded operation status or controlling device configuration options. Registers contain both volatile and nonvolatile bits. The Read Any Register transaction because it is address based provides a way to read all registers for each die in the DDP or QDP device: nonvolatile and volatile by address selection.

#### **5.6.3.1 Read any register**

The Read Any Register (RDARG\_C\_0) transaction provides a way to read all nonvolatile and volatile registers by address selection for each die in the DDP or QDP device. The transaction includes the address of the register to be read (see “[Transaction table](#)” on page 103). This is followed by a number of latency cycles set by (CFR2V[3:0]) for reading nonvolatile registers and CFR3V[7:6] for reading volatile registers. See [Table 54](#) on page 89 for NV Registers latency cycles and [Table 56](#) on page 91 for Volatile Registers latency cycles. Then the selected register contents are returned. If the read access is continued, the same addressed register contents are returned until the transaction is terminated; only one byte register location is read by each RDARG\_C\_0 transaction. For registers with more than one byte of data, the RDARG\_C\_0 transaction must again be used to read each byte of data.

The maximum clock frequency for the RDARG\_C\_0 transaction is 166 MHz.

The RDARG\_C\_0 transaction can be used during embedded operations to read Status Register-1 (STR1V). It is not used for reading registers such as ASP PPB Access Register (PPAV), and ASP Dynamic Block Access Register (DYAV). There are separate commands required to select and read the location in the array accessed. The RDARG\_C\_0 transaction will read invalid data from the PASS Register locations if the ASP Password protection mode is selected by programming ASPR[2:0]. Reading undefined locations provides undefined data.

#### **5.6.3.2 Read Status registers transaction**

The Read Status Register (RDSR1\_0\_0, RDSR2\_0\_0) transactions allow the status registers’ volatile contents to be read. The transaction uses latency cycles set by (CFR3V[7:6]) for reading volatile registers to enable maximum clock frequency.

The volatile version of Status Registers contents can be read at any time, even while a program, erase, or write operation is in progress.

It is possible to read Status Register-1 continuously by providing multiples of eight clock cycles. The status is updated for each eight cycle read.

In the DDP and QDP devices, the Read Status Register transactions only reads the die 1 registers.

#### **5.6.3.3 Read Dynamic Protection Bit (DYB) Access register transaction**

The Read DYB Access Register (RDDYB\_4\_0,RDDYB\_C\_0) transaction reads the contents of the DYB Access Register for each die in the DDP or QDP device. The transaction uses latency cycles set by (CFR3V[7:6]) for reading volatile registers to enable maximum clock frequency. It is possible to read DYB Access register continuously, however the address of the DYB register does not increment, so the entire DYB array cannot be read in this fashion. Each location must be read with a separate Read DYB transaction.

#### **5.6.3.4 Read Persistent Protection Bit (PPB) Access register transaction**

The Read PPB Access Register (RDPBB\_4\_0,RDPBB\_C\_0) transaction reads the contents of the PPB Access Register for each die in the DDP or QDP device. The transaction uses latency cycles set by (CFR2V[3:0]) to enable maximum clock frequency. It is possible to read PPB Access Register continuously, however the address of the PPB register does not increment, so the entire PPB array cannot be read in this fashion. Each location must be read with a separate Read PPB transaction.

### 5.6.3.5 Read ECC Data Unit Status

The Read ECC Data Unit Status (RDECC\_4\_0, RDECC\_C\_0) transaction is used to determine the ECC status of the addressed unit data. In this transaction, the LSb of the address must be aligned to an ECC data unit. This transaction use latency cycles set by (CFR3V[7:6]) for reading volatile registers to enable maximum clock frequency.

The byte contents of the ECC Status for the selected ECC unit is then output. Any following data will be indeterminate. To read the next ECC unit status, another RDECC\_4\_0 or RDECC\_C\_0 transaction should be sent out to the next address, incremented by 16 [Data Unit size/8] bytes.

### 5.6.3.6 Read register related registers and transactions

**Table 35** Read register related registers and transactions

| Related registers                                                                    | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Configuration Register 2<br>(CFR2N, CFR2V) (see <a href="#">Table 53</a> on page 88) | Read Any Register (RDARG_C_0)                                          | Read Any Register (RDARG_C_0)                                               |
|                                                                                      | Read DYB (RDDYB_4_0, RDDYB_C_0)                                        | Read DYB (RDDYB_4_0, RDDYB_C_0)                                             |
| Configuration Register 3<br>(CFR3N, CFR3V) (see <a href="#">Table 55</a> on page 90) | Read PPB (RDPPB_4_0, RDPPB_C_0)                                        | Read PPB (RDPPB_4_0, RDPPB_C_0)                                             |
|                                                                                      | Read ECC Status (RDECC_4_0, RDECC_C_0)                                 | Read ECC Status (RDECC_4_0, RDECC_C_0)                                      |
|                                                                                      | Read Any Register (RDARG_C_0)                                          | Read Any Register (RDARG_C_0)                                               |

### 5.6.4 Data learning pattern (DLP)

The device supports Data Learning Pattern which allows the host controller to optimize the data capture window. The READ preamble training is only available in Quad Mode READs. The programmable training pattern is stored in a DLP Register for each die in the DPP or QLP device. To enable training, a non-zero pattern must be stored in the DLP Register. The device outputs the pattern during the latency cycles. Bus Turnaround between the end of the address input by the host and the pattern output by the device is not a concern since the first three latency clock cycles are treated as dummy cycles. All IO signals transition the same data learning pattern bits.

The device outputs the learning pattern during latency cycles. The pattern driven on the IO signals depends on the number of latency cycles available for the READ transaction. If the latency is set to at least 9 clock cycles for SDR operation, the device will output the pattern on the IOs on the last 8 clock cycles before outputting the READ data. However, if the latency is set to less than 9 clock cycles, the device outputs the pattern on the remaining clock cycles truncating the pattern as required to meet the total number of latency cycles. If the latency is set to at least 5 clock cycles for DDR operation, the device will output the pattern on the IOs on the last 4 clock cycles before outputting the READ data. However, if the latency is set to less than 4 clock cycles, no data learning pattern is outputted.

### 5.6.4.1 Data learning pattern related registers and transactions

**Table 36** DLP related registers and transactions

| Related registers                                                                | Related SPI transactions<br>(See <a href="#">Table 77</a> on page 103)                                                                                | Related Quad SPI transactions<br>(See <a href="#">Table 81</a> on page 109)                                                                           |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Learning Register<br>(DLPN, DLPV) (see <a href="#">Table 53</a> on page 88) | Write Data Learning Pattern (WRDLP_0_1)<br><br>Read Data Learning Pattern Register<br>(RDDLP_0_0) only read pattern in die 1 of the DDP or QDP device | Write Data Learning Pattern (WRDLP_0_1)<br><br>Read Data Learning Pattern Register<br>(RDDLP_0_0) only read pattern in die 1 of the DDP or QDP device |

## 5.7 Write

There are write transactions for writing to the Registers. These write transactions can use the SPI and Quad SPI protocols as mentioned in the Transaction Protocols section:

### 5.7.1 Write enable transaction

The Write Enable (WRENB\_0\_0) transaction sets the Write Program Enable Status (WRPGEN) bit of the Status Register-1 (STR1V[1]) to 1. The WRPGEN bit must be set to 1 by issuing the Write Enable (WRENB\_0\_0) Transaction to enable write, program and erase transactions (see “[Transaction table](#)” on page 103). WRENB\_0\_0 will set WRPGEN for all dies in a the DDP and QDP device. After an operation on a single die is completed, WRPGEN must be cleared for the other remaining dies before continuing with the next operation.

### 5.7.2 Write disable transaction

The Write Disable (WRDIS\_0\_0) transaction clears the Write Program Enable Status (WRPGEN) bit of the Status Register-1 (STR1V[1]) to 0 on all dies in the DDP or QDP device.

The WRPGEN bit can be cleared to 0 by issuing the Write Disable (WRDIS\_0\_0) transaction to disable commands that requires WRPGEN be set to 1 for execution. The WRDIS\_0\_0 transaction can be used by the user to protect memory areas against inadvertent write, program or erase operations that can corrupt the contents of the memory. The WRDIS\_0\_0 transaction is ignored during an embedded operation while RDYBSY bit = 1 (STR1V[0]) (see “[Transaction table](#)” on page 103).

### 5.7.3 Clear program and erase failure flags transaction

The Clear Program and Erase Failure Flags (CLPEF\_0\_0) transaction resets bit STR1V[5] (Erase Error Flag) and bit STR1V[6] (Program Error Flag) to 0 on all dies in the DDP or QDP device. This transaction will be accepted even when the device remains busy with RDYBSY set to 1, as the device does remain busy when either error bit is set. The WRPGEN bit will be unchanged after this transaction is executed (see “[Transaction table](#)” on page 103).

### 5.7.4 Clear ECC Status Register transaction

The Clear ECC Status Register (CLECC\_0\_0) transaction resets bit ECSV[4] (2-bit ECC Detection), bit ECSV[3] (1-bit ECC Correction), INSV[1:0] ECC detection status bits, Address Trap Register EATV[31:0] and ECC Detection Counter ECTV[15:0] on all dies in the DDP or QDP device. It is not necessary to set the WRPGEN bit before this transaction is executed. The Clear ECC Status Register transaction will be accepted even when the device remains busy with WRPGEN set to 1, as the device does remain busy when either error bit is set. The WRPGEN bit will be unchanged after this command is executed (see “[Transaction table](#)” on page 103).

### 5.7.5 Write any register transaction

The Write Any Register (WRARG\_C\_1) transaction provides a way to write all nonvolatile and volatile registers by address selection for each die in the DDP or QDP device. The transaction includes the address of the register to be written, followed by one byte of data to write in the addressed register (see “[Transaction table](#)” on page 103).

Before the WRARG\_C\_1 transaction can be accepted by the device, a Write Enable (WRENB\_0\_0) transaction must be issued and decoded which sets the Write/Program Enable bit (WRPGEN) in the status register to enable any write operations. The RDYDSY bit in STR1V[0] can be checked to determine when the operation is completed. The PRGERR and ERSERR bits in STR1V[6:5] can be checked to determine if any error occurred during the operation.

Some registers have a mixture of bit types and individual rules controlling which bits can be modified. Some bits are read only, some are OTP, and some are designated Reserved (DNU).

Read only bits are never modified and the related bits in the WRARG\_C\_1 transaction data byte are ignored without setting a program or erase error indication (PRGERR or ERSERR in STR1V[6:5]). Hence, the value of these bits in the WRARG\_C\_1 data byte do not matter.

OTP bits can only be programmed to the level opposite of their default state. Writing of OTP bits back to their default state is ignored and no error is set.

Nonvolatile bits which are changed by the WRARG\_C\_1 data, require nonvolatile register write time ( $t_W$ ) to be updated. The update process involves an erase and a program operation on the nonvolatile register bits. If either the erase or program portion of the update fails the related error bit and RDYBSY bit in STR1V will be set to 1.

## Features

Status Register-1 can be repeatedly read (polled) to monitor the RDYBSY bit (STR1V[0]) and the error bits (STR1V[6,5]) to determine when the register write is completed or failed. If there is a write failure, the CLPEF\_0\_0 transaction is used to clear the error status and enable the device to return to standby state.

The ASP PPB Lock Register (PPLV) register cannot be written by the WRARG\_C\_1 transaction. Only the Write PPB Lock Bit (WRPLB\_0\_0) transaction can write the PPLV Register.

The Data Integrity Check Register cannot be written by the WRARG\_C\_1 transaction. The Data Integrity Check Register is loaded by running the Data Integrity Check transaction (DICHK\_4\_1).

### 5.7.6 Write PPB lock bit

The Write PPB Lock Bit (WRPLB\_0\_0) transaction clears the PPB Lock Register PPLV[0] to zero. The PPBLCK bit is used to protect the PPB bits on all dies in the DDP or QDP device. When PPLV[0] = 0, the PPB Program/Erase transaction will be aborted. In Read Password Protection mode, PPBLCK bit is also used to control the high order bits of the address by forcing the address range to be limited to one sector where boot code is stored, until the read password is supplied (see “[Transaction table](#)” on page 103).

Before the WRPLB\_0\_0 transaction can be accepted by the device, a Write Enable (WRENB\_0\_0) transaction must be issued and decoded by the device, which sets the Write/Program Enable (WRPGEN) in the Status Register 1 to enable any write operations.

While the operation is in progress, the Status Register can still be read to check the value of the RDYBSY bit. The WRPGEN bit is a 1 during the self-timed operation, and is a 0 when it is completed. When the Write PPB Lock transaction is completed, the RDYBSY bit is set to a 0 (see “[Transaction table](#)” on page 103).

### 5.7.7 Write transactions related registers and transactions

**Table 37** Write transactions related registers and transactions

| Related registers                                                             | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Status Register 1 (STR1N, STR1V)<br>(see <a href="#">Table 46</a> on page 83) | Write Enable (WRENB_0_0)                                               | Write Enable (WRENB_0_0)                                                    |
|                                                                               | Write Any Register (WRARG_C_1)                                         | Write Any Register (WRARG_C_1)                                              |
|                                                                               | Write Disable (WRDIS_0_0)                                              | Write Disable (WRDIS_0_0)                                                   |
| ECC Status Register (ECSV)<br>(see <a href="#">Table 60</a> on page 94)       | Clear Program and Erase Failure Flags (CLPEF_0_0)                      | Clear Program and Erase Failure Flags (CLPEF_0_0)                           |
|                                                                               | Clear ECC Status Register (CLECC_0_0)                                  | Clear ECC Status Register (CLECC_0_0)                                       |
| Address Trap Register (EATV)<br>(see <a href="#">Table 61</a> on page 95)     | Write Any Register (WRARG_C_1)                                         | Write Any Register (WRARG_C_1)                                              |
| ECC Detection Counter (ECTV)<br>(see <a href="#">Table 62</a> on page 95)     | Write PPB Lock Bit (WRPLB_0_0)                                         | Write PPB Lock Bit (WRPLB_0_0)                                              |

## 5.8 Program

There are program transactions for programming data to the Memory Array, Secure Silicon Region and Persistent Protection Bits.

These program transactions can use SPI or Quad SPI protocols.

These program transactions can not be initiated when a program or erase transaction is in progress on a different die in the DDP or QDP device.

Before any program transaction can be accepted by the device, a Write Enable (WREN<sub>B</sub>\_0\_0) transaction must be issued and decoded by the device. Program transactions can only be executed by the device if the Write/Program Enable (WRPGEN) in the Status Register is set to '1' to enable program operations. When a program transaction is completed, the WRPGEN bit is reset to a '0'.

While the program transaction is in progress, the Status Register 1 may be read to check the value of the Device Ready/Busy (RDYBSY) bit. The RDYBSY bit is a '1' during the self-timed program transaction, and is a '0' when it is completed.

The PGMERR bit in STR1V[6] may be checked to determine if any error occurred during the program transaction.

A program transaction applied to a sector that has been Write Protected through any of the protection schemes, will not be executed and will set the PGMERR status fail bit.

The program transactions will be initiated when CS# is driven into the logic HIGH state.

### 5.8.1 Program granularity

The HS/L-T family supports multi-pass programming (bit walking) where programming a "0" over a "1" without performing the sector erase operation. Bit-walking is allowed for the non-AEC-Q100 industrial temperature range (-40 °C to +85 °C) of this device. It is required to perform only one programming operation (single-pass programming) on each ECC data unit between erase operations for the higher temperature range (-40 °C to +105 °C) and (-40 °C to +125 °C) devices and all AEC-Q100 devices.

Multi-pass programming without an erase operation will disable the device's ECC functionality for that data unit. Note that if 2-bit ECC is enabled, multi-pass Programming within the same sector will result in a Program Error.

### 5.8.2 Page programming

Page Programming is done by loading a Page Buffer with data to be programmed and issuing a programming transaction to move data from the buffer to the memory array. This sets an upper limit on the amount of data that can be programmed with a single programming transaction. Page Programming allows up to a page size (either 256- or 512-bytes) to be programmed in one operation. The page size is determined by the Configuration Register 3 bit CFR3V[4]. The page is aligned on the page size address boundary. It is possible to program from one bit up to a page size in each Page Programming operation. It is recommended that a multiple of 16-byte length and aligned Program Blocks be written. This insures that ECC is not disabled. For the very best Page Program throughput, programming should be done in full pages of 512 bytes aligned on 512-byte boundaries with each Page being programmed only once.

### 5.8.3 Program page transaction

The Program Page transaction (PRPGE\_4\_1, PRPGE\_C\_1) programs data into the memory array. If more than a page size (256B or 512B) data is sent to the device, then the space between the starting address and the page aligned end boundary, the data loading sequence will wrap from the last byte in the page to the zero byte location of the same page and begin overwriting any data previously loaded in the page. If less than a page of data is sent to the device, then the sent data bytes will be programmed in sequence, starting at the provided address within the page, without having any effect on the other bytes of the same page. The programming process is managed by the device internal control logic. The PRGERR bit indicates if an error has occurred in the programming transaction that prevents successful completion of programming. This includes attempted programming of a protected area (see "[Transaction table](#)" on page 103).

#### 5.8.4 Program secure silicon region transaction

The Program Secure Silicon transaction (PRSSR\_C\_1) programs data in the Secure Silicon region, which is in a different address space from the main array data and is OTP. The Secure Silicon region is 1024 bytes, so the address bits from A31 to A10 must be zero for this transaction (see “[Transaction table](#)” on page 103). It is required to align start address to 32 bits while programming SSR space, which means the address bits A1 and A0 should be 0'b and host should de-assert CS# to align with 32 bits.

The PRGERR bit in STR1V[6] may be checked to determine if any error occurred during the operation.

To program the OTP array in bit granularity, the rest of the bits within a data byte can be set to 1.

Each Secure Silicon region memory space can be programmed one or more times, provided that the region is not locked. Attempting to program zeros in a region that is locked will fail with the PRGERR bit in STR1V[6] set to 1. Programming ones, even in a protected area does not cause an error and does not set PRGERR bit. Subsequent programming can be performed only on the un-programmed bits (that is, 1 data). Programming more than once within an ECC unit will disable ECC on that data unit.

#### 5.8.5 Program persistent protection bit (PPB)

The Program Persistent Protect Bit (PRPPB\_4\_0, PRPPB\_C\_0) transaction programs a bit in the PPB Register on all dies in the DDP and QDP device, to protect the sector of the provided address from being programmed or erased (see “[Transaction table](#)” on page 103).

The PRGERR bit in STR1V[6] may be checked to determine if any error occurred during the operation. Program PPB bit transaction will abort when trying to program the PPB bits protected by ASPPPB (ASPO[3]), ASPPRM (ASPO[0]) and PPBLCK (PPLV[0]) bit.

#### 5.8.6 Program related registers and transactions

**Table 38** Program related registers and transactions

| Related registers                                                                   | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Status Register 1 (STR1N, STR1V)<br>(see <a href="#">Table 46</a> on page 83)       | Write Enable (WRENB_0_0)                                               | Write Enable (WRENB_0_0)                                                    |
|                                                                                     | Program Page (PRPGE_4_1, PRPGE_C_1)                                    | Program Page (PRPGE_4_1, PRPGE_C_1)                                         |
| Advance Sector Protect Register (ASPO)<br>(see <a href="#">Table 63</a> on page 96) | Program Secure Silicon (PRSSR_C_1)                                     | Program Secure Silicon (PRSSR_C_1)                                          |
| ASP PPB Lock (PPLV)<br>(see <a href="#">Table 65</a> on page 97)                    | Program Persistent Protection Bit<br>(PRPPB_4_0, PRPPB_C_0)            | Program Persistent Protection Bit<br>(PRPPB_4_0, PRPPB_C_0)                 |
| ECC Status Register (ECSV)<br>(see <a href="#">Table 60</a> on page 94)             | Clear Program and Erase Failure Flags<br>(CLPEF_0_0)                   | Clear Program and Erase Failure Flags<br>(CLPEF_0_0)                        |

## 5.9 Erase

There are erase transactions for erasing data bits to 1 (all bytes are FFh) for the Memory Array and Persistent Protection Bits.

These erase transactions can not be initiated when a program or erase transaction is in progress on a different die in the DDP or QDP device.

Before any erase transaction can be accepted by the device, a Write Enable (WREN<sub>B</sub>\_0\_0) transaction must be issued and decoded by the device. Erase transactions can only be executed by the device if the Write/Program Enable bit (WRPGEN) in the Status Register is set to '1' to enable erase operations. When an erase transaction is completed, the WRPGEN bit is reset to a '0'.

While the erase transaction is in progress, the Status Register 1 may be read to check the value of the Device Ready/Busy (RDYBSY) bit. The RDYBSY bit is a '1' during the self-timed erase transaction, and is a '0' when it is completed.

The ERSERR bit in STR1V[5] can be checked to determine if any error occurred during the erase transaction.

An erase transaction applied to a sector that has been Write Protected through the Block Protection bits or ASP, will not be executed and will set the ERSERR status fail bit.

Erase transactions will be initiated when CS# is driven into the logic HIGH state.

When the device is shipped from the factory, the default erase state in all bytes are FFh.

### 5.9.1 Erase 4 KB sector transaction

The Erase 4 KB Sector (ER004\_4\_0, ER004\_C\_0) transaction sets all the bits of a 4 KB sector to 1 (all bytes are FFh) (see "[Transaction table](#)" on page 103).

This transaction is ignored when the device is configured for uniform sectors only (CFR3V[3] = 1). If the Erase 4 KB sector transaction is issued to a non-4 KB sector address, the device will abort the operation and will not set the ERSERR status fail bit.

### 5.9.2 Erase 256 KB sector transaction

The Erase 256 KB Sector (ER256\_4\_0, ER256\_C\_0) transaction sets all bits in the addressed sector to 1 (all bytes are FFh) (see "[Transaction table](#)" on page 103).

A device configuration option (CFR3V[3]) determines if the Hybrid Sector Architecture is in use. When CFR3V[3] = 0, 4 KB sectors overlay a portion of the highest or lowest address 128 KB or 64 KB of the device address space. If a sector erase transaction is applied to a 256 KB sector that is overlaid by 4 KB sectors, the overlaid 4 KB sectors are not affected by the erase. Only the visible (non-overlaid) portion of the 128 KB or 192 KB sector is erased. When CFR3V[3] = 1, there are no 4 KB sectors in the device address space and the Sector Erase transaction always operates on fully visible 256 KB sectors.

When BLKCHK is enabled an erase transaction first evaluates the erase status of the sector. If the sector is found to be erased, the erase operation is aborted. The erase operation is only executed if programmed bits are found in the sector. Disabling BLKCHK executes an erase operation unconditionally.

### 5.9.3 Erase chip addressed transaction

The Erase Chip (ERCHP\_4\_0) with a address, is used to direct the erase operation the address die in the DDP and QDP device. The transaction sets all bits to 1 (all bytes are FFh) inside the entire flash memory array of the die selected (see "[Transaction table](#)" on page 103).

An Erase Chip transaction can be executed only when the Block Protection (BP2, BP1, BP0) bits are set to 0's. If the BP bits are not zero, the transaction is not executed and ERSERR status fail bit is not set. The transaction will skip any sectors protected by the Advance Sector Protection DYB or PPB and the ERSERR status fail bit will not be set.

### 5.9.4 Erase persistent protection bit addressed transaction

The Erase PPB transaction (ERPPB\_4\_0) sets all PPB bits to 1 on the die selected in the DDP and QDP device (see "[Transaction table](#)" on page 103). This transaction will abort if PPB bits are protected by ASPPP (ASPO[3]), ASPPRM (ASPO[0]) and PPBLCK (PPLV[0]) bit.

## 5.9.5 Erase status and count

### 5.9.5.1 Evaluate ease status transaction

The Evaluate Erase Status (EVERS\_C\_0) transaction verifies that the last erase operation on the addressed sector was completed successfully. If the selected sector was successfully erased, then the erase status bit (STR2V[2]) is set to 1. If the selected sector was not completely erased STR2V[2] is 0. The Write/Program Enable transaction (to set the WRGEN bit) is not required before this transaction. However, the RDYBSY bit is set by the device itself and cleared at the end of the operation, as visible in STR1V[0] when reading status (see “[Transaction table](#)” on page 103).

The Evaluate Erase Status transaction can be used to detect when erase operations that have failed due to loss of power, reset, or failure during the erase operation. The transaction requires  $t_{EES}$  to complete and update the erase status in STR2V. The RDYBSY bit (STR1V[0]) can be read to determine when the Evaluate Erase Status transaction is completed. If a sector is found not erased with  $STR2V[2] = 0$ , the sector must be erased again to ensure reliable storage of data in the sector.

### 5.9.5.2 Sector erase count transaction

The Sector Erase Count (SEERC\_C\_0) transaction outputs the number of erase cycles for the addressed sector. The erase cycle count is stored in Sector Erase Count (SECV[22:0]) Register, and can be read by using the Read Any Register transaction (RDARG\_C\_0). The RDYBSY bit is set by the device itself and cleared at the end of the operation, as visible in STR1V[0] when reading status (see “[Transaction table](#)” on page 103).

The transaction requires  $t_{SEC}$  to complete and update the SECV[22:0] Register. The RDYBSY bit (STR1V[0]) may be read, to determine when the Sector Erase Count Transaction is finished. The SECV[23] bit is used to determine if the reported sector erase count is corrupted and was reset.

## 5.9.6 Erase related registers and transactions

**Table 39** Erase related registers and transactions

| Related registers                                                                | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|----------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Status Register 1 (STR1N, STR1V)<br>(see <a href="#">Table 46</a> on page 83)    | Write Enable (WRENB_0_0)                                               | Write Enable (WRENB_0_0)                                                    |
| Status Register 2 (STR2V)<br>(see <a href="#">Table 49</a> on page 85)           | Erase 4 KB Sector (ER004_4_0, ER004_C_0)                               | Erase 4 KB Sector (ER004_4_0, ER004_C_0)                                    |
|                                                                                  | Erase 256 KB Sector (ER256_4_0, ER256_C_0)                             | Erase 256 KB Sector (ER256_4_0, ER256_C_0)                                  |
| ASP PPB Lock (PPLV)<br>(see <a href="#">Table 65</a> on page 97)                 | Erase Chip Addressed (ERCHP_4_0)                                       | Erase Chip Addressed (ERCHP_4_0)                                            |
| ECC Status Register (ECSV)<br>(see <a href="#">Table 60</a> on page 94)          | Erase Persistent Protection Bit Add.<br>(ERPPB_4_0)                    | Erase Persistent Protection Bits Add.<br>(ERPPB_4_0)                        |
| Sector Erase Count Register (SECV)<br>(see <a href="#">Table 71</a> on page 100) | Evaluate Erase Status (EVERS_C_0)                                      | Evaluate Erase Status (EVERS_C_0)                                           |
|                                                                                  | Sector Erase Count (SEERC_C_0)                                         | Sector Erase Count (SEERC_C_0)                                              |

## 5.10 Suspend and resume embedded operation

HL-T/HS-T device can interrupt and suspend the running embedded operations such as Erase, Program or Data Integrity Check. It can also resume the suspended operation once the host finishes the intermediate operation and sends the respective resume transaction to the device.

### 5.10.1 Erase, program, or data integrity check suspend

The Suspend transaction allows the system to interrupt a program, erase or data integrity check operation and then read from any other non erase-suspended sector, non-program-suspended-page or the array. The Device Ready/Busy Status Flag (RDYBSY) in Status Register-1 (STR1V[0]) must be checked on each die in the DDP or QDP device, to know when the program, erase or data integrity check operation has stopped.

#### 5.10.1.1 Program suspend

- Program Suspend is valid only during a programming operation.
- The Program Operation Suspend Status flag (PROGMS) in Status Register 2 (STR2V[0]) in each die of the DDP or QDP device, can be used to determine if a programming operation has been suspended or was completed at the time RDYBSY changes to 0.
- A program operation can be suspended to allow a read operation.
- Reading at any address within a program-suspended page produces undetermined data.

#### 5.10.1.2 Erase suspend

- Erase Suspend is valid only during a sector erase operation.
- The Erase operation Suspend status flag (ERASES) in Status Register-2 (STR2V[1]) in each die of the DDP or QDP device, can be used to determine if an erase operation has been suspended or was completed at the time RDYBSY changes to 0.
- A Chip Erase operation cannot be suspended.
- An Erase operation can be suspended to allow a program operation or a read operation.
- During an erase suspend, the DYB array can be read to examine sector protection.
- A new erase operation is not allowed with an already suspended erase, program or data integrity check operation. An erase transaction is ignored in this situation.
- Reading at any address within an erase-suspended sector produces undetermined data.

#### 5.10.1.3 Data integrity check suspend

- Data Integrity Check Suspend is valid only during a Data Integrity Check Calculation operation.
- The Memory Array Data Integrity Cyclic Redundancy Check Suspend Status Flag (DICRCS) in Status Register 2 (STR2V[4]) in each die of the DDP or QDP device can be used to determine if a data integrity check operation has been suspended or was completed at the time RDYBSY changes to 0.
- A data integrity check operation can be suspended to allow a read operation.

The Write Any Register or Erase Persistent Protection Bit transactions are not allowed during Erase, Program or Data Integrity Check Suspend. It is therefore, not possible to alter the Block Protection or PPB bits during Erase Suspend. If there are sectors that may need programming during Erase suspend, these sectors should be protected only by DYB bits that can be turned off during Erase Suspend.

The time required for the suspend operation to complete is  $t_{PEDS}$ .

After an erase-suspended program operation is complete, the device returns to the erase-suspend mode. The system can determine the status of the program operation by reading the RDYBSY bit in the Status Register 1, just as in the standard program operation.

Features

**Table 40** lists the transactions allowed during the suspend operation.

**Table 40 Transactions allowed during suspend**

| Transaction name                                                                   | Allowed during erase suspend | Allowed during program suspend | Allowed during data integrity check suspend |
|------------------------------------------------------------------------------------|------------------------------|--------------------------------|---------------------------------------------|
| Write Disable (WRDIS_0_0)                                                          |                              | No                             | No                                          |
| Write Enable (WRENB_0_0)                                                           |                              |                                |                                             |
| Program Page (PRPGE_4_1, PRPGE_C_1)                                                |                              |                                |                                             |
| Read ECC Status (RDECC_4_0, RDECC_C_0)                                             |                              |                                |                                             |
| Clear ECC Status Register (CLECC_0_0)                                              |                              |                                |                                             |
| Read PPB Lock Bit (RDPLB_0_0)                                                      |                              | Yes                            | Yes                                         |
| Resume Program / Erase / Data Integrity Check (RSEPD_0_0)                          |                              |                                |                                             |
| Resume Program / Erase (RSEPA_0_0)                                                 |                              |                                |                                             |
| Program SSR (PRSSR_C_1)                                                            |                              | No                             | No                                          |
| Read SSR (RDSSR_C_0)                                                               |                              | Yes                            |                                             |
| Read Unique ID (RDUID_0_0)                                                         |                              |                                |                                             |
| Read SFDP (RSFDP_3_0)                                                              |                              |                                |                                             |
| Read Quad Manufacturer and device Identification (RDQID_0_0)                       |                              |                                |                                             |
| Read Any Register (RDARG_C_0)                                                      |                              |                                | Yes                                         |
| Software Reset Enable (SRSTE_0_0)                                                  |                              | Yes                            |                                             |
| Clear Program and Erase Failure Flags (CLPEF_0_0)                                  |                              |                                |                                             |
| Software Reset (SFRST_0_0)                                                         |                              |                                |                                             |
| Legacy Software Reset (SFRSL_0_0)                                                  |                              |                                |                                             |
| Read Identification Register (RDIDIN_0_0) (manufacturer and device identification) |                              |                                |                                             |
| Suspend Program / Erase / Data Integrity Check (SPEPD_0_0)                         |                              | No                             | No                                          |
| Suspend Program / Erase (SPEPA_0_0)                                                |                              |                                |                                             |
| Read DYB (RDDYB_4_0, RDDYB_C_0)                                                    |                              |                                |                                             |
| Read PPB (RDPPB_4_0, RDPPB_C_0)                                                    |                              |                                |                                             |
| Read SDR (RDAY1_C_0, RDAY1_4_0)                                                    |                              |                                |                                             |
| Read Fast SDR (RDAY2_C_0, RDAY2_4_0)                                               |                              |                                |                                             |
| Read SDR Dual I/O (RDAY3_C_0, RDAY3_4_0)                                           |                              | Yes                            | Yes                                         |
| Read SDR Quad Output (RDAY4_C_0, RDAY4_4_0)                                        |                              |                                |                                             |
| Read SDR Quad I/O (RDAY5_C_0, RDAY5_4_0)                                           |                              |                                |                                             |
| Read DDR Quad I/O (RDAY7_C_0, RDAY7_4_0)                                           |                              |                                |                                             |
| Read Data Learning Pattern (RDDLP_0_0)                                             |                              |                                |                                             |

### 5.10.2 Erase, program or data integrity check resume

An Erase, Program or Data Integrity Check Resume transaction must be written to resume a suspended operation. After program or read operations are completed during a Program, Erase or Data Integrity Check suspend, the Resume transaction is sent to resume the suspended operation.

After an Erase, Program or Data Integrity Check Resume transaction is issued, the RDYBSY bit in Status Register 1 will be set to a 1 and the programming operation will resume if one is suspended. If no program operation is suspended, the suspended erase operation will resume. If there is no suspended program, erase or data integrity check operation, the resume transaction is ignored.

Program, Erase or Data Integrity Check operations may be interrupted as often as necessary. For example, a program suspend transaction could immediately follow a program resume transaction, but in order for a program or erase operation to progress to completion there must be some period of time between resume and the next suspend transaction greater than or equal to  $t_{PEDRS}$ .

**Figure 54** shows the flow of suspend and resume operation.



**Figure 54** Suspend and resume sequence

### 5.10.3 Suspend and resume related registers and transactions

**Table 41** Erase related registers and transactions

| Related registers                                                             | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Status Register 1 (STR1N, STR1V)<br>(see <a href="#">Table 46</a> on page 83) | Suspend Erase / Program / Data Integrity Check (SPEPD_0_0)             | Suspend Erase / Program / Data Integrity Check (SPEPD_0_0)                  |
| Status Register 2 (STR2V)<br>(see <a href="#">Table 49</a> on page 85)        | Resume Erase / Program / Data Integrity Check (RSEPD_0_0)              | Resume Erase / Program / Data Integrity Check (RSEPD_0_0)                   |
|                                                                               | Suspend Erase / Program (SPEPA_0_0)                                    | Suspend Erase / Program (SPEPA_0_0)                                         |
|                                                                               | Resume Erase / Program (RSEPA_0_0)                                     | Resume Erase / Program (RSEPA_0_0)                                          |
|                                                                               | Read Any Register (RDARG_C_0)                                          | Read Any Register (RDARG_C_0)                                               |

## 5.11 Reset

HL-T/HS-T devices support four types of reset mechanisms.

- Hardware Reset (Using RESET# input pin and DQ3\_RESET# pin)
- Power-On Reset (POR)
- CS# Signaling Reset
- Software Reset

### 5.11.1 Hardware Reset (Using RESET# input pin and DQ3\_RESET# pin)

The RESET# input initiates the reset operation with a transition from logic HIGH to logic LOW for  $t_{RP}$ , and causes the device to perform the full reset process that is performed during POR. The hardware reset process requires a period of  $t_{RH}$  to complete. See [Table 89](#) on page 121 for timing specifications.

The DQ3\_RESET# input initiates the reset operation under the following when CS# is HIGH for more than  $t_{CS}$  time or when Quad or QPI mode is not enabled. The DQ3\_RESET# input has an internal pull-up to  $V_{CC}$  and may be left unconnected if Quad or QPI mode is not used. The  $t_{CS}$  delay after CS# goes HIGH gives the memory or host system time to drive DQ3 HIGH after its use as a Quad or QPI mode I/O signal while CS# was LOW. The internal pull-up to  $V_{CC}$  will then hold DQ3\_RESET# HIGH until the host system begins driving DQ3\_RESET#. The DQ3\_RESET# input is ignored while CS# remains HIGH during  $t_{CS}$ , to avoid an unintended Reset operation. If CS# is driven LOW to start a new transaction, DQ3\_RESET# is used as DQ3.

When the device is not in Quad or QPI mode or, when CS# is HIGH, and DQ3\_RESET# transitions from  $V_{IL}$  to  $V_{IH}$  for  $>t_{RP}$ , following  $t_{CS}$ , the device will reset register states in the same manner as POR. The hardware reset process requires a period of  $t_{RH}$  to complete. If the POR process did not complete correctly for any reason during power-up ( $t_{PU}$ ), RESET# going LOW will initiate the full POR process instead of the hardware reset process and will require  $t_{PU}$  to complete the POR process.

#### Additional DQ3\_RESET# Notes

- If both RESET# and DQ3\_RESET# input options are available use only one reset option in your system. DQ3\_RESET# input reset operation can be disable by setting CFR2N[5]=0 setting the DQ3\_RESET to only operate as DQ3. The RESET# input can be disable by not connecting or tying the RESET# input to  $V_{IH}$ . RESET# and DQ3\_RESET# must be HIGH for  $t_{RS}$  following  $t_{PU}$ , before going LOW again to initiate a hardware reset.
- When DQ3\_RESET# is driven LOW for at least a minimum period of time ( $t_{RP}$ ), following  $t_{CS}$ , the device terminates any operation in progress, makes all outputs high impedance, and ignores all read/write transactions for the duration of  $t_{RH}$ . The device resets the interface to standby state.
- If Quad or QPI mode and the DQ3\_RESET# feature are enabled, the host system should not drive DQ3 LOW during  $t_{CS}$  to avoid driver contention on DQ3. Immediately following transactions that transfer data to the host in Quad or QPI mode, for example: Quad I/O Read, the memory drives DQ3\_RESET# HIGH during  $t_{CS}$  to avoid an unintended Reset operation. Immediately following transactions that transfer data to the memory in Quad mode, for example: Page Program, the host system should drive DQ3\_RESET# HIGH during  $t_{CS}$  to avoid an unintended Reset operation. DQ3\_RESET# LOW is ignored during  $t_{CS}$  if Quad mode is enabled.



Figure 55 Hardware Reset using RESET# input (Reset Pulse =  $t_{RP}$ (Min))

Features



Figure 56 Hardware Reset using **RESET#** input (Reset Pulse  $> (t_{RP} + t_{RH})$ )



Figure 57 Hardware Reset using **RESET#** input (Back to back Hardware Reset)



Figure 58 Hardware Reset when Quad or QPI mode is disabled and **DQ3\_RESET#** is enabled



Figure 59 Hardware Reset when Quad or QPI mode and **DQ3\_RESET#** are enabled

Features

### 5.11.2 Power-on reset (POR)

The device executes a POR process until a time delay of  $t_{PU}$  has elapsed after the moment that  $V_{CC}$  rises above the minimum  $V_{CC}$  threshold (see [Figure 60](#) and [Figure 61](#)). The device must not be selected during power-up ( $t_{PU}$ ). Therefore, CS# must rise with  $V_{CC}$ . No transactions may be sent to the device until the end of  $t_{PU}$ . See [Table 89](#) on page 121 for timing specifications.

RESET# is ignored during POR. If RESET# is LOW during POR and remains LOW through and beyond the end of  $t_{PU}$ , CS# must remain HIGH until  $t_{RS}$  after RESET# returns HIGH.



**Figure 60** Reset LOW at the end of POR



**Figure 61** Reset HIGH at the end of POR

### 5.11.3 CS# signaling reset

The CS# Signaling Reset requires CS# and DQ0 signals. This reset method defines a signaling protocol, using existing signals, to initiate an SPI Flash hardware reset, independent of the device operating mode or number of package pins.

The Signaling Protocol is shown in **Figure 62**. See **Table 89** on page 121 for timing specifications. The CS# signaling reset steps are as follows:

- CS# is driven active LOW.
- CK remains stable in either HIGH or LOW state.
- CS# and DQ0 are both driven LOW.
- CS# is driven HIGH (inactive).
- Repeat the above 4 steps, each time alternating the state of DQ0 for a total of 4 times.
- Reset occurs after the 4th CS# cycle completes and it goes HIGH (inactive).

After the fourth CS# pulse, the slave triggers its internal reset, the device terminates any operation in progress, makes all outputs high impedance, and ignores all read/write transactions for the duration of  $t_{RESET}$ . Then the device will be in standby state.

This reset sequence is not intended to be used at normal power on, but to be used only when the device is not responding to the system. This reset sequence will be operational from any state that the device may be in. Hence, CS# signaling reset is useful for packages that don't support a RESET# pin to provide behavior identical to Hardware Reset.



**Figure 62 CS# signaling reset protocol**

## 5.11.4 Software Reset

Software controlled Reset transaction restores the device to its initial power up state, by reloading volatile registers from nonvolatile default values except the protection registers. It also terminates the embedded operations. A reset transaction (SFRST\_0\_0) is executed when CS# is brought HIGH at the end of the transaction and requires  $t_{SR}$  time to execute. See [Table 89](#) on page 121 for timing specifications.

The Reset Enable (SRSTE\_0\_0) transaction is required immediately before a Reset transaction (SFRST\_0\_0) such that a software reset is a sequence of the two transactions. Any transaction other than SFRST\_0\_0 following the SRSTE\_0\_0 transaction, will clear the reset enable condition and prevent a later SFRST\_0\_0 transaction from being recognized.

The Reset (SFRST\_0\_0) transaction immediately following a SRSTE\_0\_0 transaction, initiates the software reset process. During software reset, only RDSR1\_0\_0 and RDARG\_C\_0 of Status Register 1 are supported operations as long as the volatile and nonvolatile configuration states of the device are the same. If the configuration state is changing during software reset, reading Status Register 1 should only be done after the software reset time has elapsed.

The software reset is independent of the state of RESET#. If RESET# is HIGH or Unconnected, and the software reset transactions are issued, the device will perform software reset.

The Legacy Software Reset (SFRSL\_0\_0) is a single transaction that initiates the software reset process. This command is disabled by default but can be enabled by programming CFR3V[0] = 1, for software compatibility with Infineon® legacy devices.

### 5.11.4.1 Software Reset related registers and transactions

**Table 42 Erase related registers and transactions**

| Related registers | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|-------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| N/A               | Software Reset Enable (SRSTE_0_0)                                      | Software Reset Enable (SRSTE_0_0)                                           |
|                   | Software Reset (SFRST_0_0)                                             | Software Reset (SFRST_0_0)                                                  |
|                   | Legacy Software Reset (SFRSL_0_0)                                      | Legacy Software Reset (SFRSL_0_0)                                           |

Features

## 5.11.5 Reset Behavior

**Table 43 Reset Behavior**

| Transaction / register name         | POR                                                                                                                                                                                                                                                                                                     | Hardware reset and CS# signaling reset                                                                                                                                                                                                                                                                  | Software reset                                                                                                                                                                                                                                                    |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Summary                             | <ul style="list-style-type: none"> <li>Device Reset</li> <li>Status Bits Reset</li> <li>All Volatile Registers Reset</li> <li>Configuration Reload to Default</li> <li>Volatile Protection Reset to Default</li> <li>Nonvolatile Protection unchanged</li> <li>Reset all Embedded operations</li> </ul> | <ul style="list-style-type: none"> <li>Device Reset</li> <li>Status Bits Reset</li> <li>All Volatile Registers Reset</li> <li>Configuration Reload to Default</li> <li>Volatile Protection Reset to Default</li> <li>Nonvolatile Protection unchanged</li> <li>Reset all Embedded operations</li> </ul> | <ul style="list-style-type: none"> <li>Device Reset</li> <li>Status Bits Reset</li> <li>Configuration Reload to Default</li> <li>Volatile Protection Reset to Default</li> <li>Nonvolatile Protection unchanged</li> <li>Reset all Embedded operations</li> </ul> |
| Interface Requirements              | <ul style="list-style-type: none"> <li>All Inputs - Ignored</li> <li>All Outputs - Tristated</li> </ul>                                                                                                                                                                                                 | <ul style="list-style-type: none"> <li>All Inputs - Ignored</li> <li>All Outputs - Tristated</li> </ul>                                                                                                                                                                                                 | Transactions (SRSTE_0_0, SFRST_0_0)                                                                                                                                                                                                                               |
| Status Registers                    | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | Load from nonvolatile registers                                                                                                                                                                                                                                   |
| Configuration Registers             | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | Load from nonvolatile registers                                                                                                                                                                                                                                   |
| Protection Registers                | PPB Lock Register - Load based on ASPO[2:1]                                                                                                                                                                                                                                                             | PPB Lock Register - Load based on ASPO[2:1]                                                                                                                                                                                                                                                             | PPB Lock Register - No Change                                                                                                                                                                                                                                     |
|                                     | DYB Access Register - Load based on ASPO[4]                                                                                                                                                                                                                                                             | DYB Access Register - Load based on ASPO[4]                                                                                                                                                                                                                                                             | DYB Access Register - No Change                                                                                                                                                                                                                                   |
|                                     | Password Register - Load based on ASPO[2] & ASPO[0]                                                                                                                                                                                                                                                     | Password Register - Load based on ASPO[2] & ASPO[0]                                                                                                                                                                                                                                                     | Password Register - No Change                                                                                                                                                                                                                                     |
| ECC Status Register                 | Load 0x00                                                                                                                                                                                                                                                                                               | Load 0x00                                                                                                                                                                                                                                                                                               | Load 0x00                                                                                                                                                                                                                                                         |
| Data Learning Pattern Register      | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | No Change                                                                                                                                                                                                                                                         |
| Data Integrity Check Register       | Load 0x00                                                                                                                                                                                                                                                                                               | Load 0x00                                                                                                                                                                                                                                                                                               | Load 0x00                                                                                                                                                                                                                                                         |
| ECC Error Count Register            | Load 0x00                                                                                                                                                                                                                                                                                               | Load 0x00                                                                                                                                                                                                                                                                                               | Load 0x00                                                                                                                                                                                                                                                         |
| Address Trap Register               | Load 0x00                                                                                                                                                                                                                                                                                               | Load 0x00                                                                                                                                                                                                                                                                                               | Load 0x00                                                                                                                                                                                                                                                         |
| Endurance flex Register             | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | No Change                                                                                                                                                                                                                                                         |
| I/O Mode                            | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | Load from nonvolatile registers                                                                                                                                                                                                                                                                         | No Change                                                                                                                                                                                                                                                         |
| Memory/Register Erase in Progress   | Not Applicable                                                                                                                                                                                                                                                                                          | Abort Erase                                                                                                                                                                                                                                                                                             | Abort Erase                                                                                                                                                                                                                                                       |
| Memory/Register Program in Progress | Not Applicable                                                                                                                                                                                                                                                                                          | Abort Program                                                                                                                                                                                                                                                                                           | Abort Program                                                                                                                                                                                                                                                     |
| Memory/Register Read in Progress    | Not Applicable                                                                                                                                                                                                                                                                                          | Abort Read                                                                                                                                                                                                                                                                                              | Not Applicable                                                                                                                                                                                                                                                    |

## 5.12 Power modes

### 5.12.1 Active power and standby power modes

The device is enabled and in the Active Power mode when Chip Select (CS#) is LOW. When CS# is HIGH, the device is disabled, but may still be in an Active Power mode until all program, erase, and write operations have completed. The device then goes into the Standby Power mode, and power consumption drops to  $I_{SB}$ . See [Table 86](#) on page 116 for parameter specifications.

### 5.12.2 Deep power down (DPD) mode

Although the standby current during normal operation is relatively LOW, standby current can be further reduced with the DPD mode. The lower power consumption makes the DPD mode especially useful for battery powered applications.

#### 5.12.2.1 Enter DPD

The device can enter DPD mode in two ways:

1. Enter DPD mode using transaction
2. Enter DPD mode upon power-up or Reset

#### Enter DPD mode using the enter deep power down mode transaction

The DPD mode is enabled by sending the Enter Deep Power Down Mode Transaction (ENDPD\_0\_0) then waiting for a delay of  $t_{ENTDPD}$ . The CS# pin must be driven HIGH after the command byte has been latched. If this is not done, then the DPD transaction will not be executed. After CS# is driven HIGH, the power-down state will be entered within the time duration of  $t_{ENTDPD}$  (see [Table 89](#) on page 121 for timing specifications) and power consumption drops to  $I_{DPD}$ . See [Table 86](#) on page 116 for parameter specifications.

DPD can only be entered from an idle state. The DPD transaction is accepted only while the device is not performing an embedded algorithm as indicated by the Status Register 1 volatile, Device Ready/Busy Status Flag (RDYBSY) bit being cleared to zero (STR1V[0] = RDYBSY = 0). It is not allowed to send any transaction to device during  $t_{ENTDPD}$  time.

#### Enter DPD mode upon power-up or Reset

If the DDPDPOR configuration bit is enabled (CR4NV[2] = 1), the device will be in DPD mode after the completion of Power-up, Hardware Reset or CS# Signaling Reset. During POR or Reset the CS# should follow the voltage applied on VCC to enter DPD mode as shown in [Figure 63](#). It is not allowed to send any transaction to device during  $t_{ENTDPD}$  time.



**Figure 63** Enter DPD mode upon power-up or Reset

### 5.12.2.2 Exit DPD

Device leaves DPD mode in one of the following ways:

#### Exit DPD mode upon hardware reset

When the device is in DPD and CR4NV[2] = 0, a Hardware reset will return the device to Standby mode.

#### Exit DPD mode upon CS# pulse

Device exits DPD upon receipt of CS# pulse of width  $t_{CSDPD}$ . The CS# should be driven HIGH after the pulse. HIGH to LOW transition on CS# is required to start a transaction cycle after the DPD exit. It takes  $t_{EXTDPD}$  to come out of DPD mode. The device will not respond until after  $t_{EXTDPD}$ .



**Figure 64** Exit DPD mode

The device maintains its configuration during DPD, meaning the device exits DPD in the same state as it entered. Registers such as the ECC Status, ECC Error Detection Counter, Address Trap, and Interrupt Status Registers will be cleared.

### 5.12.2.3 DPD related registers and transactions

**Table 44** Erase related registers and transactions

| Related registers                                                                    | Related SPI transactions<br>(see <a href="#">Table 77</a> on page 103) | Related Quad SPI transactions<br>(see <a href="#">Table 81</a> on page 109) |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Configuration Register 4 (CFR4N, CFR4V)<br>(see <a href="#">Table 57</a> on page 92) | Enter Deep Power Down Mode (ENDPD_0_0)                                 | Enter Deep Power Down Mode (ENDPD_0_0)                                      |

## 5.13 Power up and power down

The device must not be selected at power up or power down until  $V_{CC}$  reaches the correct value as follows:

- $V_{CC}$  (min) at power up, and then for a further delay of  $t_{PU}$
- $V_{SS}$  at power down

### 5.13.1 Power up

The device ignores all transactions until a time delay of  $t_{PU}$  has elapsed after the moment that  $V_{CC}$  rises above the minimum  $V_{CC}$  threshold (see [Figure 65](#)). However, correct operation of the device is not guaranteed if  $V_{CC}$  returns below  $V_{CC}$  (min) during  $t_{PU}$ . No transaction should be sent to the device until the end of  $t_{PU}$ .

The device draws  $I_{POR}$  current during  $t_{PU}$ . After power up ( $t_{PU}$ ), the WRGEN bit is reset and there is the option to be in the DPD mode or Standby mode. The DPD POR bit in Configuration Register 4 (CFR4N[2]) controls if the device will be in DPD or Standby mode after the completion of POR (see [Table 57](#) on page 92). If the DPD POR bit is enabled (CFR4N[2] = 1) the device is in DPD mode after power up. A Hardware reset (RESET# and DQ3\_RESET#) required to return the device to Standby mode after POR.



**Figure 65** Power up

### 5.13.2 Power down

During power down or voltage drops below  $V_{CC}$  (cut-off), the voltage must drop below  $V_{CC}$  (Low) for a period of  $t_{PD}$  for the part to initialize correctly on power up (see [Figure 66](#)). If during a voltage drop the  $V_{CC}$  stays above  $V_{CC}$  (cut-off) the part will stay initialized and will work correctly when  $V_{CC}$  is again above  $V_{CC}$  (min). In the event POR did not complete correctly after power up, the assertion of the RESET# signal will restart the POR process.



**Figure 66** Power down and voltage drop

## 6 Registers

Registers are small groups of storage cells used to configure as well as report the status of the device operations. HL-T/HS-T family of devices use separate nonvolatile and volatile storage groups to implement the different register bit types for legacy compatibility as well as new functionality. Each register is organized as a group of volatile bits with associated nonvolatile bits (if permanence is required). During power-up, hardware reset or software reset, the data in the nonvolatile bits of the register is transferred to the volatile bits to provide the default state of the volatile bits. When writing new data to nonvolatile bits of the register, the volatile bits are also updated with the new data. However, when writing new data to the volatile register bits, the nonvolatile bits retain the old data. The register structure is shown in [Figure 67](#).



**Figure 67 Register Structure**



**Figure 68 Data movement within register components**

### 6.1 Register naming convention

**Table 45 Register bit description convention**

| Bit number                                      | Name | Function | Read/Write                                                                                                                               | Factory default (binary)    | Description                                                                                                                                                                                                                            |
|-------------------------------------------------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REGNAME#T[x]<br>T = N, V, O<br>Descending Order | -    | -        | Possible Options:<br>N/A - Not Applicable<br>R - Readable Only<br>R/W - Readable and Writable<br>R/1- Readable and One Time Programmable | Possible Options:<br>0<br>1 | <p>Format:<br/>Description of the Configuration bit<br/>0 = Option '0' selection of the Bit<br/>1 = Option '1' selection of the Bit</p> <p>Dependency: This Bit part of a function which requires multiple bits for implementation</p> |

## 6.2 Status Register 1 (STR1x)

Status Register 1 contains both status and control bits. The functionality of supported Status Register 1 type is described in [Table 46](#).

**Table 46** Status Register 1<sup>[32]</sup>

| Bit number               | Name        | Function                                                                                                   | Read/Write<br>N = Nonvolatile<br>V = Volatile                              | Factory default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------|-------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STR1N[7]<br>STR1V[7]     | STCFWR      | Status Register 1 and Configuration Register 1, 2, 3, 4 Protection Selection against write (erase/program) | N->R/W<br>V->R/W                                                           | 0                           | <p>Description: The STCFWR bit selects enabling and disabling writes (erase/program) to status register 1 and configuration registers 1, 2, 3, 4 based on WP# (Write Protect Pin) in Single SPI mode. When STCFWR bit is enabled with WP# LOW, any transaction that can change status or configuration registers is ignored, effectively locking the state of the device. If WP#/DQ[2] is HIGH (irrespective of STCFWR), Status and Configuration Registers can be changed.</p> <p>Selection Options:<br/>1 = WP# based protection is enabled<br/>0 = WP# based protection is disabled</p> <p>Dependency: N/A</p>                                                                                                                                           |
| STR1V[6]                 | PRGERR      | Programming Error Status Flag                                                                              | V -> R                                                                     | 0                           | <p>Description: The PRGERR bit indicates program operation success or failure. When the PRGERR bit is set to a '1', it indicates that there was an error in the last programming operation. PRGERR bit is also set when a program operation is attempted within a protected memory region. When PRGERR is set, it can only be cleared with the Clear Program and Erase Failure Flags transaction or a hardware/software reset (see <a href="#">Table 47</a> on page 84).</p> <p><b>Note</b> The device will only go to Standby mode once the PRGERR flag is cleared.</p> <p>Selection Options:<br/>0 = Last programming operation was successful<br/>1 = Last programming operation was unsuccessful</p> <p>Dependency: N/A</p>                             |
| STR1V[5]                 | ERSERR      | Erasing Error Status Flag                                                                                  | V -> R                                                                     | 0                           | <p>Description: The ERSERR bit indicates erase operation success or failure. When the ERSERR bit is set to a '1', it indicates that there was an error in the last erasing operation. ERSERR bit is also set when a erase operation is attempted within a protected memory sector. When ERSERR is set, it can only be cleared with the Clear Program and Erase Failure Flags transaction or a hardware/software reset (see <a href="#">Table 48</a> on page 84).</p> <p><b>Note</b> The device will only go to Standby mode once the ERSERR flag is cleared.</p> <p>Selection Options:<br/>0 = Last erase operation was successful<br/>1 = Last erase operation was unsuccessful</p> <p>Dependency: N/A</p>                                                 |
| STR1N[4:2]<br>STR1V[4:2] | LBPROT[2:0] | Legacy Block Protection based Memory Array size selection                                                  | If PLPROT = 0<br>N -> R/W<br>V -> R/W<br>If PLPROT = 1<br>N -> R<br>V -> R | 000                         | <p>Description: The LBPROT[2:0] bits define the memory array size to be protected against program and erase transactions. Based on the LBPROT[2:0] configuration, either top 1/64, 1/4, 1/2, etc. or bottom 1/64, 1/4, 1/2, etc., or up to the entire array is protected.</p> <p><b>Note</b> If PLPROT bit - Permanent Locking selection of Legacy Block Protection and 4 KB Sector Architecture (CFR1x[4]) is set to a '1', the LBPROT[2:0] bits cannot be erased or programmed.</p> <p>Selection Options:<br/>000 = Protection is disabled<br/>001 = 1/64th of the (top/bottom) array protection is enabled<br/>010 = 1/32nd of the (top/bottom) array protection is enabled<br/>111 = All sectors are protected</p> <p>Dependency: TBPROT (CFR1x[5])</p> |

**Note**

32.STR1x value during POR, Hardware Reset, Software Reset, DPD Exit, and CS# Signaling Reset is not valid. STR1x bits are valid only when STR1V[0] / RDYBSY = 0.

Registers

**Table 46 Status Register 1<sup>[32]</sup> (Continued)**

| Bit number | Name   | Function                         | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|--------|----------------------------------|-----------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STR1V[1]   | WRPGEN | Write/Program Enable Status Flag | V -> R                                        | 0                              | <p>Description: The WRPGEN bit must be set to '1' to enable all program, erase or register write operations - it provides protection against inadvertent changes to memory or register values. The Write Enable and Write Enable Volatile transactions set the WRPGEN bit to '1' to allow program, erase or write transactions to execute. The Write Disable (WRDIS_0_0) transaction resets WRPGEN to a '0' to prevent all program, erase, and write transactions from execution. The WRPGEN bit is cleared to '0' at the end of any successful program, erase or register write operation. After a power down / power up sequence or a hardware/software reset, Deep Power Down WRPGEN bit is cleared to '0'</p> <p>Selection Options:<br/>0 = Program, erase or register write is disabled<br/>1 = Program, erase or register write is enabled</p> <p>Dependency: N/A</p> |
| STR1V[0]   | RDYBSY | Device Ready/Busy Status Flag    | V -> R                                        | 0                              | <p>Description: The RDYBSY bit indicates whether the device is performing an embedded operation or is in Standby mode ready to receive new transactions.</p> <p><b>Note</b> The PRGERR and ERSERR status bits are updated while RDYBSY is set. If PRGERR or ERSERR are set, the RDYBSY bit will remain set indicating the device is busy and unable to receive new transactions. A Clear Program and Erase Failure Flags transaction must be executed to return the device to Standby mode.</p> <p>Selection Options:<br/>0 = Device is in Standby mode ready to receive new operation transactions<br/>1 = Device is busy and unable to receive new operation transactions</p> <p>Dependency: N/A</p>                                                                                                                                                                      |

**Note**

32.STR1x value during POR, Hardware Reset, Software Reset, DPD Exit, and CS# Signaling Reset is not valid. STR1x bits are valid only when STR1V[0] / RDYBSY = 0.

**Table 47 PRGERR summary**

| Error Flag    | Symbol | Conditions                                                                                                         |
|---------------|--------|--------------------------------------------------------------------------------------------------------------------|
| Program Error | PRGERR | Bits cannot be programmed '1' to '0'                                                                               |
|               |        | Trying to program in a protected region                                                                            |
|               |        | If ASP0[2] or ASP0[1] is 0, any nonvolatile register write attempting to change the value of CFR1N[6:2]/CFR1V[6:2] |
|               |        | After the Password Protection Mode is selected and ASP Password Register update transaction executed               |
|               |        | SafeBoot Failure                                                                                                   |
|               |        | Configuration Failure                                                                                              |

**Table 48 ERSERR summary**

| Error Flag  | Symbol | Conditions                                                                                |
|-------------|--------|-------------------------------------------------------------------------------------------|
| Erase Error | ERSERR | Sector Device Erase - All bits cannot be erased to '1's                                   |
|             |        | Trying to erase a protected region                                                        |
|             |        | Register Erase - All bits cannot be erased to '1's during Erase portion of Register Write |
|             |        | SafeBoot Failure                                                                          |

### 6.3 Status Register 2 (STR2x)

Status Register 2 provides device status on operations. The functionality of supported Status Register 2 type is described in **Table 49**.

**Table 49** Status Register 2<sup>[33]</sup>

| Bit number | Name   | Function                                                                | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|--------|-------------------------------------------------------------------------|-----------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STR2V[7:5] | RESRVD | Reserved for Future Use                                                 | V -> R                                        | 0                              | This bit is Reserved for future use. This bit must always be written/loaded to its default state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| STR2V[4]   | DICRCS | Memory Array Data Integrity Cyclic Redundancy Check Suspend Status Flag | V -> R                                        | 0                              | <p>Description: The DICRCS bit is used to determine when the device is in Memory Array Data Integrity Cyclic Redundancy Check suspend mode.</p> <p>Selection Options:<br/>0 = Memory Array Data Integrity Cyclic Redundancy Check is not in suspend mode<br/>1 = Memory Array Data Integrity Cyclic Redundancy Check is in suspend mode</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                                                       |
| STR2V[3]   | DICRCA | Memory Array Data Integrity Cyclic Redundancy Check Abort Status Flag   | V -> R                                        | 0                              | <p>Description: The DICRCA bit indicates that the Memory Array Data Integrity Cyclic Redundancy Check calculation operation was aborted. The abort condition is based on ending address (ENDADD) and starting address (STRADD) relationship. If <math>ENDADD &lt; STRADD + 3</math>, then DICRCA will be set and the device will return to the Standby state. DICRCA flag gets cleared at the next Data Integrity Cyclic Redundancy Check calculation operation when <math>ENDADD \geq STRADD + 3</math>.</p> <p>Selection Options:<br/>0 = Memory Array Data Integrity Cyclic Redundancy Check calculation is not aborted<br/>1 = Memory Array Data Integrity Cyclic Redundancy Check calculation is aborted</p> <p>Dependency: N/A</p> |
| STR2V[2]   | SESTAT | Sector Erase Success/Failure Status Flag                                | V -> R                                        | 0                              | <p>Description: The SESTAT bit indicates whether the erase operation on the sector completed successfully. Evaluate Erase Status transaction must be executed prior to reading SESTAT bit which specifies the sector address.</p> <p>Selection Options:<br/>1 = Addressed sector was erased successfully<br/>0 = Addressed sector was not erased successfully</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                                 |
| STR2V[1]   | ERASES | Erase operation Suspend Status Flag                                     | V -> R                                        | 0                              | <p>Description: The ERASES bit is used to indicate if the Erase operation is suspended.</p> <p>Selection Options:<br/>0 = Erase operation is not in suspend mode<br/>1 = Erase operation is in suspend mode</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| STR2V[0]   | PROGMS | Program operation Suspend Status Flag                                   | V -> R                                        | 0                              | <p>Description: The PROGMS bit is used to indicate if the Program operation is suspended.</p> <p>Selection Options:<br/>0 = Program operation is not in suspend mode<br/>1 = Program operation is in suspend mode</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

**Note**

33.STR2x value during POR, Hardware Reset, Software Reset, DPD Exit, and CS# Signaling Reset is not valid. STR2x bits are valid only when STR1V[0] / RDYBSY = 0.

## 6.4 Configuration Register 1 (CFR1x)

Configuration Register 1 controls interface and data protection functions.

**Table 50 Configuration Register 1**

| Bit number           | Name    | Function                                                                            | Read/Write<br>N = Nonvolatile<br>V = Volatile                            | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------|---------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFR1N[7]<br>CFR1V[7] | RESRVD  | Reserved for Future Use                                                             | N -> R/W<br>V -> R/W                                                     | 0                              | This bit is Reserved for future use. This bit must always be written/loaded to its default state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CFR1N[6]<br>CFR1V[6] | DNU     | DNU                                                                                 | DNU                                                                      | 0                              | Do not use or change from factory default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CFR1N[5]<br>CFR1V[5] | TBPROT  | Top or Bottom Protection Selection for Legacy Protection Mode                       | If PLPROT = 0<br>N -> R/W<br>V -> R<br>If PLPROT = 1<br>N -> R<br>V -> R | 0                              | <p>Description: The TBPROT bit selects the reference point of the Legacy Block Protection bits (LBPROT[2:0]) in the Status Register on whether the protection starts from the top or starts from the bottom of the address range.</p> <p>The bit also selects a memory address range (lowest or highest) to remain readable is available for reading during Read Password Protection mode even before a successful Password entry is completed (see <a href="#">Table 52</a> on page 87).</p> <p>Selection Options:<br/>0 = Legacy Protection is applicable in the top half of the address range<br/>1 = Legacy Protection is applicable in the bottom half of the address range</p> <p>Dependency: LBPROT[2:0] (STR1x[3:1])</p> |
| CFR1N[4]<br>CFR1V[4] | PLPROT  | Permanent Locking Selection of Legacy Block Protection and 4 KB Sector Architecture | N -> R/1<br>V -> R                                                       | 0                              | <p>Description: The PLPROT bit permanently protects the Legacy Block Protection and 4 KB Sector location. It thereby permanently protects the memory array protection scheme and sector architecture (see <a href="#">Table 52</a> on page 87).</p> <p><b>Note</b> PLPROT protects LBPROT[2:0], TBPROT, and TB4 KBS bits from program and erase and it is recommended to configure these bits before configuring the PLPROT bit.</p> <p>Selection Options:<br/>0 = Legacy Block Protection and 4 KB Sector Location are not protected<br/>1 = Legacy Block Protection and 4 KB Sector Location are protected</p> <p>Dependency: N/A</p>                                                                                          |
| CFR1N[3]<br>CFR1V[3] | RESRVD  | Reserved for Future Use                                                             | N -> R/W<br>V -> R/W                                                     | 0                              | This bit is Reserved for future use. This bit must always be written/loaded to its default state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CFR1N[2]<br>CFR1V[2] | TB4 KBS | Top or Bottom Address Range Selection for 4 KB Sector Block                         | If PLPROT = 0<br>N -> R/W<br>V -> R<br>If PLPROT = 1<br>N -> R<br>V -> R | 0                              | <p>Description: The TB4KBS bit defines the logical address location of the 4 KB sector block. The 4 KB sector block replaces the fitting portion of the highest or lowest address sector (see <a href="#">Table 51</a> on page 87).</p> <p>Selection Options:<br/>0 = 4 KB Sector Block is in the bottom of the memory address space<br/>1 = 4 KB Sector Block is in the top of the memory address space</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                              |

Registers

**Table 50 Configuration Register 1 (Continued)**

| Bit number           | Name   | Function                                                                       | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------|--------|--------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFR1N[1]<br>CFR1V[1] | QUADIT | Quad SPI Interface Selection - I/O width set to 4 bits (1-1-4, 1-4-4)          | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: The QUADIT bit selects the I/O width of the device. When configured to 4-bits (QUAD), WP# becomes DQ2 and DQ3_RESET# becomes DQ3. The QUADIT transactions require Opcode sent on a single I/O, Address either on a single or all four I/Os and Data always sent on all four I/Os.</p> <p>Selection Options:<br/> 0 = Data Width set to 1 or 2 bits wide (1x - Single, 2x - Dual)<br/> 1 = Data Width set to 4 wide (4x - Quad)</p> <p>Dependency: N/A</p>                                                                                                                                    |
| CFR1N[0]<br>CFR1V[0] | TLPROT | Temporary Locking Selection of Legacy Block Protection and Sector Architecture | N -> R<br>V -> R/W                            | 0                              | <p>Description: The TLPROT bit temporarily protects the Legacy Block Protection and 4 KB Sector location. Upon power-up or a hardware reset, TLPROT is set to its default state. When selected, it protects the memory array protection scheme and sector architecture from any changes.</p> <p><b>Note</b> TLPROT protects LBPROT[2:0], TBPROT and TB4KBS bits from program and erase.</p> <p>Selection Options:<br/> 0 = Legacy Block Protection and 4 KB Sector Location are not protected<br/> 1 = Legacy Block Protection and 4 KB Sector Location are temporarily protected</p> <p>Dependency: N/A</p> |

**Table 51 4 KB parameter sector location selection**

| TB4 KBS |  | 4 KB location                                 |
|---------|--|-----------------------------------------------|
| 0       |  | 4 KB physical sectors at bottom (Low address) |
| 1       |  | 4 KB physical sectors at top, (High address)  |

**Table 52 PLPROT and TLPROT protection**

| PLPROT | TLPROT | Array protection and 4K sector                                     |
|--------|--------|--------------------------------------------------------------------|
| 0      | 0      | Unprotected (Unlocked)                                             |
| 1      | X      | TBPROT, LBPROTx, TB4 KBS - Permanently Protected (Locked)          |
| 0      | 1      | TBPROT, LBPROTx, TB4 KBS - Protected (Locked) till next Power-down |

## 6.5 Configuration Register 2 (CFR2x)

Configuration Register 2 controls interface, memory read latency and address byte length selection.

**Table 53 Configuration Register 2**

| Bit number               | Name        | Function                                                                            | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------|-------------|-------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFR2N[7]<br>CFR2V[7]     | ADRBYT      | Address Byte Length Selection between 3 or 4 bytes for Instructions                 | N -> R/W<br>V -> R/W                          | X                              | <p>Description: The ADRBYT bit controls the expected address length for all instructions that require address and is selectable between 3 Bytes or 4 Bytes. For the DDP or QDP devices, if ADRBYT = 0 only the first 128 Mb of die 1 can be accessed.</p> <p>Selection Options:<br/>0 = Instructions will use 3 Bytes for address<br/>1 = Instructions will use 4 Bytes for address</p> <p>Note<br/>Factory Default = 1 OPN Model # 05<br/>Factory Default = 0 OPN Model # 15</p> <p>See “<a href="#">Ordering part number</a>” on page 143.</p> <p>Dependency: N/A</p> |
| CFR2N[6]<br>CFR2V[6]     | QPI-IT      | QPI Interface & Protocol Selection - I/O width set to 4 bits (4-4-4)                | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: The QPI-IT bit selects the I/O width of the device to be 4-bits wide. When configured to 4-bits (QPI-IT, QUADIT), WP# becomes DQ2 and DQ3_RESET# becomes DQ3. The QPI-IT transactions require Opcode, Address and Data always sent on all four I/Os.</p> <p>Selection Options:<br/>0 = Data Width set to 1 or 2 bits wide (1x - Single, 2x - Dual) - Legacy Protocol<br/>1 = Data Width set to 4 wide (4x - Quad) - QPI Protocol</p> <p>Dependency: QUADIT (CFR1x[1])</p>                                                                               |
| CFR2N[5]<br>CFR2V[5]     | DQ3RST      | DQ3 and RESET Selection for DQ3 - Multiplexed operation on I/O #3                   | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: The DQ3RST bit controls the RESET# behavior on DQ3 signal. When enabled, a LOW on DQ3 will perform a hardware reset while CS# is HIGH. This multiplexed functionality on DQ3 is only available when QUADIT or QPI-IT interface modes are enabled. Disabling QUADIT or QPI-IT modes makes DQ3 a dedicated RESET# pin.</p> <p>Selection Options:<br/>0 = DQ3 has no multiplexed RESET# function<br/>1 = DQ3 performs a hardware reset when LOW provided CS# is HIGH</p> <p>Dependency: N/A</p>                                                            |
| CFR2N[4]<br>CFR2V[4]     | RESRVD      | Reserved for Future Use                                                             | N -> R/W<br>V -> R/W                          | 0                              | <p>These bits are Reserved for future use. This bit must always be written/loaded to its default state.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CFR2N[3:0]<br>CFR2V[3:0] | MEMLAT[3:0] | Memory Array Read Latency selection - Dummy cycles required for initial data access | N -> R/W<br>V -> R/W                          | 1000                           | <p>Description: The MEMLAT[3:0] bits control the read latency (dummy cycles) delay in all variable latency memory array and nonvolatile register read transactions. MEMLAT selection allows the user to adjust the read latency during normal operation based on different operating frequencies (see <a href="#">Table 54</a> on page 89).</p> <p>Selection Options:<br/>0000 = 0/8/2 Latency Cycles Selection based on transaction opcodes<br/>.....<br/>1111 = 15/8/17 Latency Cycles Selection based on transaction opcodes</p> <p>Dependency: N/A</p>              |

**Table 54 Latency code (Cycles) versus frequency**<sup>[34, 35, 36, 37]</sup>

| Latency code / Cycles | Read Transaction Maximum Frequency (MHz)                                                                                                                                                                  |                   |                                        |                                                                                                                                                 |                                                                                                                  |                                                                                  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|                       | RDAY2_C_0 (1-1-1)<br>RDSSR_C_0 (1-1-1)<br>RDECC_C_0 (1-1-1)<br>RDECC_4_0 (1-1-1)<br>RDARG_C_0 (1-1-1) <sup>[38]</sup><br>RDAY4_C_0 (1-1-4)<br>RDAY4_4_0 (1-1-4)<br>RDPPB_C_0 (1-1-1)<br>RDPPB_4_0 (1-1-1) | RDAY2_4_0 (1-1-1) | RDAY3_C_0 (1-2-2)<br>RDAY3_4_0 (1-2-2) | RDAY2_4_0 (4-4-4)<br>RDAY5_4_0 (4-4-4)<br>RDAY5_C_0 (4-4-4)<br>RDAY5_C_0 (1-4-4)<br>RDAY5_4_0 (1-4-4)<br>RDPPB_C_0 (4-4-4)<br>RDPPB_4_0 (4-4-4) | RDSSR_C_0 (4-4-4) <sup>[39]</sup><br>RDARG_C_0 (4-4-4) <sup>[38]</sup><br>RDECC_C_0 (4-4-4)<br>RDECC_4_0 (4-4-4) | RDAY7_C_0 (1-4-4)<br>RDAY7_4_0 (1-4-4)<br>RDAY7_C_0 (4-4-4)<br>RDAY7_4_0 (4-4-4) |
|                       | Mode cycle = 0                                                                                                                                                                                            | Mode cycle = 8    | Mode cycle = 4                         | Mode cycle = 2                                                                                                                                  | Mode cycle = 0                                                                                                   | Mode cycle = 1                                                                   |
| 0                     | 50                                                                                                                                                                                                        | 156               | 81                                     | 43                                                                                                                                              | 18                                                                                                               | N/A                                                                              |
| 1                     | 68                                                                                                                                                                                                        | 166               | 93                                     | 56                                                                                                                                              | 31                                                                                                               | N/A                                                                              |
| 2                     | 81                                                                                                                                                                                                        | 166               | 106                                    | 68                                                                                                                                              | 43                                                                                                               | 43                                                                               |
| 3                     | 93                                                                                                                                                                                                        | 166               | 118                                    | 81                                                                                                                                              | 56                                                                                                               | 56                                                                               |
| 4                     | 106                                                                                                                                                                                                       | 166               | 131                                    | 93                                                                                                                                              | 68                                                                                                               | 68                                                                               |
| 5                     | 118                                                                                                                                                                                                       | 166               | 143                                    | 106                                                                                                                                             | 81                                                                                                               | 81                                                                               |
| 6                     | 131                                                                                                                                                                                                       | 166               | 156                                    | 118                                                                                                                                             | 93                                                                                                               | 93                                                                               |
| 7                     | 143                                                                                                                                                                                                       | 166               | 166                                    | 131                                                                                                                                             | 106                                                                                                              | 102                                                                              |
| 8 (default)           | 156                                                                                                                                                                                                       | 166               | 166                                    | 143                                                                                                                                             | 118                                                                                                              | 102                                                                              |
| 9                     | 166                                                                                                                                                                                                       | 166               | 166                                    | 156                                                                                                                                             | 131                                                                                                              | 102                                                                              |
| 10                    | 166                                                                                                                                                                                                       | 166               | 166                                    | 166                                                                                                                                             | 143                                                                                                              | 102                                                                              |
| 11                    | 166                                                                                                                                                                                                       | 166               | 166                                    | 166                                                                                                                                             | 156                                                                                                              | 102                                                                              |
| 12                    | 166                                                                                                                                                                                                       | 166               | 166                                    | 166                                                                                                                                             | 166                                                                                                              | 102                                                                              |
| 13                    | 166                                                                                                                                                                                                       | 166               | 166                                    | 166                                                                                                                                             | 166                                                                                                              | 102                                                                              |
| 14                    | 166                                                                                                                                                                                                       | 166               | 166                                    | 166                                                                                                                                             | 166                                                                                                              | 102                                                                              |
| 15                    | 166                                                                                                                                                                                                       | 166               | 166                                    | 166                                                                                                                                             | 166                                                                                                              | 102                                                                              |

**Notes**

34. When using the ECC error reporting mechanisms, the read output data must be at least 2 bytes for correct ECC reporting.
35. CK frequency > 166 MHz SDR, or > 102 MHz DDR is not supported by this family of devices.
36. The Fast Read 4-Byte address, QPI, Dual I/O, Quad I/O, QPI, DDR Quad I/O, and DDR QPI, protocols include Continuous Read Mode bits following the address. The clock cycles for these bits are not counted as part of the latency cycles shown in the table. For example, the legacy Quad I/O transaction has two Continuous Read mode cycles following the address. Therefore, the legacy Quad I/O transaction without additional read latency is supported only up to the frequency shown in the table for a read latency of 0 cycles. By increasing the variable read latency, the frequency of the Quad I/O transaction can be increased to allow operation up to the maximum supported 166 MHz frequency.
37. Read SFPD transaction always have a dummy cycle of 8 and the maximum frequencies for different interfaces related to eight dummy cycles. Read Unique ID has 32 cycles of latency.
38. Read Any Register transaction uses these latency cycles for reading nonvolatile registers.
39. Secure Silicon Read (4-4-4) latency cycle > 0.

## 6.6 Configuration Register 3 (CFR3x)

Configuration Register 3 controls transaction behavior.

**Table 55 Configuration Register 3**

| Bit number               | Name        | Function                                                                                 | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------|-------------|------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFR3N[7:6]<br>CFR3V[7:6] | VRGLAT[1:0] | Volatile Register Read Latency selection - Dummy cycles required for initial data access | N -> R/W<br>V -> R/W                          | 00                             | <p>Description: The VRGLAT[1:0] bits control the read latency (dummy cycles) delay in all variable latency register read transactions. VRGLAT[1:0] selection allows the user to adjust the read latency during normal operation based on different operating frequencies (see <a href="#">Table 56</a> on page 91).</p> <p>Selection Options:<br/>00, 01, 10, 11 Latency Cycles Selection based on transaction opcodes</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CFR3N[5]<br>CFR3V[5]     | BLKCHK      | Blank Check selection during Erase operation for better endurance                        | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: When this feature is enabled an erase transaction first evaluates the erase status of the sector. If the sector is found to erased, the erase operation is aborted. In other words, the erase operation is only executed if programmed bits are found in the sector. Disabling BLKCHK executes an erase operation unconditionally.</p> <p>Selection Options:<br/>0 = Blank Check is disabled before executing an erase operation<br/>1 = Blank Check evaluation is enabled before executing an erase operation</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                                             |
| CFR3N[4]<br>CFR3V[4]     | PGMBUF      | Program Buffer Size selection                                                            | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: The PGMBUF bit selects the Programming Buffer size which is used for page programming. Program buffer size affects the device programming time.</p> <p><b>Note</b> If programming data exceeds the program buffer size, data gets wrapped.</p> <p>Selection Options:<br/>0 = 256 Byte Write Buffer Size<br/>1 = 512 Byte Write Buffer Size</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CFR3N[3]<br>CFR3V[3]     | UNHYSA      | Uniform or Hybrid Sector Architecture selection                                          | N -> R/W<br>V -> R                            | 1                              | <p>Description: The UNHYSA bit selects between uniform (all 256 KB sectors) or hybrid (4 KB sectors and 256 KB sectors) sector architecture. If hybrid sector architecture is selected, 4 KB sector block is made part of the main Flash array address map. The 4 KB sector block can overlay at either the highest or the lowest address range of the device. If uniform sector architecture is selected, 4 KB sector block is removed from the address map and all sectors are of uniform size.</p> <p><b>Note</b> Hybrid sector architecture also enables 4 KB Sector Erase transaction (20h). Otherwise, 4 KB Sector Erase transaction, if issued, is ignored by the device.</p> <p>Selection Options:<br/>0 = Hybrid Sector Architecture (combination of 4 KB sectors and 256 KB sectors)<br/>1 = Uniform Sector Architecture (all 256 KB sectors)</p> <p>Dependency: ST4KBS(CFR1N[6],<br/>TB4KBS(CFR1N[2]))</p> |

**Table 55 Configuration Register 3 (Continued)**

| Bit number           | Name   | Function                                         | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------|--------|--------------------------------------------------|-----------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFR3N[2]<br>CFR3V[2] | CLSRSM | Clear Status or Resume transaction 30h selection | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: The CLSRSM bit selects how the 30h transaction is used in the device. CLRRSM controls whether 30h transaction is used as clear status transaction or as an alternate Program / Erase / Data Integrity Check resume transaction.</p> <p>Selection Options:<br/>0 = Clear Status Register transaction<br/>1 = Program / Erase / Data Integrity Check Resume transaction</p> <p>Dependency: N/A</p> |
| CFR3N[1]<br>CFR3V[1] | RESRVD | Reserved for Future Use                          | N -> R/W<br>V -> R/W                          | 0                              | This bit is Reserved for future use. This bit must always be written/loaded to its default state.                                                                                                                                                                                                                                                                                                                |
| CFR3N[0]<br>CFR3V[0] | LSFRST | Legacy Software Reset transaction F0h selection  | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: The LSFRST bit selects the software reset transaction. It allows the legacy F0h single transaction for software reset.</p> <p>Selection Options:<br/>0 = Legacy Software Reset is disabled<br/>1 = Legacy Software Reset is enabled</p> <p>Dependency: N/A</p>                                                                                                                                   |

**Table 56 Register latency code (Cycles) versus frequency<sup>[40, 41]</sup>**

| Latency code | Frequency | Fast read registers<br>(No address)                                                                                                                                          | Regular read registers<br>(No address)                      | Regular read registers<br>(With address)                                                            |
|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
|              |           | RDSR1_0_0 (1-1-1)<br>RDSR1_0_0 (4-4-4)<br>RDSR2_0_0 (1-1-1)<br>RDDLP_0_0 (1-1-1)<br>RDIDN_0_0 (1-1-1)<br>RDIDN_0_0 (4-4-4)<br>RDPLB_0_0 (1-1-1)<br>RDQID_0_0 (1-4-4) (4-4-4) | RDSR2_0_0 (4-4-4)<br>RDDLP_0_0 (4-4-4)<br>RDPLB_0_0 (4-4-4) | RDDYB_C_0 (1-1-1) (4-4-4)<br>RDDYB_4_0 (1-1-1) (4-4-4)<br>RDARG_C_0 <sup>[42]</sup> (1-1-1) (4-4-4) |
| 00 (Default) | 50 MHz    | 0                                                                                                                                                                            | 0                                                           | 0                                                                                                   |
| 01           | 133 MHz   | 0                                                                                                                                                                            | 1                                                           | 1                                                                                                   |
| 10           | 133 MHz   | 1                                                                                                                                                                            | 1                                                           | 1                                                                                                   |
| 11           | 166 MHz   | 2                                                                                                                                                                            | 2                                                           | 2                                                                                                   |

**Notes**

40. CK frequency > 166 MHz SDR, or 102 MHz DDR is not supported by this family of devices.

41. Read SDFP transaction always have a dummy cycle of 8 and the maximum frequencies for different interfaces related to eight dummy cycles. Read Unique ID has 32 cycles of latency.

42. Read Any Register transaction uses these latency cycles for reading volatile registers.

## 6.7 Configuration Register 4 (CFR4x)

Configuration Register 4 controls the main Flash array read transactions burst wrap behavior and output driver impedance.

**Table 57 Configuration Register 4**

| Bit number               | Name        | Function                                                                    | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------|-------------|-----------------------------------------------------------------------------|-----------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFR4N[7:5]<br>CFR4V[7:5] | IOIMPD[2:0] | I/O Driver Output Impedance selection                                       | N -> R/W<br>V -> R/W                          | 000                            | <p>Description: The IOIMPD[2:0] bits select the IO driver output impedance (drive strength). The output impedance configuration bits adjust the drive strength during normal device operation to meet system signal integrity requirements.</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>000 = 45 Ω (Factory Default)</li> <li>001 = 120 Ω</li> <li>010 = 90 Ω</li> <li>011 = 60 Ω</li> <li>100 = 45 Ω</li> <li>101 = 30 Ω</li> <li>110 = 20 Ω</li> <li>111 = 15 Ω</li> </ul> <p>Dependency: N/A</p>                                                                                                                                                                    |
| CFR4N[4]<br>CFR4V[4]     | RBSTWP      | Read Burst Wrap Enable selection                                            | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: The RBSTWP bit selects the read burst wrap feature. It allows the device to enter and exit burst wrapped read mode during normal operation. The wrap length is selected by RBSTWL[1:0] bits.</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>0 = Read Wrapped Burst disabled</li> <li>1 = Read Wrapped Burst enabled</li> </ul> <p>Dependency: RBSTWL[1:0] (CFR4x[1:0])</p>                                                                                                                                                                                                                                                                                |
| CFR4N[3]<br>CFR4V[3]     | ECC12S      | Error Correction Code (ECC) 1-bit or 1-bit/2-bit error correction selection | N -> R/W<br>V -> R/W                          | 1                              | <p>Description: The ECC12S bit selects between 1-bit ECC error detection/correction or both 1-bit ECC error detection and correction and 2-bit ECC error detection. This configuration option affects Address Trap Register and ECC Counter Register functionalities as well. The host needs to erase and reprogram the data in the SEMPER Flash memory upon ECC configuration change (1-bit correction to 1-bit correction and 2-bit detection or vice versa).</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>0 = 1-bit ECC Error Detection/Correction</li> <li>1 = 1-bit ECC Error Detection/Correction and 2-bit ECC error detection</li> </ul> <p>Dependency: N/A</p> |
| CFR4N[2]<br>CFR4V[2]     | DPDPOR      | Deep Power Down power saving mode entry selection upon POR                  | N -> R/W<br>V -> R/W                          | 0                              | <p>Description: The DPDPOR bit selects if the device will be in either Deep Power Down (DPD) mode or the Standby mode after the completion of POR. If enabled, DPDPOR configures the device to start in DPD mode to reduce current consumption until the device is needed. If the device is in DPD, a pulse on CS# or a Hardware reset will return the device to Standby mode.</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>0 = Standby mode is entered upon the completion of POR</li> <li>1 = Deep Power Down Power mode is entered upon the completion of POR</li> </ul> <p>Dependency: N/A</p>                                                                      |
| CFR4N[1:0]<br>CFR4V[1:0] | RBSTWL[1:0] | Read Burst Wrap Length selection                                            | N -> R/W<br>V -> R/W                          | 00                             | <p>Description: The RBSTWL[1:0] bits select the read burst wrap length and alignment during normal operation. It selects the fixed length/aligned group of 8, 16, 32, or 64 Bytes (see <a href="#">Table 58</a> on page 93).</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>00 = 8 Bytes Wrap length</li> <li>01 = 16 Bytes Wrap length</li> <li>10 = 32 Bytes Wrap length</li> <li>11 = 64 Bytes Wrap length</li> </ul> <p>Dependency: RBSTWP (CFR4x[4])</p>                                                                                                                                                                                                             |

**Table 58 Output data wrap sequence**

| Wrap boundary (Bytes) | Start address (Hex) | Address sequence (Hex)                                                                                                                                                                                                                                          |
|-----------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sequential            | XXXXXX03            | 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18.                                                                                                                                                                         |
| 8                     | XXXXXX00            | 00, 01, 02, 03, 04, 05, 06, 07, 00, 01, 02.                                                                                                                                                                                                                     |
| 8                     | XXXXXX07            | 07, 00, 01, 02, 03, 04, 05, 06, 07, 00, 01.                                                                                                                                                                                                                     |
| 16                    | XXXXXX02            | 02, 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 00, 01, 02, 03.                                                                                                                                                                                         |
| 16                    | XXXXXX0C            | 0C, 0D, 0E, 0F, 00, 01, 02, 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E.                                                                                                                                                                                     |
| 32                    | XXXXXX0A            | 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A, 1B, 1C, 1D, 1E, 1F, 00, 01, 02, 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F.                                                                                                         |
| 32                    | XXXXXX1E            | 1E, 1F, 00, 01, 02, 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A, 1B, 1C, 1D, 1E, 1F, 00.                                                                                                                     |
| 64                    | XXXXXX03            | 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A, 1B, 1C, 1D, 1E, 1F, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 2A, 2B, 2C, 2D, 2E, 2F, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39, 3A, 3B, 3C, 3D, 3E, 3F 00, 01, 02.  |
| 64                    | XXXXXX2E            | 2E, 2F, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39, 3A, 3B, 3C, 3D, 3E, 3F, 00, 01, 02, 03, 04, 05, 06, 07, 08, 09, 0A, 0B, 0C, 0D, 0E, 0F, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 1A, 1B, 1C, 1D, 1E, 1F, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 2A, 2B, 2C, 2D. |

## 6.8 Memory Array Data Integrity Check CRC Register (DCRV)

The memory array Data Integrity Check CRC Register (DCRV) stores the results of the CRC calculation on the data contained between the specified starting and ending addresses.

**Table 59 Memory Array Data Integrity Check CRC Register**

| Bit number | Name         | Function                             | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default (hex) | Description                                                                                                                                                                                                                                  |
|------------|--------------|--------------------------------------|-----------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DCRV[31:0] | DTCRCV[31:0] | Memory Array Data CRC Checksum Value | V -> R                                        | xx00000               | <p>Description: The DTCRCV[31:0] bits store the checksum value of the CRC process on the memory array data contained within the starting address and the ending address.</p> <p>Selection Options: Checksum Value</p> <p>Dependency: N/A</p> |

## 6.9 ECC Status Register (ESCV)

The ECC Status Register (ESCV) contains the ECC status of any error correction action performed on the unit data whose byte was addressed during last read.

**Note** Unit data is defined as the number of bytes over which the ECC is calculated. HL-T/HS-T family devices have a 16 bytes (128 bits) unit data.

**Table 60** ECC Status Register

| Bit number | Name   | Function                                            | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|--------|-----------------------------------------------------|-----------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECSV[7:5]  | RESRVD | Reserved for Future Use                             | V -> R                                        | 000                            | This bit is Reserved for future use. This bit must always be written/loaded to its default state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ECSV[4]    | ECC2BT | ECC Error 2-bit Error Detection Flag                | V -> R                                        | 0                              | <p>Description: The ECC2BT bit indicates that a 2-bit ECC Error was detected in the data unit (16 bytes). A Clear ECC Status Register transaction (CLECC_0_0) will reset ECC2BT.</p> <p><b>Note</b> ECC2BT is updated every time any memory address is read and is sticky, i.e. once it is set, it remains set. The ECC2BT status is maintained until a Clear ECC Status Register transaction (CLECC_0_0) is executed.</p> <p><b>Note</b> ECC1BT is not valid if ECC2BT status flag is set.</p> <p>Selection Options:<br/>0 = No 2-Bit ECC Error was detected in the data unit (16 bytes)<br/>1 = 2-bit ECC Error was detected in the data unit (16 bytes)</p> <p>Dependency: N/A</p> |
| ECSV[3]    | ECC1BT | ECC Error 1-bit Error Detection and Correction Flag | V -> R                                        | 0                              | <p>Description: The ECC1BT bit indicates that a 1-bit ECC Error was detected and corrected in the data unit (16 bytes). A Clear ECC Status Register transaction (CLECC_0_0) will reset ECC1BT.</p> <p><b>Note</b> ECC1BT is updated every time any memory address is read and is sticky, i.e. once it is set, it remains set. The ECC1BT status is maintained until a Clear ECC Status Register transaction (CLECC_0_0) is executed.</p> <p>Selection Options:<br/>0 = No 1-Bit ECC Error was detected in the data unit (16 bytes)<br/>1 = 1-bit ECC Error was detected in the data unit (16 bytes)</p> <p>Dependency: N/A</p>                                                        |
| ECSV[2:0]  | RESRVD | Reserved for Future Use                             | V -> R                                        | 000                            | This bit is Reserved for future use. This bit must always be written/loaded to its default state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

## 6.10 ECC Address Trap Register (EATV)

The ECC Address Trap Register (EATV) stores the address of the ECC unit data where either a 1-Bit/2-Bit error or only a 1-Bit error occurred during a read operation. It stores the ECC unit address of the first ECC error captured during a memory read operation since the last Clear ECC transaction.

**Table 61** ECC Address Trap Register

| Bit number | Name         | Function                                        | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default (hex) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|--------------|-------------------------------------------------|-----------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EATV[31:0] | ECCATP[31:0] | ECC 1-bit and 2-bit Error Address Trap Register | V -> R                                        | 00000000                 | <p>Description: The Address Trap Register (ECCATP[31:0]) stores in each die the ECC unit data address (A26:A0) where a 1-Bit/2-Bit error occurred during a read operation in that die address space for the DDP or QDP devices. ECCATP[31:0] stores the ECC unit address of the first ECC error captured per each die during a memory read operation since the last Clear ECC Status Register transaction (CLECC_0_0). <b>Note</b> ECCATP[31:0] is only updated during Read Instruction. <b>Note</b> Clear ECC Status Register transaction (CLECC_0_0), POR or Hardware/Software reset clears the EATV[31:0] to 0x00000000.</p> <p>Selection Options: ECC Error Data Unit Address</p> <p>Dependency: N/A</p> |

## 6.11 ECC Error Detection Count Register (ECTV)

The ECC Error Detection Counter Register (ECTV) stores the number of either 1-Bit/2-Bit or only 1-Bit ECC errors have occurred during read operations since the last POR or hardware/software reset.

**Table 62** ECC Count Register

| Bit number | Name         | Function                                 | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default (hex) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|--------------|------------------------------------------|-----------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECTV[15:0] | ECCCNT[15:0] | ECC 1-bit and 2-bit Error Count Register | V -> R                                        | 00000000                 | <p>Description: The ECCCNT[15:0] stores the number of 1-bit/2-bit ECC errors occurred during read operations since the last POR or hardware/software reset on each die in the DDP or QDP device. <b>Note</b> ECCCNT[15:0] is only updated during Read Instruction. <b>Note</b> Only one ECC error is counted for each data unit. If multiple read transactions access the same unit data containing an ECC error, the ECCCNT[15:0] will increment each time the unit data is read. <b>Note</b> Once the count reaches 0xFFFF, the ECCCNT[15:0] will stop incrementing. <b>Note</b> POR or Hardware/Software reset clears the ECCNT[15:0] to 0x0000.</p> <p>Selection Options: ECC Error Count</p> <p>Dependency: N/A</p> |

## 6.12 Advanced Sector Protection Register (ASPO)

The ASP Register (ASPO) configures the behavior of Advanced Sector Protection scheme.

**Table 63 Advanced Sector Protection Register**

| Bit number | Name   | Function                                                                  | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|--------|---------------------------------------------------------------------------|-----------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ASPO[15:6] | RESRVD | Reserved for Future Use                                                   | N -> R/1                                      | 1111111111                  | This bit is Reserved for future use. This bit must always be written/loaded to its default state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ASPO[5]    | ASPRDP | Read Password Based Protection Selection                                  | N -> R/1                                      | 1                           | <p>Description: The ASPRDP bit selects the Read Password Mode Protection mode. Read Password Protection mode works in conjunction with Password Protection mode to protect all sectors from Read/Erase/Program. Based on TBPROT configuration bit (CFR1x[5]), either the top or bottom sector is available for reading.</p> <p>Selection Options:<br/>0 = Read Password Protection Mode is enabled<br/>1 = Read Password Protection Mode is disabled</p> <p>Dependency: TBPROT (CFR1x[5])</p>                                                                                                                                                                                                                                                               |
| ASPO[4]    | ASPDYB | Dynamic Protection (DYB) for all sectors at power-up Selection            | N -> R/1                                      | 1                           | <p>Description: The ASPDYB bit selects whether all DYB bits (sectors) are in the protected state following power-up or hardware reset. DYB bits will individually need to be reset to change sector protections.</p> <p>Selection Options:<br/>0 = DYB based sector protection enabled at power-up or hardware reset<br/>1 = DYB based sector protection disabled at power-up or hardware reset</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                  |
| ASPO[3]    | ASPPPB | Permanent Protection (PPB) bits for all sectors programmability Selection | N -> R/1                                      | 1                           | <p>Description: The ASPPPB bit selects whether all PPB bits are one-time programmable making PPB sector protection permanent.</p> <p><b>Note</b> ASPPPB disables PPB erase transaction (ERPPB_4_0).</p> <p>Selection Options:<br/>0 = PPB bits are one-time programmable<br/>1 = PPB bits can be erased and programmed as desired</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                                                                                                                                                |
| ASPO[2]    | ASPPWD | Password Based Protection Selection                                       | N -> R/1                                      | 1                           | <p>Description: The ASPPWD bit selects the Password Protection Mode. Password Protection mode protects all PPB bits till the correct password is entered. The ASPPWD can also be used in combination with the ASPRDP to protect all registers and all memory from erase/program and to protect sectors from being read as well till the correct password is provided - except for top or bottom sector which is available for reading based on TBPROT configuration bit (CFR1x[5]).</p> <p><b>Note</b> When ASPPAS is selected, ASPO[15:0], CFR1N[7:2] and PWDO[63:0] are protected against Write operations.</p> <p>Selection Options:<br/>0 = Password Protection Mode is enabled<br/>1 = Password Protection Mode is disabled</p> <p>Dependency: N/A</p> |

**Table 63 Advanced Sector Protection Register (Continued)**

| Bit number | Name   | Function                                                        | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|--------|-----------------------------------------------------------------|-----------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ASPO[1]    | ASPPER | Persistent Protection Selection (Register Protection Selection) | N -> R/1                                      | 1                           | <p>Description: The ASPPER bit selects the Persistent Protection Mode. The Persistent Protection mode (ASPPER) protects the ASPO[15:0], CFR1x[6, 5, 4, 2] and CFR3x[3] registers from erase or program.</p> <p>Selection Options:<br/>           0 = Persistent Protection Mode is enabled<br/>           1 = Persistent Protection Mode is disabled</p> <p>Dependency: N/A</p>                                                                                                                                 |
| ASPO[0]    | ASPPRM | Permanent Protection Selection                                  | N -> R/1                                      | 1                           | <p>Description: The ASPPRM bit selects the Permanent Protection Mode. The Permanent Protection mode (ASPPRM) permanently protects the PPB bits from erase or program. ASPPRM bit should be programmed once all the PPB based sector protections are finalized.</p> <p><b>Note</b> Permanent protection is independent of the PPBLOCK bit.</p> <p>Selection Options:<br/>           0 = Permanent Protection Mode is enabled<br/>           1 = Permanent Protection Mode is disabled</p> <p>Dependency: N/A</p> |

## 6.13 ASP Password Register (PWDO)

The ASP Password Register (PWDO) is used to permanently define a password.

**Table 64 Password Register**

| Bit number | Name         | Function          | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default<br>(hex) | Description                                                                                                                                                                                                                                                                                    |
|------------|--------------|-------------------|-----------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWDO[63:0] | PASWRD[63:0] | Password Register | N -> R/1                                      | FFFFFFFFFFFFFF           | <p>Description: The PASWRD[63:0] permanently stores a password used in password protected modes of operation. When password protection mode is enabled, this register will output the undefined data upon read password request.</p> <p>Selection Options: Password</p> <p>Dependency: N/A</p> |

## 6.14 ASP PPB Lock Register (PPLV)

The PPBLCK bit in the ASP PPB Lock Register (PPLV) is used to protect the PPB bits.

**Table 65 ASP PPB Lock Register**

| Bit number | Name   | Function                           | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default<br>(binary) | Description                                                                                                                                                                                                                                                                                         |
|------------|--------|------------------------------------|-----------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PPLV[7:1]  | RESVRD | Reserved for Future Use            | V -> R                                        | 0000000                     | This bit is Reserved for future use. This bit must always be written/loaded to its default state.                                                                                                                                                                                                   |
| PPLV[0]    | PPBLCK | PPB Temporary Protection Selection | V -> R                                        | 1, ASPO[2:1]                | <p>Description: The PPBLCK bit is used to temporarily protect all the PPB bits.</p> <p>Selection Options:<br/>           0 = PPB Bits can be erased or programmed<br/>           1 = PPB bits are protected against erase or program till the next POR or hardware reset</p> <p>Dependency: N/A</p> |

## 6.15 ASP PPB Access Register (PPAV)

The ASP PPB Access Register (PPAV) is used to provide the state of each sector's PPB protection bit.

**Table 66 ASP PPB Access Register**

| Bit number | Name        | Function                           | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|-------------|------------------------------------|-----------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PPAV[7:0]  | PPBACS[7:0] | Sector Based PPB Protection Status | V -> R                                        | 11111111                       | <p>Description: The PPBACS[7:0] bits are used to provide the state of the individual sector's PPB bit.</p> <p>Selection Options:<br/>         FF = PPB for the sector addressed by the Read PPB transaction (RDPPB_4_0) is 1, not protecting that sector from program or erase operations<br/>         00 = PPB for the sector addressed by the Read PPB transaction (RDPPB_4_0) is 0, protecting that sector from program or erase operations</p> <p>Dependency: N/A</p> |

## 6.16 ASP Dynamic Block Access Register (DYAV)

The ASP DYB Access Register (DYAV) is used to provide the state of each sector's DYB protection bit.

**Table 67 ASP DYB Access Register**

| Bit number | Name        | Function                           | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|-------------|------------------------------------|-----------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DYAV[7:0]  | DYBACS[7:0] | Sector Based DYB Protection Status | V -> R                                        | 11111111                       | <p>Description: The DYBACS[7:0] bits are used to provide the state of the individual sector's DYB bit.</p> <p>Selection Options:<br/>         FF = DYB for the sector addressed by the Read DYB transaction (RDDYB_4_0) is 1, not protecting that sector from program or erase operations<br/>         00 = DYB for the sector addressed by the Read DYB transaction (RDDYB_4_0) is 0, protecting that sector from program or erase operations</p> <p>Dependency: N/A</p> |

Registers

## 6.17 Data Learning Register (DLPx)

The Data Learning Pattern Register (DLPx) contains the 8-bit Data Learning pattern.

**Table 68 Data Learning Register**

| Bit number             | Name        | Function                        | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(hex) | Description                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------|-------------|---------------------------------|-----------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DLPN[7:0]<br>DLPV[7:0] | DTLRPT[7:0] | Data Learning Pattern Selection | N -> R/W<br>V -> R/W                          | 00                          | <p>Description: The DTLRPT[7:0] bits provide the data pattern which is output during Read Latency cycles. This pattern is transferred to the host during SDR/DDR read transaction latency cycles to provide a training pattern to help the host more accurately center the data capture point in the received data bits.</p> <p>Selection Options: Pattern</p> <p>Dependency: N/A</p> |

**Table 69 DLR feature summary**

| Interface type  | SDR | DDR |
|-----------------|-----|-----|
| 1-1-1           | N/A | N/A |
| 1-2-2           |     |     |
| 1-1-4           | Yes | Yes |
| 1-4-4           |     |     |
| 4-4-4           |     |     |
| Register Access | N/A | N/A |

**Table 70 Data learning pattern behavior**

| Interface data type | Latency type 1                                            | Latency type 2                |
|---------------------|-----------------------------------------------------------|-------------------------------|
| SDR                 | Greater than or equal to 9;<br>DLP on last 8 Clock Cycles | Less than 9; DLP is truncated |
| DDR                 | Greater than or equal to 5;<br>DLP on last 4 Clock Cycles | Less than 5; DLP is truncated |

## 6.18 Sector Erase Count Register (SECV)

The Sector Erase Count Register (SECV) contains the number of times the addressed sector has been erased on each die in the DDP or QDP device.

**Table 71 Sector Erase Count Register**

| Bit number | Name         | Function                                  | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default<br>(hex) | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|--------------|-------------------------------------------|-----------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SECV[23]   | SECCPT       | Sector Erase Count Corruption Status Flag | V -> R                                        | 0                        | <p>Description: The SECCPT bit is used to determine if the reported sector erase count is corrupted and was reset. <b>Note</b> If SECCPT is set due to count corruption, it will reset to 0 on the next successful erase operation on the selected sector.</p> <p>Selection Options:<br/>0 = Sector Erase Count is not corrupted and is valid<br/>1 = Sector Erase Count is corrupted and is not valid</p> <p>Dependency: N/A</p> |
| SECV[22:0] | SECVAL[22:0] | Sector Erase Count Value                  | V -> R                                        | 000000                   | <p>Description: The SECVAL[22:0] bits store the number of times a sector has been erased.</p> <p>Selection Options: Value</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                                                                              |

## 6.19 Endurance flex Architecture Selection Register (EFXx)

The Endurance flex Architecture Selection registers (EFXx) define the long retention / high endurance regions based on a four pointer based architecture on each die in the DDP or QDP device.

**Table 72 Endurance flex Architecture Selection Register (Pointer 4)**

| Bit number  | Name        | Function                                             | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default<br>(binary) | Description                                                                                                                                                                                                                  |
|-------------|-------------|------------------------------------------------------|-----------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFX4O[10:2] | EPTAD4[8:0] | Endurance flex Pointer 4 Address Selection           | N -> R/1                                      | 111111111                   | <p>Description: The EPTAD4[8:0] bits define the 9-bit address of the beginning sector from where the long retention / high endurance region is defined.</p> <p>Selection Options: Pointer Address</p> <p>Dependency: N/A</p> |
| EFX4O[1]    | ERGNT4      | Endurance flex Pointer 4 based Region Type Selection | N -> R/1                                      | 1                           | <p>Description: The ERGNT4 bit defines whether the region is long retention or high endurance.</p> <p>Selection Options:<br/>0 = Long Retention Sectors<br/>1 = High Endurance Sectors</p> <p>Dependency: N/A</p>            |
| EFX4O[0]    | EPTEB4      | Endurance flex Pointer 4 Enable# Selection           | N -> R/1                                      | 1                           | <p>Description: The EPTEB4 bit define whether the wear leveling pointer is enabled/disabled.</p> <p>Selection Options:<br/>0 = Pointer Address Enabled<br/>1 = Pointer Address Disabled</p> <p>Dependency: N/A</p>           |

**Table 73 Endurance flex Architecture Selection Register (Pointer 3)**

| Bit number  | Name        | Function                                             | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default<br>(binary) | Description                                                                                                                                                                                                                                                           |
|-------------|-------------|------------------------------------------------------|-----------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFX30[10:2] | EPTAD3[8:0] | Endurance flex Pointer 3 Address Selection           | N -> R/1                                      | 111111111                   | <p>Description: The EPTAD3[8:0] bits define the 9-bit address of the beginning sector from where the long retention / high endurance region is defined.</p> <p>Selection Options: Pointer Address</p> <p>Dependency: N/A</p>                                          |
| EFX30[1]    | ERGNT3      | Endurance flex Pointer 3 based Region Type Selection | N -> R/1                                      | 1                           | <p>Description: The ERGNT3 bit defines whether the region is long retention or high endurance.</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>0 = Long Retention Sectors</li> <li>1 = High Endurance Sectors</li> </ul> <p>Dependency: N/A</p>  |
| EFX30[0]    | EPTEB3      | Endurance flex Pointer 3 Enable# Selection           | N -> R/1                                      | 1                           | <p>Description: The EPTEB3 bit define whether the wear leveling pointer is enabled/disabled.</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>0 = Pointer Address Enabled</li> <li>1 = Pointer Address Disabled</li> </ul> <p>Dependency: N/A</p> |

**Table 74 Endurance flex Architecture Selection Register (Pointer 2)**

| Bit number  | Name        | Function                                             | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory default<br>(binary) | Description                                                                                                                                                                                                                                                          |
|-------------|-------------|------------------------------------------------------|-----------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFX20[10:2] | EPTAD2[8:0] | Endurance flex Pointer 2 Address Selection           | N -> R/1                                      | 111111111                   | <p>Description: The EPTAD2[8:0] bits define the 9-bit address of the beginning sector from where the long retention / high endurance region is defined.</p> <p>Selection Options: Pointer Address</p> <p>Dependency: N/A</p>                                         |
| EFX20[1]    | ERGNT2      | Endurance flex Pointer 2 based Region Type Selection | N -> R/1                                      | 1                           | <p>Description: The ERGNT2 bit defines whether the region is long retention or high endurance.</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>0 = Long Retention Sectors</li> <li>1 = High Endurance Sectors</li> </ul> <p>Dependency: N/A</p> |
| EFX20[0]    | EPTEB2      | Endurance flex Pointer 2 Enable# Selection           | N -> R/1                                      | 1                           | <p>Description: EPTEB2 bit define whether the wear leveling pointer is enabled/disabled.</p> <p>Selection Options:</p> <ul style="list-style-type: none"> <li>0 = Pointer Address Enabled</li> <li>1 = Pointer Address Disabled</li> </ul> <p>Dependency: N/A</p>    |

Registers

**Table 75 Endurance flex Architecture Selection Register (Pointer 1)**

| Bit number  | Name        | Function                                                   | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                  |
|-------------|-------------|------------------------------------------------------------|-----------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFX1O[10:2] | EPTAD1[8:0] | Endurance flex<br>Pointer 1 Address<br>Selection           | N -> R/1                                      | 111111111                      | <p>Description: The EPTAD1[8:0] bits define the 9-bit address of the beginning sector from where the long retention / high endurance region is defined.</p> <p>Selection Options: Pointer Address</p> <p>Dependency: N/A</p> |
| EFX1O[1]    | ERGNT1      | Endurance flex<br>Pointer 1 based<br>Region Type Selection | N -> R/1                                      | 1                              | <p>Description: The ERGNT1 bit defines whether the region is long retention or high endurance.</p> <p>Selection Options:<br/>0 = Long Retention Sectors<br/>1 = High Endurance Sectors</p> <p>Dependency: N/A</p>            |
| EFX1O[0]    | EPTEB1      | Endurance flex<br>Pointer 1 Enable#<br>Selection           | N -> R/1                                      | 1                              | <p>Description: The EPTEN1 bit define whether the wear leveling pointer is enabled/disabled.</p> <p>Selection Options:<br/>0 = Pointer Address Enabled<br/>1 = Pointer Address Disabled</p> <p>Dependency: N/A</p>           |

**Table 76 Endurance flex Architecture Selection Register (Pointer 0)**

| Bit number | Name   | Function                                   | Read/Write<br>N = Nonvolatile<br>V = Volatile | Factory<br>default<br>(binary) | Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|--------|--------------------------------------------|-----------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFX0O[1]   | GBLSEL | All Sectors based Region<br>type Selection | N -> R/1                                      | 1                              | <p>Description: The GBLSEL bit defines whether all sectors are defined as long retention region or high endurance region.</p> <p><b>Note</b> If all other pointer registers are disabled, this bit defines the behavior of the entire memory space and is hardwired to start at Sector 0.</p> <p>Selection Options:<br/>0 = Long Retention Sectors<br/>1 = High Endurance Sectors</p> <p>Dependency: N/A</p> |
| EFX0O[0]   | WRLVEN | Wear Leveling Enable<br>Selection          | N -> R/1                                      | 1                              | <p>Description: The WRLVEN bit enables/disables the wear leveling feature.</p> <p>Selection Options:<br/>0 = Wear Leveling Disabled<br/>1 = Wear Leveling Enabled</p> <p>Dependency: N/A</p>                                                                                                                                                                                                                 |

## 7 Transaction table

## 7.1 1-1-1 transaction table

Table 77 1-1-1 transaction table

| Function        | Transaction name | Description                                                                                                                                                                              | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex) | Byte 3 (Hex) | Byte 4 (Hex) | Byte 5 (Hex)     | Byte 6 (Hex)     | Byte 7 (Hex) | Byte 8 (Hex) | Byte 9 (Hex) | Transaction format | Max Freq. (MHz) | Address length |
|-----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|--------------|--------------|--------------|------------------|------------------|--------------|--------------|--------------|--------------------|-----------------|----------------|
| Read Device ID  | RDIDN_0_0        | <b>Read manufacturer and device identification</b> transaction provides read access to manufacturer and device identification.                                                           | -                        | 9F (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 6           | 166             | N/A            |
|                 | RSFDP_3_0        | <b>Read JEDEC Serial Flash Discoverable Parameters</b> transaction sequentially accesses the Serial Flash Discovery Parameters (SDFP).                                                   | -                        | 5A (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                | -                | -            | -            | -            | Figure 12          | 50              | 3              |
|                 | RDUID_0_0        | <b>Read Unique ID</b> accesses a factory programmed 64-bit number which is unique to each device.                                                                                        | -                        | 4C (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 6           | 166             | N/A            |
| Register Access | RDSR1_0_0        | <b>Read Status Register-1</b> transaction allows the Status Register-1 contents to be read from DQ1/ SO.                                                                                 | -                        | 05 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 11          | 166             | N/A            |
|                 | RDSR2_0_0        | <b>Read Status Register-2</b> transaction allows the Status Register-2 contents to be read from DQ1/ SO.                                                                                 | -                        | 07 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 11          | 166             | 3              |
|                 | RDARG_C_0        | <b>Read Any Register</b> transaction provides a way to read all addressed Nonvolatile and Volatile device registers.                                                                     | -                        | 65 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                | -                | -            | -            | -            | Figure 12          | 166             | 4              |
|                 |                  |                                                                                                                                                                                          | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]       | -                | -            | -            | -            | Figure 12          | 166             | 3              |
|                 | WRENB_0_0        | <b>Write Enable</b> sets the Write Enable Latch bit of the Status Register-1 to 1 to enable write, program and erase transactions.                                                       | -                        | 06 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 6           | 166             | N/A            |
|                 | WRDIS_0_0        | <b>Write Disable</b> sets the Write Enable Latch bit of the Status Register-1 to 0 to disable write, program and erase transactions execution.                                           | -                        | 04 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 6           | 166             | 4              |
|                 | WRARG_C_1        | <b>Write Any Register</b> transaction provides a way to write all addressed Nonvolatile and Volatile device registers.                                                                   | WRENB_0_0                | 71 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Input Data [7:0] | -                | -            | -            | -            | Figure 9           | 166             | 3              |
|                 |                  |                                                                                                                                                                                          |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]       | Input Data [7:0] | -            | -            | -            | Figure 9           | 166             | 4              |
|                 | CLPEF_0_0        | <b>Clear Program and Erase Failure Flags</b> transaction resets STR1V[5] (Erase failure flag) and STR1V[6] (Program failure flag)                                                        | -                        | 30 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 6           | 166             | N/A            |
|                 |                  | <b>Note</b> This command may be disabled and the instruction value instead used for a program / erase resume command, see <a href="#">"Configuration Register 3 (CFR3x)"</a> on page 90. | -                        | 82 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 6           | 166             | N/A            |
|                 | EN4BA_0_0        | <b>Enter 4 Byte Address Mode</b> transaction sets the Address Length bit CFR2V[7] to 1                                                                                                   | -                        | B7 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 11          | 166             | N/A            |
|                 | EX4BA_0_0        | <b>Exit 4 Byte Address Mode</b> transaction sets the Address Length bit CFR2V[7] to 0                                                                                                    | -                        | B8 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 11          | 166             | N/A            |
|                 | RDDLP_0_0        | <b>Read Data Learning Pattern Register</b> transaction reads the DLP pattern. Only reads die 1 in the DDP or QDP device                                                                  | -                        | 41 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 11          | 166             | N/A            |

**Table 77 1-1-1 transaction table (Continued)**

| Function            | Transaction name | Description                                                                                                                                                                                               | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex)        | Byte 3 (Hex)       | Byte 4 (Hex)      | Byte 5 (Hex)       | Byte 6 (Hex)       | Byte 7 (Hex)       | Byte 8 (Hex)   | Byte 9 (Hex)   | Transaction format | Max Freq. (MHz) | Address length |
|---------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|---------------------|--------------------|-------------------|--------------------|--------------------|--------------------|----------------|----------------|--------------------|-----------------|----------------|
| Register Access     | WRDLP_0_1        | <b>Write Data Learning Pattern</b> transaction writes DLP pattern into the Volatile Register.                                                                                                             | WRENB_0_0                | 4A (CMD)     | InputDLP data [7:0] | -                  | -                 | -                  | -                  | -                  | -              | -              | Figure 10          |                 | N/A            |
| ECC                 | RDECC_C_0        | <b>Read ECC Status</b> is used to determine the ECC status of the addressed data unit.                                                                                                                    | -                        | 19 (CMD)     | ADDR [23:16]        | ADDR [15:8]        | ADDR [7:0]        | -                  | -                  | -                  | -              | -              | Figure 12          | 166             | 3              |
|                     |                  |                                                                                                                                                                                                           | -                        |              | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | -                  | -                  | -              | -              |                    |                 | 4              |
|                     | RDECC_4_0        |                                                                                                                                                                                                           | -                        | 18 (CMD)     | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | -                  | -                  | -              | -              |                    |                 |                |
|                     | CLECC_0_0        | <b>Clear ECC Status Register</b> transaction resets ECC Status Register bit[4] (2-bit ECC Detection), ECC Status Register bit[3] (1-bit ECC Correction), Address Trap Register and ECC Detection Counter. | -                        | 1B (CMD)     | -                   | -                  | -                 | -                  | -                  | -                  | -              | -              | Figure 6           |                 | N/A            |
| CRC                 | DICHK_4_1        | <b>Data Integrity Check</b> transaction causes the device to perform a Data Integrity Check (CRC) over a user defined address range.                                                                      | -                        | 5B (CMD)     | Start ADDR [31:24]  | Start ADDR [23:16] | Start ADDR [15:8] | Start ADDR [7:0]   | EndADDR [31:24]    | EndADDR [23:16]    | EndADDR [15:8] | End ADDR [7:0] | Figure 8           |                 | 4              |
| Read Flash Array    | RDAY1_C_0        | <b>Read SDR</b> transaction reads out the memory contents starting at the given address.                                                                                                                  | -                        | 03 (CMD)     | ADDR [23:16]        | ADDR [15:8]        | ADDR [7:0]        | -                  | -                  | -                  | -              | -              | Figure 13          | 50              | 3              |
|                     |                  |                                                                                                                                                                                                           | -                        |              | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | -                  | -                  | -              | -              |                    |                 | 4              |
|                     | RDAY1_4_0        |                                                                                                                                                                                                           | -                        | 13 (CMD)     | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | -                  | -                  | -              | -              |                    |                 | 3              |
|                     | RDAY2_C_0        |                                                                                                                                                                                                           | -                        | 0B (CMD)     | ADDR [23:16]        | ADDR [15:8]        | ADDR [7:0]        | -                  | -                  | -                  | -              | -              |                    |                 | 4              |
|                     |                  |                                                                                                                                                                                                           | -                        |              | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | -                  | -                  | -              | -              | Figure 12          |                 | 3              |
|                     | RDAY2_4_0        |                                                                                                                                                                                                           | -                        | 0C (CMD)     | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | Mode [7:0]         | -                  | -              | -              |                    |                 | 4              |
| Program Flash Array | PRPGE_C_1        | <b>Program Page</b> programs 256B or 512B data to the memory array in one transaction.                                                                                                                    | WRENB_0_0                | 02 (CMD)     | ADDR [23:16]        | ADDR [15:8]        | ADDR [7:0]        | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue           | -              | -              | Figure 9           | 166             | 3              |
|                     | PRPGE_4_1        |                                                                                                                                                                                                           |                          |              | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue       | -              |                    |                 | 4              |
|                     | WRENB_0_0        |                                                                                                                                                                                                           | WRENB_0_0                | 12 (CMD)     | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue       | -              |                    |                 |                |
| Erase Flash Array   | ER004_C_0        | <b>Erase 4-KB Sector</b> transaction sets all the bits of a 4 KB sector to 1 (all bytes are FFh).                                                                                                         | WRENB_0_0                | 20 (CMD)     | ADDR [23:16]        | ADDR [15:8]        | ADDR [7:0]        | -                  | -                  | -                  | -              | -              | Figure 7           |                 | 3              |
|                     |                  |                                                                                                                                                                                                           |                          |              | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | -                  | -                  | -              | -              |                    |                 | 4              |
|                     | ER004_4_0        |                                                                                                                                                                                                           | WRENB_0_0                | 21 (CMD)     | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | -                  | -                  | -              | -              |                    |                 |                |
|                     | ER256_C_0        | <b>Erase 256-KB Sector</b> transaction sets all the bits of a 256 KB sector to 1 (all bytes are FFh).                                                                                                     | WRENB_0_0                | D8 (CMD)     | ADDR [23:16]        | ADDR [15:8]        | ADDR [7:0]        | -                  | -                  | -                  | -              | -              |                    |                 | 3              |
|                     |                  |                                                                                                                                                                                                           |                          |              | ADDR [31:24]        | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]         | -                  | -                  | -              | -              |                    |                 | 4              |

**Table 77 1-1-1 transaction table (Continued)**

| Function                    | Transaction name | Description                                                                                                                                      | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex) | Byte 3 (Hex) | Byte 4 (Hex) | Byte 5 (Hex)       | Byte 6 (Hex)       | Byte 7 (Hex)       | Byte 8 (Hex) | Byte 9 (Hex) | Transaction format | Max Freq. (MHz) | Address length |
|-----------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|--------------|--------------|--------------|--------------------|--------------------|--------------------|--------------|--------------|--------------------|-----------------|----------------|
| Erase Flash Array           | ERCHP_4_0        | Erase Chip Addressed transaction sets all bits to 1 (all bytes are FFh) inside the entire flash memory array.                                    | WRENB_0_0                | 61 (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    | 4               | 4              |
|                             | EVERS_C_0        | Evaluate Erase Status transaction verifies that the last erase operation on the addressed sector was completed successfully.                     | -                        | D0 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            |                    |                 | 3              |
|                             |                  |                                                                                                                                                  | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 | 4              |
|                             | SEERC_C_0        | Sector Erase Count transaction outputs the number of erase cycles for the sector of the inputed address from the Sector Erase Count Register.    | -                        | 5D (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            |                    |                 | 3              |
| Suspend / Resume            | SPEPD_0_0        | Suspend Erase / Program / Data Integrity Check transaction allows the system to interrupt a programming, erase or data integrity check operation | -                        |              | 75 (CMD)     | -            | -            | -                  | -                  | -                  | -            | -            |                    | N/A             | 4              |
|                             | SPEPA_0_0        | Suspend Erase / Program alternate transaction allows the system to interrupt a programming or erase.                                             | -                        | 85 (CMD)     | -            | -            | -            | -                  | -                  | -                  | -            | -            |                    |                 | N/A            |
|                             | RSEPD_0_0        | Resume Erase / Program / Data Integrity Check transaction allows the system to resume a programming, erase or data integrity check operation     | -                        | 7A (CMD)     | -            | -            | -            | -                  | -                  | -                  | -            | -            |                    |                 | N/A            |
|                             | RSEPA_0_0        | Resume Erase / Program alternate transaction allows the system to resume a programming, erase or data integrity check operation                  | -                        | 8A (CMD)     | -            | -            | -            | -                  | -                  | -                  | -            | -            |                    |                 | N/A            |
| Secure Silicon Region Array | PRSSR_C_1        | Program Secure Silicon Region transaction programs data in 1024 bytes of Secure Silicon Region                                                   | WRENB_0_0                | 42 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue           | -            | -            |                    | Figure 9        | 3              |
|                             | RDSSR_C_0        | Read Secure Silicon Region transaction reads data from the SSR.                                                                                  |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue     | -            |                    |                 | 4              |
| Advanced Sector Protection  | RDDYB_C_0        | Read Dynamic Protection Bit transaction reads the contents of the DYB Access Register.                                                           | -                        | 4B (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            |                    | Figure 12       | 3              |
|                             |                  |                                                                                                                                                  | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 | 4              |
|                             | RDDYB_4_0        |                                                                                                                                                  | -                        | E0 (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 | 3              |
|                             | WRDYB_C_1        |                                                                                                                                                  | WRENB_0_0                | FB (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Input Data [7:0]   | -                  | -                  | -            | -            |                    | Figure 9        | 4              |
|                             | WRDYB_4_1        | Write Dynamic Protection Bit transaction writes to the DYB Access Register.                                                                      |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | Input Data [7:0]   | -                  | -            | -            |                    |                 | 3              |

Table 77 1-1-1 transaction table (Continued)

| Function                   | Transaction name | Description                                                                                                                                                                                                                                                                                                                                                                        | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex)   | Byte 3 (Hex)    | Byte 4 (Hex)     | Byte 5 (Hex)     | Byte 6 (Hex)     | Byte 7 (Hex)     | Byte 8 (Hex)     | Byte 9 (Hex)     | Transaction format | Max Freq. (MHz) | Address length |
|----------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|----------------|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|--------------------|-----------------|----------------|
| Advanced Sector Protection | RDPPB_C_0        | Read Persistent Protection Bit transaction reads the contents of the PPB Access Register.                                                                                                                                                                                                                                                                                          | -                        | FC (CMD)     | ADDR [23:16]   | ADDR [15:8]     | ADDR [7:0]       | -                | -                | -                | -                | -                | Figure 12          | 3               | 3              |
|                            |                  |                                                                                                                                                                                                                                                                                                                                                                                    | -                        |              | ADDR [31:24]   | ADDR [23:16]    | ADDR [15:8]      | ADDR [7:0]       | -                | -                | -                | -                |                    |                 | 4              |
|                            | RDPPB_4_0        |                                                                                                                                                                                                                                                                                                                                                                                    | -                        | E2 (CMD)     | ADDR [31:24]   | ADDR [23:16]    | ADDR [15:8]      | ADDR [7:0]       | -                | -                | -                | -                | Figure 7           | 3               | 3              |
|                            | PRPPB_C_0        | Program Persistent Protection Bit transaction programs / writes the PPB Register to enable the sector protection.                                                                                                                                                                                                                                                                  | WRENB_0_0                | FD (CMD)     | ADDR [23:16]   | ADDR [15:8]     | ADDR [7:0]       | -                | -                | -                | -                | -                |                    |                 | 4              |
|                            |                  |                                                                                                                                                                                                                                                                                                                                                                                    |                          |              | ADDR [31:24]   | ADDR [23:16]    | ADDR [15:8]      | ADDR [7:0]       | -                | -                | -                | -                |                    |                 | 4              |
|                            | PRPPB_4_0        |                                                                                                                                                                                                                                                                                                                                                                                    | WRENB_0_0                | E3 (CMD)     | ADDR [31:24]   | ADDR [23:16]    | ADDR [15:8]      | ADDR [7:0]       | -                | -                | -                | -                | Figure 6           | 166             | 4              |
|                            | ERPPB_4_0        | Erase Persistent Protection Bit Addressed transaction sets all persistent protection bits to 1.                                                                                                                                                                                                                                                                                    | WRENB_0_0                | EA (CMD)     | ADDR [31:24]   | ADDR [23:16]    | ADDR [15:8]      | ADDR [7:0]       | -                | -                | -                | -                |                    |                 | 4              |
|                            | WRPLB_0_0        | Write PPB Protection Lock Bit transaction clears the PPB Lock to 0                                                                                                                                                                                                                                                                                                                 | WRENB_0_0                | A6 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                |                    |                 | N/A            |
|                            | PWDUL_0_1        | Password Unlock transaction sends the 64-bit password to flash device. If the supplied password does not match the hidden password in the Password Register, the device is locked and only a hardware reset or POR will return the device to standby state, ready for new transactions such as a retry of the PWDUL_0_1. If the password does match, the PPB Lock bit is set to 1. | -                        | E9 (CMD)     | Password [7:0] | Password [15:8] | Password [23:16] | Password [31:24] | Password [39:32] | Password [47:40] | Password [55:48] | Password [63:56] |                    |                 |                |
| Reset                      | SRSTE_0_0        | Software Reset Enable command is required immediately before a SFRST_0_0 transaction                                                                                                                                                                                                                                                                                               | -                        | 66 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                | Figure 6           | N/A             |                |
|                            | SFRST_0_0        | Software Reset transaction restores the device to its initial power up state, by reloading volatile registers from non-volatile default values                                                                                                                                                                                                                                     | SRSTE_0_0                | 99 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                |                    |                 |                |
|                            | SFRSL_0_0        | Legacy Software Reset transaction restores the device to its initial power up state, by reloading volatile registers from non-volatile default values                                                                                                                                                                                                                              | -                        | F0 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                |                    |                 |                |
| Deep Power Down            | ENPD_0_0         | Enter Deep Power Down Mode transaction shifts device in the lowest power consumption mode                                                                                                                                                                                                                                                                                          | -                        | B9 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                |                    |                 |                |

## 7.2 1-2-2 Transaction table

Table 78 1-2-2 Transaction table

| Function         | Transaction name | Description                                                                                           | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex) | Byte 3 (Hex) | Byte 4 (Hex) | Byte 5 (Hex) | Byte 6 (Hex) | Byte 7 (Hex) | Byte 8 (Hex) | Byte 9 (Hex) | Transaction format | Max freq. (MHz) | Address length |  |
|------------------|------------------|-------------------------------------------------------------------------------------------------------|--------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------------|-----------------|----------------|--|
| Read Flash Array | RDAY3_C_0        | Read SDR Dual I/O transaction reads out the memory contents starting at the given address.            | -                        | BB (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            | Figure 15          | 166             | 3              |  |
|                  |                  |                                                                                                       | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            |                    |                 | 4              |  |
|                  | RDAY3_4_0        |                                                                                                       | -                        | BC (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | Figure 16          |                 | 3              |  |
|                  | RDAY6_C_0        | Continuous Read SDR Dual I/O transaction reads out the memory contents starting at the given address. | RDAY3_C_0                | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            | -            |                    |                 | 4              |  |
|                  |                  |                                                                                                       |                          | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            |                    |                 | 3              |  |

## 7.3 1-1-4 Transaction table

Table 79 1-1-4 Transaction table

| Function         | Transaction name | Description                                                                                   | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex) | Byte 3 (Hex) | Byte 4 (Hex) | Byte 5 (Hex) | Byte 6 (Hex) | Byte 7 (Hex) | Byte 8 (Hex) | Byte 9 (Hex) | Transaction format | Max freq. (MHz) | Address length |
|------------------|------------------|-----------------------------------------------------------------------------------------------|--------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------------|-----------------|----------------|
| Read Flash Array | RDAY4_C_0        | Read SDR Quad Output transaction reads out the memory contents starting at the given address. | -                        | 6B (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -            | -            | -            | -            | -            | Figure 17          | 166             | 3              |
|                  |                  |                                                                                               | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -            | -            | -            | -            |                    |                 | 4              |
|                  | RDAY4_4_0        |                                                                                               | -                        | 6C (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -            | -            | -            | -            | Figure 17          | 166             | 4              |

## 1-4-4 Transaction table

Table 80 1-4-4 Transaction table

| Function         | Transaction name | Description                                                                                                                  | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex) | Byte 3 (Hex) | Byte 4 (Hex) | Byte 5 (Hex) | Byte 6 (Hex) | Byte 7 (Hex) | Byte 8 (Hex) | Byte 9 (Hex) | Transaction format | Max freq. (MHz) | Address length |
|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------------|-----------------|----------------|
| Read Device ID   | RDQID_0_0        | Read Quad manufacturer and device identification transaction provides read access to manufacturer and device identification. | -                        | AF (CMD)     | -            | -            | -            | -            | -            | -            | -            | -            | Figure 22          |                 | N/A            |
| Read Flash Array | RDAY5_C_0        | Read SDR Quad I/O transaction reads out the memory contents starting at the given address.                                   | -                        | EB (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            | Figure 18          | 166             | 3              |
|                  |                  |                                                                                                                              | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            |                    |                 | 4              |
|                  | RDAY5_4_0        |                                                                                                                              | -                        | EC (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            |                    |                 | 3              |
|                  | RDAY6_C_0        | Continuous Read SDR Quad I/O transaction reads out the memory contents starting at the given address.                        | RDAY5_C_0                | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            | -            | Figure 19          | 4               | 3              |
|                  |                  |                                                                                                                              |                          | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            |                    |                 | 4              |
|                  | RDAY6_4_0        |                                                                                                                              | RDAY5_4_0                | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            |                    |                 |                |
|                  | RDAY7_C_0        | Read DDR Quad I/O transaction reads out the memory contents starting at the given address.                                   | -                        | ED (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            | Figure 20          | 102             | 3              |
|                  |                  |                                                                                                                              | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            |                    |                 | 4              |
|                  | RDAY7_4_0        |                                                                                                                              | -                        | EE (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            |                    |                 |                |
|                  | RDAY8_C_0        | Continuous Read DDR Quad I/O transaction reads out the memory contents starting at the given address.                        | RDAY7_C_0                | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            | -            | Figure 21          | 3               | 3              |
|                  |                  |                                                                                                                              |                          | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            |                    |                 | 4              |
|                  | RDAY8_4_0        |                                                                                                                              | RDAY7_4_0                | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -            | -            | -            | -            |                    |                 |                |

Table 81 4-4-4 Transaction Table

| Function        | Transaction name                                                                                                                                                                           | Description                                                                                                                                    | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex) | Byte 3 (Hex) | Byte 4 (Hex) | Byte 5 (Hex)     | Byte 6 (Hex)     | Byte 7 (Hex) | Byte 8 (Hex) | Byte 9 (Hex) | Transaction format | Max freq. (MHz) | Address length |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|--------------|--------------|--------------|------------------|------------------|--------------|--------------|--------------|--------------------|-----------------|----------------|
| Read Device ID  | RDIDN_0_0                                                                                                                                                                                  | <b>Read manufacturer and device identification</b> transaction provides read access to manufacturer and device identification.                 | -                        | 9F (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 26          | 166             | N/A            |
|                 | RSFDP_3_0                                                                                                                                                                                  | <b>Read JEDEC Serial Flash Discoverable Parameters</b> transaction sequentially accesses the Serial Flash Discovery Parameters (SFDP).         | -                        | 5A (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                | -                | -            | -            | -            | Figure 30          | 50              | 3              |
|                 | RDQID_0_0                                                                                                                                                                                  | <b>Read Quad manufacturer and device identification</b> transaction provides read access to manufacturer and device identification.            | -                        | AF (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 26          | N/A             | N/A            |
|                 | RDUID_0_0                                                                                                                                                                                  | <b>Read Unique ID</b> accesses a factory programmed 64-bit number which is unique to each device.                                              | -                        | 4C (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 26          | N/A             | N/A            |
| Register Access | RDSR1_0_0                                                                                                                                                                                  | <b>Read Status Register 1</b> transaction allows the Status Register 1 contents to be read from DQ1/SO.                                        | -                        | 05 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 26          | N/A             | N/A            |
|                 | RDSR2_0_0                                                                                                                                                                                  | <b>Read Status Register 2</b> transaction allows the Status Register 2 contents to be read from DQ1/SO.                                        | -                        | 07 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 26          | 3               | 3              |
|                 | RDARG_C_0                                                                                                                                                                                  | <b>Read Any Register</b> transaction provides a way to read all addressed non-volatile and volatile device registers.                          | -                        | 65 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                | -                | -            | -            | -            | Figure 30          | 4               | 4              |
|                 |                                                                                                                                                                                            |                                                                                                                                                | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]       | -                | -            | -            | -            | Figure 30          | 166             | N/A            |
|                 | WRENB_0_0                                                                                                                                                                                  | <b>Write Enable</b> sets the Write Enable Latch bit of the Status Register 1 to 1 to enable write, program and erase transactions.             | -                        | 06 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 23          | N/A             | N/A            |
|                 | WRDIS_0_0                                                                                                                                                                                  | <b>Write Disable</b> sets the Write Enable Latch bit of the Status Register 1 to 0 to disable write, program and erase transactions execution. | -                        | 04 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 23          | 3               | 3              |
|                 | WRARG_C_1                                                                                                                                                                                  | <b>Write Any Register</b> transaction provides a way to write all addressed non-volatile and volatile device registers.                        | WRENB_0_0                | 71 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Input Data [7:0] | -                | -            | -            | -            | Figure 29          | 4               | 4              |
|                 |                                                                                                                                                                                            |                                                                                                                                                |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]       | Input Data [7:0] | -            | -            | -            | Figure 29          | N/A             | N/A            |
|                 | CLPEF_0_0                                                                                                                                                                                  | <b>Clear Program and Erase Failure Flags</b> transaction resets STR1[5] (Erase failure flag) and STR1V[6] (Program failure flag).              | -                        | 30 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 23          | N/A             | N/A            |
|                 | <b>Note</b> This command may be disabled and the instruction value instead used for a program / erase resume command, see “ <a href="#">Configuration Register 3 (CFR3x)</a> ” on page 90. |                                                                                                                                                | -                        | 82 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 23          | N/A             | N/A            |
|                 | EN4BA_0_0                                                                                                                                                                                  | <b>Enter 4 Byte Address Mode</b> transaction sets the Address Length bit CFR2V[7] to 1                                                         | -                        | B7 (CMD)     | -            | -            | -            | -                | -                | -            | -            | -            | Figure 23          | N/A             | N/A            |

**Table 81 4-4-4 Transaction Table (Continued)**

| Function         | Transaction name | Description                                                                                                                                                                                               | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex)         | Byte 3 (Hex)       | Byte 4 (Hex)      | Byte 5 (Hex)     | Byte 6 (Hex)     | Byte 7 (Hex)     | Byte 8 (Hex)    | Byte 9 (Hex)   | Transaction format | Max freq. (MHz) | Address length |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|----------------------|--------------------|-------------------|------------------|------------------|------------------|-----------------|----------------|--------------------|-----------------|----------------|
| Register Access  | EX4BA_0_0        | <b>Exit 4 Byte Address Mode</b> transaction sets the Address Length bit CFR2V[7] to 0                                                                                                                     | -                        | B8 (CMD)     | -                    | -                  | -                 | -                | -                | -                | -               | -              | Figure 23          | N/A             | N/A            |
|                  | RDDLP_0_0        | <b>Read Data Learning Pattern Register</b> transaction reads the DLP pattern. Only reads die 1 in the DDP or QDP device                                                                                   | -                        | 41 (CMD)     | -                    | -                  | -                 | -                | -                | -                | -               | -              |                    |                 |                |
|                  | WRDLP_0_1        | <b>Write Data Learning Pattern</b> transaction writes DLP pattern into the Volatile register.                                                                                                             | WRENB_0_0                | 4A (CMD)     | Input DLP data [7:0] | -                  | -                 | -                | -                | -                | -               | -              | Figure 28          |                 |                |
| ECC              | RDECC_C_0        | <b>Read ECC Status</b> is used to determine the ECC status of the addressed data unit.                                                                                                                    | -                        | 19 (CMD)     | ADDR [23:16]         | ADDR [15:8]        | ADDR [7:0]        | -                | -                | -                | -               | -              | Figure 30          | 3               | 4              |
|                  |                  |                                                                                                                                                                                                           | -                        |              | ADDR [31:24]         | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]       | -                | -                | -               | -              |                    |                 |                |
|                  | RDECC_4_0        |                                                                                                                                                                                                           | -                        | 18 (CMD)     | ADDR [31:24]         | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]       | -                | -                | -               | -              |                    |                 |                |
|                  | CLECC_0_0        | <b>Clear ECC Status Register</b> transaction resets ECC Status Register bit[4] (2-bit ECC Detection), ECC Status Register bit[3] (1-bit ECC Correction), Address Trap Register and ECC Detection Counter. | -                        | 1B (CMD)     | -                    | -                  | -                 | -                | -                | -                | -               | -              | Figure 23          | N/A             | N/A            |
| CRC              | DICHK_4_1        | <b>Data Integrity Check</b> transaction causes the device to perform a Data Integrity Check (CRC) over a user defined address range.                                                                      | -                        | 5B (CMD)     | Start ADDR [31:24]   | Start ADDR [23:16] | Start ADDR [15:8] | Start ADDR [7:0] | End ADDR [31:24] | End ADDR [23:16] | End ADDR [15:8] | End ADDR [7:0] |                    | Figure 27       | 166            |
| Read Flash Array | RDAY4_C_0        | <b>Read QPI SDR</b> transaction reads out the memory contents starting at the given address.                                                                                                              | -                        | EB (CMD)     | ADDR [23:16]         | ADDR [15:8]        | ADDR [7:0]        | Mode [7:0]       | -                | -                | -               | -              | Figure 31          | 3               | 4              |
|                  |                  |                                                                                                                                                                                                           | -                        |              | ADDR [31:24]         | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]       | Mode [7:0]       | -                | -               | -              |                    |                 |                |
|                  | RDAY2_4_0        |                                                                                                                                                                                                           | -                        | 0C (CMD)     | ADDR [31:24]         | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]       | Mode [7:0]       | -                | -               | -              |                    |                 |                |
|                  | RDAY5_4_0        |                                                                                                                                                                                                           | -                        | EC (CMD)     | ADDR [31:24]         | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]       | Mode [7:0]       | -                | -               | -              |                    |                 |                |
|                  | RDAY6_C_0        | <b>Continuous Read QPI SDR</b> transaction reads out the memory contents starting at the given address.                                                                                                   | RDAY5_C_0                | ADDR [23:16] | ADDR [15:8]          | ADDR [7:0]         | Mode [7:0]        | -                | -                | -                | -               | -              | Figure 32          | 3               | 4              |
|                  |                  |                                                                                                                                                                                                           | -                        | ADDR [31:24] | ADDR [23:16]         | ADDR [15:8]        | ADDR [7:0]        | Mode [7:0]       | -                | -                | -               | -              |                    |                 |                |
|                  | RDAY6_4_0        |                                                                                                                                                                                                           | RDAY5_4_0                | ADDR [31:24] | ADDR [23:16]         | ADDR [15:8]        | ADDR [7:0]        | Mode [7:0]       | -                | -                | -               | -              |                    |                 |                |
|                  | RDAY7_C_0        | <b>Read QPI DDR</b> transaction reads out the memory contents starting at the given address.                                                                                                              | -                        | ED (CMD)     | ADDR [23:16]         | ADDR [15:8]        | ADDR [7:0]        | Mode [7:0]       | -                | -                | -               | -              | Figure 33          | 3               | 4              |
|                  |                  |                                                                                                                                                                                                           | -                        | -            | ADDR [31:24]         | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]       | Mode [7:0]       | -                | -               | -              |                    |                 |                |
|                  | RDAY7_4_0        |                                                                                                                                                                                                           | -                        | EE (CMD)     | ADDR [31:24]         | ADDR [23:16]       | ADDR [15:8]       | ADDR [7:0]       | Mode [7:0]       | -                | -               | -              |                    |                 |                |

**Table 81 4-4-4 Transaction Table (Continued)**

| Function            | Transaction name | Description                                                                                                                                             | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex) | Byte 3 (Hex) | Byte 4 (Hex) | Byte 5 (Hex)       | Byte 6 (Hex)       | Byte 7 (Hex)       | Byte 8 (Hex) | Byte 9 (Hex) | Transaction format | Max freq. (MHz) | Address length |
|---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|--------------|--------------|--------------|--------------------|--------------------|--------------------|--------------|--------------|--------------------|-----------------|----------------|
| Read Flash Array    | RDAY8_C_0        | <b>Continuous Read QPI DDR</b> transaction reads out the memory contents starting at the given address.                                                 | RDAY7_C_0                | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]   | -                  | -                  | -                  | -            | -            | Figure 34          | 3               | 3              |
|                     | RDAY8_4_0        |                                                                                                                                                         |                          | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]         | -                  | -                  | -            | -            |                    |                 | 4              |
|                     |                  |                                                                                                                                                         | RDAY7_4_0                | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Mode [7:0]         | -                  | -                  | -            | -            |                    |                 | 3              |
| Program Flash Array | PRPGE_C_1        | <b>Program Page</b> programs 256B or 512B data to the memory array in one transaction.                                                                  | WRENB_0_0                | 02 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue           | -            | -            | Figure 29          | 3               | 3              |
|                     | PRPGE_4_1        |                                                                                                                                                         |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue     | -            |                    |                 | 4              |
| Erase Flash Array   | ER004_C_0        | <b>Erase 4-KB Sector</b> transaction sets all the bits of a 4 KB sector to 1 (all bytes are FFh).                                                       | WRENB_0_0                | 20 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            | Figure 25          | 166             | 3              |
|                     | ER004_4_0        |                                                                                                                                                         |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 | 4              |
|                     | ER256_C_0        | <b>Erase 256-KB Sector</b> transaction sets all the bits of a 256 KB sector to 1 (all bytes are FFh).                                                   | WRENB_0_0                | D8 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            |                    |                 | 3              |
|                     | ER256_4_0        |                                                                                                                                                         |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 | 4              |
|                     | ERCHP_4_0        | <b>Erase Chip Addressed</b> transaction sets all bits to 1 (all bytes are FFh) inside the entire flash memory array.                                    | WRENB_0_0                | 61 (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 | 4              |
|                     | EVERS_C_0        | <b>Evaluate Erase Status</b> transaction verifies that the last erase operation on the addressed sector was completed successfully.                     | -                        | D0 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            | Figure 30          | 3               | 3              |
|                     | SEERC_C_0        | <b>Sector Erase Count</b> transaction outputs the number of erase cycles for the sector of the inputed address from the Sector Erase Count Register.    | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 | 4              |
| Suspend / Resume    | SPEPD_0_0        | <b>Suspend Erase / Program / Data Integrity Check</b> transaction allows the system to interrupt a programming, erase or data integrity check operation | -                        | 75 (CMD)     | -            | -            | -            | -                  | -                  | -                  | -            | -            | Figure 23          | N/A             | 3              |
|                     | SPEPA_0_0        | <b>Suspend Erase / Program</b> alternate transaction allows the system to interrupt a programming or erase.                                             | -                        | 85 (CMD)     | -            | -            | -            | -                  | -                  | -                  | -            | -            |                    |                 | 4              |
|                     | RSEPD_0_0        | <b>Resume Erase / Program / Data Integrity Check</b> transaction allows the system to resume a programming, erase or data integrity check operation     | -                        | B0 (CMD)     | -            | -            | -            | -                  | -                  | -                  | -            | -            |                    |                 | 3              |

**Table 81 4-4-4 Transaction Table (Continued)**

| Function                    | Transaction name | Description                                                                                                                            | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex) | Byte 3 (Hex) | Byte 4 (Hex) | Byte 5 (Hex)       | Byte 6 (Hex)       | Byte 7 (Hex)       | Byte 8 (Hex) | Byte 9 (Hex) | Transaction format | Max freq. (MHz) | Address length |
|-----------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|--------------|--------------|--------------|--------------------|--------------------|--------------------|--------------|--------------|--------------------|-----------------|----------------|
| Suspend / Resume            | RSEPA_0_0        | <b>Resume Erase / Program</b> alternate transaction allows the system to resume a programming, erase or data integrity check operation | -                        | 8A (CMD)     | -            | -            | -            | -                  | -                  | -                  | -            | -            | Figure 23          | N/A             |                |
|                             |                  |                                                                                                                                        | -                        | 30 (CMD)     | -            | -            | -            | -                  | -                  | -                  | -            | -            |                    |                 |                |
| Secure Silicon Region Array | PRSSR_C_1        | <b>Program Secure Silicon Region</b> transaction programs data in 1024 bytes of Secure Silicon Region                                  | WRENB_0_0                | 42 (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue           | -            | -            | Figure 29          | 3               |                |
|                             |                  |                                                                                                                                        |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | Input Data 1 [7:0] | Input Data 2 [7:0] | Continue     | -            |                    |                 |                |
| RDSSR_C_0                   | RDSSR_C_0        | <b>Read Secure Silicon Region</b> transaction reads data from the SSR.                                                                 | -                        | 4B (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            | Figure 30          | 3               |                |
|                             |                  |                                                                                                                                        | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 |                |
| RDDYB_C_0                   | RDDYB_C_0        | <b>Read Dynamic Protection Bit</b> transaction reads the contents of the DYB Access register.                                          | -                        | FA (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            | Figure 30          | 3               |                |
|                             |                  |                                                                                                                                        | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 |                |
| RDDYB_4_0                   | RDDYB_4_0        |                                                                                                                                        | -                        | E0 (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            | Figure 30          | 4               |                |
|                             |                  |                                                                                                                                        | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 |                |
| WRDYB_C_1                   | WRDYB_C_1        | <b>Write Dynamic Protection Bit</b> transaction writes to the DYB Access register                                                      | WRENB_0_0                | FB (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | Input Data [7:0]   | -                  | -                  | -            | -            | Figure 29          | 166             |                |
|                             |                  |                                                                                                                                        |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | Input Data [7:0]   | -                  | -            | -            |                    |                 |                |
| WRDYB_4_1                   | WRDYB_4_1        |                                                                                                                                        | WRENB_0_0                | E1 (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | Input Data [7:0]   | -                  | -            | -            | Figure 30          | 3               |                |
|                             |                  |                                                                                                                                        |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | Input Data [7:0]   | -                  | -            | -            |                    |                 |                |
| RDPPB_C_0                   | RDPPB_C_0        | <b>Read Persistent Protection Bit</b> transaction reads the contents of the PPB Access register                                        | -                        | FC (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            | Figure 30          | 4               |                |
|                             |                  |                                                                                                                                        | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 |                |
| RDPPB_4_0                   | RDPPB_4_0        |                                                                                                                                        | -                        | E2 (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            | Figure 25          | 3               |                |
|                             |                  |                                                                                                                                        | -                        |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 |                |
| PRPPB_C_0                   | PRPPB_C_0        | <b>Program Persistent Protection Bit</b> transaction programs / writes the PPB register to enable the sector protection.               | WRENB_0_0                | FD (CMD)     | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]   | -                  | -                  | -                  | -            | -            | Figure 25          | 4               |                |
|                             |                  |                                                                                                                                        |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | -                  | -                  | -            | -            |                    |                 |                |
| PRPPB_4_0                   | PRPPB_4_0        | <b>Erase Persistent Protection Bit Addressed</b> transaction sets all persistent protection bits to 1.                                 | WRENB_0_0                | E3 (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | ADDR [7:0]         | -                  | -            | -            | Figure 25          | 4               |                |
|                             |                  |                                                                                                                                        |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | ADDR [7:0]         | -                  | -            | -            |                    |                 |                |
| ERPPB_4_0                   | ERPPB_4_0        | <b>Erase Persistent Protection Bit Addressed</b> transaction sets all persistent protection bits to 1.                                 | WRENB_0_0                | EA (CMD)     | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | ADDR [7:0]         | -                  | -            | -            | Figure 25          | 4               |                |
|                             |                  |                                                                                                                                        |                          |              | ADDR [31:24] | ADDR [23:16] | ADDR [15:8]  | ADDR [7:0]         | ADDR [7:0]         | -                  | -            | -            |                    |                 |                |

**Table 81 4-4-4 Transaction Table (Continued)**

| Function                   | Transaction name | Description                                                                                                                                                                                                                                                                                                                                                                               | Prerequisite transaction | Byte 1 (Hex) | Byte 2 (Hex)   | Byte 3 (Hex)    | Byte 4 (Hex)     | Byte 5 (Hex)     | Byte 6 (Hex)     | Byte 7 (Hex)     | Byte 8 (Hex)     | Byte 9 (Hex)     | Transaction format        | Max freq. (MHz) | Address length |
|----------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|----------------|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|---------------------------|-----------------|----------------|
| Advanced Sector Protection | WRPLB_0_0        | <b>Write PPB Protection Lock Bit</b> transaction clears the PPB Lock to 0                                                                                                                                                                                                                                                                                                                 | WRENB_0_0                | A6 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                | <a href="#">Figure 23</a> | 166             | N/A            |
|                            | PGPWD_0_1        | <b>Program Password</b> transaction program the 64-bit password to each flash die                                                                                                                                                                                                                                                                                                         | -                        | E8 (CMD)     | Password [7:0] | Password [15:8] | Password [23:16] | Password [31:24] | Password [39:32] | Password [47:40] | Password [55:48] | Password [63:56] | <a href="#">Figure 28</a> |                 |                |
|                            | PWDUL_0_1        | <b>Password Unlock</b> transaction sends the 64-bit password to flash device. If the supplied password does not match the hidden password in the Password Register, the device is locked and only a hardware reset or POR will return the device to standby state, ready for new transactions such as a retry of the PWDUL_0_1. If the password does match, the PPB Lock bit is set to 1. | -                        | E9 (CMD)     | Password [7:0] | Password [15:8] | Password [23:16] | Password [31:24] | Password [39:32] | Password [47:40] | Password [55:48] | Password [63:56] | <a href="#">Figure 28</a> |                 |                |
| Reset                      | SRSTE_0_0        | <b>Software Reset Enable</b> command is required immediately before a SFRST_0_0 transaction                                                                                                                                                                                                                                                                                               | -                        | 66 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                | <a href="#">Figure 23</a> |                 |                |
|                            | SFRST_0_0        | <b>Software Reset</b> transaction restores the device to its initial power up state, by reloading volatile registers from non-volatile default values                                                                                                                                                                                                                                     | SRSTE_0_0                | 99 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                | <a href="#">Figure 23</a> |                 |                |
|                            | SFRSL_0_0        | <b>Legacy Software Reset</b> transaction restores the device to its initial power up state, by reloading volatile registers from non-volatile default values                                                                                                                                                                                                                              | -                        | F0 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                | <a href="#">Figure 23</a> |                 |                |
| Deep Power Down            | ENDPD_0_0        | <b>Enter Deep Power Down Mode</b> transaction shifts device in the lowest power consumption mode                                                                                                                                                                                                                                                                                          | -                        | B9 (CMD)     | -              | -               | -                | -                | -                | -                | -                | -                | <a href="#">Figure 23</a> |                 |                |

## Electrical characteristics

## 8 Electrical characteristics

### 8.1 Absolute maximum ratings<sup>[43, 44, 45]</sup>

|                                                        |                           |
|--------------------------------------------------------|---------------------------|
| Storage temperature plastic packages.....              | -65 °C to +150 °C         |
| Ambient temperature with power applied.....            | -65 °C to +125 °C         |
| $V_{CC}$ (HL-T).....                                   | -0.5 V to +4.0 V          |
| $V_{CC}$ (HS-T).....                                   | -0.5 V to +2.5 V          |
| Input voltage with respect to Ground ( $V_{SS}$ )..... | 0.5 V to $V_{CC}$ + 0.5 V |
| Output short circuit current.....                      | 100 mA                    |

### 8.2 Operating range

Operating ranges define those limits between which the functionality of the device is guaranteed.

#### 8.2.1 Power supply voltages

|                              |                |
|------------------------------|----------------|
| $V_{CC}$ (HL-T devices)..... | 2.7 V to 3.6 V |
| $V_{CC}$ (HS-T devices)..... | 1.7 V to 2.0 V |

#### 8.2.2 Temperature ranges

Table 82 Temperature ranges<sup>[46]</sup>

| Parameter           | Symbol | Devices                                       | Spec |      | Unit |
|---------------------|--------|-----------------------------------------------|------|------|------|
|                     |        |                                               | Min  | Max  |      |
| Ambient temperature | $T_A$  | Industrial / Automotive AEC-Q100 grade 3      | -40  | +85  | °C   |
|                     |        | Industrial Plus / Automotive AEC-Q100 grade 2 |      | +105 |      |
|                     |        | Automotive AEC-Q100 grade 1                   |      | +125 |      |

### 8.3 Thermal resistance

Table 83 Thermal resistance

| Parameter | Description                              | Test conditions                                                                                                           |                        | 24-ball BGA DDP | Unit |
|-----------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------|------|
| Theta JA  | Thermal resistance (Junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance in accordance with EIA/JESD51 | With Still Air (0 m/s) | 48.4            | °C/W |
| Theta JB  | Thermal resistance (Junction to board)   |                                                                                                                           |                        | 24.4            |      |
| Theta JC  | Thermal resistance (Junction to case)    |                                                                                                                           |                        | 14.6            |      |

### 8.4 Capacitance characteristics

Table 84 Capacitance

| Package         | Input capacitance |         | Output capacitance |         |
|-----------------|-------------------|---------|--------------------|---------|
|                 | Typical           | Maximum | Typical            | Maximum |
| 24-ball BGA DDP | 7 pF              | 12 pF   | 14 pF              | 16 pF   |

#### Notes

43. See “[Input signal overshoot](#)” on page 115 for allowed maximums during signal transition.
44. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second.
45. Stresses above those listed under “[Absolute maximum ratings](#)<sup>[43, 44, 45]</sup>” on page 114 may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this datasheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.
46. Industrial Plus, Automotive Grade-2 and Automotive Grade-1 operating and performance parameters will be determined by device characterization and may vary from standard industrial or Automotive Grade-3 temperature range devices as currently shown in this specification.

## 8.5 Latchup characteristics

**Table 85 Latchup specification<sup>[47]</sup>**

| Description                                                          | Min  | Max            | Unit |
|----------------------------------------------------------------------|------|----------------|------|
| Input voltage with respect to $V_{SS}$ on all input only connections | -1.0 | $V_{CC} + 1.0$ | V    |
| Input voltage with respect to $V_{SS}$ on all I/O connections        |      |                |      |
| $V_{CC}$ current                                                     | -100 | +100           | mA   |

**Note**

47. Excludes power supply  $V_{CC}$ . Test conditions:  $V_{CC} = 1.8V / 3.0V$ , one connection at a time tested, connections not being tested are at  $V_{SS}$ .

## 8.6 DC characteristics

### 8.6.1 Input signal overshoot

During DC conditions, input or I/O signals should remain equal to or between  $V_{SS}$  and  $V_{CC}$ . During voltage transitions, inputs or I/Os may overshoot  $V_{SS}$  to -1.0 V or overshoot to  $V_{CC} + 1.0$  V, for periods up to 20 ns.



**Figure 69 Maximum positive overshoot waveform**



**Figure 70 Maximum negative overshoot waveform**

## Electrical characteristics

## 8.6.2 DC characteristics 2 Gb device (All temperature ranges)

Table 86 DC characteristics 2 Gb device<sup>[48, 49]</sup>

| Symbol    | Parameter                                                           | Test conditions                                                                       | Min                   | Typ             | Max                   | Unit    | Reference figure |
|-----------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------------|---------|------------------|
| $V_{IL}$  | Input low voltage (all $V_{CC}$ )                                   | –                                                                                     | $V_{CC} \times -0.15$ | –               | $V_{CC} \times 0.35$  | V       |                  |
| $V_{IH}$  | Input high voltage (all $V_{CC}$ )                                  | –                                                                                     | $V_{CC} \times 0.65$  | –               | $V_{CC} \times 1.15$  |         |                  |
| $V_{OL}$  | Output low voltage (all $V_{CC}$ )                                  | At 0.1 mA                                                                             | –                     | –               | 0.2                   |         |                  |
| $V_{OH}$  | Output high voltage (all $V_{CC}$ )                                 | At -0.1 mA                                                                            | $V_{CC} - 0.20$       | –               | –                     |         |                  |
| $I_{LI}$  | Input leakage current                                               | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>$CS\# = V_{IH}$ , 85 °C  | –                     | –               | $\pm 4$               | $\mu A$ |                  |
|           |                                                                     | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>$CS\# = V_{IH}$ , 105 °C | –                     | –               | $\pm 6$               |         |                  |
|           |                                                                     | $V_{CC} = V_{CC}$ Max, $V_{IN} = V_{IH}$ or<br>$V_{SS}$ , $CS\# = V_{IH}$ , 125 °C    | –                     | –               | $\pm 8$               |         |                  |
| $I_{LO}$  | Output leakage current                                              | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>$CS\# = V_{IH}$ , 85 °C  | –                     | –               | $\pm 4$               | $\mu A$ |                  |
|           |                                                                     | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>$CS\# = V_{IH}$ , 105 °C | –                     | –               | $\pm 6$               |         |                  |
|           |                                                                     | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>$CS\# = V_{IH}$ , 125 °C | –                     | –               | $\pm 8$               |         |                  |
| $I_{CC1}$ | Active power supply current (READ) (HL-T / HS-T) <sup>[49]</sup>    | SDR @ 50 MHz<br>SDR @ 133 MHz<br>DDR @ 102 MHz                                        | –                     | 31<br>96<br>105 | 42 / 43<br>110<br>130 | mA      | –                |
| $I_{CC2}$ | Active power supply current (Page Program)                          | $V_{CC} = V_{CC}$ Max,<br>$CS\# = V_{IH}$                                             | –                     | 50              | 66                    |         |                  |
| $I_{CC3}$ | Active power supply current (Write Register and Write Any Register) | $V_{CC} = V_{CC}$ Max,<br>$CS\# = V_{IH}$                                             | –                     | 50              | 66                    |         |                  |
| $I_{CC4}$ | Active power supply current (Sector Erase)                          | $V_{CC} = V_{CC}$ Max,<br>$CS\# = V_{IH}$                                             | –                     | 50              | 66                    |         |                  |
| $I_{CC5}$ | Active power supply current (Chip Erase)                            | $V_{CC} = V_{CC}$ Max,<br>$CS\# = V_{IH}$                                             | –                     | 50              | 66                    |         |                  |
| $I_{SB}$  | Standby current (HS-T)                                              | RESET#,<br>$CS\# = V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 85 °C               | –                     | 22              | 252                   | $\mu A$ |                  |
|           |                                                                     | RESET#,<br>$CS\# = V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 105 °C              | –                     |                 | 450                   |         |                  |
|           |                                                                     | RESET#,<br>$CS\# = V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 125 °C              | –                     |                 | 1000                  |         |                  |
|           | Standby current (HL-T)                                              | RESET#,<br>$CS\# = V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 85 °C               | –                     | 28              | 252                   |         |                  |
|           |                                                                     | RESET#,<br>$CS\# = V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 105 °C              | –                     |                 | 655                   |         |                  |
|           |                                                                     | RESET#,<br>$CS\# = V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 125 °C              | –                     |                 | 1000                  |         |                  |

## Notes

48. Typical values are at  $T_{AI} = 25$  °C and  $V_{CC} = 1.8$  V/3.0 V.

49. Outputs unconnected during read data return. Output switching current is not included.

Electrical characteristics

**Table 86 DC characteristics 2 Gb device<sup>[48, 49]</sup> (Continued)**

| Symbol           | Parameter      | Test conditions                                                                        | Min | Typ | Max | Unit | Reference figure |
|------------------|----------------|----------------------------------------------------------------------------------------|-----|-----|-----|------|------------------|
| I <sub>DPD</sub> | Current (HS-T) | RESET#, CS# = V <sub>CC</sub> ; All I/Os = V <sub>CC</sub> or V <sub>SS</sub> , 85 °C  | –   | 2.6 | 40  | μA   | –                |
|                  |                | RESET#, CS# = V <sub>CC</sub> ; All I/Os = V <sub>CC</sub> or V <sub>SS</sub> , 105 °C | –   |     | 45  |      |                  |
|                  |                | RESET#, CS# = V <sub>CC</sub> ; All I/Os = V <sub>CC</sub> or V <sub>SS</sub> , 125 °C | –   |     | 110 |      |                  |
|                  | Current (HL-T) | RESET#, CS# = V <sub>CC</sub> ; All I/Os = V <sub>CC</sub> or V <sub>SS</sub> , 85 °C  | –   | 4.4 | 41  | μA   | –                |
|                  |                | RESET#, CS# = V <sub>CC</sub> ; All I/Os = V <sub>CC</sub> or V <sub>SS</sub> , 105 °C | –   |     | 45  |      |                  |
|                  |                | RESET#, CS# = V <sub>CC</sub> ; All I/Os = V <sub>CC</sub> or V <sub>SS</sub> , 125 °C | –   |     | 110 |      |                  |
| I <sub>POR</sub> | POR current    | RESET#, CS# = V <sub>CC</sub> ; All I/Os = V <sub>CC</sub> or V <sub>SS</sub>          | –   | –   | 160 | mA   | –                |

**Power up / power down voltage**

|                           |                                                                   |   |      |   |   |   |                       |
|---------------------------|-------------------------------------------------------------------|---|------|---|---|---|-----------------------|
| V <sub>CC</sub> (min)     | V <sub>CC</sub> (Minimum operation voltage, HL-T)                 | – | 2.7  | – | – | V | Figure 65 / Figure 66 |
|                           | V <sub>CC</sub> (Minimum operation voltage, HS-T)                 | – | 1.7  | – | – |   | –                     |
| V <sub>CC</sub> (cut-off) | V <sub>CC</sub> (cut off where re-initialization is needed, HL-T) | – | 2.4  | – | – | V | Figure 66             |
|                           | V <sub>CC</sub> (cut off where re-initialization is needed, HS-T) | – | 1.55 | – | – |   |                       |
| V <sub>CC</sub> (Low)     | V <sub>CC</sub> (low voltage for initialization to occur, HL-T)   | – | 0.7  | – | – | V | Figure 66             |
|                           | V <sub>CC</sub> (Low voltage for initialization to occur, HS-T)   | – | 0.7  | – | – |   |                       |

**Notes**

48. Typical values are at T<sub>AI</sub> = 25 °C and V<sub>CC</sub> = 1.8 V/3.0 V.

49. Outputs unconnected during read data return. Output switching current is not included.

Electrical characteristics

### 8.6.3 DC characteristics 4 Gb device (All temperature ranges)

Table 87 DC characteristics 4 Gb device<sup>[50, 51]</sup>

| Symbol    | Parameter                                                           | Test conditions                                                                      | Min                   | Typ             | Max                         | Unit | Reference figure |
|-----------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------------------|------|------------------|
| $V_{IL}$  | Input low voltage (all $V_{CC}$ )                                   | –                                                                                    | $V_{CC} \times -0.15$ | –               | $V_{CC} \times 0.35$        | V    |                  |
| $V_{IH}$  | Input high voltage (all $V_{CC}$ )                                  | –                                                                                    | $V_{CC} \times 0.65$  | –               | $V_{CC} \times 1.15$        |      |                  |
| $V_{OL}$  | Output low voltage (all $V_{CC}$ )                                  | At 0.1 mA                                                                            | –                     | –               | 0.2                         |      |                  |
| $V_{OH}$  | Output high voltage (all $V_{CC}$ )                                 | At -0.1 mA                                                                           | $V_{CC} - 0.20$       | –               | –                           |      |                  |
| $I_{LI}$  | Input leakage current                                               | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>CS# = $V_{IH}$ , 85 °C  | –                     | –               | ±8                          | μA   |                  |
|           |                                                                     | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>CS# = $V_{IH}$ , 105 °C | –                     | –               | ±12                         |      |                  |
|           |                                                                     | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>CS# = $V_{IH}$ , 125 °C | –                     | –               | ±16                         |      |                  |
| $I_{LO}$  | Output leakage current                                              | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>CS# = $V_{IH}$ , 85 °C  | –                     | –               | ±8                          |      |                  |
|           |                                                                     | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>CS# = $V_{IH}$ , 105 °C | –                     | –               | ±12                         |      |                  |
|           |                                                                     | $V_{CC} = V_{CC}$ Max,<br>$V_{IN} = V_{IH}$ or $V_{SS}$ ,<br>CS# = $V_{IH}$ , 125 °C | –                     | –               | ±16                         |      |                  |
| $I_{CC1}$ | Active power supply current (READ) <sup>[51]</sup> (HL-T / HS-T)    | SDR @ 50 MHz<br>SDR @ 133 MHz<br>DDR @ 102 MHz                                       | –                     | 31<br>96<br>105 | 71 / 75<br>175 / 220<br>250 | mA   |                  |
| $I_{CC2}$ | Active power supply Current (Page Program)                          | $V_{CC} = V_{CC}$ Max, CS# = $V_{IH}$                                                | –                     | 50              | 66                          |      |                  |
| $I_{CC3}$ | Active power supply current (Write Register and Write Any Register) | $V_{CC} = V_{CC}$ Max, CS# = $V_{IH}$                                                | –                     | 50              | 66                          |      |                  |
| $I_{CC4}$ | Active power supply Current (Sector Erase)                          | $V_{CC} = V_{CC}$ Max, CS# = $V_{IH}$                                                | –                     | 50              | 66                          |      |                  |
| $I_{CC5}$ | Active power supply current (Chip Erase)                            | $V_{CC} = V_{CC}$ Max, CS# = $V_{IH}$                                                | –                     | 50              | 66                          |      |                  |
| $I_{SB}$  | Standby current (HS-T)                                              | RESET#, CS# = $V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 85 °C                  | –                     | 44              | 504                         | μA   |                  |
|           |                                                                     | RESET#, CS# = $V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ 105 °C                   | –                     |                 | 730                         |      |                  |
|           |                                                                     | RESET#, CS# = $V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 125 °C                 | –                     |                 | 1500                        |      |                  |
|           | Standby current (HL-T)                                              | RESET#, CS# = $V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 85 °C                  | –                     | 54              | 504                         |      |                  |
|           |                                                                     | RESET#, CS# = $V_{CC}$ ;<br>All I/Os = $V_{CC}$ or $V_{SS}$ , 105 °C                 | –                     |                 | 1000                        |      |                  |

Notes

50. Typical values are at  $T_{AI} = 25$  °C and  $V_{CC} = 1.8$  V/3.0 V.

51. Outputs unconnected during read data return. Output switching current is not included.

Electrical characteristics

**Table 87 DC characteristics 4 Gb device<sup>[50, 51]</sup> (Continued)**

| Symbol    | Parameter              | Test conditions                                                   | Min | Typ | Max  | Unit | Reference figure |
|-----------|------------------------|-------------------------------------------------------------------|-----|-----|------|------|------------------|
| $I_{SB}$  | Standby current (HL-T) | RESET#, CS# = $V_{CC}$ ; All I/Os = $V_{CC}$ or $V_{SS}$ , 125 °C | –   | 54  | 1200 | μA   | –                |
| $I_{DPD}$ | Current (HS-T)         | RESET#, CS# = $V_{CC}$ ; All I/Os = $V_{CC}$ or $V_{SS}$ , 85 °C  | –   | 5.2 | 65   |      |                  |
|           |                        | RESET#, CS# = $V_{CC}$ ; All I/Os = $V_{CC}$ or $V_{SS}$ , 105 °C | –   |     | 65   |      |                  |
|           |                        | RESET#, CS# = $V_{CC}$ ; All I/Os = $V_{CC}$ or $V_{SS}$ , 125 °C | –   |     | 130  |      |                  |
|           | Current (HL-T)         | RESET#, CS# = $V_{CC}$ ; All I/Os = $V_{CC}$ or $V_{SS}$ , 85 °C  | –   | 8.8 | 65   |      |                  |
|           | Current (HL-T)         | RESET#, CS# = $V_{CC}$ ; All I/Os = $V_{CC}$ or $V_{SS}$ , 105 °C | –   |     | 65   |      |                  |
|           |                        | RESET#, CS# = $V_{CC}$ ; All I/Os = $V_{CC}$ or $V_{SS}$ , 125 °C | –   |     | 130  |      |                  |
| $I_{POR}$ | POR current            | RESET#, CS# = $V_{CC}$ ; All I/Os = $V_{CC}$ or $V_{SS}$          | –   | –   | 320  | mA   | –                |

**Power Up / Power Down Voltage**

|                    |                                                            |   |      |   |   |   |                                                         |
|--------------------|------------------------------------------------------------|---|------|---|---|---|---------------------------------------------------------|
| $V_{CC}$ (min)     | $V_{CC}$ (Minimum operation voltage, HL-T)                 | – | 2.7  | – | – | V | <a href="#">Figure 65/</a><br><a href="#">Figure 66</a> |
|                    | $V_{CC}$ (Minimum operation voltage, HS-T)                 | – | 1.7  | – | – |   | –                                                       |
| $V_{CC}$ (cut-off) | $V_{CC}$ (Cut off where re-initialization is needed, HL-T) | – | 2.4  | – | – | V | <a href="#">Figure 66</a>                               |
|                    | $V_{CC}$ (Cut off where re-initialization is needed, HS-T) | – | 1.55 | – | – |   |                                                         |
| $V_{CC}$ (Low)     | $V_{CC}$ (Low voltage for initialization to occur, HL-T)   | – | 0.7  | – | – | V | –                                                       |
|                    | $V_{CC}$ (Low voltage for initialization to occur, HS-T)   | – | 0.7  | – | – |   |                                                         |

**Notes**

50. Typical values are at  $T_{AI} = 25$  °C and  $V_{CC} = 1.8$  V/3.0 V.

51. Outputs unconnected during read data return. Output switching current is not included.

## 8.7 AC test conditions



**Figure 71** Test setup

**Table 88** AC measurement conditions<sup>[52]</sup>

| Parameter                                                                                    | Min                   | Max                  | Unit | Reference figure          |
|----------------------------------------------------------------------------------------------|-----------------------|----------------------|------|---------------------------|
| Load capacitance ( $C_L$ )                                                                   | –                     | 30                   | pF   | <a href="#">Figure 71</a> |
| Input pulse voltage                                                                          | 0                     | $V_{CC}$             | V    | –                         |
| Input rise ( $t_{CRT}$ ) and fall ( $t_{CFT}$ ) slew rates at 100 MHz (HL-T) <sup>[53]</sup> | 1.03                  | –                    | V/ns | <a href="#">Figure 77</a> |
| Input rise ( $t_{CRT}$ ) and fall ( $t_{CFT}$ ) slew rates at 133 MHz (HL-T) <sup>[53]</sup> | 1.37                  | –                    |      |                           |
| Input rise ( $t_{CRT}$ ) and fall ( $t_{CFT}$ ) slew rates at 166 MHz (HL-T) <sup>[53]</sup> | 1.72                  | –                    |      |                           |
| Input rise ( $t_{CRT}$ ) and fall ( $t_{CFT}$ ) slew rates at 100 MHz (HS-T) <sup>[53]</sup> | 0.38                  | –                    |      |                           |
| Input rise ( $t_{CRT}$ ) and fall ( $t_{CFT}$ ) slew rates at 133 MHz (HS-T) <sup>[53]</sup> | 0.75                  | –                    |      |                           |
| Input rise ( $t_{CRT}$ ) and fall ( $t_{CFT}$ ) slew rates at 166 MHz (HS-T) <sup>[53]</sup> | 0.94                  | –                    |      |                           |
| $V_{IL(ac)}$                                                                                 | $-0.30 \times V_{CC}$ | $0.30 \times V_{CC}$ | V    | –                         |
| $V_{IH(ac)}$                                                                                 | $0.7 \times V_{CC}$   | $1.30 \times V_{CC}$ |      |                           |
| $V_{OH(ac)}$                                                                                 | $0.75 \times V_{CC}$  | –                    |      |                           |
| $V_{OL(ac)}$                                                                                 | –                     | $0.25 \times V_{CC}$ |      |                           |
| Input timing ref voltage                                                                     | $0.5 \times V_{CC}$   |                      |      |                           |
| Output timing ref voltage                                                                    | $0.5 \times V_{CC}$   |                      |      |                           |

**Notes**

52. AC characteristics tables assume clock and data signals have the same slew rate (slope).

53. Input slew rate measured from input pulse min to max at  $V_{CC}$  max.

Timing characteristics

## 9 Timing characteristics

**Table 89 Timing characteristics<sup>[54]</sup>**

| Symbol                            | Parameter                                                                                                                        | Min          | Typ | Max          | Unit | Reference figure |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------|-----|--------------|------|------------------|
| <b>SDR timing characteristics</b> |                                                                                                                                  |              |     |              |      |                  |
| $f_{CK}$                          | Clock frequency (2Gb / 4Gb)                                                                                                      | DC           | –   | 166 / 133    | MHz  | –                |
| $P_{CK}$                          | CK clock period                                                                                                                  | $1/f_{CK}$   | –   | $\infty$     |      |                  |
| $t_{CH}$                          | Clock high time                                                                                                                  | 45% $P_{CK}$ | –   | 55% $P_{CK}$ | ns   | <b>Figure 77</b> |
| $t_{CL}$                          | Clock low time                                                                                                                   |              | –   |              |      |                  |
| $t_{CS}$                          | CS# high time (Read transactions)                                                                                                | 10           | –   | –            |      |                  |
|                                   | CS# high time between transactions (Read transactions when Reset feature and Quad mode are both enabled and aborted transaction) | 20           | –   | –            |      |                  |
|                                   | CS# high time (Program / erase transactions)                                                                                     | 50           | –   | –            |      |                  |
| $t_{CSS}$                         | CS# active setup time relative to CK ( $f_{CK} \leq 50$ MHz / $f_{CK} > 50$ MHz)                                                 | 5 / 4        | –   | –            |      | <b>Figure 78</b> |
| $t_{CSH0}$                        | CS# active hold time (relative to CK in Mode 0)                                                                                  | 4            | –   | –            |      |                  |
| $t_{CSH3}$                        | CS# active hold time (relative to CK in Mode 3)                                                                                  | 6            | –   | –            |      |                  |
| $t_{SU}$                          | Data setup time (all $V_{CC}$ ) ( $f_{CK} \leq 50$ MHz / $f_{CK} > 50$ MHz)                                                      | 5 / 2        | –   | –            |      |                  |
| $t_{HD}$                          | Data hold time (all $V_{CC}$ ) ( $f_{CK} \leq 50$ MHz / $f_{CK} > 50$ MHz)                                                       |              | –   | –            |      |                  |
|                                   |                                                                                                                                  |              | –   | –            |      |                  |
| $t_V^{[54]}$                      | Clock low to output valid (15 pF loading, 3.0V-3.6V, 30Ω output impedance, 105 °C) (HL-T) <sup>[55]</sup>                        | 2.0          | –   | 6.5          |      | <b>Figure 79</b> |
|                                   | Clock low to output valid (15 pF loading) (HS-T)                                                                                 | 1.5          | –   | 6            |      |                  |
|                                   | Clock low to output valid (15 pF loading) (HL-T)                                                                                 | 2.0          | –   | 8            |      |                  |
|                                   | Clock low to output valid (30 pF loading) (HS-T)                                                                                 | 1.5          | –   | 9            |      |                  |
|                                   | Clock low to output valid (30 pF loading) (HL-T)                                                                                 | 2.0          | –   | 9            |      |                  |
| $t_{HO}$                          | Output hold time                                                                                                                 | 1.5          | –   | –            |      |                  |
| $t_{DIS}^{[56]}$                  | CS# inactive to output disable time (HS-T)                                                                                       | –            | –   | 8            |      |                  |
|                                   | CS# inactive to output disable time (HL-T)                                                                                       | –            | –   | 9            |      |                  |
|                                   | CS# inactive to output disable time (when Reset feature and Quad mode are both enabled)                                          | –            | –   | 20           |      |                  |
| $t_{WPS}$                         | WP# setup time (Applicable as a constraint for write register transactions when STCFWR is set to a 1)                            | 20           | –   | –            |      |                  |
| $t_{WPH}$                         | WP# hold time (Applicable as a constraint for write register transactions when STCFWR is set to a 1)                             | 20           | –   | –            |      |                  |
| $t_{IO\_SKEW}^{[57]}$             | Data skew (First data bit to last data bit)                                                                                      | –            | –   | 0.6          |      | –                |

### Notes

54. Applicable across all operating temperature options.
55. Guaranteed by design.
56. Output HI-Z is defined as the point where data is no longer driven.
57. Values are guaranteed by characterization and not 100% tested in production.
58. If Reset# is asserted during the end of  $t_{PU}$ , the device will remain in the reset state and  $t_{RH}$  will determine when CS# may go Low.
59. Sum of  $t_{RP}$  and  $t_{RH}$  must be equal to or greater than  $t_{RPH}$ .
60. Typical program and erase times assume the following conditions: 25 °C,  $V_{CC} = 1.8$  V and 3.0 V; checkerboard data pattern.
61. The programming time for any OTP programming transaction is the same as  $t_{PP}$ .
62. The programming time for the PRPPB\_4\_0 and PRPPB\_C\_0 transactions is the same as  $t_{PP}$ . The erase time for ERPPB\_4\_0 transaction is the same as  $t_{SE}$ .
63. The Joint Electron Device Engineering Council (JEDEC) standard JESD22-A117 defines the procedural requirements for performing valid endurance and retention tests based on a qualification specification. This methodology is intended to determine the ability of a flash device to sustain repeated data changes without failure (program/erase endurance) and to retain data for the expected life (data retention). Endurance and retention qualification specifications are specified in JESD47 or may be developed using knowledge-based methods as in JESD94.

Timing characteristics

**Table 89 Timing characteristics<sup>[54]</sup> (Continued)**

| Symbol                              | Parameter                                                                                                                        | Min          | Typ | Max          | Unit             | Reference figure |  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------|-----|--------------|------------------|------------------|--|
| <b>DDR timing characteristics</b>   |                                                                                                                                  |              |     |              |                  |                  |  |
| $f_{CK}$                            | CK clock frequency (2 Gb / 4 Gb)                                                                                                 | DC           | –   | 102 / 83     | MHz              | –                |  |
| $P_{CK}$                            | CK clock period                                                                                                                  | $1/f_{CK}$   | –   | $\infty$     |                  | <b>Figure 77</b> |  |
| $t_{CH}$                            | Clock high time                                                                                                                  | 45% $P_{CK}$ | –   | 55% $P_{CK}$ | ns               |                  |  |
| $t_{CL}$                            | Clock low time                                                                                                                   |              | –   |              |                  |                  |  |
| $t_{CS}$                            | CS# high time (Read transactions)                                                                                                | 10           | –   | –            | <b>Figure 82</b> |                  |  |
|                                     | CS# high time between transactions (Read transactions when Reset feature and Quad mode are both enabled and aborted transaction) | 20           | –   | –            |                  |                  |  |
|                                     | CS# high time (Program / erase transactions)                                                                                     | 50           | –   | –            |                  |                  |  |
| $t_{CSS}$                           | CS# active setup time relative to CK ( $f_{CK} \leq 50$ MHz / $f_{CK} > 50$ MHz)                                                 | 5 / 4        | –   | –            |                  |                  |  |
| $t_{CSH0}$                          | CS# active hold time (relative to CK in Mode 0)                                                                                  | 4            | –   | –            |                  | <b>Figure 83</b> |  |
| $t_{SU}$                            | Data setup time (all $V_{CC}$ )                                                                                                  | 2            | –   | –            |                  |                  |  |
| $t_{HD}$                            | Data hold time (all $V_{CC}$ )                                                                                                   | 1.2          | –   | –            |                  |                  |  |
| $t_V$                               | Clock low to output valid (15 pF Loading, 3.0V-3.6V, 30 Ohm Output Impedance, 105°C) (HL-T) <sup>[55]</sup>                      | 2.0          | –   | 6.5          |                  |                  |  |
|                                     | Clock low to output valid (15 pF Loading) (HS-T)                                                                                 | 1.5          | –   | 6            |                  | <b>Figure 65</b> |  |
|                                     | Clock low to output valid (15 pF Loading) (HL-T)                                                                                 | 2.0          | –   | 8            |                  |                  |  |
| $t_{HO}$                            | Output hold time                                                                                                                 | 1.5          | –   | –            |                  |                  |  |
| $t_{DIS}$                           | Output disable time (HS-T)                                                                                                       | –            | –   | 8            |                  |                  |  |
|                                     | Output disable time (HL-T)                                                                                                       | –            | –   | 9            |                  | <b>Figure 66</b> |  |
|                                     | CS# inactive to output disable time (when Reset feature and Quad mode are both enabled)                                          | –            | –   | 20           |                  |                  |  |
| $t_{IO\_SKEW}$ <sup>[57]</sup>      | Data skew (First data bit to last data bit)                                                                                      | –            | –   | 0.6          |                  |                  |  |
| <b>Power up / power down timing</b> |                                                                                                                                  |              |     |              |                  |                  |  |
| $t_{PU}$                            | $V_{CC}$ (min) to read operation (HL-T / HS-T)                                                                                   | –            | –   | 450 / 500    | $\mu$ s          | <b>Figure 65</b> |  |
| $t_{PD}$                            | $V_{CC}$ (Low) time                                                                                                              | 25.0         | –   | –            |                  | <b>Figure 66</b> |  |
| $t_{VR}$ <sup>[55]</sup>            | $V_{CC}$ power up ramp rate                                                                                                      | 1.0          | –   | –            | $\mu$ s/V        | –                |  |
| $t_{VF}$                            | $V_{CC}$ power down ramp rate                                                                                                    | 30.0         | –   | –            |                  | –                |  |
| <b>Deep power down mode timing</b>  |                                                                                                                                  |              |     |              |                  |                  |  |
| $t_{ENTDPD}$ <sup>[55]</sup>        | Time to enter DPD mode                                                                                                           | –            | –   | 3            | $\mu$ s          | –                |  |
| $t_{EXTDPD}$                        | Time to exit DPD mode (HL-T / HS-T)                                                                                              | –            | –   | 380 / 430    | $\mu$ s          | <b>Figure 64</b> |  |
| $t_{CSDPD}$                         | Chip select pulse width to Exit DPD                                                                                              | 0.02         | –   | 3            |                  |                  |  |

**Notes**

54. Applicable across all operating temperature options.
55. Guaranteed by design.
56. Output HI-Z is defined as the point where data is no longer driven.
57. Values are guaranteed by characterization and not 100% tested in production.
58. If Reset# is asserted during the end of  $t_{PU}$ , the device will remain in the reset state and  $t_{RH}$  will determine when CS# may go Low.
59. Sum of  $t_{RP}$  and  $t_{RH}$  must be equal to or greater than  $t_{RPH}$ .
60. Typical program and erase times assume the following conditions: 25 °C,  $V_{CC} = 1.8$  V and 3.0 V; checkerboard data pattern.
61. The programming time for any OTP programming transaction is the same as  $t_{PP}$ .
62. The programming time for the PRPPB\_4\_0 and PRPPB\_C\_0 transactions is the same as  $t_{PP}$ . The erase time for ERPPB\_4\_0 transaction is the same as  $t_{SE}$ .
63. The Joint Electron Device Engineering Council (JEDEC) standard JESD22-A117 defines the procedural requirements for performing valid endurance and retention tests based on a qualification specification. This methodology is intended to determine the ability of a flash device to sustain repeated data changes without failure (program/erase endurance) and to retain data for the expected life (data retention). Endurance and retention qualification specifications are specified in JESD47 or may be developed using knowledge-based methods as in JESD94.

## Timing characteristics

**Table 89 Timing characteristics<sup>[54]</sup> (Continued)**

| Symbol                                                                                                     | Parameter                                                                                        | Min       | Typ       | Max         | Unit | Reference figure          |  |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------|-----------|-------------|------|---------------------------|--|
| <b>Reset timing<sup>[58, 59]</sup></b>                                                                     |                                                                                                  |           |           |             |      |                           |  |
| $t_{CSR}$                                                                                                  | CS# high before DQ3_RESET# low                                                                   | 50        | –         | –           | ns   | <a href="#">Figure 59</a> |  |
| $t_{RS}$                                                                                                   | Reset setup - RESET# high before CS# low                                                         | 50        | –         | –           | ns   | <a href="#">Figure 55</a> |  |
| $t_{RH}$                                                                                                   | Reset pulse hold - RESET# low to CS# low (HL-T / HS-T)                                           | 450 / 500 | –         | –           | μs   | <a href="#">Figure 55</a> |  |
| $t_{RP}$                                                                                                   | RESET# pulse width                                                                               | 200       | –         | –           | ns   |                           |  |
| $t_{SR}$                                                                                                   | Internal device reset from software reset transaction                                            | –         | –         | 83          | μs   | –                         |  |
| <b>CS# signaling reset timing</b>                                                                          |                                                                                                  |           |           |             |      |                           |  |
| $t_{CSLW}$                                                                                                 | Chip select low                                                                                  | 500       | –         | –           | ns   | <a href="#">Figure 62</a> |  |
| $t_{CSHG}$                                                                                                 | Chip select high                                                                                 | 500       | –         | –           | ns   |                           |  |
| $t_{RESET}$                                                                                                | Internal device reset (HL-T / HS-T)                                                              | –         | –         | 450 / 500   | μs   |                           |  |
| $t_{SUJ}$                                                                                                  | Data in setup time (w.r.t CS#)                                                                   | 50        | –         | –           | ns   |                           |  |
| $t_{HDJ}$                                                                                                  | Data in hold time (w.r.t CS#)                                                                    | 50        | –         | –           | ns   |                           |  |
| <b>Embedded algorithm (Erase, program and data integrity check) performance<sup>[60, 61, 62, 63]</sup></b> |                                                                                                  |           |           |             |      |                           |  |
| $t_W$                                                                                                      | Nonvolatile register write time                                                                  | –         | 44        | 357.5       | ms   |                           |  |
| $t_{PP}$                                                                                                   | Page programming 256 bytes (4 KB sector / 256 KB sector)                                         | –         | 430 / 480 | 2175 / 1700 | μs   |                           |  |
|                                                                                                            | Page programming 512 bytes (4 KB sector / 256 KB sector)                                         | –         | 680 / 570 | 2175 / 1700 | μs   |                           |  |
| $t_{SE}$                                                                                                   | Sector erase time (4 KB physical sectors)                                                        | –         | 42        | 335         | ms   |                           |  |
|                                                                                                            | Sector erase time (256 KB Endurance flex Architecture disabled)                                  | –         | 773       | 2677        | ms   |                           |  |
|                                                                                                            | Sector erase time (256 KB Endurance flex Architecture enabled)                                   | –         | 773       | 5869        | ms   |                           |  |
| $t_{BE}$                                                                                                   | Bulk erase time (02GT DDP)                                                                       | –         | 776       | 2762        | sec  |                           |  |
|                                                                                                            | Bulk erase time (04GT QDP)                                                                       | –         | 1552      | 5524        | sec  |                           |  |
| $t_{EES}$                                                                                                  | Evaluate erase status time (4 KB physical sectors) (HL-T / HS-T)                                 | –         | 45        | 50 / 56     | μs   |                           |  |
|                                                                                                            | Evaluate erase status time (256 KB physical or logical sectors) (HL-T / HS-T)                    | –         |           |             |      |                           |  |
| $t_{DIC\_SETUP}$                                                                                           | Data integrity check calculation setup time                                                      | –         | 17        | –           | μs   |                           |  |
| $t_{DIC\_RATES}$                                                                                           | Data integrity check calculation rate (Calculation rate over a large (>1024 Byte) block of data) | 55        | 65        | –           | Mbps |                           |  |
| $t_{SEC}$                                                                                                  | Sector erase count time (HL-T / HS-T)                                                            | –         | 55        | 63 / 70     | μs   |                           |  |
| $t_{BEC1}$                                                                                                 | Blank check single 256 KB sector                                                                 | –         | 13        | 17          | ms   |                           |  |
| $t_{BEC2}$                                                                                                 | Blank check single 4 KB sector                                                                   | –         | 1         | 2           | ms   |                           |  |
| $t_{PASSWORD}$                                                                                             | Password comparison time                                                                         | 80        | 100       | 120         | μs   |                           |  |
| <b>Program, erase or data integrity check suspend/resume timing</b>                                        |                                                                                                  |           |           |             |      |                           |  |
| $t_{PEDS}$                                                                                                 | Program/erase/data integrity check suspend                                                       | –         | –         | 80          | μs   | –                         |  |
| $t_{PEDRS}$                                                                                                | Program/erase/data integrity check resume to next program/erase/data integrity check suspend     | –         | 100       | –           | μs   |                           |  |

**Notes**

54. Applicable across all operating temperature options.

55. Guaranteed by design.

56. Output HI-Z is defined as the point where data is no longer driven.

57. Values are guaranteed by characterization and not 100% tested in production.

58. If Reset# is asserted during the end of  $t_{PU}$ , the device will remain in the reset state and  $t_{RH}$  will determine when CS# may go Low.

59. Sum of  $t_{RP}$  and  $t_{RH}$  must be equal to or greater than  $t_{RPH}$ .

60. Typical program and erase times assume the following conditions: 25 °C,  $V_{CC} = 1.8$  V and 3.0 V; checkerboard data pattern.

61. The programming time for any OTP programming transaction is the same as  $t_{PP}$ .

62. The programming time for the PRPPB\_4\_0 and PRPPB\_C\_0 transactions is the same as  $t_{PP}$ . The erase time for ERPPB\_4\_0 transaction is the same as  $t_{SE}$ .

63. The Joint Electron Device Engineering Council (JEDEC) standard JESD22-A117 defines the procedural requirements for performing valid endurance and retention tests based on a qualification specification. This methodology is intended to determine the ability of a flash device to sustain repeated data changes without failure (program/erase endurance) and to retain data for the expected life (data retention). Endurance and retention qualification specifications are specified in JESD47 or may be developed using knowledge-based methods as in JESD94.

Timing characteristics

## 9.1 Timing waveforms

### 9.1.1 Key to timing waveform



Figure 72 Waveform element meaning

### 9.1.2 Timing reference levels



Figure 73 SDR input timing reference levels



Figure 74 SDR output timing reference level



Figure 75 DDR input timing reference level

Timing characteristics



**Figure 76 DDR output timing reference level**

### 9.1.3 Clock timing



**Figure 77 Clock timing**

### 9.1.4 Input / output timing



**Figure 78 SPI input timing**



**Figure 79 SPI output timing**

## Timing characteristics



**Figure 80**      **WP# input timing**



**Figure 81 Quad and QPI SDR input and output timing**



**Figure 82 Quad and QPI DDR input timing**



**Figure 83 Quad and QPI DDR output timing**

Device identification

## 10 Device identification

### 10.1 JEDEC SFDP Rev D

#### 10.1.1 JEDEC SFDP Rev D header table

Table 90 JEDEC SFDP Rev D header table

| SFDP byte address | SFDP DWORD name      | Data | Description                                                                                                                                                                |
|-------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00h               | SFDP header          | 53h  | This is the entry point for Read SFDP (5Ah) command i.e., location zero within SFDP space ASCII "S"                                                                        |
| 01h               |                      | 46h  | ASCII "F"                                                                                                                                                                  |
| 02h               |                      | 44h  | ASCII "D"                                                                                                                                                                  |
| 03h               |                      | 50h  | ASCII "P"                                                                                                                                                                  |
| 04h               |                      | 08h  | SFDP Minor Revision (08h = JEDEC JESD216 Revision D)                                                                                                                       |
| 05h               |                      | 01h  | SFDP Major Revision (01h = JEDEC JESD216 Revision D)<br>This is the original major revision. This major revision is compatible with all SFDP reading and parsing software. |
| 06h               |                      | 04h  | Number of Parameter Headers (zero based, 04h = 5 parameters)                                                                                                               |
| 07h               |                      | FFh  | SFDP Access Protocol (Backward Compatible)                                                                                                                                 |
| 08h               | 1st parameter header | 00h  | Parameter ID LSB (00h = JEDEC SFDP Basic SPI Flash Parameter)                                                                                                              |
| 09h               |                      | 08h  | Parameter Minor Revision (08h = JEDEC JESD216 Revision 8)                                                                                                                  |
| 0Ah               |                      | 01h  | Parameter Major Revision (01h = The original major revision - all SFDP software is compatible with this major revision.)                                                   |
| 0Bh               |                      | 14h  | Parameter Table Length (14h = 20 DWORDs are in the Parameter table)                                                                                                        |
| 0Ch               |                      | 00h  | Parameter Table Pointer Byte 0 (DWORD = 4 Byte aligned)<br>JEDEC Basic SPI Flash parameter byte offset = 0100h                                                             |
| 0Dh               |                      | 01h  | Parameter Table Pointer Byte 1                                                                                                                                             |
| 0Eh               |                      | 00h  | Parameter Table Pointer Byte 2                                                                                                                                             |
| 0Fh               |                      | FFh  | Parameter ID MSB (FFh = JEDEC defined legacy Parameter ID)                                                                                                                 |
| 10h               | 2nd parameter header | 84h  | Parameter ID LSB (84h = 4 Byte Address Instruction Table)                                                                                                                  |
| 11h               |                      | 00h  | Parameter Table Minor Revision (00h = JEDEC JESD216 Revision D)                                                                                                            |
| 12h               |                      | 01h  | Parameter Table Major Revision (01h = JEDEC JESD216 Revision D)                                                                                                            |
| 13h               |                      | 02h  | Parameter Table Length (2h = 2 DWORDs are in the Parameter table)                                                                                                          |
| 14h               |                      | 50h  | Parameter Table Pointer Byte 0 (DWORD = 4 byte aligned)<br>4 Byte Address Instruction Table byte offset = 0150h address                                                    |
| 15h               |                      | 01h  | Parameter Table Pointer Byte 1                                                                                                                                             |
| 16h               |                      | 00h  | Parameter Table Pointer Byte 2                                                                                                                                             |
| 17h               |                      | FFh  | Parameter ID MSB (FFh = JEDEC defined Parameter)                                                                                                                           |
| 18h               | 3rd parameter header | 81h  | Parameter ID LSB (81h = JEDEC Sector Map)                                                                                                                                  |
| 19h               |                      | 00h  | Parameter Table Minor Revision (00h = JEDEC JESD216 Revision D)                                                                                                            |
| 1Ah               |                      | 01h  | Parameter Table Major Revision (01h = JEDEC JESD216 Revision D)                                                                                                            |
| 1Bh               |                      | 18h  | Parameter Table Length (18h = 24 DWORDs are in the Parameter table)                                                                                                        |
| 1Ch               |                      | E0h  | Parameter Table Pointer Byte 0 (DWORD = 4 byte aligned)<br>JEDEC Sector Map = 1E0h address                                                                                 |
| 1Dh               |                      | 01h  | Parameter Table Pointer Byte 1                                                                                                                                             |
| 1Eh               |                      | 00h  | Parameter Table Pointer Byte 2                                                                                                                                             |
| 1Fh               |                      | FFh  | Parameter ID MSB (FFh = JEDEC defined Parameter)                                                                                                                           |

**Table 90 JEDEC SFDP Rev D header table (Continued)**

| SFDP byte address | SFDP DWORD name      | Data | Description                                                                                                                                                              |
|-------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20h               | 4th parameter header | 87h  | Parameter ID LSB (87h = JEDEC Status, Control and Configuration Register Map)                                                                                            |
| 21h               |                      | 00h  | Parameter Table Minor Revision (00h = JEDEC JESD216 Revision D)                                                                                                          |
| 22h               |                      | 01h  | Parameter Table Major Revision (01h = JEDEC JESD216 Revision D)                                                                                                          |
| 23h               |                      | 1Ch  | Parameter Table Length (1Ch = 28 DWORDs are in the Parameter table)                                                                                                      |
| 24h               |                      | 58h  | Parameter Table Pointer Byte 0 (DWORD = 4 byte aligned)<br>JEDEC Status, Control and Configuration Register Map = 0158h address                                          |
| 25h               |                      | 01h  | Parameter Table Pointer Byte 1                                                                                                                                           |
| 26h               |                      | 00h  | Parameter Table Pointer Byte 2                                                                                                                                           |
| 27h               |                      | FFh  | Parameter ID MSB (FFh = JEDEC defined Parameter)                                                                                                                         |
| 28h               | 5th parameter header | 88h  | Parameter ID LSB (88h = JEDEC Status, Control and Configuration Register Map Offsets for Multi-Chip SPI Memory Devices)                                                  |
| 29h               |                      | 00h  | Parameter Table Minor Revision (00h = JEDEC JESD216 Revision D)                                                                                                          |
| 2Ah               |                      | 01h  | Parameter Table Major Revision (01h = JEDEC JESD216 Revision D)                                                                                                          |
| 2Bh               |                      | 06h  | Parameter Table Length (6h = 6 DWORDs are in the Parameter table)                                                                                                        |
| 2Ch               |                      | C8h  | Parameter Table Pointer Byte 0 (DWORD = 4 byte aligned)<br>JEDEC Status, Control and Configuration Register Map Offsets for Multi-Chip SPI Memory Devices = 1C8h address |
| 2Dh               |                      | 01h  | Parameter Table Pointer Byte 1                                                                                                                                           |
| 2Eh               |                      | 00h  | Parameter Table Pointer Byte 2                                                                                                                                           |
| 2Fh               |                      | FFh  | Parameter ID MSB (FFh = JEDEC defined Parameter)                                                                                                                         |

Device identification

### 10.1.2 JEDEC SFDP Rev D parameter table

For the SFDP data structure, there are three independent parameter tables. Two of the tables have a fixed length and one table has a variable structure and length depending on the device density Ordering Part Number (OPN). The Parameter table is presented as single table in [Table 91](#).

**Table 91 JEDEC SFDP Rev D parameter table**

| SFDP byte address | SFDP DWORD name                     | Data                   | Description                                                                                                                                                                                                                                                                                                                                  |
|-------------------|-------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 100h              | JEDEC basic Flash parameter DWORD-1 | E7h                    | Bits 7:5 = Unused = 111b<br>Bit 4 = 50h is volatile status register write instruction and status register is default = 0b<br>Bit 3 = Block Protect Bits are non-volatile / volatile = 0b<br>Bit 2 = Program Buffer > 64Bytes = 1b<br>Bits 1:0 = uniform 4 kilobyte erase is unavailable = 11b                                                |
| 101h              |                                     | 20h                    | Bits 15:8 = 4 KB erase opcode = 20h                                                                                                                                                                                                                                                                                                          |
| 102h              |                                     | FAh                    | Bit 23 = Unused = 1b<br>Bit 22 = Supports Quad Out (1-1-4) Read = Yes = 1b<br>Bit 21 = Supports Quad I/O (1-4-4) Read = Yes = 1b<br>Bit 20 = Supports Dual I/O (1-2-2) Read = Yes = 1b<br>Bit 19 = Supports DDR = Yes = 1b<br>Bit 18:17 = Number of Address Bytes = 3- or 4 Bytes = 01b<br>Bit 16 = Supports Dual Out (1-1-2) Read = No = 0b |
| 103h              |                                     | FFh                    | Bits 31:24 = Unused = FFh                                                                                                                                                                                                                                                                                                                    |
| 104h              |                                     | FFh(02GT)<br>20h(04GT) | Density in bits, zero based, 2 Gb = 7FFFFFFh<br>Density in bits, zero based, 4 Gb = 80000020h                                                                                                                                                                                                                                                |
| 105h              | JEDEC basic Flash parameter DWORD-2 | FFh(02GT)<br>00h(04GT) |                                                                                                                                                                                                                                                                                                                                              |
| 106h              |                                     | FFh(02GT)<br>00h(04GT) |                                                                                                                                                                                                                                                                                                                                              |
| 107h              |                                     | 7Fh(02GT)<br>80h(04GT) |                                                                                                                                                                                                                                                                                                                                              |
| 108h              | JEDEC basic Flash parameter DWORD-3 | 48h                    | Bits 7:5 = Number of Quad I/O (1-4-4) Mode cycles = 010b<br>Bits 4:0 = Number of Quad I/O Dummy cycles = 01000b (Initial Delivery State)                                                                                                                                                                                                     |
| 109h              |                                     | EBh                    | Quad I/O instruction code                                                                                                                                                                                                                                                                                                                    |
| 10Ah              |                                     | 08h                    | Bits 23:21 = Number of Quad Out (1-1-4) Mode cycles = 000b<br>Bits 20:16 = Number of Quad Out Dummy cycles = 01000b                                                                                                                                                                                                                          |
| 10Bh              |                                     | 6Bh                    | 1-1-4 Quad Out instruction code = 6Bh                                                                                                                                                                                                                                                                                                        |
| 10Ch              | JEDEC basic Flash parameter DWORD-4 | 00h                    | Bits 7:5 = Number of Dual Out (1-1-2) Mode cycles = 000b<br>Bits 4:0 = Number of Dual Out Dummy cycles = 00000b                                                                                                                                                                                                                              |
| 10Dh              |                                     | FFh                    | Dual Out instruction code                                                                                                                                                                                                                                                                                                                    |
| 10Eh              |                                     | 88h                    | Bits 23:21 = Number of Dual I/O (1-2-2) Mode cycles = 100b<br>Bits 20:16 = Number of Dual I/O Dummy cycles = 01000b (Initial Delivery State)                                                                                                                                                                                                 |
| 10Fh              |                                     | BBh                    | Dual I/O instruction code                                                                                                                                                                                                                                                                                                                    |
| 110h              | JEDEC basic Flash parameter DWORD-5 | FEh                    | Bits 7:5 RFU = 111b<br>Bit 4 = QPI supported = Yes = 1b<br>Bits 3:1 RFU = 111b<br>Bit 0 = 2-2-2 not supported = 0b                                                                                                                                                                                                                           |
| 111h              |                                     | FFh                    | Bits 15:8 = RFU = FFh                                                                                                                                                                                                                                                                                                                        |
| 112h              |                                     | FFh                    | Bits 23:16 = RFU = FFh                                                                                                                                                                                                                                                                                                                       |
| 113h              |                                     | FFh                    | Bits 31:24 = RFU = FFh                                                                                                                                                                                                                                                                                                                       |
| 114h              | JEDEC basic Flash parameter DWORD-6 | FFh                    | Bits 7:0 = RFU = FFh                                                                                                                                                                                                                                                                                                                         |
| 115h              |                                     | FFh                    | Bits 15:8 = RFU = FFh                                                                                                                                                                                                                                                                                                                        |
| 116h              |                                     | 00h                    | Bits 23:21 = Number of 2-2-2 Mode cycles = 000b<br>Bits 20:16 = Number of 2-2-2 Dummy cycles = 00000b                                                                                                                                                                                                                                        |
| 117h              |                                     | FFh                    | 2-2-2 instruction code                                                                                                                                                                                                                                                                                                                       |
| 118h              | JEDEC basic Flash parameter DWORD-7 | FFh                    | Bits 7:0 = RFU = FFh                                                                                                                                                                                                                                                                                                                         |
| 119h              |                                     | FFh                    | Bits 15:8 = RFU = FFh                                                                                                                                                                                                                                                                                                                        |
| 11Ah              |                                     | 48h                    | Bits 23:21 = Number of QPI Mode cycles = 010b<br>Bits 20:16 = Number of QPI Dummy cycles = 01000b                                                                                                                                                                                                                                            |
| 11Bh              |                                     | EBh                    | QPI mode Quad I/O (4-4-4) instruction code                                                                                                                                                                                                                                                                                                   |

Device identification

**Table 91 JEDEC SFDP Rev D parameter table (Continued)**

| SFDP byte address | SFDP DWORD name                      | Data                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------|--------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11Ch              | JEDEC basic Flash parameter DWORD-8  | 0Ch                      | Erase type 1 size $2^N$ Bytes = $2^{12}$ Bytes = 4 KB (Initial Delivery State)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11Dh              |                                      | 20h                      | Erase type 1 instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11Eh              |                                      | 00h                      | Erase type 2 size $2^N$ Bytes = not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11Fh              |                                      | FFh                      | Erase type 2 instruction = not supported = FFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 120h              | JEDEC basic Flash parameter DWORD-9  | 00h                      | Erase type 3 size $2^N$ Bytes = not supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 121h              |                                      | FFh                      | Erase type 3 instruction = not supported = FFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 122h              |                                      | 12h                      | Erase type 4 size $2^N$ Bytes = $2^{18}$ Bytes = 256 KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 123h              |                                      | D8h                      | Erase type 4 instruction = D8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 124h              | JEDEC basic Flash parameter DWORD-10 | 23h                      | Bits 31:30 = Erase type 4 Erase, Typical time units (00b: 1 ms, 01b: 16 ms, 10b: 128 ms, 11b: 1 s) = 1s = 10b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 125h              |                                      | FAh                      | Bits 29:25 = Erase type 4 Erase, Typical time count = 00101b (typ erase time = count + 1 * units = $6 \times 128\text{ms} = 768\text{ms}$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 126h              |                                      | FFh                      | Bits 24:23 = Erase type 3 Erase, Typical time units (00b: 1 ms, 01b: 16 ms, 10b: 128 ms, 11b: 1 s) = 1S = 11b (RFU)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 127h              |                                      | 8Bh                      | Bits 22:18 = Erase type 3 Erase, Typical time count = 11111b (RFU)<br>Bits 17:16 = Erase type 2 Erase, Typical time units (00b: 1 ms, 01b: 16 ms, 10b: 128 ms, 11b: 1 s) = 1S = 11b (RFU)<br>Bits 15:11 = Erase type 2 Erase, Typical time count = 11111b (RFU)<br>Bits 10:9 = Erase type 1 Erase, Typical time units (00b: 1 ms, 01b: 16 ms, 10b: 128 ms, 11b: 1 s) = 16ms = 01b<br>Bits 8:4 = Erase type 1 Erase, Typical time count = 00010b (typ erase time = count + 1 * units = $3 \times 16\text{ms} = 48\text{ ms}$ )<br>Bits 3:0 = Count = (Max Erase time / (2 * Typical Erase time)) - 1 = 0011b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 128h              | JEDEC basic Flash parameter DWORD-11 | 82h                      | Bits 31 = Reserved = 1b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 129h              |                                      | E7h                      | Bits 30:29 = Device Erase Typical time units (00b: 16 ms, 01b: 256 ms, 10b: 4 s, 11b: 64 s) = 11b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12Ah              |                                      | FFh                      | Bits 28:24 = Device Erase Typical time count = 01100b (2Gb) and 11000b (4 Gb)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12Bh              |                                      | ECh (02GT)<br>F8h (04GT) | Bits 23:19 = Byte Program Typical Time, additional byte = 11111b<br>Bits 18:14 = Byte Program Typical Time, first byte = 11111b<br>Bits 13 = Page Program Typical Time unit (0: 8 $\mu$ s, 1: 64 $\mu$ s) = 64 $\mu$ s = 1b<br>Bits 12:8 = Page Program Typical Time Count = 00111 (typ Program time = count + 1 * units = $8 \times 64\text{ }\mu\text{s} = 512\text{ }\mu\text{s}$ )<br>Bits 7:4 = Page Size (256B) = $2^N$ bytes = 1000h<br>Bits 3:0 = Count = [Max page program time / (2 * Typical page program time)] - 1 = 0010b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 12Ch              |                                      | ECh                      | Bit 31 = Suspend and Resume supported = 0b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 12Dh              | JEDEC basic Flash parameter DWORD-12 | 23h                      | Bits 30:29 = Suspend in-progress erase max latency units (00b: 128ns, 01b: 1 $\mu$ s, 10b: 8 $\mu$ s, 11b: 64 $\mu$ s) = 8 $\mu$ s = 10b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12Eh              |                                      | 19h                      | Bits 28:24 = Suspend in-progress erase max latency count = 01001b, max erase suspend latency = count + 1 * units = $10 \times 8\text{ }\mu\text{s} = 80\text{ }\mu\text{s}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 12Fh              |                                      | 49h                      | Bits 23:20 = Erase resume to suspend interval count = 0001b, interval = count + 1 * 64 $\mu$ s = $2 \times 64\text{ }\mu\text{s} = 128\text{ }\mu\text{s}$<br>Bits 19:18 = Suspend in-progress program max latency units (00b: 128ns, 01b: 1 $\mu$ s, 10b: 8 $\mu$ s, 11b: 64 $\mu$ s) = 8 $\mu$ s = 10b<br>Bits 17:13 = Suspend in-progress program max latency count = 01001, max program suspend latency = count + 1 * units = $10 \times 8\text{ }\mu\text{s} = 80\text{ }\mu\text{s}$<br>Bits 12:9 = Program resume to suspend interval count = 0001b, interval = count + 1 * 64 $\mu$ s = $2 \times 64\text{ }\mu\text{s} = 128\text{ }\mu\text{s}$<br>Bit 8 = Reserved = 1b<br>Bits 7:4 = Prohibited operations during erase suspend<br>= xxx0b: May not initiate a new erase anywhere (erase nesting not permitted)<br>+ xx1xb: May not initiate a page program in the erase suspended sector size<br>+ x1xxb: May not initiate a read in the erase suspended sector size<br>+ 1xxx: The erase and program restrictions in bits 5:4 are sufficient<br>= 1100b<br>Bits 3:0 = Prohibited Operations During Program Suspend<br>= xxx0b: May not initiate a new erase anywhere (erase nesting not permitted)<br>+ xx0xb: May not initiate a new page program anywhere (program nesting not permitted)<br>+ x1xxb: May not initiate a read in the program suspended page size<br>+ 1xxx: The erase and program restrictions in bits 1:0 are sufficient<br>= 1100b |
| 130h              | JEDEC basic Flash parameter DWORD-13 | 8Ah                      | Bits 31:24 = Erase Suspend Instruction = 75h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 131h              |                                      | 85h                      | Bits 23:16 = Erase Resume Instruction = 7Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 132h              |                                      | 7Ah                      | Bits 15:8 = Program Suspend Instruction = 85h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 133h              |                                      | 75h                      | Bits 7:0 = Program Resume Instruction = 8Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Device identification

**Table 91 JEDEC SFDP Rev D parameter table (Continued)**

| SFDP byte address | SFDP DWORD name                      | Data                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------|--------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 134h              | JEDEC basic Flash parameter DWORD-14 | F7h                                  | Bits 7:4 = RFU = Fh<br>Bit 3:2 = Status Register Polling Device Busy = 01b: Legacy status polling supported = Use legacy polling by reading the Status Register with 05h instruction and checking WIP bit[0] (0 = ready; 1 = busy).<br>Bits 1:0 = RFU = 11b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 135h              |                                      | 66h                                  | Bit 31 = DPD Supported = supported = 0<br>Bits 30:23 = Enter DPD Instruction = B9h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 136h              |                                      | 80h                                  | Bits 22:15 = Exit DPD Instruction not supported = 00h<br>Bits 14:13 = Exit DPD to next operation delay units = (00b: 128 ns, 01b: 1 µs, 10b: 8 µs, 11b: 64 µs) = 64 µs = 11b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 137h              |                                      | 5Ch                                  | Bits 12:8 = Exit DPD to next operation delay count = 00110b, Exit DPD to next operation delay = (count+1)*units = (6+1) * 64 µs = 448 µs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 138h              |                                      | 8Ch                                  | Bits 31:24 = RFU = FFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 139h              | JEDEC basic Flash parameter DWORD-15 | D6h                                  | Bit 23 = Hold or RESET Disable = supported = 1b<br>Bits 22:20 = Quad Enable Requirements = 101b<br>Bits 19:16 = 0-4-4 Mode Entry Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13Ah              |                                      | DDh                                  | = xxx1b: Mode Bits[7:0] = A5h Note: QE must be set prior to using this mode<br>+ x1xxxb: Mode Bit[7:0] = Axh<br>+ 1xxxxb: RFU<br>= 1101b<br>Bits 15:10 = 0-4-4 Mode Exit Method<br>= xx_xxx1b: Mode Bits[7:0] = 00h will terminate this mode at the end of the current read operation<br>+ xx_x1xxxb: RFU<br>+ xx_1xxxxb: Input Fh (mode bit reset) on DQ0-DQ3 for 8 clocks. This will terminate the mode prior to the next read operation.<br>+ x1_xxxx1b: Mode Bit[7:0] ≠ Axh<br>+ 1x_x1xxxb: RFU<br>= 11_0101b<br>Bit 9 = 0-4-4 mode supported = 1b<br>Bits 8:4 = 4-4-4 mode enable sequences<br>+ x_1xxx1b: device uses a read-modify-write sequence of operations: read configuration using instruction 65h followed by address 800003h, set bit 6, write configuration using instruction 71h followed by address 800003h. This configuration is volatile.<br>= 01000b<br>Bits 3:0 = 4-4-4 mode disable sequences<br>+ x1xxxb: device uses a read-modify-write sequence of operations: read configuration using instruction 65h followed by address 800003h, clear bit 6, write configuration using instruction 71h followed by address 800003h. This configuration is volatile.<br>+ 1xxxxb: issue the Soft Reset 66/99 sequence<br>= 1100b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13Bh              |                                      | FFh                                  | Bits 31:24 = Enter 4 Byte Addressing<br>= xxxx_xxx1b: issue instruction B7h (preceding write enable not required)<br>+ xx1_xxxx1b: Supports dedicated 4 Byte address instruction set. Refer to the vendor datasheet for the instruction set definition.<br>+ 1xxx_xxxx1b: Reserved<br>= 10100001b<br>Bits 23:14 = Exit 4 Byte Addressing Model # 15<br>= xx_xx1x_xxxx1b: Hardware reset<br>+ xx_x1xx_xxxx1b: Software reset (see bits 13:8 in this DWORD)<br>+ xx_1xxx_xxxx1b: Power cycle<br>+ x1_xxxx_xxxx1b: Reserved<br>+ 1x_xxxx_xxxx1b: Reserved<br>= 11_1110_0000b<br>Bits 23:14 = Exit 4 Byte Addressing Model # 05<br>+ x1_xxxx_xxxx1b: Reserved<br>+ 1x_xxxx_xxxx1b: Reserved<br>= 11_0000_0000b<br>Bits 13:8 = Soft Reset and Rescue Sequence Support<br>= x1_xxxx1b: issue reset enable instruction 66h, then issue reset instruction 99h. The reset enable, reset sequence may be issued on 1, 2, or 4 wires depending on the device operating mode.<br>+ 1x_xxxx1b: exit 0-4-4 mode is required prior to other reset sequences above if the device may be operating in this mode.<br>= 111000b<br>Bit 7 = RFU = 1<br>Bits 6:0 = Volatile or Non-Volatile Register and Write Enable Instruction for Status Register-1<br>= +xxx_xxx1b Non-Volatile Status Register 1, powers up to last written value, use instruction 06h to enable Write<br>= +xxx_1xxxxb Non-Volatile/Volatile status register 1 powers-up to last written value in the non-volatile status register, use instruction 06h to enable write to non-volatile status register. Volatile status register may be activated after power-up to override the non-volatile status register, use instruction 50h to enable write and activate the volatile status register.<br>= + xx1_xxxx1b: Status Register-1 contains a mix of volatile and non-volatile bits. The 06h instruction is used to enable writing of the register.<br>+ x1x_xxxx1b: Reserved<br>+ 1xx_xxxx1b: Reserved<br>= 1111001b |
| 13Ch              |                                      | F9h                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 13Dh              |                                      | 38h                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 13Eh              |                                      | C0h (Model # 05)<br>F8h (Model # 15) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 13Fh              | JEDEC basic Flash parameter DWORD-16 | A1h                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Device identification

**Table 91 JEDEC SFDP Rev D parameter table (Continued)**

| SFDP byte address | SFDP DWORD name                                        | Data | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|--------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 140h              | JEDEC basic Flash parameter DWORD-17                   | 00h  | Not Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 141h              |                                                        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 142h              |                                                        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 143h              |                                                        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 144h              | JEDEC basic Flash parameter DWORD-18                   | 00h  | Bits 31: 24 = 00h<br>Bit 23 = 1b = JEDEC SPI Protocol Reset implemented as described in JESD252<br>Bit 22:18 = 01111b Driver Type 0 to 3 Drive Strength supported<br>Bits 17:16= Reserved = 00b<br>Bits 15:0 = Reserved = 0000h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 145h              |                                                        | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 146h              |                                                        | BCh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 147h              |                                                        | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 148h              | JEDEC basic Flash parameter DWORD-19                   | 00h  | Not Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 149h              |                                                        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14Ah              |                                                        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14Bh              |                                                        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14Ch              | JEDEC basic Flash parameter DWORD-20                   | F7h  | Bits 31:16 = Not supported = 1111_1111_1111_1111b<br>Bit 15:12 = 1111b = 4S-4D-4D Data Strobe is not Supported<br>Bit 11:8 = 0101b = 100MHz 4S-4D-4D<br>Bit 7:4 = 1111b = 4S-4S-4S Data Strobe is not Supported<br>Bit 0:3 = 0111b = 166MHz 4S-4S-4S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 14Dh              |                                                        | F5h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14Eh              |                                                        | FFh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14Fh              |                                                        | FFh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 150h              | JEDEC 4 byte address instructions parameter DWORD-1    | 7Bh  | Supported = 1, Not Supported = 0<br>Bits 31:25 = Reserved = 1111_111b<br>Bit 24 = Support for (1-8-8) Page Program Command, Instruction = 8Eh = 0b<br>Bit 23 = Support for (1-1-8) Page Program Command, Instruction = 84h = 0b<br>Bit 22 = Support for (1-8-8) DTR READ Command, Instruction = FDh = 0b<br>Bit 21 = Support for (1-8-8) FAST_READ Command, Instruction = CCh = 0b<br>Bit 20 = Support for (1-1-8) FAST_READ Command, Instruction = 7Ch = 0b<br>Bit 19 = Support for non-volatile individual sector lock write command, Instruction = E3h = 1b<br>Bit 18 = Support for non-volatile individual sector lock read command, Instruction = E2h = 1b<br>Bit 17 = Support for volatile individual sector lock Write command, Instruction = E1h = 1b<br>Bit 16 = Support for volatile individual sector lock Read command, Instruction = E0h = 1b<br>Bit 15 = Support for (1-4-4) DTR_Read Command, Instruction = EEh = 1b<br>Bit 14 = Support for (1-2-2) DTR_Read Command, Instruction = BEh = 0b<br>Bit 13 = Support for (1-1-1) DTR_Read Command, Instruction = 0Eh = 0b<br>Bit 12 = Support for Erase Command - Type 4 = 1b<br>Bit 11 = Support for Erase Command - Type 3 = 0b<br>Bit 10 = Support for Erase Command - Type 2 = 0b<br>Bit 9 = Support for Erase Command - Type 1 = 1b<br>Bit 8 = Support for (1-4-4) Page Program Command, Instruction = 3Eh = 0b<br>Bit 7 = Support for (1-1-4) Page Program Command, Instruction = 34h = 0b<br>Bit 6 = Support for (1-1-1) Page Program Command, Instruction = 12h = 1b<br>Bit 5 = Support for (1-4-4) FAST_READ Command, Instruction = ECh = 1b<br>Bit 4 = Support for (1-1-4) FAST_READ Command, Instruction = 6Ch = 1b<br>Bit 3 = Support for (1-2-2) FAST_READ Command, Instruction = BCh = 1b<br>Bit 2 = Support for (1-1-2) FAST_READ Command, Instruction = 3Ch = 0b<br>Bit 1 = Support for (1-1-1) FAST_READ Command, Instruction = 0Ch = 1b<br>Bit 0 = Support for (1-1-1) READ Command, Instruction = 13h = 1b |
| 151h              |                                                        | 92h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 152h              |                                                        | 0Fh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 153h              |                                                        | FEh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 154h              | JEDEC 4 byte address instructions parameter DWORD-2    | 21h  | Bits 31:24 = DCh = Instruction for Erase Type 4<br>Bits 23:16 = Instruction for Erase Type 3: RFU<br>Bits 15:8 = Instruction for Erase Type 2: RFU<br>Bits 7:0 = 21h = Instruction for Erase Type 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 155h              |                                                        | FFh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 156h              |                                                        | FFh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 157h              |                                                        | DCh  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 158h              | Status, control and configuration register map DWORD-1 | 00h  | Bits 31:0 = Address offset for volatile registers = 00800000h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 159h              |                                                        | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15Ah              |                                                        | 80h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15Bh              |                                                        | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15Ch              | Status, control and configuration register map DWORD-2 | 00h  | Bits 31:0 = Address offset for non-volatile registers = 00000000h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 15Dh              |                                                        | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15Eh              |                                                        | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15Fh              |                                                        | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Device identification

**Table 91 JEDEC SFDP Rev D parameter table (Continued)**

| SFDP byte address | SFDP DWORD name                                        | Data                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------------------|--------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 160h              | Status, control and configuration register map DWORD-3 | C0h                                  | Bit 31 = Generic Addressable Read Status/Control register command supported for some (or all) registers = 1b<br>Bit 30 = Generic Addressable Write Status/Control register command supported for some (or all) registers = 1b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 161h              |                                                        | FFh                                  | Bits 29:28 = Number of address bytes used for Generic Addressable Read/Write Status/Control register commands = 4 bytes = 11b Model 05, 3 bytes = 10b Model 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 162h              |                                                        | C3h                                  | Bit 27:26 = Use the number of bits as defined in bits 3:0 in this DWORD = 10b<br>Bit 25:22 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (2S-2S-2S) mode not supported = 1111b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 163h              |                                                        | FBh (Model # 05)<br>EBh (Model # 15) | Bit 21:18 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (4S-4S-4S) mode = 1 = 0000b<br>Bit 17:14 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (4S-4D-4D) mode not supported = 1111b<br>Bit 13:10 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (8S-8S-8S) mode not supported = 1111b<br>Bit 9:6 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (8D-8D-8D) mode not supported = 1111b<br>Bit 5:4 = Reserved = 00b<br>Bit 3:0 = Number of dummy cycles used for Generic Addressable Read Status/Control register command for volatile registers in (1S-1S-1S) mode= 0000b                                                                                                                                                                                                                                        |  |
| 164h              |                                                        | C8h                                  | Bit 31 = Generic Addressable Read Status/Control register command for non-volatile registers supported for some (or all) registers = 1b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 165h              |                                                        | FFh                                  | Bit 30 = Generic Addressable Write Status/Control register command for non-volatile registers supported for some (or all) registers = 1b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 166h              |                                                        | E3h                                  | Bits 29:28 =Number of address bytes used for Generic Addressable Read/Write Status/Control register commands for non-volatile registers = 4 bytes = 11b Model # 05, 3 bytes = 10b Model # 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 167h              |                                                        |                                      | Bit 27:26 = Use the number of bits as defined in bits 3:0 in this DWORD = 10b<br>Bit 25:22 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (2S-2S-2S) mode not supported = 1111b<br>Bit 21:18 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (4S-4S-4S) mode = 1 = 1000b<br>Bit 17:14 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (4S-4D-4D) mode not supported = 1111b<br>Bit 13:10 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (8S-8S-8S) mode not supported = 1111b<br>Bit 9:6 = Number of dummy cycles used for Generic Addressable Read Status/Control register command in (8D-8D-8D) mode not supported = 1111b<br>Bit 5:4 = Reserved = 00b<br>Bit 3:0 = Number of dummy cycles used for Generic Addressable Read Status/Control register command for non- volatile registers in (1S-1S-1S) mode= 1000b |  |
| 168h              |                                                        | 00h                                  | Bits 7:0 = Command used for write access = read only = 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 169h              |                                                        | 65h                                  | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 16Ah              |                                                        | 00h                                  | Bits 23:16 = Address of register where WIP is located = 00h (status reg 1 volatile)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 16Bh              |                                                        | 90h                                  | Bit 31 = Write In Progress (WIP) bit is supported = 1b<br>Bit 30 = Write In Progress polarity, WIP = 1 means write is in progress = 0b<br>Bits 29 = Reserved = 0b<br>Bits 28 = Bit is set /cleared by commands using address = 1b<br>Bit 27 = Not supported = 0b<br>Bits 26:24 = Bit location of WIP bit in register = bit [0] = 000b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 16Ch              |                                                        |                                      | Bits 7:0 = Command used for write access = 06h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 16Dh              | Status, control and configuration register map DWORD-6 | 65h                                  | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 16Eh              |                                                        | 00h                                  | Bits 23:16 = Address of register where WEL is located = 800000h (status reg 1 volatile)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 16Fh              |                                                        | B1h                                  | Bit 31 = Write Enable (WEL) bit is supported = 1b<br>Bit 30 = Write Enable polarity, WEL = 1 means write is in progress = 0b<br>Bit 29 = Write command uses a bit field to identify bit location of WEL bit in register = 1b<br>Bit 28 = Bit is accessed by commands using address = 1b<br>Bit 27 = Write command uses a bit field to identify bit location of WEL bit in register = 0b<br>Bits 26:24 = Bit location of WEL bit in register = bit [1] = 001b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 170h              |                                                        |                                      | Bits 7:0 = Command used for write access = read only = 00h = Read Only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 171h              | Status, control and configuration register map DWORD-7 | 65h                                  | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 172h              |                                                        | 00h                                  | Bits 23:16 = Address of register where Program Error is located = 800000h (status reg 1 volatile)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 173h              |                                                        | 96h                                  | Bit 31 = Program Error bit supported = 1b<br>Bit 30 = Positive polarity (Program Error = 0 means no error, Program Error = 1 means last Program operation created an error) = 0b<br>Bit 29 = The device has separate bits for Program Error and Erase Error = 0b<br>Bits 28 = Bit is set/cleared by commands using address = 1b<br>Bit 27 = Reserved = 0b<br>Bits 26:24 = Bit location of Program Error bit in register = bit [6] = 110b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |

## Device identification

**Table 91 JEDEC SFDP Rev D parameter table (Continued)**

| SFDP byte address | SFDP DWORD name                                         | Data | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------|---------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 174h              | Status, control and configuration register map DWORD-8  | 00h  | Bits 7:0 = Command used for write access = read only = 00h = Read Only                                                                                                                                                                                                                                                                                                                                             |
| 175h              |                                                         | 65h  | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                                                     |
| 176h              |                                                         | 00h  | Bits 23:16 = Address of register where Erase Error is located = 800000h (status reg 1 volatile)                                                                                                                                                                                                                                                                                                                    |
| 177h              |                                                         | 95h  | Bit 31 = Erase Error bit supported = 1b<br>Bit 30 = Positive polarity Erase Error = 0 means no error, Erase Error = 1 means last erase operation created an error) = 0b<br>Bit 29 = The device has separate bits for Program Error and Erase Error = 0b<br>Bits 28 = Bit is set/cleared by commands using address = 1b<br>Bit 27 = 0b<br>Bits 26:24 = Bit location of erase Error bit in register = bit [5] = 101b |
| 178h              | Status, control and configuration register map DWORD-9  | 71h  | Bits 7:0 = Command used for write access = 71h                                                                                                                                                                                                                                                                                                                                                                     |
| 179h              |                                                         | 65h  | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                                                     |
| 17Ah              |                                                         | 03h  | Bits 23:16 = Address of register where wait states bits are located = 800003h (Configuration Reg 2) volatile                                                                                                                                                                                                                                                                                                       |
| 17Bh              |                                                         | D0h  | Bit 31 = Variable number of dummy cycles supported = 1b<br>Bits 30:29 = Number of physical bits used to set wait states - 2 bit = 10b<br>Bits 28 = Bit is set/cleared by commands using address = 1b<br>Bit 27 = Local Address for Variable Dummy Cycle Setting bits in last address = 0b<br>Bits 26:24 = Bit location of LSB of physical bits in register = bit [7] = 000b                                        |
| 17Ch              | Status, control and configuration register map DWORD-10 | 71h  | Bits 7:0 = Command used for write access = 71h                                                                                                                                                                                                                                                                                                                                                                     |
| 17Dh              |                                                         | 65h  | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                                                     |
| 17Eh              |                                                         | 03h  | Address of register where wait states bits are located = 03h (Configuration Reg - 2 non-volatile)                                                                                                                                                                                                                                                                                                                  |
| 17Fh              |                                                         | D0h  | Bit 31 = Variable number of dummy cycles supported = 1b<br>Bits 30:29 = Number of physical bits used to set wait states - 4 bit = 10b<br>Bits 28 = Bit is set/cleared by commands using address = 1b<br>Bit 27 = Local Address for Variable Dummy Cycle Setting bits in last address = 0b<br>Bits 26:24 = Bit location of LSB of physical bits in register = bit [0] = 000b                                        |
| 180h              | Status, control and configuration register map DWORD-11 | 00h  | Bit 31 = 30 dummy cycles supported = 0b<br>Bit 30:26 = Bit pattern used to set 30 dummy cycles = 00000b<br>Bit 25 = 28 dummy cycles supported = 0b<br>Bit 24:20 = Bit pattern used to set 28 dummy cycles = 00000b<br>Bit 19 = 26 dummy cycles supported = 0b                                                                                                                                                      |
| 181h              |                                                         | 00h  | Bit 18:14 = Bit pattern used to set 26 dummy cycles = 00000b<br>Bit 13 = 24 dummy cycles supported = 0b<br>Bit 12:8 = Bit pattern used to set 24 dummy cycles = 00000b<br>Bit 7 = 22 dummy cycles supported = 0b                                                                                                                                                                                                   |
| 182h              |                                                         | 00h  | Bit 6:2 = Bit pattern used to set 22 dummy cycles = 00000b<br>Bits 1:0 = Reserved = 00b                                                                                                                                                                                                                                                                                                                            |
| 183h              |                                                         | 00h  | Bit 31 = 20 dummy cycles supported = 0b<br>Bit 30:26 = Bit pattern used to set 20 dummy cycles = 00000b<br>Bit 25 = 18 dummy cycles supported = 0b<br>Bit 24:20 = Bit pattern used to set 18 dummy cycles = 00000b<br>Bit 19 = 16 dummy cycles supported = 0b                                                                                                                                                      |
| 184h              |                                                         | B0h  | Bit 18:14 = Bit pattern used to set 16 dummy cycles = 00000b<br>Bit 13 = 14 dummy cycles supported = 1b<br>Bit 12:8 = Bit pattern used to set 14 dummy cycles = 01110b<br>Bit 7 = 12 dummy cycles supported = 1b<br>Bit 6:2 = Bit pattern used to set 12 dummy cycles = 01100b<br>Bits 1:0 = Reserved = 00b                                                                                                        |
| 185h              | Status, control and configuration register map DWORD-12 | 2Eh  | Bit 31 = 20 dummy cycles supported = 0b<br>Bit 30:26 = Bit pattern used to set 20 dummy cycles = 00000b<br>Bit 25 = 18 dummy cycles supported = 0b<br>Bit 24:20 = Bit pattern used to set 18 dummy cycles = 00000b<br>Bit 19 = 16 dummy cycles supported = 0b                                                                                                                                                      |
| 186h              |                                                         | 00h  | Bit 18:14 = Bit pattern used to set 16 dummy cycles = 00000b<br>Bit 13 = 14 dummy cycles supported = 1b<br>Bit 12:8 = Bit pattern used to set 14 dummy cycles = 01110b<br>Bit 7 = 12 dummy cycles supported = 1b<br>Bit 6:2 = Bit pattern used to set 12 dummy cycles = 01100b<br>Bits 1:0 = Reserved = 00b                                                                                                        |
| 187h              |                                                         | 00h  | Bit 31 = 10 dummy cycles supported = 1b<br>Bit 30:26 = Bit pattern used to set 10 dummy cycles = 01010b<br>Bit 25 = 8 dummy cycles supported = 1b<br>Bit 24:20 = Bit pattern used to set 8 dummy cycles = 01000b<br>Bit 19 = 6 dummy cycles supported = 1b                                                                                                                                                         |
| 188h              |                                                         | 88h  | Bit 18:14 = Bit pattern used to set 6 dummy cycles = 00110b<br>Bit 13 = 4 dummy cycles supported = 1b<br>Bit 12:8 = Bit pattern used to set 4 dummy cycles = 00100b<br>Bit 7 = 2 dummy cycles supported = 1b<br>Bit 6:2 = Bit pattern used to set 2 dummy cycles = 00010b<br>Bits 1:0 = Reserved = 00b                                                                                                             |
| 189h              | Status, control and configuration register map DWORD-13 | A4h  | Bit 31 = 10 dummy cycles supported = 1b<br>Bit 30:26 = Bit pattern used to set 10 dummy cycles = 01010b<br>Bit 25 = 8 dummy cycles supported = 1b<br>Bit 24:20 = Bit pattern used to set 8 dummy cycles = 01000b<br>Bit 19 = 6 dummy cycles supported = 1b                                                                                                                                                         |
| 18Ah              |                                                         | 89h  | Bit 18:14 = Bit pattern used to set 6 dummy cycles = 00110b<br>Bit 13 = 4 dummy cycles supported = 1b<br>Bit 12:8 = Bit pattern used to set 4 dummy cycles = 00100b<br>Bit 7 = 2 dummy cycles supported = 1b<br>Bit 6:2 = Bit pattern used to set 2 dummy cycles = 00010b<br>Bits 1:0 = Reserved = 00b                                                                                                             |
| 18Bh              |                                                         | AAh  | Bit 31 = 10 dummy cycles supported = 1b<br>Bit 30:26 = Bit pattern used to set 10 dummy cycles = 01010b<br>Bit 25 = 8 dummy cycles supported = 1b<br>Bit 24:20 = Bit pattern used to set 8 dummy cycles = 01000b<br>Bit 19 = 6 dummy cycles supported = 1b                                                                                                                                                         |

Device identification

**Table 91 JEDEC SFDP Rev D parameter table (Continued)**

| SFDP byte address | SFDP DWORD name                                         | Data | Description                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------|---------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18Ch              | Status, control and configuration register map DWORD-14 | 71h  | Bits 7:0 = Command used for write access = 71h                                                                                                                                                                                                                                                                                                                                                   |
| 18Dh              |                                                         | 65h  | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                                   |
| 18Eh              |                                                         | 03h  | Address of register where wait states bits are located = 800003h (Configuration Reg - 2 Volatile)                                                                                                                                                                                                                                                                                                |
| 18Fh              |                                                         | 96h  | Bit 31 = QPI Mode Enable Volatile supported = 1b<br>Bit 30 = QPI Mode Enable bit polarity (Positive QPI mode bit = 1 enabled) = 0b<br>Bit 29 = Reserved = 0b<br>Bit 28 = Bit is set/cleared by commands using address = 1b<br>Bit 27 = Local Address for Variable Dummy Cycle Setting bits in last address = 0b<br>Bits 26:24 = Bit location of QPI mode enable in register = bit [6] = 110b     |
| 190h              | Status, control and configuration register map DWORD-15 | 71h  | Bits 7:0 = Command used for write access = 71h                                                                                                                                                                                                                                                                                                                                                   |
| 191h              |                                                         | 65h  | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                                   |
| 192h              |                                                         | 03h  | Address of register where wait states bits are located = 03h (Configuration Reg 2 Non-Volatile)                                                                                                                                                                                                                                                                                                  |
| 193h              |                                                         | 96h  | Bit 31 = QPI Mode Enable Non-Volatile supported = 1b<br>Bit 30 = QPI Mode Enable bit polarity (Positive QPI mode bit = 1 enabled) = 0b<br>Bit 29 = Reserved = 0b<br>Bit 28 = Bit is set/cleared by commands using address = 1b<br>Bit 27 = Local Address for Variable Dummy Cycle Setting bits in last address = 0b<br>Bits 26:24 = Bit location of QPI mode enable in register = bit [6] = 110b |
| 194h              | Status, control and configuration register map DWORD-16 | 00h  | Not supported                                                                                                                                                                                                                                                                                                                                                                                    |
| 195h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 196h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 197h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 198h              | Status, control and configuration register map DWORD-17 | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 199h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19Ah              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19Bh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19Ch              | Status, control and configuration register map DWORD-18 | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19Dh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19Eh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19Fh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A0h              | Status, control and configuration register map DWORD-19 | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A1h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A2h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A3h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A4h              | Status, control and configuration register map DWORD-20 | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A5h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A6h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A7h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A8h              | Status, control and configuration register map DWORD-21 | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1A9h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1AAh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1ABh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1ACh              | Status, control and configuration register map DWORD-22 | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1ADh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1AEh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1AFh              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1B0h              | Status, control and configuration register map DWORD-23 | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1B1h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1B2h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1B3h              |                                                         | 00h  |                                                                                                                                                                                                                                                                                                                                                                                                  |

Device identification

**Table 91 JEDEC SFDP Rev D parameter table (Continued)**

| SFDP byte address | SFDP DWORD name                                                                                    | Data            | Description                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------|----------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1B4h              | Status, control and configuration register map DWORD-24                                            | 00h             | Not supported                                                                                                                                                                                                                                                                                                                                                                    |
| 1B5h              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1B6h              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1B7h              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1B8h              | Status, control and configuration register map DWORD-25                                            | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1B9h              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1BAh              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1BBh              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1BCh              | Status, control and configuration register map DWORD-26                                            | 71h             | Bits 7:0 = Command used for write access = 71h                                                                                                                                                                                                                                                                                                                                   |
| 1BDh              |                                                                                                    | 65h             | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                   |
| 1BEh              |                                                                                                    | 05h             | Address of register where Output Driver Strength volatile bits are located = 800005h (Configuration Reg - 4 volatile)                                                                                                                                                                                                                                                            |
| 1BFh              |                                                                                                    | D5h             | Bits 31: 30 = Number of physical bits used to set Output Driver Strength = 3 bits = 11b<br>Bit 29 = Reserved = 0b<br>Bits 28 = Bit is set/cleared by commands using address = 1b<br>Bit 27 = 0b<br>Bits 26:24 = Bit location of Least Significant Output Driver Strength bit in register = bit [5] = 101b                                                                        |
| 1C0h              | Status, control and configuration register map DWORD-27                                            | 71h             | Bits 7:0 = Command used for write access = 71h                                                                                                                                                                                                                                                                                                                                   |
| 1C1h              |                                                                                                    | 65h             | Bits 15:8 = Command used for read access = 65h                                                                                                                                                                                                                                                                                                                                   |
| 1C2h              |                                                                                                    | 05h             | Address of register where Output Driver Strength volatile bits are located = 05h (Configuration Reg 4 non-volatile)                                                                                                                                                                                                                                                              |
| 1C3h              |                                                                                                    | D5h             | Bits 31: 30 = Number of physical bits used to set Output Driver Strength = 3 bits = 11b<br>Bit 29 = Reserved = 0b<br>Bits 28 = Bit is set/cleared by commands using address = 1b<br>Bit 27 = 0b<br>Bits 26:24 = Bit location of Least Significant Output Driver Strength bit in register = bit [5] = 101b                                                                        |
| 1C4h              | Status, control and configuration register map DWORD-28                                            | 00h             | Bits 7:0 = Reserved = 00h                                                                                                                                                                                                                                                                                                                                                        |
| 1C5h              |                                                                                                    | 00h             | Bits 15:8 = Reserved = 00h                                                                                                                                                                                                                                                                                                                                                       |
| 1C6h              |                                                                                                    | A0h             | Bits 31:29 = Bit pattern to support Driver type 0 = 45 Ohms = 000b<br>Bits 28:26 = Bit pattern to support Driver type 1 = 30 Ohms = 101b<br>Bits 25:23 = Bit pattern to support Driver type 2 = 60 Ohms = 011b<br>Bits 22:20 = Bit pattern to support Driver type 3 = 90 Ohms = 010b<br>Bits 19:17 = Bit pattern to support Driver type 4 = N/A = 000b<br>Bit 16 = Reserved = 0b |
| 1C7h              |                                                                                                    | 15h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1C8h              | Status, control and configuration register map offsets for multi-chip SPI memory devices DWORD - 1 | 00h             | 02GT, 04GT Address offset for volatile registers for die 2 = 08800000h                                                                                                                                                                                                                                                                                                           |
| 1C9h              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1CAh              |                                                                                                    | 80h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1CBh              |                                                                                                    | 08h (02GT/04GT) |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1CCh              | Status, control and configuration register map offsets for multi-chip SPI memory devices DWORD - 2 | 00h             | 02GT, 04GT Address offset for non-volatile registers for die 2 = 08000000h                                                                                                                                                                                                                                                                                                       |
| 1CDh              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1CEh              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1CFh              |                                                                                                    | 08h (02GT/04GT) |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1D0h              | Status, control and configuration register map offsets for multi-chip SPI memory devices DWORD - 3 | 00h             | 04GT Address offset for volatile registers for die 3 = 10800000h                                                                                                                                                                                                                                                                                                                 |
| 1D1h              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1D2h              |                                                                                                    | 80h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1D3h              |                                                                                                    | 10h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1D4h              | Status, control and configuration register map offsets for multi-chip SPI memory devices DWORD - 4 | 00h             | 04GT Address offset for non-volatile registers for die 3 = 10000000h                                                                                                                                                                                                                                                                                                             |
| 1D5h              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1D6h              |                                                                                                    | 00h             |                                                                                                                                                                                                                                                                                                                                                                                  |
| 1D7h              |                                                                                                    | 10h             |                                                                                                                                                                                                                                                                                                                                                                                  |

Device identification

**Table 91 JEDEC SFDP Rev D parameter table (Continued)**

| SFDP byte address | SFDP DWORD name                                                                                       | Data | Description                                                          |
|-------------------|-------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------|
| 1D8h              | Status, control and configuration register map offsets for multi-chip SPI memory devices<br>DWORD - 5 | 00h  | 04GT Address offset for volatile registers for die 4 = 18800000h     |
| 1D9h              |                                                                                                       | 00h  |                                                                      |
| 1DAh              |                                                                                                       | 80h  |                                                                      |
| 1DBh              |                                                                                                       | 18h  |                                                                      |
| 1DCh              | Status, control and configuration register map offsets for multi-chip SPI memory devices<br>DWORD - 6 | 00h  | 04GT Address offset for non-volatile registers for die 4 = 18000000h |
| 1DDh              |                                                                                                       | 00h  |                                                                      |
| 1DEh              |                                                                                                       | 00h  |                                                                      |
| 1DFh              |                                                                                                       | 18h  |                                                                      |

### Sector map parameter table notes

**Table 94** provides a means to identify how the DDP and QDP die address map is configured and provides a sector map for each supported configuration. This is done by defining a sequence of commands to read out the relevant configuration register bits on each die that affect the selection of an address map. When more than one configuration bit must be read, all the bits are concatenated into an index value that is used to select the current address map.

To identify the sector map configuration in each die the following configuration bits are read in the following MSb to LSb order to form the configuration map index value:

- CFR3V[3] - 0 = Hybrid Architecture, 1 = Uniform Architecture
- CFR1V[2] - 0 = 4 KB parameter sectors at bottom, 1 = 4 KB sectors at top

The value of some configuration bits may make other configuration bit values not relevant (don't care), hence not all possible combinations of the index value define valid address maps. Only selected configuration bit combinations are supported by the SFDP Sector Map Parameter Table (see **Table 94**). Other combinations must not be used in configuring the sector address map when using **Table 94** to determine the sector map. **Table 92** and **Table 93** defines which index value combinations are supported.

**Table 92 DDP sector map index**

| Die 1    |          | Die 2    |          | Index value | Description                                                             |
|----------|----------|----------|----------|-------------|-------------------------------------------------------------------------|
| CFR3V[3] | CFR1V[2] | CFR3V[3] | CFR1V[2] |             |                                                                         |
| 0        | 0        | 1        | 0        | 02h         | 4 KB sectors at bottom with remainder 256 KB sectors                    |
| 1        | 0        | 0        | 1        | 09h         | 4 KB sectors at top with remainder 256 KB sectors                       |
| 0        | 0        | 0        | 1        | 01h         | 4 KB sectors split between top and bottom with remainder 256-KB sectors |
| 1        | 0        | 1        | 0        | 0Ah         | Uniform 256 KB sectors                                                  |

**Table 93 QDP sector map index**

| Die 1    |          | Die 4    |          | Index value | Description                                                             |
|----------|----------|----------|----------|-------------|-------------------------------------------------------------------------|
| CFR3V[3] | CFR1V[2] | CFR3V[3] | CFR1V[2] |             |                                                                         |
| 0        | 0        | 1        | 0        | 02h         | 4 KB sectors at bottom with remainder 256 KB sectors                    |
| 1        | 0        | 0        | 1        | 09h         | 4 KB sectors at top with remainder 256 KB sectors                       |
| 0        | 0        | 0        | 1        | 01h         | 4 KB sectors split between top and bottom with remainder 256 KB sectors |
| 1        | 0        | 1        | 0        | 0Ah         | Uniform 256 KB sectors                                                  |

Device identification

**Table 94 JEDEC SFDP Rev D, sector map parameter table**

| SFDP byte address | SFDP Dword name                                                           | Data                     | Description                                                                                                                                                                                                                                                         |
|-------------------|---------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1E0h              | JEDEC sector map parameter Dword-1<br>die 1<br>Config. detect 1           | FCh                      | Die 1 Configuration Detect -1 Uniform 256 KB Sectors or Hybrid Sectors<br>Bits 31:24 = Read data mask = 0000_1000b: Select bit 3 of the data byte for UNHYS<br>value 0 = Hybrid map with 4 KB parameter sectors 1 = Uniform map                                     |
| 1E1h              |                                                                           | 65h                      | Bits 23:22 = Configuration detection command address length = 11b: Variable length<br>Bits 21:20 = RFU = 11b                                                                                                                                                        |
| 1E2h              |                                                                           | FFh                      | Bits 19:16 = Configuration detection command latency = 1111b: variable latency<br>Bits 15:8 = Configuration detection instruction = 65h: Read any register<br>Bits 7:2 = RFU = 111111b<br>Bit 1 = Command Descriptor = 0                                            |
| 1E3h              |                                                                           | 08h                      | Bit 0 = Not the end descriptor = 0                                                                                                                                                                                                                                  |
| 1E4h              | JEDEC sector map parameter Dword-2<br>die 1<br>Config. detect 1           | 04h                      | Bits 31:0 = Die 1 Address Value Configuration Register 3 (bit 3) = 00800004h                                                                                                                                                                                        |
| 1E5h              |                                                                           | 00h                      |                                                                                                                                                                                                                                                                     |
| 1E6h              |                                                                           | 80h                      |                                                                                                                                                                                                                                                                     |
| 1E7h              |                                                                           | 00h                      |                                                                                                                                                                                                                                                                     |
| 1E8h              | JEDEC sector map parameter Dword-3<br>die 1<br>Config. detect 2           | FCh                      | Die 1 Configuration Detect 2 4 KB Hybrid Sectors on Top or Bottom<br>Bits 31:24 = Read data mask = 0000_0100b: Select bit 2 of the data byte for TB4 KBS<br>value<br>0 = 4 KB parameter sectors at bottom<br>1 = 4 KB parameter sectors at top                      |
| 1E9h              |                                                                           | 65h                      | Bits 23:22 = Configuration detection command address length = 11b: Variable length<br>Bits 21:20 = RFU = 11b                                                                                                                                                        |
| 1EAh              |                                                                           | FFh                      | Bits 19:16 = Configuration detection command latency = 1111b: variable latency<br>Bits 15:8 = Configuration detection instruction = 65h: Read any register<br>Bits 7:2 = RFU = 111111b<br>Bit 1 = Command Descriptor = 0                                            |
| 1EBh              |                                                                           | 04h                      | Bit 0 = Not the end descriptor = 0                                                                                                                                                                                                                                  |
| 1EcH              | JEDEC sector map parameter Dword-4<br>die 1<br>Config. detect 2           | 02h                      | Bits 31:0 = Die 1 Address Value Configuration Register 1 (bit 2) = 00800002h                                                                                                                                                                                        |
| 1EDh              |                                                                           | 00h                      |                                                                                                                                                                                                                                                                     |
| 1EEh              |                                                                           | 80h                      |                                                                                                                                                                                                                                                                     |
| 1EFh              |                                                                           | 00h                      |                                                                                                                                                                                                                                                                     |
| 1F0h              | JEDEC sector map parameter Dword-5<br>die 2 or die 4<br>Config. detect 1  | FCh                      | Die 2 (DDP) or Die 4 (QDP) Configuration Detect 1 Uniform 256 KB Sectors or Hybrid Sectors<br>Bits 31:24 = Read data mask = 0000_1000b: Select bit 3 of the data byte for UNHYS<br>value 0 = Hybrid map with 4 KB parameter sectors 1 = Uniform map                 |
| 1F1h              |                                                                           | 65h                      | Bits 23:22 = Configuration detection command address length = 11b: Variable length<br>Bits 21:20 = RFU = 11b                                                                                                                                                        |
| 1F2h              |                                                                           | FFh                      | Bits 19:16 = Configuration detection command latency = 1111b: variable latency<br>Bits 15:8 = Configuration detection instruction = 65h: Read any register<br>Bits 7:2 = RFU = 111111b<br>Bit 1 = Command Descriptor = 0                                            |
| 1F3h              |                                                                           | 08h                      | Bit 0 = Not the end descriptor = 0                                                                                                                                                                                                                                  |
| 1F4h              | JEDEC sector map parameter Dword-6<br>die 2 or die 4<br>Config. detect 1  | 04h                      | Bits 31:0 = Die 2 Address Value Configuration Register 3 (bit 3) = 08800004h<br>Bits 31:0 = Die 4 Address value Configuration Register 3 (bit 3) = 10800004h                                                                                                        |
| 1F5h              |                                                                           | 00h                      |                                                                                                                                                                                                                                                                     |
| 1F6h              |                                                                           | 80h                      |                                                                                                                                                                                                                                                                     |
| 1F7h              |                                                                           | 08h (02GT)<br>10h (04GT) |                                                                                                                                                                                                                                                                     |
| 1F8h              | JEDEC sector map parameter Dword-7<br>die 2 or die 4<br>Config. detect 2  | FDh                      | Die 2 (DDP) or Die 4 (QDP) Configuration Detect 2 4 KB Hybrid Sectors on Top or Bottom<br>Bits 31:24 = Read data mask = 0000_0100b: Select bit 2 of the data byte for TB4 KBS<br>value<br>0 = 4 KB parameter sectors at bottom<br>1 = 4 KB parameter sectors at top |
| 1F9h              |                                                                           | 65h                      | Bits 23:22 = Configuration detection command address length = 11b: Variable length<br>Bits 21:20 = RFU = 11b                                                                                                                                                        |
| 1FAh              |                                                                           | FFh                      | Bits 19:16 = Configuration detection command latency = 1111b: variable latency<br>Bits 15:8 = Configuration detection instruction = 65h: Read any register<br>Bits 7:2 = RFU = 111111b<br>Bit 1 = Command Descriptor = 0                                            |
| 1FBh              |                                                                           | 04h                      | Bit 0 = End of Command Descriptor = 1                                                                                                                                                                                                                               |
| 1FCh              | JEDEC sector map parameter Dword-8<br>die 2 and die 4<br>Config. detect 2 | 02h                      | Bits 31:0 = Die 2 Address Value Configuration Register 1 (bit 2) = 08800002h<br>Bits 31:0 = Die 4 Address value Configuration Register 1 (bit 2) = 10800002h                                                                                                        |
| 1FDh              |                                                                           | 00h                      |                                                                                                                                                                                                                                                                     |
| 1FEh              |                                                                           | 80h                      |                                                                                                                                                                                                                                                                     |
| 1FFh              |                                                                           | 08h (02GT)<br>10h (04GT) |                                                                                                                                                                                                                                                                     |

Device identification

**Table 94 JEDEC SFDP Rev D, sector map parameter table (Continued)**

| SFDP byte address | SFDP Dword name                                       | Data                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|-------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 200h              | JEDEC sector map parameter Dword-9 Config 0 header    | FEh                      | DDP Configuration Index 02h 4 KB sectors at bottom with remainder 256 KB<br>Bits 31:24 = RFU = FFh                                                                                                                                                                                                                                                                                                                                             |
| 201h              |                                                       | 02h                      | Bits 23:16 = Region count (Dwords - 1) = 02h: Three regions                                                                                                                                                                                                                                                                                                                                                                                    |
| 202h              |                                                       | 02h                      | Bits 15:8 = Configuration ID = 02h, 4 KB sectors bottom with remainder 256 KB<br>Bits 7:2 = RFU = 111111b                                                                                                                                                                                                                                                                                                                                      |
| 203h              |                                                       | FFh                      | Bit 1 = Map Descriptor = 1<br>Bit 1 = not the end descriptor = 0                                                                                                                                                                                                                                                                                                                                                                               |
| 204h              | JEDEC sector map parameter Dword-10 Config 0 Region 0 | F1h                      | Region 0 of 4 KB sectors                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 205h              |                                                       | FFh                      | Bits 31:8 = Region size (thirty-two 4 KB) = 0001FFh: Region size as count-1 of 256 Byte units = 32 x 4 KB sectors = 128 KB Count = 128 KB/256 = 512, value = count -1 = 512-1 = 511=1FFh                                                                                                                                                                                                                                                       |
| 206h              |                                                       | 01h                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1<br>Bit 3 = Erase Type 4 support = 0b ---Erase Type 4 is 256 KB erase and is not supported in the 4 KB sector region                                                                                                                                                                                                                                                            |
| 207h              |                                                       | 00h                      | Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 1b ---Erase Type 1 is 4 KB erase and is supported in the 4 KB sector region                                                                                                                                                                                             |
| 208h              | JEDEC sector map parameter Dword-11 Config 0 Region 1 | F8h                      | Region 1 of 128 KB sector                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 209h              |                                                       | FFh                      | Bits 31:8 = Region size = 0001FFh: Region size as count - 1 of 256 Byte units = 1 x 128 KB sectors = 128 KB Count = 128 KB/256 = 512, value = count - 1 = 512 - 1 = 511=1FFh                                                                                                                                                                                                                                                                   |
| 20Ah              |                                                       | 01h                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1<br>Bit 3 = Erase Type 4 support = 1b ---Erase Type 4 is 256 KB erase and is supported in the 128 KB sector region                                                                                                                                                                                                                                                              |
| 20Bh              |                                                       | 00h                      | Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 0b --- Erase Type 1 is 4 KB erase and is not supported in the 4 KB sector region                                                                                                                                                                                        |
| 20Ch              | JEDEC sector map parameter Dword-12 Config 0 Region 2 | F8h                      | Region 2 Uniform 256 KB sectors                                                                                                                                                                                                                                                                                                                                                                                                                |
| 20Dh              |                                                       | FFh                      | Bits 31:8 = 02GT Region size = 0FFBFFh: Region size as count - 1 of 256 Byte units = 1023 x 256 KB sectors = 261,888 KB Count = 261,888KB/256 = 1,047,552, value = count -1 = 1,047,552 - 1 = 1,047,551 = 0FFBFFh                                                                                                                                                                                                                              |
| 20Eh              |                                                       | FBh                      | Bits 31:8 = 04GT Region size = 01FBFFh: Region size as count - 1 of 256 Byte units = 2047 x 256 KB sectors = 524,032 KB Count = 524,032KB/256 = 2,096,128, value = count - 1 = 2,096,128 - 1 = 2,096,127 = 1FFBFFh                                                                                                                                                                                                                             |
| 20Fh              |                                                       | 0Fh (02GT)<br>1Fh (04GT) | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1<br>Bit 3 = Erase Type 4 support = 1b ---Erase Type 4 is 256 KB erase and is supported in the 256 KB sector region<br>Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 0b --- Erase Type 1 is 4 KB erase and is not supported in the 256 KB sector region |
| 210h              | JEDEC sector map parameter Dword-13 Config 1 Header   | FEh                      | DDP / QDP5 Configuration Index 09h 4 KB sectors at Top with remainder 256 KB                                                                                                                                                                                                                                                                                                                                                                   |
| 211h              |                                                       | 09h                      | Bits 31:24 = RFU = FFh                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 212h              |                                                       | 02h                      | Bits 23:16 = Region count (Dwords - 1) = 02h: Three regions                                                                                                                                                                                                                                                                                                                                                                                    |
| 213h              |                                                       | FFh                      | Bits 15:8 = Configuration ID = 09h: 4 KB sectors at top with remainder 256 KB sectors<br>Bits 7:2 = RFU = 111111b<br>Bit 1 = Map Descriptor = 1<br>Bit 0 = not the end descriptor = 0                                                                                                                                                                                                                                                          |
| 214h              | JEDEC sector map parameter Dword-14 Config 1 Region 0 | F8h                      | Region 0 Uniform 256 KB sectors                                                                                                                                                                                                                                                                                                                                                                                                                |
| 215h              |                                                       | FFh                      | Bits 31:8 = 02GT Region size = 0FFBFFh: Region size as count - 1 of 256 Byte units = 1023 x 256 KB sectors = 261,888 KB Count = 261,888KB/256 = 1,047,552, value = count -1 = 1,047,552 - 1 = 1,047,551 = 0FFBFFh                                                                                                                                                                                                                              |
| 216h              |                                                       | FBh                      | Bits 31:8 = 04GT Region size = 01FBFFh: Region size as count - 1 of 256 Byte units = 2047 x 256 KB sectors = 524,032 KB Count = 524,032KB/256 = 2,096,128, value = count - 1 = 2,096,128 - 1 = 2,096,127 = 1FFBFFh                                                                                                                                                                                                                             |
| 217h              |                                                       | 0Fh (02GT)<br>1Fh (04GT) | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1<br>Bit 3 = Erase Type 4 support = 1b ---Erase Type 4 is 256 KB erase and is supported in the 256 KB sector region<br>Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 0b --- Erase Type 1 is 4 KB erase and is not supported in the 256 KB sector region |
| 218h              | JEDEC sector map parameter Dword-15 Config 1 Region 1 | F8h                      | Region 1 of 128 KB sector                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 219h              |                                                       | FFh                      | Bits 31:8 = Region size = 0001FFh: Region size as count - 1 of 256 Byte units = 1 x 128 KB sectors = 128 KB Count = 128 KB/256 = 512, value = count - 1 = 512 - 1 = 511=1FFh                                                                                                                                                                                                                                                                   |
| 21Ah              |                                                       | 01h                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1<br>Bit 3 = Erase Type 4 support = 1b ---Erase Type 4 is 256 KB erase and is supported in the 128 KB sector region                                                                                                                                                                                                                                                              |
| 21Bh              |                                                       | 00h                      | Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 0b --- Erase Type 1 is 4 KB erase and is not supported in the 4 KB sector region                                                                                                                                                                                        |

Device identification

**Table 94 JEDEC SFDP Rev D, sector map parameter table (Continued)**

| SFDP byte address | SFDP Dword name                                             | Data                     | Description                                                                                                                                                                                                                                                                                                                                                                |
|-------------------|-------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21Ch              | JEDEC sector map parameter Dword-16<br>Config 1<br>Region 2 | F1h                      | Region 2 of 4 KB sectors<br>Bits 31:8 = Region size (thirty-two 4 KB) = 0001FFh: Region size as count - 1 of 256 Byte units = 32 x 4 KB sectors = 128 KB Count = 128 KB/256 = 512, value = count - 1 = 512 - 1 = 511 = 1FFh                                                                                                                                                |
| 21Dh              |                                                             | FFh                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1                                                                                                                                                                                                                                                                                                            |
| 21Eh              |                                                             | 01h                      | Bit 3 = Erase Type 4 support = 0b ---Erase Type 4 is 256 KB erase and is not supported in the 4 KB sector region                                                                                                                                                                                                                                                           |
| 21Fh              |                                                             | 00h                      | Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 1b ---Erase Type 1 is 4 KB erase and is supported in the 4 KB sector region                                                                                                                         |
| 220h              | JEDEC sector map parameter Dword-17<br>Config 2<br>Header   | FEh                      | Configuration Index 01h 4 KB sectors split between Bottom and Top with remainder 256 KB<br>Bits 31:24 = RFU = FFh                                                                                                                                                                                                                                                          |
| 221h              |                                                             | 01h                      | Bits 23:16 = Region count (Dwords - 1) = 04h: Five regions                                                                                                                                                                                                                                                                                                                 |
| 222h              |                                                             | 04h                      | Bits 15:8 = Configuration ID = 01h: 4 KB sectors split between bottom and top with remainder 256 KB sectors<br>Bits 7:2 = RFU = 111111b<br>Bit 1 = Map Descriptor = 1                                                                                                                                                                                                      |
| 223h              |                                                             | FFh                      | Bit 0 = not the end descriptor = 0                                                                                                                                                                                                                                                                                                                                         |
| 224h              | JEDEC sector map parameter Dword-18<br>Config 2<br>Region 0 | F1h                      | Region 0 of 4 KB sectors<br>Bits 31:8 = Region size (thirty-two 4 KB) = 0001FFh: Region size as count - 1 of 256 Byte units = 32 x 4 KB sectors = 128 KB Count = 128 KB/256 = 512, value = count - 1 = 512 - 1 = 511 = 1FFh                                                                                                                                                |
| 225h              |                                                             | FFh                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1                                                                                                                                                                                                                                                                                                            |
| 226h              |                                                             | 01h                      | Bit 3 = Erase Type 4 support = 0b ---Erase Type 4 is 256 KB erase and is not supported in the 4 KB sector region                                                                                                                                                                                                                                                           |
| 227h              |                                                             | 00h                      | Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 1b ---Erase Type 1 is 4 KB erase and is supported in the 4 KB sector region                                                                                                                         |
| 228h              | JEDEC sector map parameter Dword-19<br>Config 2<br>Region 1 | F8h                      | Region 1 of 128 KB sector<br>Bits 31:8 = Region size = 0001FFh: Region size as count - 1 of 256 Byte units = 1 x 128 KB sectors = 128 KB Count = 128 KB/256 = 512, value = count - 1 = 512 - 1 = 511 = 1FFh                                                                                                                                                                |
| 229h              |                                                             | FFh                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1                                                                                                                                                                                                                                                                                                            |
| 22Ah              |                                                             | 01h                      | Bit 3 = Erase Type 4 support = 1b ---Erase Type 4 is 256 KB erase and is supported in the 128 KB sector region                                                                                                                                                                                                                                                             |
| 22Bh              |                                                             | 00h                      | Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 0b ---Erase Type 1 is 4 KB erase and is not supported in the 4 KB sector region                                                                                                                     |
| 22Ch              | JEDEC sector map parameter Dword-20<br>Config 2<br>Region 2 | F8h                      | Region 2 Uniform 256 KB sectors<br>Bits 31:8 = 02GT Region size = 0FF7FFh: Region size as count - 1 of 256 Byte units = 1022 x 256 KB sectors = 261,632 KB Count = 261,632/256 KB/256 = 1,046,528, value = count - 1 = 1,046,528 - 1 = 1,046,527 = 0FF7FFh                                                                                                                 |
| 22Dh              |                                                             | FFh                      | Bits 31:8 = 04GT Region size = 1FF7FFh: Region size as count - 1 of 256 Byte units = 2046 x 256 KB sectors = 523,776 KB Count = 523,776 KB/256 = 2,095,104, value = count - 1 = 2,095,104 - 1 = 1,095,103 = 1FF7FFh                                                                                                                                                        |
| 22Eh              |                                                             | F7h                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1                                                                                                                                                                                                                                                                                                            |
| 22Fh              |                                                             | 0Fh (02GT)<br>1Fh (04GT) | Bit 3 = Erase Type 4 support = 1b ---Erase Type 4 is 256 KB erase and is supported in the 256 KB sector region<br>Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 0b ---Erase Type 1 is 4 KB erase and is not supported in the 256 KB sector region |
| 230h              | JEDEC sector map parameter Dword-21<br>Config 2<br>Region 3 | F8h                      | Region 3 of 128 KB sector<br>Bits 31:8 = Region size = 0001FFh: Region size as count - 1 of 256 Byte units = 1 x 128 KB sectors = 128 KB Count = 128 KB/256 = 512, value = count - 1 = 512 - 1 = 511 = 1FFh                                                                                                                                                                |
| 231h              |                                                             | FFh                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1                                                                                                                                                                                                                                                                                                            |
| 232h              |                                                             | 01h                      | Bit 3 = Erase Type 4 support = 1b ---Erase Type 4 is 256 KB erase and is supported in the 128 KB sector region                                                                                                                                                                                                                                                             |
| 233h              |                                                             | 00h                      | Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 0b ---Erase Type 1 is 4 KB erase and is not supported in the 4 KB sector region                                                                                                                     |
| 234h              | JEDEC sector map parameter Dword-22<br>Config 2<br>Region 5 | F1h                      | Region 5 of 4 KB sectors<br>Bits 31:8 = Region size (thirty-two 4 KB) = 0001FFh: Region size as count - 1 of 256 Byte units = 32 x 4 KB sectors = 128 KB Count = 128 KB/256 = 512, value = count - 1 = 512 - 1 = 511 = 1FFh                                                                                                                                                |
| 235h              |                                                             | FFh                      | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1                                                                                                                                                                                                                                                                                                            |
| 236h              |                                                             | 01h                      | Bit 3 = Erase Type 4 support = 0b ---Erase Type 4 is 256 KB erase and is not supported in the 4 KB sector region                                                                                                                                                                                                                                                           |
| 237h              |                                                             | 00h                      | Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 1b ---Erase Type 1 is 4 KB erase and is supported in the 4 KB sector region                                                                                                                         |

Device identification

**Table 94 JEDEC SFDP Rev D, sector map parameter table (Continued)**

| SFDP byte address | SFDP Dword name                                          | Data                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|----------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 238h              | JEDEC sector map parameter Dword-23<br>Config 3 Header   | FFh                      | Configuration Index 0Ah Uniform 256 KB sectors<br>Bits 31:24 = RFU = FFh                                                                                                                                                                                                                                                                                                                                                                       |
| 239h              |                                                          | 0Ah                      | Bits 23:16 = Region count (Dwords -1) = 00h: One region                                                                                                                                                                                                                                                                                                                                                                                        |
| 23Ah              |                                                          | 00h                      | Bits 15:8 = Configuration ID = 0Ah: Uniform 256 KB sectors                                                                                                                                                                                                                                                                                                                                                                                     |
| 23Bh              |                                                          | FFh                      | Bits 7:2 = RFU = 111111b<br>Bit 1 = Map Descriptor = 1<br>Bit 1= The end descriptor = 1                                                                                                                                                                                                                                                                                                                                                        |
| 23Ch              |                                                          | F8h                      | Region 0 Uniform 256 KB sectors                                                                                                                                                                                                                                                                                                                                                                                                                |
| 23Dh              | JEDEC sector map parameter Dword-24<br>Config 3 Region 0 | FFh                      | Bits 31:8 = 02GT Region size = 0FFFFh: Region size as count – 1 of 256 Byte units = 1024 x 256 KB sectors = 262,144 KB Count = 262,144 KB/256 = 1,048,576, value = count – 1 = 1,048,576 – 1 = 1,048,575 = FFFFFh                                                                                                                                                                                                                              |
| 23Eh              |                                                          | FFh                      | Bits 31:8 = 04GT Region size = 1FFFFh: Region size as count – 1 of 256 Byte units = 2048 x 256 KB sectors = 524,288 KB Count = 524,288KB/256 = 2,097,152, value = count – 1 = 2,097,152 – 1 = 2,097,151= 1FFFFh                                                                                                                                                                                                                                |
| 233Fh             |                                                          | 0Fh (02GT)<br>1Fh (04GT) | Bits 7:4 = RFU = Fh Erase Type not supported = 0/ supported = 1<br>Bit 3 = Erase Type 4 support = 1b ---Erase Type 4 is 256 KB erase and is supported in the 256 KB sector region<br>Bit 2 = Erase Type 3 support = 0b ---Erase Type 3 is not defined<br>Bit 1 = Erase Type 2 support = 0b ---Erase Type 2 is not defined<br>Bit 0 = Erase Type 1 support = 0b --- Erase Type 1 is 4 KB erase and is not supported in the 256 KB sector region |

## 10.2 Manufacture and device ID

**Table 95 Manufacturer and device ID**

| Byte address | Data                           | Description                                                                                                                                                                    |
|--------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00h          | 34h                            | Manufacturer ID for CYPRESS™ (Infineon®)                                                                                                                                       |
| 01h          | 2Ah (HL-T) /<br>2Bh (HS-T)     | Device ID MSB - Memory Interface Type                                                                                                                                          |
| 02h          | 1Ch (02GT)<br>1Dh (04GT)       | Device ID LSB - Density                                                                                                                                                        |
| 03h          | 0Fh                            | ID Length - number bytes following. Adding this value to the current location of 03h gives the address of the last valid location in the ID legacy address map.                |
| 04h          | 00h<br>(Default Configuration) | Physical Sector Architecture<br>The HS/L-T family may be configured with or without 4 KB parameter sectors in addition to the uniform sectors.<br>00h = Uniform 256 KB Sectors |
| 05h          | 90h<br>(HL-T/HS-T Family)      | Family ID                                                                                                                                                                      |

## 10.3 Unique device ID

**Table 96 Unique device ID**

| Byte address | Data                    | Description             |
|--------------|-------------------------|-------------------------|
| 00h to 07h   | 8-Byte Unique Device ID | 64-bit unique ID number |

Package diagram

## 11 Package diagram



Figure 84 24-ball grid array (8x8x1.2 mm) ZSC024 package outline <sup>[64]</sup>

### Note

64. ZSC024 POD is for 2 Gb device only, for 4 GB POD contact factory.

Ordering information

## 12 Ordering information

### 12.1 Ordering part number

The ordering part number is formed by a valid combination of the following:



**Note**

65. Refer Packing and Packaging Handbook on [www.infineon.com](http://www.infineon.com) for further information.

Ordering information

## 12.1.1 Valid combinations – Standard grade

Valid combinations list configurations planned to be supported in volume for this device. Contact your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

**Table 97 Valid combinations – Standard grade (In production)**

| Base ordering part number | Speed option | Package and materials | Temperature range | Model number | Packing type | Ordering part number (x = Packing type) | Package marking |  |
|---------------------------|--------------|-----------------------|-------------------|--------------|--------------|-----------------------------------------|-----------------|--|
| S25HL02GT                 | DP           | BH                    | V                 | 05           | 0, 3         | S25HL02GTDPBHV05x                       | 25HL02GTPV05    |  |
|                           |              |                       |                   | 15           |              | S25HL02GTDPBHV15x                       | 25HL02GTPV15    |  |
|                           | FA           |                       | V                 | 05           |              | S25HL02GTFABHV05x                       | 25HL02GTFV05    |  |
|                           |              |                       |                   | 15           |              | S25HL02GTFABHV15x                       | 25HL02GTFV15    |  |
| S25HS02GT                 | DP           | BH                    | V                 | 05           | 0, 3         | S25HS02GTDPBHV05x                       | 25HS02GTPV05    |  |
|                           |              |                       |                   | 15           |              | S25HS02GTDPBHV15x                       | 25HS02GTPV15    |  |
|                           | DZ           |                       | V                 | 05           |              | S25HS02GTDZBHV05x                       | 25HS02GTZV05    |  |
|                           |              |                       |                   | 15           |              | S25HS02GTDZBHV15x                       | 25HS02GTZV15    |  |

**Table 98 Valid combinations – Standard grade (Contact Sales)**

| Base ordering part number | Speed option | Package and materials | Temperature range | Model number | Packing type | Ordering part number (x = Packing type) | Package marking |  |
|---------------------------|--------------|-----------------------|-------------------|--------------|--------------|-----------------------------------------|-----------------|--|
| S25HL02GT                 | DP           | BH                    | I                 | 05           | 0, 3         | S25HL02GTDPBHI05x                       | 25HL02GTPI05    |  |
|                           |              |                       |                   | 15           |              | S25HL02GTDPBHI15x                       | 25HL02GTPI15    |  |
|                           | DZ           |                       | I                 | 05           |              | S25HL02GTDZBHI05x                       | 25HL02GTZI05    |  |
|                           |              |                       |                   | 15           |              | S25HL02GTDZBHI15x                       | 25HL02GTZI15    |  |
|                           | DZ           |                       | V                 | 05           |              | S25HL02GTDZBHV05x                       | 25HL02GTZV05    |  |
|                           |              |                       |                   | 15           |              | S25HL02GTDZBHV15x                       | 25HL02GTZV15    |  |
|                           | FA           |                       | I                 | 05           |              | S25HL02GTFABHI05x                       | 25HL02GTFI05    |  |
|                           |              |                       |                   | 15           |              | S25HL02GTFABHI15x                       | 25HL02GTFI15    |  |
| S25HS02GT                 | DP           | BH                    | I                 | 05           | 0, 3         | S25HS02GTDPBHI05x                       | 25HS02GTPI05    |  |
|                           |              |                       |                   | 15           |              | S25HS02GTDPBHI15x                       | 25HS02GTPI15    |  |
|                           | DZ           |                       | I                 | 05           |              | S25HS02GTDZBHI05x                       | 25HS02GTZI05    |  |
|                           |              |                       |                   | 15           |              | S25HS02GTDZBHI15x                       | 25HS02GTZI15    |  |
|                           | FA           |                       | I                 | 05           |              | S25HS02GTFABHI05x                       | 25HS02GTFI05    |  |
|                           |              |                       |                   | 15           |              | S25HS02GTFABHI15x                       | 25HS02GTFI15    |  |
|                           | FA           |                       | V                 | 05           |              | S25HS02GTFABHV05x                       | 25HS02GTFV05    |  |
|                           |              |                       |                   | 15           |              | S25HS02GTFABHV15x                       | 25HS02GTFV15    |  |
| S25HL04GT                 | DP           | BH                    | I                 | 05           | 0, 3         | S25HL04GTDPBHI05x                       | 25HL04GTPI05    |  |
|                           |              |                       |                   | 15           |              | S25HL04GTDPBHI15x                       | 25HL04GTPI15    |  |
|                           | DZ           |                       | V                 | 05           |              | S25HL04GTDPBHV05x                       | 25HL04GTPV05    |  |
|                           |              |                       |                   | 15           |              | S25HL04GTDPBHV15x                       | 25HL04GTPV15    |  |
|                           | DZ           |                       | I                 | 05           |              | S25HL04GTDZBHI05x                       | 25HL04GTZI05    |  |
|                           |              |                       |                   | 15           |              | S25HL04GTDZBHI15x                       | 25HL04GTZI15    |  |
|                           | V            |                       | V                 | 05           |              | S25HL04GTDZBHV05x                       | 25HL04GTZV05    |  |
|                           |              |                       |                   | 15           |              | S25HL04GTDZBHV15x                       | 25HL04GTZV15    |  |

Ordering information

**Table 98 Valid combinations – Standard grade (Contact Sales) (Continued)**

| Base ordering part number | Speed option | Package and materials | Temperature range | Model number      | Packing type | Ordering part number (x = Packing type) | Package marking |  |
|---------------------------|--------------|-----------------------|-------------------|-------------------|--------------|-----------------------------------------|-----------------|--|
| S25HS04GT                 | DP           | BH                    | I                 | 05                | 0, 3         | S25HS04GTDPBHI05x                       | 25HS04GTP105    |  |
|                           |              |                       |                   | 15                |              | S25HS04GTDPBHI15x                       | 25HS04GTP115    |  |
|                           |              |                       | V                 | 05                |              | S25HS04GTDPBHV05x                       | 25HS04GTPV05    |  |
|                           |              |                       |                   | 15                |              | S25HS04GTDPBHV15x                       | 25HS04GTPV15    |  |
|                           |              |                       | I                 | 05                |              | S25HS04GTDZBHI05x                       | 25HS04GTZ105    |  |
|                           | DZ           |                       |                   | 15                |              | S25HS04GTDZBHI15x                       | 25HS04GTZ115    |  |
|                           | V            |                       | 05                | S25HS04GTDZBHV05x |              | 25HS04GTZV05                            |                 |  |
|                           |              |                       | 15                | S25HS04GTDZBHV15x |              | 25HS04GTZV15                            |                 |  |

Ordering information

### 12.1.2 Valid combinations – Automotive grade / AEC-Q100

The table below lists configurations that are Automotive Grade / AEC-Q100 qualified and are planned to be available in volume. The table will be updated as new combinations are released. Contact your local sales representative to confirm availability of specific combinations and to check on newly released combinations.

Production Part Approval Process (PPAP) support is only provided for AEC-Q100 grade products.

Products to be used in end-use applications that require ISO/TS-16949 compliance must be AEC-Q100 grade products in combination with PPAP. Non-AEC-Q100 grade products are not manufactured or documented in full compliance with ISO/TS-16949 requirements.

AEC-Q100 grade products are also offered without PPAP support for end-use applications that do not require ISO/TS-16949 compliance.

**Table 99 Valid combinations – Automotive grade / AEC-Q100 (In production)**

| Base ordering part number | Speed option | Package and materials | Temperature range | Model number | Packing type | Ordering part number (x = Packing type) | Package marking |  |
|---------------------------|--------------|-----------------------|-------------------|--------------|--------------|-----------------------------------------|-----------------|--|
| S25HL02GT                 | DP           | BH                    | B                 | 05           | 0,3          | S25HL02GTDPBHB05x                       | 25HL02GTPB05    |  |
|                           |              |                       | M                 | 05           | 0,3          | S25HL02GTDPBHM05x                       | 25HL02GTPM05    |  |
|                           | DZ           |                       | B                 | 05           | 0,3          | S25HL02GTDZBHB05x                       | 25HL02GTZB05    |  |
| S25HS02GT                 | DP           | BH                    | B                 | 05           | 0,3          | S25HS02GTDPBHB05x                       | 25HS02GTPB05    |  |
|                           |              |                       | M                 | 05           | 0,3          | S25HS02GTDPBHM05x                       | 25HS02GTPM05    |  |
|                           | DZ           |                       | B                 | 05           | 0,3          | S25HS02GTDZBHB05x                       | 25HS02GTZB05    |  |
|                           |              |                       | M                 | 05           | 0,3          | S25HS02GTDZBHM05x                       | 25HS02GTZM05    |  |

**Table 100 Valid combinations – Automotive grade / AEC-Q100 (Contact Sales)**

| Base ordering part number | Speed option | Package and materials | Temperature range | Model number | Packing type | Ordering part number (x = Packing type) | Package marking |  |
|---------------------------|--------------|-----------------------|-------------------|--------------|--------------|-----------------------------------------|-----------------|--|
| S25HL02GT                 | DP           | BH                    | A                 | 05           | 0,3          | S25HL02GTDPBHA05x                       | 25HL02GTPA05    |  |
|                           |              |                       | M                 |              |              | S25HL02GTDZBHM05x                       | 25HL02GTZM05    |  |
|                           | FA           |                       | A                 |              |              | S25HL02GTFABHA05x                       | 25HL02GTFA05    |  |
|                           |              |                       | B                 |              |              | S25HL02GTFABHB05x                       | 25HL02GTFB05    |  |
|                           |              |                       | M                 |              |              | S25HL02GTFABHM05x                       | 25HL02GTFM05    |  |
| S25HS02GT                 | DP           | BH                    | A                 | 05           | 0,3          | S25HS02GTDPBHA05x                       | 25HS02GTPA05    |  |
|                           |              |                       | A                 |              |              | S25HS02GTFABHA05x                       | 25HS02GTFA05    |  |
|                           | FA           |                       | B                 |              |              | S25HS02GTFABHB05x                       | 25HS02GTFB05    |  |
|                           |              |                       | M                 |              |              | S25HS02GTFABHM05x                       | 25HS02GTFM05    |  |
|                           |              |                       | A                 | 05           | 0,3          | S25HL04GTDPBHA05x                       | 25HL04GTPA05    |  |
| S25HL04GT                 | DP           | BH                    | B                 |              |              | S25HL04GTDPBHB05x                       | 25HL04GTPB05    |  |
|                           |              |                       | M                 |              |              | S25HL04GTDPBHM05x                       | 25HL04GTPM05    |  |
|                           |              |                       | A                 |              |              | S25HL04GTDZBHA05x                       | 25HL04GTZA05    |  |
|                           | DZ           |                       | B                 |              |              | S25HL04GTDZBHB05x                       | 25HL04GTZB05    |  |
|                           |              |                       | M                 |              |              | S25HL04GTDZBHM05x                       | 25HL04GTZM05    |  |
| S25HS04GT                 | DP           | BH                    | A                 | 05           | 0,3          | S25HS04GTDPBHA05x                       | 25HS04GTPA05    |  |
|                           |              |                       | B                 |              |              | S25HS04GTDPBHB05x                       | 25HS04GTPB05    |  |
|                           |              |                       | M                 |              |              | S25HS04GTDPBHM05x                       | 25HS04GTPM05    |  |
|                           | DZ           |                       | A                 |              |              | S25HS04GTDZBHA05x                       | 25HS04GTZA05    |  |
|                           |              |                       | B                 |              |              | S25HS04GTDZBHB05x                       | 25HS04GTZB05    |  |
|                           |              |                       | M                 |              |              | S25HS04GTDZBHM05x                       | 25HS04GTZM05    |  |

Revision history

## Revision history

| Document version | Date of release | Description of changes |
|------------------|-----------------|------------------------|
| *N               | 2022-01-28      | Publish to web.        |

## Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

**Edition 2022-01-28**

**Published by**

**Infineon Technologies AG**

**81726 Munich, Germany**

**© 2022 Infineon Technologies AG.  
All Rights Reserved.**

**Do you have a question about this  
document?**

Go to [www.infineon.com/support](http://www.infineon.com/support)

**Document reference**

**002-12340 Rev. \*N**

## IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office ([www.infineon.com](http://www.infineon.com)).

## WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.