

**Description** 

The HSI2333CDST1GE3 uses advanced trench technology

to provide excellent  $R_{\text{DS}(\text{ON})}$ , This device is suitable

for use as a load switch or in PWM applications.

D G S

**SOT-23** 

**General Features** 

 $V_{DS} = -20V, I_{D} = -6.5A$ 

 $R_{DS(ON)}$  < 28m $\Omega$  @  $V_{GS}$ =-4.5V

**Application** 

Battery protection

Load switch

Uninterruptible power supply



P-Channel MOSFET

### **Package Marking and Ordering Information**

| Product ID      | Pack   | Marking | Qty(PCS) |
|-----------------|--------|---------|----------|
| HSI2333CDST1GE3 | SOT-23 | 20P07   | 3000     |

### Absolute Maximum Ratings (TA=25 ℃ unless otherwise noted)

| Symbol                           | Parameter                                        | Limit      | Unit |
|----------------------------------|--------------------------------------------------|------------|------|
| V <sub>DS</sub>                  | Drain-Source Voltage                             | -20        | V    |
| Vgs                              | Gate-Source Voltage                              | ±12        | V    |
| I <sub>D</sub>                   | Drain Current-Continuous                         | -6.5       | А    |
| IDM                              | Drain Current-Pulsed (Note 1)                    | -15        | А    |
| P <sub>D</sub>                   | Maximum Power Dissipation                        | 2          | W    |
| T <sub>J</sub> ,T <sub>STG</sub> | Operating Junction and Storage Temperature Range | -55 To 150 | °C   |
| Reja                             | Thermal Resistance,Junction-to-Ambient (Note 2)  | 74         | °C/W |

# HSI2333CDST1GE3

P-Channel Enhancement Mode MOSFET

# Electrical Characteristics (T<sub>A</sub>=25°C unless otherwise noted)

| Drain-Source Breakdown Voltage     | BV <sub>DSS</sub>   | V <sub>GS</sub> =0V I <sub>D</sub> =-250μA                     | -     | -20  | -    | V  |
|------------------------------------|---------------------|----------------------------------------------------------------|-------|------|------|----|
| Zero Gate Voltage Drain Current    | I <sub>DSS</sub>    | V <sub>DS</sub> =-20V,V <sub>GS</sub> =0V                      | i     | -    | -1   | μΑ |
| Gate-Body Leakage Current          | I <sub>GSS</sub>    | V <sub>GS</sub> =±8V,V <sub>DS</sub> =0V                       | ı     | -    | ±100 | nA |
| On Characteristics (Note 3)        |                     |                                                                |       |      |      |    |
| Gate Threshold Voltage             | $V_{GS(th)}$        | $V_{DS}=V_{GS}$ , $I_{D}=-250\mu A$                            | -0.45 | -0.7 | -1.0 | V  |
| Drain-Source On-State Resistance   | R <sub>DS(ON)</sub> | V <sub>GS</sub> =-4.5V, I <sub>D</sub> =-4.1A                  | -     | 20   | 28   | mΩ |
| Diam-Source On-State Resistance    |                     | $V_{GS}$ =-2.5V, $I_{D}$ =-3A                                  | -     | 27   | 36   |    |
| Forward Transconductance           | <b>g</b> FS         | V <sub>DS</sub> =-5V,I <sub>D</sub> =-3.5A                     | -     | 8.5  | -    | S  |
| Dynamic Characteristics (Note4)    |                     |                                                                |       |      |      |    |
| Input Capacitance                  | C <sub>lss</sub>    | V <sub>DS</sub> =-4V,V <sub>GS</sub> =0V,                      | -     | 980  | -    | PF |
| Output Capacitance                 | C <sub>oss</sub>    | F=1.0MHz                                                       | -     | 450  | ı    | PF |
| Reverse Transfer Capacitance       | C <sub>rss</sub>    | F-1.0WI1Z                                                      | -     | 250  | -    | PF |
| Switching Characteristics (Note 4) |                     |                                                                |       |      |      |    |
| Turn-on Delay Time                 | t <sub>d(on)</sub>  |                                                                | 1     | 12   | ı    | nS |
| Turn-on Rise Time                  | t <sub>r</sub>      | $V_{DD}$ =-4 $V$ , $I_{D}$ =-3.3 $A$ ,                         | -     | 35   | -    | nS |
| Turn-Off Delay Time                | $t_{d(off)}$        | $R_L$ =-1.2 $\Omega$ , $V_{GEN}$ =-4.5 $V$ , $R_g$ =1 $\Omega$ | -     | 30   | -    | nS |
| Turn-Off Fall Time                 | t <sub>f</sub>      |                                                                | -     | 10   | -    | nS |
| Total Gate Charge                  | Qg                  |                                                                | -     | 7.8  | -    | nC |
| Gate-Source Charge                 | Q <sub>gs</sub>     | $V_{DS}$ =-4V, $I_{D}$ =-4.1A, $V_{GS}$ =-4.5V                 | -     | 1.2  | -    | nC |
| Gate-Drain Charge                  | Q <sub>gd</sub>     |                                                                | -     | 1.6  | •    | nC |
| Drain-Source Diode Characteristics |                     |                                                                |       |      |      |    |
| Diode Forward Voltage (Note 3)     | V <sub>SD</sub>     | V <sub>GS</sub> =0V,I <sub>S</sub> =-1.6A                      | -     | -    | -1.2 | V  |
| Diode Forward Current (Note 2)     | Is                  |                                                                | i     | -    | 1.6  | Α  |
|                                    | •                   |                                                                |       |      |      |    |

#### Notes:

- 1. Repetitive Rating: Pulse width limited by maximum junction temperature.
- 2. Surface Mounted on FR4 Board, t ≤ 10 sec.
- 3. Pulse Test: Pulse Width  $\leq$  300 $\mu$ s, Duty Cycle  $\leq$  2%.
- 4. Guaranteed by design, not subject to production



## **Typical Characteristics**



Fig.1 Typical Output Characteristics



Fig.3 Forward Characteristics Of Reverse



Fig.5 Normalized  $V_{\text{GS(th)}}$  vs.  $T_{\text{J}}$ 



Fig.2 On-Resistance vs. Gate-Source



Fig.4 Gate-Charge Characteristics



Fig.6 Normalized R<sub>DSON</sub> vs. T<sub>J</sub>



# P-Channel Enhancement Mode MOSFET





Fig.7 Capacitance

Fig.8 Safe Operating Area



Fig.9 Normalized Maximum Transient Thermal Impedance





Fig.10 Switching Time Waveform

Fig.11 Gate Charge Waveform



## P-Channel Enhancement Mode MOSFET

# **SOT-23 Package Outline Dimensions**







| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|--------|---------------------------|-------|----------------------|-------|--|
|        | Min                       | Max   | Min                  | Max   |  |
| Α      | 0.900                     | 1.150 | 0.035                | 0.045 |  |
| A1     | 0.000                     | 0.100 | 0.000                | 0.004 |  |
| A2     | 0.900                     | 1.050 | 0.035                | 0.041 |  |
| b      | 0.300                     | 0.500 | 0.012                | 0.020 |  |
| С      | 0.080                     | 0.150 | 0.003                | 0.006 |  |
| D      | 2.800                     | 3.000 | 0.110                | 0.118 |  |
| E      | 1.200                     | 1.400 | 0.047                | 0.055 |  |
| E1     | 2.250                     | 2.550 | 0.089                | 0.100 |  |
| е      | 0.950                     | TYP   | 0.037 TYP            |       |  |
| e1     | 1.800                     | 2.000 | 0.071                | 0.079 |  |
| L      | 0.550 REF                 |       | 0.022 REF            |       |  |
| L1     | 0.300                     | 0.500 | 0.012                | 0.020 |  |
| θ      | 0°                        | 8°    | 0°                   | 8°    |  |

# **SOT-23 Suggested Pad Layout**



#### Note:

- 1. Controlling dimension: in millimeters.
- 2.General tolerance:± 0.05mm.
  3.The pad layout is for reference purposes only.

# HSI2333CDST1GE3 P-Channel Enhancement Mode MOSFET

#### **Attention**

- Any and all HUA XUAN YANG ELECTRONICS products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your HUA XUAN YANG ELECTRONICS representative nearest you before using any HUA XUAN YANG ELECTRONICS products described or contained herein in such applications.
- HUA XUAN YANG ELECTRONICS assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all HUA XUAN YANG ELECTRONICS products described or contained herein.
- Specifications of any and all HUA XUAN YANG ELECTRONICS products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- HUA XUAN YANG ELECTRONICS CO.,LTD. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all HUA XUAN YANG ELECTRONICS products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of HUA XUAN YANG ELECTRONICS CO.,LTD.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.

  HUA XUAN YANG ELECTRONICS believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc.

  When designing equipment, refer to the "Delivery Specification" for the HUA XUAN YANG ELECTRONICS product that you intend to use.