

## ISL32172E, ISL32272E, ISL32174E, ISL32179E

QUAD, ±16.5kV ESD Protected, 3.0V to 5.5V, Low Power, RS-422 Transmitters

FN6824 Rev 4.01 Mar 19, 2020

The <u>ISL32172E</u>, <u>ISL32272E</u>, <u>ISL32174E</u>, and <u>ISL32179E</u> are  $\pm 16.5$ kV IEC61000-4-2 ESD protected, 3.0V to 5.5V powered, QUAD transmitters for balanced communication using the RS-422 standard. These drivers have very low output leakage currents ( $\pm 10\mu A$ ), so they present a low load to the RS-422 bus.

The driver (Tx) outputs are tri-statable and incorporate a hot plug feature to keep them disabled during power-up and power-down. The ISL32172E and ISL32272E have a common  $EN/\overline{EN}$ , the ISL32174E has a two channel EN12/EN34, and the ISL32179E has a versatile combination of individual and group channel enables (see Table 1).

Only the ISL32179E driver can be slew-rate limited, and only at the data rate of 0.46Mbps. Drivers on the other versions are not limited, so they can achieve 10Mbps or 32Mbps data rates. All versions are offered in industrial and extended industrial  $(-40^{\circ}\text{C to} + 125^{\circ}\text{C})$  temperature ranges.

The ISL32179E's QFN package has a 50% smaller footprint compared to the TSSOP. The ISL32179E also features a logic supply pin ( $V_L$ ) that sets the switching points of the enable and DI inputs to be compatible with a lower supply voltage in mixed voltage systems. Two speed select pins allow the ISL32179E to be configured for 460kbps, 10Mbps, or 32Mbps data rates. Individual channel and group enable pins increase the ISL32179E's flexibility.

#### Related Literature

For a full list of related documents, visit our website:

 ISL32172E, ISL32272E, ISL32174E, and ISL32179E device pages

### **Features**

- Specified for +125°C operation
- Available in industry standard pinouts (ISL32172E, ISL32272E, ISL32174E) or in a space saving QFN (ISL32179E) with added features
- Logic supply pin (V<sub>L</sub>) eases operation in mixed supply systems (ISL32179E only)
- User-selectable data rate (ISL32179E only)
- Hot plug Tx outputs remain tri-stated during power-up and power-down
- Low Tx leakage allows > 256 devices on the bus
- High data rates..... up to 32Mbps
- Low quiescent supply current...... 0.8mA (maximum)
   CO...A
  - Low shutdown supply current................60μΑ
- Current limiting and thermal shutdown for driver overload protection
- Tri-statable Tx outputs
- 5V tolerant logic inputs when V<sub>CC</sub> ≤ 5V
- · Pb-free (RoHS compliant)

## **Applications**

- · Telecom equipment
- · Motor controllers/encoders
- · Programmable logic controllers
- · Industrial/process control networks

#### **TABLE 1. SUMMARY OF FEATURES**

| PART NUMBER | FUNCTION | DATA<br>RATE (Mbps) | SLEW<br>RATE<br>LIMITED? | HOT<br>PLUG? | V <sub>L</sub><br>PIN? | TX<br>ENABLE<br>TYPE               | QUIESCENT<br>I <sub>CC</sub> (mA) | LOW<br>POWER<br>SHUTDOWN? | PIN<br>COUNT |
|-------------|----------|---------------------|--------------------------|--------------|------------------------|------------------------------------|-----------------------------------|---------------------------|--------------|
| ISL32172E   | 4 Tx     | 32                  | NO                       | YES          | NO                     | EN, EN                             | <1                                | NO                        | 16           |
| ISL32272E   | 4 Tx     | 10                  | NO                       | YES          | NO                     | EN, EN                             | <1                                | NO                        | 16           |
| ISL32174E   | 4 Tx     | 32                  | NO                       | YES          | NO                     | EN12, EN34                         | <1                                | NO                        | 16           |
| ISL32179E   | 4 Tx     | 32, 10, 0.46        | SELECTABLE               | YES          | YES                    | Individual<br>and group<br>enables | <1                                | YES                       | 24           |

## **Typical Operating Circuits (1 of 4 Channels Shown)**



FIGURE 1. NETWORK USING GROUP ENABLES



FIGURE 2. NETWORK USING PAIRED ENABLES



Using individual channel enable pins and configured for lowest shutdown supply current

Note: When using separate supplies,  $V_{\text{CC}}$  must be powered up before  $V_{\text{L}}$ 

Using active group enable pins and configured for lowest shutdown supply current

Note: When using separate supplies,  $V_{cc}$  must be powered up before  $V_L$ 

FIGURE 3. NETWORK WITH  $V_L$  PIN FOR INTERFACING TO LOWER VOLTAGE LOGIC DEVICES

Note: To calculate the resistor values, see <u>TB509</u>.



## **Ordering Information**

| PART NUMBER<br>(Notes 2, 3) | PART<br>MARKING | TEMP. RANGE<br>(°C) | TAPE AND REEL<br>(UNITS) (Note 1) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # |
|-----------------------------|-----------------|---------------------|-----------------------------------|-----------------------------|----------------|
| ISL32172EFBZ                | ISL32172 EFBZ   | -40 to +125         | -                                 | 16 Ld SOIC                  | M16.15         |
| ISL32172EFBZ-T              | ISL32172 EFBZ   | -40 to +125         | 2.5k                              | 16 Ld SOIC                  | M16.15         |
| ISL32172EFVZ                | 32172 EFVZ      | -40 to +125         | -                                 | 16 Ld TSSOP                 | MDP0044        |
| ISL32172EFVZ-T              | 32172 EFVZ      | -40 to +125         | 2.5k                              | 16 Ld TSSOP                 | MDP0044        |
| ISL32172EIBZ                | ISL32172 EIBZ   | -40 to +85          | -                                 | 16 Ld SOIC                  | M16.15         |
| ISL32172EIBZ-T              | ISL32172 EIBZ   | -40 to +85          | 2.5k                              | 16 Ld SOIC                  | M16.15         |
| ISL32172EIVZ                | 32172 EIVZ      | -40 to +85          | -                                 | 16 Ld TSSOP                 | MDP0044        |
| ISL32172EIVZ-T              | 32172 EIVZ      | -40 to +85          | 2.5k                              | 16 Ld TSSOP                 | MDP0044        |
| ISL32174EFVZ                | 32174 EFVZ      | -40 to +125         | -                                 | 16 Ld TSSOP                 | MDP0044        |
| ISL32174EFVZ-T              | 32174 EFVZ      | -40 to +125         | 2.5k                              | 16 Ld TSSOP                 | MDP0044        |
| ISL32174EIBZ                | ISL32174 EIBZ   | -40 to +85          | -                                 | 16 Ld SOIC                  | M16.15         |
| ISL32174EIBZ-T              | ISL32174 EIBZ   | -40 to +85          | 2.5k                              | 16 Ld SOIC                  | M16.15         |
| ISL32179EFRZ                | 321 79EFRZ      | -40 to +125         | -                                 | 24 Ld QFN                   | L24.4x4C       |
| ISL32179EFRZ-T              | 321 79EFRZ      | -40 to +125         | 6k                                | 24 Ld QFN                   | L24.4x4C       |
| ISL32179EIRZ                | 321 79EIRZ      | -40 to +85          | -                                 | 24 Ld QFN                   | L24.4x4C       |
| ISL32179EIRZ-T              | 321 79EIRZ      | -40 to +85          | 6k                                | 24 Ld QFN                   | L24.4x4C       |
| ISL32272EFBZ                | ISL32272 EFBZ   | -40 to +125         | -                                 | 16 Ld SOIC                  | M16.15         |
| ISL32272EFBZ-T              | ISL32272 EFBZ   | -40 to +125         | 2.5k                              | 16 Ld SOIC                  | M16.15         |
| ISL32272EFVZ                | 32272 EFVZ      | -40 to +125         | -                                 | 16 Ld TSSOP                 | MDP0044        |
| ISL32272EFVZ-T              | 32272 EFVZ      | -40 to +125         | 2.5k                              | 16 Ld TSSOP                 | MDP0044        |

#### NOTES:

- 1. See TB347 for details about reel specifications.
- 2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), see the |SL32172E, |SL32172E, |SL32174E, and |SL32179E device pages. For more information about MSL, see **TB363**.

## **Truth Tables**

|    | ISL32172E and ISL32272E |     |         |     |  |  |  |  |  |  |  |
|----|-------------------------|-----|---------|-----|--|--|--|--|--|--|--|
|    | INP                     | UTS | OUTPUTS |     |  |  |  |  |  |  |  |
| EN | EN                      | DIX | ZX      | YX  |  |  |  |  |  |  |  |
| Х  | 0                       | 1/0 | 0/1     | 1/0 |  |  |  |  |  |  |  |
| 1  | Х                       | 0/1 | 1/0     | 0/1 |  |  |  |  |  |  |  |
| 0  | 1                       | Х   | Z       | Z   |  |  |  |  |  |  |  |

NOTE: Z = Tri-state

|      | ISL32174E |     |         |     |     |     |     |     |     |     |  |  |
|------|-----------|-----|---------|-----|-----|-----|-----|-----|-----|-----|--|--|
| ı    | NPUTS     |     | OUTPUTS |     |     |     |     |     |     |     |  |  |
| EN12 | EN34      | DIX | Z1      | Y1  | Z2  | Y2  | Z3  | Y3  | Z4  | Y4  |  |  |
| 0    | 0         | Х   | Z       | Z   | Z   | Z   | Z   | Z   | Z   | Z   |  |  |
| 0    | 1         | 1/0 | Z       | Z   | Z   | Z   | 0/1 | 1/0 | 0/1 | 1/0 |  |  |
| 1    | 0         | 1/0 | 0/1     | 1/0 | 0/1 | 1/0 | Z   | Z   | Z   | Z   |  |  |
| 1    | 1         | 1/0 | 0/1     | 1/0 | 0/1 | 1/0 | 0/1 | 1/0 | 0/1 | 1/0 |  |  |

NOTE: Z = Tri-state

|     | ISL32179E |    |      |     |     |         |         |                                           |  |  |
|-----|-----------|----|------|-----|-----|---------|---------|-------------------------------------------|--|--|
|     |           | IN | PUTS |     |     |         |         | OUTPUTS                                   |  |  |
| ENX | EN        | EN | DIX  | SPA | SPB | ZX      | ΥX      | COMMENTS                                  |  |  |
| 0   | х         | Х  | Х    | Х   | Х   | Z       | z       | Ch X outputs disabled                     |  |  |
| х   | 0         | 1  | Х    | Х   | Х   | Z       | z       | All outputs disabled                      |  |  |
| 1   | Х         | 0  | 1/0  | 1   | 1   | 0/<br>1 | 1/<br>0 | Individual ENX controls<br>Ch X (32Mbps)  |  |  |
| 1   | 1         | Х  | 0/1  | 1   | 1   | 1/<br>0 | 0/<br>1 |                                           |  |  |
| 1   | Х         | 0  | 1/0  | 0   | 1   | 0/<br>1 | 1/<br>0 | Individual ENX controls<br>Ch X (10Mbps)  |  |  |
| 1   | 1         | Х  | 0/1  | 0   | 1   | 1/<br>0 | 0/<br>1 |                                           |  |  |
| 1   | Х         | 0  | 1/0  | Х*  | 0   | 0/<br>1 | 1/<br>0 | Individual ENX controls<br>Ch X (460kbps) |  |  |
| 1   | 1         | Х  | 0/1  | Х*  | 0   | 1/<br>0 | 0/<br>1 |                                           |  |  |

NOTE: \*Keep SPA = 1 for lowest current in SHDN. If using individual channel enables and the SHDN mode, connect EN and  $\overline{\text{EN}}$  to  $V_{CC}$  for the lowest SHDN current. The ISL32179E enters SHDN when SHDNEN = 1 and all channels are disabled. Z = Tri-state.

## **Pin Configurations**

ISL32172E, ISL32272E (16 LD N-SOIC, TSSOP) TOP VIEWS



ISL32174E (16 LD N-SOIC, TSSOP) TOP VIEWS



## Pin Configurations (Continued)



## **Pin Descriptions**

| PIN             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN, EN          | Group driver output enables that are internally pulled high to $V_{CC}$ . All ISL32x72E driver outputs, Y and Z, are enabled by driving EN high OR $\overline{EN}$ low. The outputs are high impedance when EN is low AND $\overline{EN}$ is high (for example, if using only the active high EN, connect $\overline{EN}$ directly to $V_{CC}$ or $V_L$ ; if using only the active low $\overline{EN}$ , connect EN directly to GND). To use group enable on the ISL32179E, connect all the ENX pins to $V_{CC}$ or $V_L$ and use the EN or $\overline{EN}$ pin as previously described. If the group driver enable function is not required (see Note 4), connect EN to $V_{CC}$ , or connect $\overline{EN}$ to GND (ISL32x72E and ISL32179E only). |
| EN12, EN34      | Paired driver output enables that are internally pulled high to $V_{CC}$ . Driving EN12 (EN34) high enables the Channel 1 and 2 (3 and 4) outputs (Y and Z). Driving EN12 (EN34) low disables Channel 1 and 2 (3 and 4) outputs. If the driver enable function is not required (see Note 4), connect EN12 and EN34 to $V_{CC}$ (ISL32174E only).                                                                                                                                                                                                                                                                                                                                                                                                      |
| ENx             | Individual driver output enables that are internally pulled high to $V_{CC}$ . Forcing ENx high with EN high OR $\overline{EN}$ low enables the channel X outputs (Y and Z). Driving ENX low disables the Channel X outputs regardless of the states of EN and $\overline{EN}$ . Connect both EN and $\overline{EN}$ to $V_{CC}$ for the lowest SHDN current if using SHDN mode (see SHDNEN below). If the individual driver enable function is not required (see Note 4), connect ENX to $V_{CC}$ (ISL32179E only).                                                                                                                                                                                                                                  |
| SHDNEN          | Low power SHDN mode enable. A high level allows the ISL32179E to enter a low power mode when all channels are disabled. A low level prevents the device from entering the low power mode (ISL32179E only).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Dlx             | Driver input. A low on DI forces the corresponding channel's output Y low and output Z high. A high on DI forces output Y high and output Z low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SPA, SPB        | Speed select inputs that are internally pulled high. See the ISL32179E truth table on page 4 (ISL32179E only).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GND             | Ground connection. This is also the potential of the QFN thermal pad.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Yx              | ±16.5kV IEC61000-4-2 ESD protected RS-422 level and a noninverting transmitter output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Zx              | ±16.5kV IEC61000-4-2 ESD protected RS-422 level and an inverting transmitter output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>CC</sub> | System power supply input (3.0V to 5.5V). Power up V <sub>CC</sub> first on devices with a V <sub>L</sub> pin powered from a separate supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| V <sub>L</sub>  | Logic power supply input. Connecting the $V_L$ pin to the lower voltage power supply of a logic device (such as a UART or microcontroller) interfacing with the ISL32179E configures its logic pin (DI, EN (all varieties), SHDNEN, and SP) $V_{IL}/V_{IH}$ levels to values compatible with the lower supply voltage. If $V_L$ and $V_{CC}$ are different supplies, power up this supply after $V_{CC}$ and keep $V_L \le V_{CC}$ . (ISL32179E only)                                                                                                                                                                                                                                                                                                 |
| EP              | Thermal pad. Connect EP to GND (ISL32179E only).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### NOTE:

4. Tie unused EN pins with a 1k resistor to  $V_{\mbox{CC}}$ .



### **Absolute Maximum Ratings**

| $\begin{array}{cccccccccccccccccccccccccccccccccccc$        |
|-------------------------------------------------------------|
| Input Voltages                                              |
| DI, EN (all varieties)                                      |
| Output Voltages                                             |
| Y, Z0.5V to 7V                                              |
| Output Current                                              |
| Y, Z (per output, continuous, $T_1 \le 125^{\circ}C$ )100mA |
| ESD Rating See Electrical Specifications Table on page 7    |

#### **Thermal Information**

| Thermal Resistance (Typical)              | $\theta_{JA}(^{\circ}C/W)$ | θ <sub>JC</sub> (°C/W) |
|-------------------------------------------|----------------------------|------------------------|
| 16 Ld SOIC Package (Note 5)               | 80                         | N/A                    |
| 16 Ld TSSOP Package (Note 5)              | 105                        | N/A                    |
| 24 Ld QFN Package (Notes 6, 7)            | 42                         | 5                      |
| Maximum Junction Temperature (Plastic Pac | kage) +                    | -150°C                 |
| Maximum Storage Temperature Range         | 6                          | 5°C to +150°C          |
| Pb-free Reflow Profile                    |                            | see <u>TB493</u>       |

### **Operating Conditions**

| Temperature Range |                |
|-------------------|----------------|
| ISL32x7xEF        | 40°C to +125°C |
| ISL32x7xEI        | 40°C to +85°C  |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

#### NOTE

- 5.  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. See <u>TB379</u> for details.
- 6. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u> for details.
- 7. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 3.6V and 4.5V to 5.5V;  $V_L = V_{CC}$  (ISL32179E only); Typicals are at  $V_{CC} = 3.3V$  or  $V_{CC} = 5V$ ,  $T_A = +25$ °C unless otherwise specified (Notes 8, 12).

| PARAMETER                                                                                         | SYMBOL            | TEST CONDITIONS                                                     |                                            | TEMP<br>(°C) | MIN<br>( <u>Note 11</u> ) | TYP                 | MAX<br>(Note 11)    | UNIT |
|---------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------|--------------------------------------------|--------------|---------------------------|---------------------|---------------------|------|
| DC CHARACTERISTICS                                                                                |                   |                                                                     |                                            |              |                           |                     |                     |      |
| Differential V <sub>OUT</sub>                                                                     | V <sub>OD</sub>   | No load                                                             |                                            | Full         | 2.5                       | -                   | v <sub>cc</sub>     | V    |
|                                                                                                   |                   | $R_L = 100\Omega (RS-422) (see$                                     | V <sub>CC</sub> ≥ 3V                       | Full         | 2                         | 2.6                 | -                   | V    |
|                                                                                                   |                   | Figure 4)                                                           | V <sub>CC</sub> ≥ 4.5V                     | Full         | 3                         | 4                   | -                   | V    |
| Single-Ended V <sub>OUT</sub> (Y or Z)                                                            | v <sub>o</sub>    | I <sub>O</sub> = -20mA, V <sub>OH</sub>                             |                                            | Full         | 2.4                       | 2.7                 | -                   | ٧    |
|                                                                                                   |                   | I <sub>O</sub> = 20mA, V <sub>OL</sub>                              |                                            | Full         | -                         | 0.2                 | 0.4                 | ٧    |
| Change in Magnitude of Driver<br>Differential V <sub>OUT</sub> for Complementary<br>Output States | ΔV <sub>OD</sub>  | $R_L = 100\Omega$ (see Figure 4)                                    | $R_L = 100\Omega$ (see Figure 4)           |              | -                         | 0.01                | 0.2                 | V    |
| Driver Common-Mode V <sub>OUT</sub>                                                               | Voc               | $R_L = 100\Omega$ (see Figure 4)                                    |                                            | Full         | -                         | 2.6                 | 3                   | ٧    |
| Change in Magnitude of Driver<br>Common-Mode V <sub>OUT</sub> for<br>Complementary Output States  | ΔV <sub>OC</sub>  | $R_L = 100\Omega$ (see Figure 4)                                    | Full                                       | -            | 0.01                      | 0.2                 | V                   |      |
| Input High Voltage<br>(Logic Pins, <u>Note 16</u> )                                               | V <sub>IH1</sub>  | All Transmitters and ISL32179E, if V <sub>L</sub> = V <sub>CC</sub> | 3.0V ≤ VCC ≤ 3.6V, DI and ENs              | Full         | 2.2                       | -                   | -                   | V    |
|                                                                                                   | V <sub>IH2</sub>  |                                                                     | 4.5V≤V <sub>CC</sub> ≤ 5.5V, DI            | Full         | 2.7                       | -                   | -                   | ٧    |
|                                                                                                   | V <sub>IH2E</sub> |                                                                     | 4.5V≤V <sub>CC</sub> ≤ 5.5V, ENs           | Full         | 2.4                       | -                   | -                   | ٧    |
|                                                                                                   | V <sub>IH3</sub>  | ISL32179E only                                                      | $2.7V \le V_{L} < 3.0V$                    | Full         | 2.0                       | -                   | -                   | ٧    |
|                                                                                                   | V <sub>IH4</sub>  |                                                                     | $2.3V \le V_{L} < 2.7V$                    | Full         | 1.6                       | -                   | -                   | ٧    |
|                                                                                                   | V <sub>IH5</sub>  |                                                                     | 1.6V ≤ V <sub>L</sub> < 2.3V               | Full         | 0.72*V <sub>L</sub>       | -                   | -                   | ٧    |
|                                                                                                   | V <sub>IH6</sub>  |                                                                     | $1.5V \le V_{L} < 1.6V$                    | +25          | -                         | 0.45*V <sub>L</sub> | -                   | ٧    |
| Input Low Voltage                                                                                 | V <sub>IL1</sub>  | All Transmitters and ISL32                                          | 2179E, if V <sub>L</sub> = V <sub>CC</sub> | Full         | -                         | -                   | 0.8                 | ٧    |
| (Logic Pins, Note 16)                                                                             | V <sub>IL2</sub>  | ISL32179E only                                                      | V <sub>L</sub> ≥ 2.7V                      | Full         | -                         | -                   | 0.6                 | ٧    |
|                                                                                                   | V <sub>IL3</sub>  |                                                                     | $2.3V \le V_{L} < 2.7V$                    | Full         | -                         | -                   | 0.6                 | V    |
|                                                                                                   | $V_{IL4}$         |                                                                     | $1.6V \le V_{L} < 2.3V$                    | Full         | -                         | -                   | 0.22*V <sub>L</sub> | ٧    |
|                                                                                                   | $V_{IL5}$         |                                                                     | $1.5V \le V_{L} < 1.6V$                    | +25          | -                         | 0.25*V <sub>L</sub> | -                   | ٧    |



**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 3.6V and 4.5V to 5.5V;  $V_L = V_{CC}$  (ISL32179E only); Typicals are at  $V_{CC} = 3.3V$  or  $V_{CC} = 5V$ ,  $T_A = +25$ °C unless otherwise specified (Notes 8, 12). (Continued)

| PARAMETER                             | SYMBOL                              | TEST CONI                                                                      | DITIONS                                              | TEMP<br>(°C)       | MIN<br>( <u>Note 11</u> ) | TYP         | MAX<br>( <u>Note 11</u> ) | UNIT |
|---------------------------------------|-------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------|--------------------|---------------------------|-------------|---------------------------|------|
| Logic Input Current                   | I <sub>IN1</sub>                    | DIX = OV or V <sub>CC</sub>                                                    |                                                      | Full               | -1                        | -           | 1                         | μΑ   |
|                                       | I <sub>IN2</sub>                    | SP, EN, ENX, SHDNEN                                                            | = OV or V <sub>CC</sub>                              | Full               | -15                       | 9           | 15                        | μΑ   |
|                                       | I <sub>IN3</sub>                    | EN12, EN34 = 0V or V <sub>CC</sub>                                             |                                                      | Full               | -30                       | 18          | 30                        | μΑ   |
| Output Leakage Current (Y, Z)         | loz                                 | EN = 0, V <sub>CC</sub> = 0V to 5.5V,                                          | -0.25 ≤ V <sub>0</sub> ≤ 6V                          | Full               | -10                       |             | 10                        | μΑ   |
|                                       |                                     | EN = 0, V <sub>CC</sub> = 3V to 5.5V,                                          | V <sub>O</sub> = OV to V <sub>CC</sub>               | +25                | -8                        |             | 8                         | nA   |
|                                       |                                     |                                                                                |                                                      | ( <u>Note 18</u> ) | -30                       | •           | 30                        | nA   |
| Driver Short-Circuit Current,         | I <sub>OSD1</sub>                   | EN = 1, $V_Y$ or $V_Z$ = 0V (Note 9)                                           |                                                      | Full               | -                         |             | ± <b>150</b>              | mA   |
| V <sub>O</sub> = High or Low          |                                     | EN = 1, $V_Y$ or $V_Z = V_{CC}$ (Note 9)                                       |                                                      | Full               | -                         |             | ±200                      | mA   |
| Thermal Shutdown Threshold            | T <sub>SD</sub>                     |                                                                                |                                                      |                    | -                         | 160         | -                         | °C   |
| SUPPLY CURRENT                        |                                     | 1                                                                              |                                                      |                    |                           |             |                           |      |
| No-Load Supply Current                | Icc                                 | DI = OV or V <sub>CC</sub> , EN = 1                                            |                                                      | Full               | -                         | 0.6         | 0.8                       | mA   |
| Shutdown Supply Current               | I <sub>SHDN</sub>                   | DI = 0V or V <sub>CC</sub> , all outputs<br>SHDNEN = 1 (ISL32179E              |                                                      | Full               | -                         | 60          | 90                        | μΑ   |
| ESD PERFORMANCE                       | <u>I</u>                            | 1                                                                              |                                                      |                    |                           |             |                           |      |
| RS-422 Pins (Y, Z)                    |                                     | IEC61000-4-2, from bus                                                         | Air gap                                              | +25                | -                         | ±16.5       | -                         | kV   |
|                                       |                                     | pins to GND                                                                    | Contact                                              | +25                | -                         | ±9          | -                         | kV   |
|                                       |                                     | Human Body Model, from                                                         | bus pins to GND                                      | +25                | -                         | ± <b>15</b> | -                         | kV   |
| All Pins                              |                                     | HBM, per MIL-STD-883 Method 3015                                               |                                                      | +25                | -                         | ±12         | -                         | kV   |
|                                       |                                     | Machine Model                                                                  |                                                      | +25                | -                         | 700         | -                         | ٧    |
| DRIVER SWITCHING CHARACTERISTICS      | (ISL32179I                          | E, 460kbps)                                                                    |                                                      |                    |                           |             |                           | 1    |
| Maximum Data Rate                     | f <sub>MAX</sub>                    | $V_{OD} = \pm 1.5V, C_D = 820pF$                                               | (see Figure 7)                                       | Full               | 460                       | 4000        | -                         | kbps |
| Driver Single-Ended Output Delay      | t <sub>PLH</sub> , t <sub>PHL</sub> | $R_{DIFF} = 100\Omega, C_D = 50pF$                                             | (see <u>Figure 5</u> )                               | Full               | -                         | 90          | 300                       | ns   |
| Driver Single-Ended Output Skew       | tssk                                | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$                                          |                                                      | Full               | -                         | 55          | 150                       | ns   |
| Channel-to-Channel Output Delay Skew  | tskcc                               | (Figure 5, Note 13)                                                            | <u>,                                     </u>        | Full               | -                         | 60          | 200                       | ns   |
| Part-to-Part Output Delay Skew        | tSKPP                               | ( <u>Figure 5</u> , <u>Note 10</u> )                                           |                                                      | Full               | -                         |             | 300                       | ns   |
| Driver Differential Output Skew       | t <sub>DSK</sub>                    | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$                                          | (see Figure 5)                                       | Full               | -                         | 2           | 60                        | ns   |
| Driver Differential Rise or Fall Time | t <sub>R</sub> , t <sub>F</sub>     | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$                                          |                                                      | Full               | 60                        | 100         | 220                       | ns   |
| Driver Enable to Output High          | tzH                                 | SW = GND (see Figure 6, 1                                                      |                                                      | Full               | _                         |             | 200                       | ns   |
| Driver Enable to Output Low           | tzL                                 | SW = V <sub>CC</sub> (see Figure 6, N                                          |                                                      | Full               | _                         | •           | 200                       | ns   |
| Driver Disable from Output High       | tHZ                                 | SW = GND (see Figure 6)                                                        | ,                                                    | Full               | _                         |             | 100                       | ns   |
| Driver Disable from Output Low        | t <sub>LZ</sub>                     | SW = V <sub>CC</sub> (see <u>Figure 6</u> )                                    |                                                      | Full               | _                         | -           | 100                       | ns   |
| Driver Enable from SHDN to High       | tSDH                                | ISL32179E only, SW = GN<br>(see <u>Figure 6</u> , <u>Note 15</u> )             | ID                                                   | Full               | -                         | -           | 750                       | ns   |
| Driver Enable from SHDN to Low        | t <sub>SDL</sub>                    | ISL32179E only, SW = V <sub>C</sub><br>(see <u>Figure 6</u> , <u>Note 15</u> ) | С                                                    | Full               | -                         | -           | 750                       | ns   |
| DRIVER SWITCHING CHARACTERISTICS      | (ISL32272I                          | E, ISL32179E, 10Mbps)                                                          |                                                      | 1                  | 1                         |             | 1                         | 1    |
| Maximum Data Rate                     | f <sub>MAX</sub>                    | $V_{OD} = \pm 1.5V, C_D = 400pF$                                               | (see Figure 7)                                       | Full               | 10                        | 20          | -                         | Mbps |
| Driver Single-Ended Output Delay      | t <sub>PLH</sub> , t <sub>PHL</sub> | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$                                          |                                                      | Full               | -                         | 13          | 25                        | ns   |
| Driver Single-Ended Output Skew       | tssk                                |                                                                                | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$ (see Figure 5) |                    | -                         | 2           | 9                         | ns   |
| Channel-to-Channel Output Delay Skew  | tskcc                               | (Figure 5, Note 13)                                                            | <u> </u>                                             | Full               | -                         | 6           | 12                        | ns   |
| Part-to-Part Output Delay Skew        | t <sub>SKPP</sub>                   | (Figure 5, Note 10)                                                            |                                                      | Full               | -                         | -           | 20                        | ns   |
| Driver Differential Output Skew       | t <sub>DSK</sub>                    | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$                                          | (see Figure 5)                                       | Full               | -                         | 2           | 6                         | ns   |
| Driver Differential Rise or Fall Time | t <sub>R</sub> , t <sub>F</sub>     | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$                                          |                                                      | Full               | 7                         | 11          | 20                        | ns   |
| Driver Enable to Output High          | t <sub>ZH</sub>                     | SW = GND (see Figure 6, I                                                      |                                                      | Full               | -                         |             | 20                        | ns   |
| Driver Enable to Output Low           | t <sub>ZL</sub>                     | SW = V <sub>CC</sub> (see Figure 6, N                                          |                                                      | Full               | _                         | -           | 20                        | ns   |



**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 3.6V and 4.5V to 5.5V;  $V_L = V_{CC}$  (ISL32179E only); Typicals are at  $V_{CC} = 3.3V$  or  $V_{CC} = 5V$ ,  $T_A = +25$ °C unless otherwise specified (Notes 8, 12). (Continued)

| PARAMETER                             | SYMBOL                              | TEST CONDITIONS                                                              | TEMP<br>(°C) | MIN<br>( <u>Note 11</u> ) | TYP | MAX<br>( <u>Note 11</u> ) | UNIT |
|---------------------------------------|-------------------------------------|------------------------------------------------------------------------------|--------------|---------------------------|-----|---------------------------|------|
| Driver Disable from Output High       | t <sub>HZ</sub>                     | SW = GND (see <u>Figure 6</u> )                                              | Full         | -                         | -   | 20                        | ns   |
| Driver Disable from Output Low        | t <sub>LZ</sub>                     | SW = V <sub>CC</sub> (see <u>Figure 6</u> )                                  | Full         | -                         | -   | 20                        | ns   |
| Driver Enable from SHDN to High       | t <sub>SDH</sub>                    | ISL32179E only, SW = GND (see <u>Figure 6</u> , <u>Note 15</u> )             | Full         | -                         | -   | 750                       | ns   |
| Driver Enable from SHDN to Low        | t <sub>SDL</sub>                    | ISL32179E only, SW = V <sub>CC</sub> (see <u>Figure 6</u> , <u>Note 15</u> ) | Full         | -                         | -   | 750                       | ns   |
| DRIVER SWITCHING CHARACTERISTICS      | (ISL32172I                          | E, ISL32174E, ISL32179E, 32Mbps)                                             |              |                           |     |                           |      |
| Maximum Data Rate                     | f <sub>MAX</sub>                    | $V_{OD} = \pm 1.5V$ , $C_D = 100$ pF (see Figure 7)                          | Full         | 32                        | 50  | -                         | Mbps |
| Driver Single-Ended Output Delay      | t <sub>PLH</sub> , t <sub>PHL</sub> | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$ (see Figure 5)                         | Full         | 3                         | 8   | 15                        | ns   |
| Driver Single-Ended Output Skew       | tssk                                | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$ (see <u>Figure 5</u> )                 | Full         | -                         | 1   | 3.5                       | ns   |
| Channel-to-Channel Output Delay Skew  | tskcc                               | ( <u>Figure 5</u> , <u>Note 13</u> )                                         | Full         | -                         | 3   | 5.5                       | ns   |
| Part-to-Part Output Delay Skew        | tSKPP                               | (Figure 5, Note 10)                                                          | Full         | -                         | -   | 8                         | ns   |
| Driver Differential Output Skew       | t <sub>DSK</sub>                    | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$ (see <u>Figure 5</u> )                 | Full         | -                         | 0.5 | 2                         | ns   |
| Driver Differential Rise or Fall Time | t <sub>R</sub> , t <sub>F</sub>     | $R_{DIFF} = 100\Omega$ , $C_D = 50pF$ (see <u>Figure 5</u> )                 | Full         | -                         | 7   | 12                        | ns   |
| Driver Enable to Output High          | tzH                                 | SW = GND (see Figure 6, Note 14)                                             | Full         | -                         | -   | 20                        | ns   |
| Driver Enable to Output Low           | t <sub>ZL</sub>                     | SW = V <sub>CC</sub> (see <u>Figure 6</u> , <u>Note 14</u> )                 | Full         | -                         | -   | 20                        | ns   |
| Driver Disable from Output High       | t <sub>HZ</sub>                     | SW = GND (see <u>Figure 6</u> )                                              | Full         | -                         | -   | 20                        | ns   |
| Driver Disable from Output Low        | t <sub>LZ</sub>                     | SW = V <sub>CC</sub> (see <u>Figure 6</u> )                                  | Full         | -                         | -   | 20                        | ns   |
| Driver Enable from SHDN to High       | <sup>t</sup> SDH                    | ISL32179E only, SW = GND (see <u>Figure 6</u> , <u>Note 15</u> )             | Full         | -                         | -   | 750                       | ns   |
| Driver Enable from SHDN to Low        | t <sub>SDL</sub>                    | ISL32179E only, SW = V <sub>CC</sub> (see <u>Figure 6</u> , <u>Note 15</u> ) | Full         | -                         | -   | 750                       | ns   |

#### NOTES:

- 8. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 9. Applies to peak current. See <u>"Typical Performance Curves"</u> beginning on <u>page 10</u> for more information.
- 10. t<sub>SKPP</sub> is the magnitude of the difference in propagation delays of the specified terminals of two units tested with identical test conditions (V<sub>CC</sub>, temperature, etc.).
- 11. Parameters with MIN and/or MAX limits are 100% tested at +25 °C, unless otherwise specified. Temperature limits established by characterization and are not production tested.
- 12. EN = 0 indicates that the output(s) under test are disabled via the appropriate logic pin settings. EN = 1 indicates that the logic pins are set to enable the output(s) under test.
- 13. Channel-to-channel skew is the magnitude of the worst case delta between any two propagation delays of any two outputs on the same IC at the same test conditions.
- 14. Keep SHDNEN low to avoid entering shutdown (ISL32179E only).
- 15. Keep SHDNEN high to enter shutdown when all transmitters are disabled (ISL32179E only).
- 16. Logic pins are the DIs, the enable variants, and SHDNEN.
- 17. Only one of the SPX pins low, plus EN1-EN4 low with EN and EN high, or EN low and EN high with EN1-EN4 high.
- 18. Temperature range is -20  $^{\circ}$  C to +40  $^{\circ}$  C.

## **Test Circuits and Waveforms**



FIGURE 4. DC DRIVER TEST CIRCUITS





FIGURE 5A. TEST CIRCUIT

FIGURE 5B. MEASUREMENT POINTS

FIGURE 5. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES



| PARAMETER                           | OUTPUT | DI  | SW              |
|-------------------------------------|--------|-----|-----------------|
| t <sub>HZ</sub>                     | Y/Z    | 1/0 | GND             |
| t <sub>LZ</sub>                     | Y/Z    | 0/1 | v <sub>cc</sub> |
| t <sub>ZH</sub> ( <u>Note 14</u> )  | Y/Z    | 1/0 | GND             |
| t <sub>ZL</sub> ( <u>Note 14</u> )  | Y/Z    | 0/1 | v <sub>cc</sub> |
| t <sub>SDH</sub> (Note 15)          | Y/Z    | 1/0 | GND             |
| t <sub>SDL</sub> ( <u>Note 15</u> ) | Y/Z    | 0/1 | v <sub>cc</sub> |

EN  $t_{ZH}$   $t_{SDH}$   $t_{LZ}$   $t_{SDL}$   $t_{CC}$   $t_{CC}$ 

FIGURE 6A. TEST CIRCUIT

FIGURE 6B. MEASUREMENT POINTS

FIGURE 6. DRIVER ENABLE AND DISABLE TIMES

## Test Circuits and Waveforms (Continued)





FIGURE 7B. MEASUREMENT POINTS

FIGURE 7. DRIVER DATA RATE

# **Typical Performance Curves** VCC = VL = 3.3V or 5V, TA = +25°C, unless otherwise specified. $V_L$ notes apply to the ISL32179E only.



FIGURE 8. DRIVER OUTPUT CURRENT vs DIFFERENTIAL OUTPUT VOLTAGE



FIGURE 9. DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs TEMPERATURE



FIGURE 10. DRIVER SINGLE-ENDED (Y OR Z) OUTPUT CURRENT vs OUTPUT VOLTAGE



FIGURE 11. DRIVER SINGLE-ENDED (Y OR Z) OUTPUT CURRENT vs
OUTPUT VOLTAGE

# **Typical Performance Curves** VCC = VL = 3.3V or 5V, TA = +25°C, unless otherwise specified. $V_L$ notes apply to the ISL32179E only. (Continued)



FIGURE 12. SUPPLY CURRENT vs TEMPERATURE



FIGURE 14. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL32179E, 460kbps OPTION)



FIGURE 16. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL32272E, ISL32179E, 10Mbps OPTION)



FIGURE 13. DRIVER OUTPUT CURRENT vs SHORT-CIRCUIT VOLTAGE



FIGURE 15. DRIVER SKEW vs TEMPERATURE (ISL32179E, 460kbps OPTION)



FIGURE 17. DRIVER SKEW vs TEMPERATURE (ISL32272E, ISL32179E, 10Mbps OPTION)

# **Typical Performance Curves** VCC = VL = 3.3V or 5V, TA = +25 °C, unless otherwise specified. V<sub>L</sub> notes apply to the ISL32179E only. (**Continued**)



FIGURE 18. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL32172E, ISL32174E, ISL32179E, 32Mbps OPTION)



FIGURE 20. DRIVER WAVEFORMS, LOW TO HIGH (ISL32179E)



FIGURE 22. DRIVER WAVEFORMS, LOW TO HIGH (ISL32179E)



FIGURE 19. DRIVER SKEW vs TEMPERATURE (ISL32172E, ISL32174E, ISL32179E, 32Mbps OPTION)



FIGURE 21. DRIVER WAVEFORMS, HIGH TO LOW (ISL32179E)



FIGURE 23. DRIVER WAVEFORMS, HIGH TO LOW (ISL32179E)

# **Typical Performance Curves** VCC = VL = 3.3V or 5V, TA = +25°C, unless otherwise specified. V<sub>L</sub> notes apply to the ISL32179E only. (**Continued**)



FIGURE 24. DRIVER WAVEFORMS, LOW TO HIGH (ISL32272E, ISL32179E)



FIGURE 26. DRIVER WAVEFORMS, LOW TO HIGH (ISL32272E, ISL32179E)



FIGURE 28. DRIVER WAVEFORMS, LOW TO HIGH (ISL32172E, ISL32174E, ISL32179E)



FIGURE 25. DRIVER WAVEFORMS, HIGH TO LOW (ISL32272E, ISL32179E)



FIGURE 27. DRIVER WAVEFORMS, HIGH TO LOW (ISL32272E, ISL32179E)



FIGURE 29. DRIVER WAVEFORMS, HIGH TO LOW (ISL32172E, ISL32174E, ISL32179E)

# **Typical Performance Curves** VCC = VL = 3.3V or 5V, TA = +25 °C, unless otherwise specified. V<sub>L</sub> notes apply to the ISL32179E only. (Continued)



FIGURE 30. DRIVER WAVEFORMS, LOW TO HIGH (ISL32172E, ISL32174E, ISL32179E)



FIGURE 32. WORST CASE (NEGATIVE) FIVE PULSE DRIVER WAVEFORMS DRIVING 200 FEET (62m) OF CAT5 CABLE (SINGLE TERMINATED WITH 121 $\Omega$ ) (ISL32172E, ISL32174E, ISL32179E)

## **Application Information**

RS-422 is a differential (balanced) data transmission standard for use in long haul or noisy environments. RS-422 is a point-to-multipoint (multidrop) standard, which allows only one driver and up to 10 receivers on each bus (assuming one unit load devices).

#### **Driver Features**

The RS-422 drivers are differential output devices that deliver at least 2V across a 100 $\Omega$  load. The drivers feature low propagation delay skew to maximize bit width and minimize EMI.

The 460kbps driver outputs are slew rate limited to minimize EMI and to reduce reflections in unterminated or improperly terminated networks. The 10Mbps and 32Mbps driver outputs



FIGURE 31. DRIVER WAVEFORMS, HIGH TO LOW (ISL32172E, ISL32174E, ISL32179E)



FIGURE 33. WORST CASE (NEGATIVE) FIVE PULSE DRIVER
WAVEFORMS DRIVING 328 FEET (100m) OF CAT5
CABLE (SINGLE TERMINATED WITH 121Ω)
(ISL32172E, ISL32174E, ISL32179E)

are not limited, so faster output transition times allow the higher data rates.

#### **Driver Enable Functions**

All product types allow disabling of the Tx outputs. The ISL32x72E types feature group (all four Tx) enable functions that are active high (EN) or active low ( $\overline{\text{EN}}$ ). Drivers enable when EN = 1 or when  $\overline{\text{EN}}$  = 0, and they disable only when EN = 0 and  $\overline{\text{EN}}$  = 1. The ISL32174E uses active high paired enable functions (EN12 and EN34) that enable (when high) or disable (when low) the corresponding pairs of Tx. All four of these enable pins have internal pull-up resistors to V<sub>CC</sub>, but unused enable pins that need to be high (for example,  $\overline{\text{EN}}$  when using the EN input for enable control, or EN12 and EN34 when using always enabled drivers) should always be connected externally to V<sub>CC</sub>. If V<sub>CC</sub> transients might exceed 7V, insert a series resistor between the

input(s) and  $\mbox{\rm V}_{CC}$  to limit the current that flows if the input's ESD protection starts conducting.

The ISL32179E has the most flexible enable scheme. Its six enable pins allow for group, paired, or individual channel enable control. Figure 34 details the ISL32179E's internal enable logic. To use a group enable function, connect all the ENx pins high and set all unused enable pins high. For paired enables, connect EN and EN high (for the lowest current in shutdown mode, if SHDNEN is used), tie EN1 and EN2 together, and tie EN3 and EN4 together. For individual channel enables, connect EN and EN high and drive the appropriate ENX (active high) for the particular channel. All of the enable pins incorporate pull-up resistors to V<sub>CC</sub>, but unused enable pins of any type should be externally connected high rather than being left floating. Connecting to  $V_{CC}$ is the best choice, but V<sub>I</sub> can be used as long as SHDN power is not a primary concern (for each V<sub>L</sub> connected input, I<sub>CC</sub> increases by (( $V_{CC} - V_L$ )/600k $\Omega$ ). If  $V_{CC}$  or  $V_L$  transients might exceed 7V, insert a series resistor between the input(s) and the supply to limit the current that flows if the input's ESD protection starts conducting.



FIGURE 34. ISL32179E ENABLE LOGIC

#### **Wide Supply Range**

The ISL 32x7xE devices are designed to operate with a wide range of supply voltages from 3.0V to 5.5V, and they meet the RS-422 specifications for that full supply voltage range.

#### **5.5V TOLERANT LOGIC PINS**

The logic input pins (driver inputs, enable pins, and SHDNEN) contain no ESD or parasitic diodes to  $V_{CC}$  to  $V_L,$  so they withstand input voltages exceeding 5.5V regardless of the  $V_{CC}$  and  $V_L$  voltages. Input voltages up to 7V are easily tolerated.

### Logic Supply (V<sub>L</sub> Pin, ISL32179E Only)

**Note:** If powered from separate supplies, power up  $V_{CC}$  before powering up the  $V_L$  supply. If unused enable pins are connected to  $V_L$  rather than to  $V_{CC}$ , a small  $I_{CC}$  (( $V_{CC}$  -  $V_L$ )/600k $\Omega$ ) flows due to the internal pull-up resistor connecting to  $V_{CC}$ .

The ISL32179E's V<sub>L</sub> pin powers the logic inputs (driver inputs, enable pins, and SHDNEN). These pins interface with "logic" devices such as UARTs, ASICs, and microcontrollers, and most of these devices use power supplies significantly lower than 3.3V. Thus, the logic device's low V<sub>OH</sub> might not exceed the V<sub>IH</sub> of a 3.3V or 5V powered DI or enable input. Connecting the V<sub>L</sub> pin to the power supply of the logic device (as shown in Figure 35) reduces the DI and enable input switching points to values compatible with the logic device's output levels. Configure the logic pin input switching points to the supply voltage of the UART,

ASIC, or microcontroller to eliminate the need for a level shifter/translator between the two ICs.



FIGURE 35. USING VI PIN TO ADJUST LOGIC LEVELS

 $V_L$  can be anywhere from  $V_{CC}$  down to 1.5V. <u>Table 2</u> indicates typical  $V_{IH}$  and  $V_{IL}$  values for various  $V_L$  settings so you can determine whether or not a particular  $V_L$  voltage meets your needs.

TABLE 2.  $V_{IH}$  AND  $V_{IL}$  vs  $V_L$  FOR  $V_{CC}$  = 3.3V OR 5V

| V <sub>L</sub> (V) | V <sub>IH</sub> (V) | V <sub>IL</sub> (V) |  |
|--------------------|---------------------|---------------------|--|
| 1.6                | 0.7                 | 0.45                |  |
| 2                  | 0.85                | 0.6                 |  |
| 2.3                | 1.1                 | 0.75                |  |
| 2.7                | 1.4 (DI), 1.1 (ENs) | 0.85                |  |
| 2.7                | 2                   | 0.8                 |  |
| 3.3                | 2.2                 | 0.8                 |  |

#### **Hot Plug Function**

When a piece of equipment powers up, there is a period of time when the processor or ASIC driving the RS-422 control lines (EN,  $\overline{\text{EN}}$ , ENx) is unable to ensure that the RS-422 Tx outputs remain disabled. If the equipment is connected to the bus, a driver activating prematurely during power-up may drive invalid data on the bus. To avoid this scenario, the

ISL32172E/32272E/32174E/32179E family incorporates a hot plug function. During power-up, circuitry monitoring  $V_{CC}$  ensures that the Tx outputs remain disabled for a period of time,



regardless of the state of the enable pins. The disabled Tx outputs give the processor/ASIC a chance to stabilize and drive the RS-422 control lines to the proper states.

#### **ESD Protection**

All pins on the ISL32172E/32272E/32174E/32179E devices include Class 3 (>12kV) Human Body Model (HBM) ESD protection structures, but the RS-422 pins (driver outputs) incorporate advanced structures allowing them to survive ESD events in excess of  $\pm 15 \mathrm{kV}$  HBM, and  $\pm 16.5 \mathrm{kV}$  to IEC61000-4-2. The RS-422 pins are particularly vulnerable to ESD damage because they typically connect to an exposed port on the exterior of the finished product. Touching the port pins or connecting a cable can cause an ESD event that might destroy unprotected ICs. The new ESD structures protect the device whether or not it is powered up and without degrading the RS-422 common-mode range of -0.3V to +6V. The built-in ESD protection eliminates the need for board level protection structures such as transient suppression diodes and the associated undesirable capacitive load they present.

#### **IEC61000-4-2 Testing**

The IEC61000 test method applies to finished equipment rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-422 pins in this case) and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The IEC61000 standard's lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-422 pins allows the design of equipment meeting level 4 criteria without the need for additional board level protection on the RS-422 port.

#### **AIR-GAP DISCHARGE TEST METHOD**

For the air-gap discharge test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is difficult to obtain repeatable results. The RS-422 pins withstand  $\pm 16.5$ kV air-gap discharges.

#### **CONTACT DISCHARGE TEST METHOD**

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized and eliminates the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages higher than  $\pm 9 \text{kV}$ . The ISL32172E/32272E/32174E/32179E devices survive  $\pm 9 \text{kV}$  contact discharges on the RS-422 pins.

#### **Data Rate, Cables, and Terminations**

RS-422 is intended for network lengths up to 4000ft, but the maximum system data rate decreases as the transmission length increases. Devices opera ting at 32Mbps handle lengths up to 328ft (100m) in 5V systems, and lengths up to 200ft (62m)

in 3.3V systems (see Figures 32 and 33). The 460kbps versions can operate at full data rates with lengths of thousands of feet. Note that system jitter requirements may limit a network to shorter distances.

Use twisted pair cable for RS-422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common-mode signals that are effectively rejected by the differential receivers in RS-422 ICs.

**Note:** Proper termination is imperative to minimize reflections when using the 10Mbps or 32Mbps devices. Short networks using the 460kbps versions do not need to be terminated, but terminations are recommended unless power dissipation is an overriding concern.

In point-to-point or point-to-multipoint (multiple receivers on bus) networks, terminate the main cable in its characteristic impedance (typically  $120\Omega)$  at the end farthest from the driver. In multireceiver applications, keep stubs connecting receivers to the main cable as short as possible.

#### **Built-In Driver Overload Protection**

The driver output stages incorporate short-circuit current limiting circuitry that ensures that the output current never exceeds the RS-422 specification. A novel design sets the short-circuit current limit depending on the  $V_{CC}$  value, so unlike some competing devices, the  $V_{CC}$  = 5V short-circuit current is only slightly higher than the corresponding  $V_{CC}$  = 3.3V level (see Figure 13).

In the event of a major short-circuit condition, the ISL32172E/32272E/32174E/32179E thermal shutdown feature disables the drivers whenever the die temperature becomes excessive. Thermal shutdown eliminates the power dissipation and allows the die to cool. The drivers automatically reenable after the die temperature drops about 20°. If the fault persists, the thermal shutdown/reenable cycle repeats until the fault is cleared.

#### **High Temperature Operation**

With  $T_A$  = +125°C and  $V_{CC}$  = 5.5V, four 100 $\Omega$  differentially terminated drivers in the TSSOP package put the IC at the edge of its maximum allowed junction temperature. Using larger termination resistors, a lower maximum supply voltage, or one of the packages with a lower thermal resistance ( $\theta_{JA}$ ) provides more safety margin. When designing for +125°C operation, measure the application's switching current and include it in the thermal calculations.

#### Low Power Shutdown Mode (ISL32179E Only)

These BiCMOS transmitters all use a fraction of the power required by their bipolar counterparts, but the ISL32179E includes a shutdown feature that reduces the already low quiescent I<sub>CC</sub> by 90%. The ISL32179E enters shutdown whenever the SHDNEN pin is high and all four drivers are disabled (see <u>"Pin Descriptions" on page 5</u>). Note that the enable times from shutdown are longer than the enable times when the IC is not in shutdown mode.



## **Die Characteristics**

# SUBSTRATE AND QFN THERMAL PAD POTENTIAL (POWERED UP):

GND

#### **TRANSISTOR COUNT:**

1682

#### **PROCESS:**

Si Gate BiCMOS

**Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE         | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mar 19, 2020 | 4.01     | Updated the Pin Configurations. Updated the readability of the Test Conditions for the Input High Voltage and Input Low Voltage specifications. Updated Figure 34.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Feb 1, 2019  | 4.00     | Updated typical application diagrams on page 2. Updated disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 1, 2018  | 3.00     | Removed ISL32372E, ISL32274E, and ISL32374E information from datasheet. Changed 1st sentence in 3rd paragraph on front page. Added Related Literature section. Ordering Information table - added tape and reel quantity column and updated Note 1. Changed part number in pin description for EN12, EN34 from ISL32x74E to ISL32774E. Changed Note 4 regarding the use of unused enable pins. Changed part numbers in Figure 2 from ISL32x75E to ISL32173E and from ISL32x74E to ISL32174E. Changed part number in 1st paragraph of Driver Enable Functions from ISL32x74E to ISL32174E. Removed the About Intersil section and updated the disclaimer. Updated POD M16.15 to the latest revision. Changes from previous are as follows: Updated graphics to new standard layout, removing the dimension table |
| Aug 13, 2015 | 2.00     | Updated Table 1, page 1 and Ordering Information table on page 3 with "(No longer available or supported)" to applicable parts. Updated "About Intersil" section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Feb 28, 2013 | 1.00     | Added "EP" and description to "Pin Descriptions" on page 5. Added verbiage to clarify that V <sub>CC</sub> and V <sub>L</sub> may power up simultaneously, when powered from the same supply ("Pin Descriptions" table entries "V <sub>CC</sub> " and "V <sub>L</sub> " on page 5; "Notes" near bottom of page 2; "Note" under "Logic Supply" heading on page 15). Added "Revision History" table, and "About Intersil" sections to page 17.                                                                                                                                                                                                                                                                                                                                                                    |
| De 16, 2008  | 0.00     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



## **Package Outline Drawings**

For the most recent package outline drawing, see <u>L24.4x4C</u>.

L24.4x4C 24 Lead Quad Flat No-Lead Plastic Package Rev 2, 10/06







#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance: Decimal ± 0.05
- 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 indentifier may be either a mold or mark feature.

### **M16.15 (JEDEC MS-012-AC ISSUE C)**

For the most recent package outline drawing, see M16.15.

16 Lead Narrow Body Small Outline Plastic Package Rev 2, 11/17



TYPICAL RECOMMENDED LAND PATTERN

Thin Shrink Small Outline Package Family (TSSOP)









MDP0044 For the most recent package outline drawing, see MDP0044. Thin Shrink Small Outline Package Family

|        | MILLIMETERS |       |       |       |       |             |
|--------|-------------|-------|-------|-------|-------|-------------|
| SYMBOL | 14 LD       | 16 LD | 20 LD | 24 LD | 28 LD | TOLERANCE   |
| Α      | 1.20        | 1.20  | 1.20  | 1.20  | 1.20  | Max         |
| A1     | 0.10        | 0.10  | 0.10  | 0.10  | 0.10  | ±0.05       |
| A2     | 0.90        | 0.90  | 0.90  | 0.90  | 0.90  | ±0.05       |
| b      | 0.25        | 0.25  | 0.25  | 0.25  | 0.25  | +0.05/-0.06 |
| С      | 0.15        | 0.15  | 0.15  | 0.15  | 0.15  | +0.05/-0.06 |
| D      | 5.00        | 5.00  | 6.50  | 7.80  | 9.70  | ±0.10       |
| E      | 6.40        | 6.40  | 6.40  | 6.40  | 6.40  | Basic       |
| E1     | 4.40        | 4.40  | 4.40  | 4.40  | 4.40  | ±0.10       |
| е      | 0.65        | 0.65  | 0.65  | 0.65  | 0.65  | Basic       |
| L      | 0.60        | 0.60  | 0.60  | 0.60  | 0.60  | ±0.15       |
| L1     | 1.00        | 1.00  | 1.00  | 1.00  | 1.00  | Reference   |

Rev. F 2/07

#### NOTES:

- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per side.
- 2. Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm per side.
- 3. Dimensions "D" and "E1" are measured at dAtum Plane H.
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/