## S-8211D Series ## BATTERY PROTECTION IC FOR 1-CELL PACK www.sii-ic.com © SII Semiconductor Corporation, 2005-2015 Rev.6.5 02 The S-8211D Series is a protection IC for 1-cell lithium-ion / lithium-polymer rechargeable battery and includes high-accuracy voltage detection circuits and delay circuits. The S-8211D Series is suitable for protecting 1-cell rechargeable lithium-ion / lithium-polymer battery packs from overcharge, overdischarge, and overcurrent. ### ■ Features • High-accuracy voltage detection circuit Overcharge detection voltage 3.6 V to 4.5 V (5 mV step) Accuracy $\pm 25 \text{ mV } (\text{Ta} = +25^{\circ}\text{C})$ Accuracy $\pm 30 \text{ mV}$ (Ta = $-5^{\circ}\text{C}$ to $+55^{\circ}\text{C}$ ) Overcharge release voltage 3.5 V to 4.4 $V^{*1}$ Accuracy $\pm 50$ mV Overdischarge detection voltage 2.0 V to 3.0 V (10 mV step) Accuracy $\pm 50$ mV Overdischarge release voltage 2.0 V to 3.4 $V^{*2}$ Accuracy $\pm 100$ mV Discharge overcurrent detection voltage 0.05 V to 0.30 V (10 mV step) Accuracy $\pm 15$ mV Load short-circuiting detection voltage 0.5 V (fixed) Accuracy $\pm 200$ mV • Detection delay times are generated only by an internal circuit (external capacitors are unnecessary). Accuracy ±20% • High-withstand voltage (VM pin and CO pin: Absolute maximum rating = 28 V) • 0 V battery charge function "available" / "unavailable" is selectable. Power-down function "available" / "unavailable" is selectable. • Wide operation temperature range $Ta = -40^{\circ}C$ to $+85^{\circ}C$ Low current consumption During operation 3.0 $\mu$ A typ., 5.5 $\mu$ A max. (Ta = +25°C) During power-down 0.2 $\mu$ A max. (Ta = +25°C) Lead-free, Sn 100%, halogen-free\*3 - \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.4 V in 50 mV step.) - \*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.7 V in 100 mV step.) - \*3. Refer to "■ Product Name Structure" for details. ### ■ Applications - Lithium-ion rechargeable battery pack - Lithium-polymer rechargeable battery pack ## ■ Packages - SOT-23-5 - SNT-6A ## **■** Block Diagram Remark All diodes shown in figure are parasitic diodes. Figure 1 ### **■ Product Name Structure** ### 1. Product name #### 1. 1 SOT-23-5 - \*1. Refer to the tape drawing. - \*2. Refer to "3. Product name list". ### 1. 2 SNT-6A - \*1. Refer to the tape drawing. - \*2. Refer to "3. Product name list". ## 2. Packages **Table 1 Package Drawing Codes** | Package Name | Dimension | Tape | Reel | Land | |--------------|--------------|--------------|--------------|--------------| | SOT-23-5 | MP005-A-P-SD | MP005-A-C-SD | MP005-A-R-SD | _ | | SNT-6A | PG006-A-P-SD | PG006-A-C-SD | PG006-A-R-SD | PG006-A-L-SD | ### 3. Product name list ### 3.1 SOT-23-5 Table 2 | | | | | Table 2 | | | | | |-----------------|--------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------|-----------------------------------|-----------------------------|------------------------| | Product Name | Over-<br>charge<br>Detection<br>Voltage<br>[Vcu] | Over-<br>charge<br>Release<br>Voltage<br>[V <sub>CL</sub> ] | Over-<br>discharge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Over-<br>discharge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Discharge Overcurrent Detection Voltage [VDIOV] | 0 V Battery<br>Charge<br>Function | Delay Time<br>Combination*1 | Power-down<br>Function | | S-8211DAD-M5T1x | 4.280 V | 4.180 V | 2.50 V | 2.80 V | 0.19 V | Unavailable | (1) | Available | | S-8211DAE-M5T1x | 4.280 V | 4.180 V | 2.50 V | 2.70 V | 0.19 V | Unavailable | (1) | Available | | S-8211DAH-M5T1x | 4.275 V | 4.175 V | 2.30 V | 2.40 V | 0.10 V | Available | (1) | Available | | S-8211DAI-M5T1x | 4.325 V | 4.075 V | 2.50 V | 2.90 V | 0.15 V | Unavailable | (1) | Available | | S-8211DAJ-M5T1x | 4.280 V | 4.080 V | 3.00 V | 3.00 V | 0.08 V | Available | (1) | Available | | S-8211DAK-M5T1x | 4.280 V | 4.080 V | 2.30 V | 2.30 V | 0.13 V | Unavailable | (1) | Available | | S-8211DAL-M5T1x | 4.280 V | 4.080 V | 2.80 V | 2.80 V | 0.10 V | Available | (1) | Available | | S-8211DAM-M5T1x | 4.275 V | 4.075 V | 2.50 V | 2.90 V | 0.15 V | Unavailable | (1) | Available | | S-8211DAR-M5T1x | 3.600 V | 3.600 V | 2.00 V | 2.30 V | 0.15 V | Available | (1) | Available | | S-8211DAS-M5T1x | 3.600 V | 3.500 V | 2.50 V | 2.80 V | 0.10 V | Available | (1) | Available | | S-8211DAU-M5T1y | 3.650 V | 3.550 V | 2.50 V | 2.80 V | 0.15 V | Available | (1) | Available | | S-8211DAV-M5T1y | 3.700 V | 3.600 V | 2.50 V | 2.80 V | 0.05 V | Available | (1) | Available | | S-8211DAW-M5T1y | 3.800 V | 3.700 V | 2.50 V | 2.80 V | 0.10 V | Available | (1) | Available | | S-8211DBB-M5T1U | 4.350 V | 4.150 V | 2.10 V | 2.20 V | 0.26 V | Unavailable | (1) | Available | | S-8211DBD-M5T1U | 4.350 V | 4.150 V | 2.10 V | 2.20 V | 0.11 V | Unavailable | (1) | Available | | S-8211DBE-M5T1U | 4.350 V | 4.150 V | 2.10 V | 2.20 V | 0.14 V | Unavailable | (1) | Available | | S-8211DBF-M5T1U | 4.230 V | 4.080 V | 3.00 V | 3.10 V | 0.15 V | Unavailable | (1) | Available | | S-8211DBG-M5T1U | 4.250 V | 4.050 V | 2.70 V | 3.00 V | 0.20 V | Unavailable | (1) | Available | <sup>\*1.</sup> Refer to **Table 4** about the details of the delay time combinations (1). Remark 1. Please contact our sales office for the products with detection voltage value other than those specified above. - 2. x: G or U - y: S or U - 3. Please select products of environmental code = U for Sn 100%, halogen-free products. #### 3. 2 SNT-6A Table 3 | Product Name | Over-<br>charge<br>Detection<br>Voltage<br>[Vcu] | Over-<br>charge<br>Release<br>Voltage<br>[Vcl.] | Over-<br>discharge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Over-<br>discharge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Discharge<br>Overcurrent<br>Detection<br>Voltage<br>[VDIOV] | 0 V Battery<br>Charge<br>Function | Delay Time<br>Combination*1 | Power-down<br>Function | |-----------------|--------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------|-----------------------------|------------------------| | S-8211DAD-I6T1U | 4.280 V | 4.180 V | 2.50 V | 2.80 V | 0.19 V | Unavailable | (1) | Available | | S-8211DAE-I6T1U | 4.280 V | 4.180 V | 2.50 V | 2.70 V | 0.19 V | Unavailable | (1) | Available | | S-8211DAF-I6T1U | 4.250 V | 4.050 V | 2.40 V | 2.90 V | 0.10 V | Available | (2) | Unavailable | | S-8211DAG-I6T1U | 4.280 V | 4.080 V | 2.30 V | 2.30 V | 0.08 V | Available | (1) | Unavailable | | S-8211DAI-I6T1U | 4.325 V | 4.075 V | 2.50 V | 2.90 V | 0.15 V | Unavailable | (1) | Available | | S-8211DAN-I6T1U | 4.280 V | 4.080 V | 2.30 V | 3.00 V | 0.10 V | Unavailable | (3) | Available | | S-8211DAQ-I6T1U | 4.280 V | 4.080 V | 2.30 V | 2.30 V | 0.10 V | Unavailable | (3) | Available | | S-8211DAT-I6T1U | 4.280 V | 4.080 V | 2.70 V | 2.70 V | 0.08 V | Unavailable | (3) | Available | | S-8211DAX-I6T1U | 4.280 V | 4.080 V | 2.00 V | 2.00 V | 0.11 V | Unavailable | (3) | Available | | S-8211DAY-I6T1U | 3.900 V | 3.900 V | 2.00 V | 2.30 V | 0.15 V | Available | (1) | Available | | S-8211DAZ-I6T1U | 3.800 V | 3.500 V | 2.40 V | 2.70 V | 0.07 V | Available | (1) | Available | | S-8211DBA-I6T1U | 4.000 V | 3.900 V | 2.35 V | 2.65 V | 0.10 V | Available | (1) | Available | | S-8211DBC-I6T1U | 4.250 V | 4.150 V | 3.00 V | 3.10 V | 0.20 V | Unavailable | (1) | Available | <sup>\*1.</sup> Refer to Table 4 about the details of the delay time combinations (1) to (3). **Remark** Please contact our sales office for the products with detection voltage value other than those specified above. Table 4 | Dalas Tima | Overcharge Detection | Overdischarge Detection | Discharge Overcurrent | Load Short-circuiting | |---------------------------|----------------------|-------------------------|-----------------------|-----------------------| | Delay Time<br>Combination | Delay Time | Delay Time | Detection Delay Time | Detection Delay Time | | Combination | [tcu] | [t <sub>DL</sub> ] | [t <sub>DIOV</sub> ] | [tshort] | | (1) | 1.2 s | 150 ms | 9 ms | 300 μs | | (2) | 1.2 s | 75 ms | 9 ms | 300 μs | | (3) | 1.2 s | 150 ms | 18 ms | 300 μs | **Remark** The delay times can be changed within the range listed **Table 5**. For details, please contact our sales office. Table 5 | Delay Time | Symbol | S | election Ran | ige | Remark | |--------------------------------------------|--------------------|--------|--------------|---------|-------------------------------| | Overcharge detection delay time | t <sub>CU</sub> | 143 ms | 573 ms | 1.2 s*1 | Select a value from the left. | | Overdischarge detection delay time | t <sub>DL</sub> | 38 ms | 150 ms*1 | 300 ms | Select a value from the left. | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | 4.5 ms | 9 ms*1 | 18 ms | Select a value from the left. | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | ı | 300 μs*1 | 560 μs | Select a value from the left. | **<sup>\*1.</sup>** The value is the delay time of the standard products. ## **■** Pin Configurations ### 1. SOT-23-5 Table 6 Pin No. Symbol Description Voltage detection pin between VM pin and VSS pin 1 VM(Overcurrent / charger detection pin) 2 VDD Input pin for positive power supply VSS Input pin for negative power supply 3 Connection pin of discharge control FET gate 4 DO (CMOS output) Connection pin of charge control FET gate 5 CO (CMOS output) Figure 2 ### 2. SNT-6A Figure 3 | | Table 7 | | | | | | | | | | | |---------|---------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Pin No. | Symbol | Description | | | | | | | | | | | 1 | NC*1 | No connection | | | | | | | | | | | 2 | СО | Connection pin of charge control FET gate (CMOS output) | | | | | | | | | | | 3 | DO | Connection pin of discharge control FET gate (CMOS output) | | | | | | | | | | | 4 | VSS | Input pin for negative power supply | | | | | | | | | | | 5 | VDD | Input pin for positive power supply | | | | | | | | | | | 6 | VM | Voltage detection pin between VM pin and VSS pin (Overcurrent / charger detection pin) | | | | | | | | | | <sup>\*1.</sup> The NC pin is electrically open. The NC pin can be connected to the VDD pin or the VSS pin. ## ■ Absolute Maximum Ratings Table 8 (Ta = +25°C unless otherwise specified) | Iten | า | Symbol | Applied Pin | Absolute Maximum Rating | Unit | |-------------------------------------------|----------------------|------------------|-------------|-------------------------------------------|------| | Input voltage between VDD pin and VSS pin | | V <sub>DS</sub> | VDD | Vss – 0.3 to Vss + 12 | V | | VM pin input voltage | VM pin input voltage | | VM | $V_{\text{DD}}-28$ to $V_{\text{DD}}+0.3$ | V | | DO pin output voltage | | $V_{DO}$ | DO | $V_{SS}-0.3$ to $V_{DD}+0.3$ | V | | CO pin output voltage | | Vco | СО | $V_{VM}-0.3$ to $V_{DD}+0.3$ | V | | | SOT-23-5 | | _ | 250 (When not mounted on board) | mW | | Power dissipation | SU1-23-5 | P <sub>D</sub> | _ | 600*1 | mW | | | SNT-6A | | _ | 400*1 | mW | | Operation ambient temperature | | T <sub>opr</sub> | _ | −40 to +85 | O° | | Storage temperature | е | T <sub>stg</sub> | _ | −55 to +125 | °C | <sup>\*1.</sup> When mounted on board [Mounted board] (1) Board size: 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm (2) Board name: JEDEC STANDARD51-7 Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. Figure 4 Power Dissipation of Package (When Mounted on Board) ### **■** Electrical Characteristics ## 1. Except detection delay time (Ta = +25°C) #### Table 9 (Ta = +25°C unless otherwise specified) | | | | | (1a – | +25 C | uniess ( | Julei | wise sp | <del>comea</del> ) | |-----------------------------------------------|--------------------|---------------------------------------|------------------------------------------------------|------------------------|---------------------------|---------------------------|-------|------------------------|--------------------| | Item | Symbol | Condit | tion | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | | DETECTION VOLTAGE | | | | | | | | | | | | ., | 3.60 V to 4.50 V, | 3.60 V to 4.50 V, adjustable | | | V <sub>CU</sub> + 0.025 | ٧ | 1 | 1 | | Overcharge detection voltage | V <sub>CU</sub> | 3.60 V to 4.50 V,<br>Ta = -5°C to +55 | | V <sub>CU</sub> - 0.03 | V <sub>CU</sub> | V <sub>CU</sub> + 0.03 | ٧ | 1 | 1 | | Oversharge release voltage | V | 3.50 V to 4.40 V, | V <sub>CL</sub> ≠ V <sub>CU</sub> | V <sub>CL</sub> – 0.05 | V <sub>CL</sub> | V <sub>CL</sub> + 0.05 | ٧ | 1 | 1 | | Overcharge release voltage | $V_{CL}$ | adjustable | V <sub>CL</sub> = V <sub>CU</sub> | V <sub>CL</sub> - 0.05 | V <sub>CL</sub> | V <sub>CL</sub> + 0.025 | V | 1 | 1 | | Overdischarge detection voltage | $V_{DL}$ | 2.00 V to 3.00 V, | adjustable | V <sub>DL</sub> – 0.05 | $V_{DL}$ | V <sub>DL</sub> +<br>0.05 | ٧ | 2 | 2 | | Overdischarge release voltage | V | 2.00 V to 3.40 V, | $V_{DU} \neq V_{DL}$ | V <sub>DU</sub> – 0.10 | $V_{DU}$ | V <sub>DU</sub> + 0.10 | V | 2 | 2 | | Overdischange release voltage | $V_{DU}$ | | $V_{DU} = V_{DL}$ | V <sub>DU</sub> – 0.05 | $V_{DU}$ | V <sub>DU</sub> + 0.05 | V | 2 | 2 | | Discharge overcurrent detection voltage | $V_{\text{DIOV}}$ | 0.05 V to 0.30 V, | V <sub>DIOV</sub> – 0.015 | $V_{\text{DIOV}}$ | V <sub>DIOV</sub> + 0.015 | ٧ | 3 | 2 | | | Load short-circuiting detection voltage*2 | V <sub>SHORT</sub> | - | 0.30 | 0.50 | 0.70 | V | 3 | 2 | | | Charger detection voltage | V <sub>CHA</sub> | _ | | -1.0 | -0.7 | -0.4 | V | 4 | 2 | | 0 V BATTERY CHARGE FUNCTION | | | | I | | | | | | | 0 V battery charge starting charger voltage | $V_{0CHA}$ | 0 V battery charge fun | ction "available" | 1.2 | _ | _ | V | 10 | 2 | | 0 V battery charge inhibition battery voltage | Voinh | 0 V battery charge fun | | _ | - | 0.5 | V | 11 | 2 | | INTERNAL RESISTANCE | | | | • | | | | | | | Resistance between VM pin and VDD pin | R <sub>VMD</sub> | $V_{DD}$ = 1.8 V, $V_{VM}$ | = 0 V | 100 | 300 | 900 | kΩ | 5 | 3 | | Resistance between VM pin and VSS pin | $R_{VMS}$ | $V_{DD} = 3.5 \text{ V}, V_{VM}$ | = 1.0 V | 10 | 20 | 40 | kΩ | 5 | 3 | | INPUT VOLTAGE | | | | | | | | | | | Operation voltage between VDD pin and VSS pin | $V_{\text{DSOP1}}$ | _ | | 1.5 | - | 8 | V | _ | _ | | Operation voltage between VDD pin and VM pin | $V_{\text{DSOP2}}$ | _ | | 1.5 | _ | 28 | V | _ | _ | | INPUT CURRENT (WITH POWER-DO | WN FUN | TION) | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | = 0 V | 1.0 | 3.0 | 5.5 | μΑ | 4 | 2 | | Current consumption during power-down | $I_{PDN}$ | $V_{DD} = V_{VM} = 1.5 \ $ | / | _ | _ | 0.2 | μΑ | 4 | 2 | | INPUT CURRENT (WITHOUT POWER | -DOWN | FUNTION) | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | = 0 V | 1.0 | 3.0 | 5.5 | μΑ | 4 | 2 | | Current consumption during overdischarge | I <sub>OPED</sub> | $V_{DD} = V_{VM} = 1.5$ | / | 0.3 | 2.0 | 3.5 | μΑ | 4 | 2 | | OUTPUT RESISTANCE | | | | | | | | | | | CO pin resistance "H" | R <sub>COH</sub> | $V_{CO} = 3.0 \text{ V}, V_{DD} =$ | 3.5 V, V <sub>VM</sub> = 0 V | 2.5 | 5 | 10 | kΩ | 6 | 4 | | CO pin resistance "L" | R <sub>COL</sub> | $V_{CO}$ = 0.5 V, $V_{DD}$ = | 4.5 V, V <sub>VM</sub> = 0 V | 2.5 | 5 | 10 | kΩ | 6 | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | $V_{DO} = 3.0 \text{ V}, V_{DD} =$ | $3.5 \text{ V}, \text{ V}_{\text{VM}} = 0 \text{ V}$ | 2.5 | 5 | 10 | kΩ | 7 | 4 | | DO pin resistance "L" | $R_{DOL}$ | $V_{DO}$ = 0.5 V, $V_{DD}$ | $= V_{VM} = 1.8 V$ | 2.5 | 5 | 10 | kΩ | 7 | 4 | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. <sup>\*2.</sup> In any conditions, load short-circuiting detection voltage (V<sub>SHORT</sub>) is higher than discharge overcurrent detection voltage (V<sub>DIOV</sub>). ## 2. Except detection delay time (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C<sup>\*1</sup>) Table 10 (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C<sup>\*1</sup> unless otherwise specified) | | | | (1a = −4 | 0 0 10 | 100 0 | unicoo | Otrici | WISC Sp | comea) | |-----------------------------------------------|--------------------|------------------------------------|-----------------------------------|---------------------------|-------------------|---------------------------|--------|------------------------|-----------------| | ltem | Symbol | Condit | ion | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | | DETECTION VOLTAGE | | | | | | | | | | | Overcharge detection voltage | Vcu | 3.60 V to 4.50 V, | adjustable | V <sub>CU</sub> - 0.060 | V <sub>CU</sub> | V <sub>CU</sub> + 0.040 | > | 1 | 1 | | Oversharms release veltage | V | 3.50 V to 4.40 V, | $V_{CL} \neq V_{CU}$ | V <sub>CL</sub> - 0.08 | $V_{\text{CL}}$ | V <sub>CL</sub> + 0.065 | ٧ | 1 | 1 | | Overcharge release voltage | V <sub>CL</sub> | adjustable | V <sub>CL</sub> = V <sub>CU</sub> | V <sub>CL</sub> - 0.08 | $V_{CL}$ | V <sub>CL</sub> + 0.04 | > | 1 | 1 | | Overdischarge detection voltage | $V_{DL}$ | 2.00 V to 3.00 V, | adjustable | V <sub>DL</sub> – 0.11 | $V_{DL}$ | V <sub>DL</sub> + 0.13 | ٧ | 2 | 2 | | O | V | 2.00 V to 3.40 V, | $V_{DU} \neq V_{DL}$ | V <sub>DU</sub> – 0.15 | V <sub>DU</sub> | V <sub>DU</sub> + 0.19 | ٧ | 2 | 2 | | Overdischarge release voltage | $V_{DU}$ | adjustable | $V_{DU} = V_{DL}$ | V <sub>DU</sub> – 0.11 | V <sub>DU</sub> | V <sub>DU</sub> + 0.13 | V | 2 | 2 | | Discharge overcurrent detection voltage | V <sub>DIOV</sub> | 0.05 V to 0.30 V, | adjustable | V <sub>DIOV</sub> – 0.021 | $V_{\text{DIOV}}$ | V <sub>DIOV</sub> + 0.024 | ٧ | 3 | 2 | | Load short-circuiting detection voltage*2 | V <sub>SHORT</sub> | _ | | 0.16 | 0.50 | 0.84 | V | 3 | 2 | | Charger detection voltage | $V_{CHA}$ | _ | | -1.2 | -0.7 | -0.2 | V | 4 | 2 | | 0 V BATTERY CHARGE FUNCTION | | | | | | | | | | | 0 V battery charge starting charger voltage | V <sub>0CHA</sub> | 0 V battery charge fun- | ction "available" | 1.7 | _ | _ | V | 10 | 2 | | 0 V battery charge inhibition battery voltage | $V_{0INH}$ | 0 V battery charge fun- | ction "unavailable" | _ | _ | 0.3 | V | 11 | 2 | | INTERNAL RESISTANCE | | | | | | | | 1 | | | Resistance between VM pin and VDD pin | $R_{VMD}$ | $V_{DD}$ = 1.8 V, $V_{VM}$ | | 78 | 300 | 1310 | kΩ | 5 | 3 | | Resistance between VM pin and VSS pin | R <sub>VMS</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | = 1.0 V | 7.2 | 20 | 44 | kΩ | 5 | 3 | | INPUT VOLTAGE | | | | | | | | 1 | | | Operation voltage between VDD pin and VSS pin | V <sub>DSOP1</sub> | _ | | 1.5 | _ | 8 | V | - | _ | | Operation voltage between VDD pin and VM pin | $V_{\text{DSOP2}}$ | _ | | 1.5 | - | 28 | V | _ | _ | | INPUT CURRENT (WITH POWER-DO | WN FUN | ITION) | | 1 | | ı | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | = 0 V | 0.7 | 3.0 | 6.0 | μΑ | 4 | 2 | | Current consumption during power-down | I <sub>PDN</sub> | $V_{DD} = V_{VM} = 1.5 \ $ | / | _ | _ | 0.3 | μΑ | 4 | 2 | | INPUT CURRENT (WITHOUT POWE | R-DOWN | FUNTION) | | | | ı | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | = 0 V | 0.7 | 3.0 | 6.0 | μΑ | 4 | 2 | | Current consumption during overdischarge | I <sub>OPED</sub> | $V_{DD} = V_{VM} = 1.5 \ $ | / | 0.2 | 2.0 | 3.8 | μΑ | 4 | 2 | | OUTPUT RESISTANCE | , | | | | | Г | | 1 | | | CO pin resistance "H" | R <sub>COH</sub> | $V_{CO}$ = 3.0 V, $V_{DD}$ = | | 1.2 | 5 | 15 | kΩ | 6 | 4 | | CO pin resistance "L" | R <sub>COL</sub> | $V_{CO}$ = 0.5 V, $V_{DD}$ = | | 1.2 | 5 | 15 | kΩ | 6 | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | $V_{DO} = 3.0 \text{ V}, V_{DD} =$ | | 1.2 | 5 | 15 | kΩ | 7 | 4 | | DO pin resistance "L" | R <sub>DOL</sub> | $V_{DO}$ = 0.5 V, $V_{DD}$ | $= V_{VM} = 1.8 V$ | 1.2 | 5 | 15 | kΩ | 7 | 4 | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. <sup>\*2.</sup> In any conditions, load short-circuiting detection voltage (V<sub>SHORT</sub>) is higher than discharge overcurrent detection voltage (V<sub>DIOV</sub>). ### 3. Detection delay time 3. 1 S-8211DAD, S-8211DAE, S-8211DAG, S-8211DAH, S-8211DAI, S-8211DAJ, S-8211DAK, S-8211DAL, S-8211DAM, S-8211DAR, S-8211DAS, S-8211DAU, S-8211DAV, S-8211DAV, S-8211DAY, S-8211DBA, S-8211DBB, S-8211DBC, S-8211DBD, S-8211DBB, S-8211DBG Table 11 | | | Tubio II | | | | | | | | |--------------------------------------------------------------------|--------------------|-----------|------|------|------|------|------------------------|-----------------|--| | ltem | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | | | DELAY TIME (Ta = +25°C) | | | | | | | | | | | Overcharge detection delay time | tcu | - | 0.96 | 1.2 | 1.4 | s | 8 | 5 | | | Overdischarge detection delay time | t <sub>DL</sub> | - | 120 | 150 | 180 | ms | 8 | 5 | | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | - | 7.2 | 9 | 11 | ms | 9 | 5 | | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | - | 240 | 300 | 360 | μs | 9 | 5 | | | DELAY TIME (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C) <sup>*1</sup> | | | | | | _ | | | | | Overcharge detection delay time | t <sub>CU</sub> | - | 0.7 | 1.2 | 2.0 | S | 8 | 5 | | | Overdischarge detection delay time | t <sub>DL</sub> | - | 83 | 150 | 255 | ms | 8 | 5 | | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | - | 5 | 9 | 15 | ms | 9 | 5 | | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | - | 150 | 300 | 540 | μs | 9 | 5 | | **<sup>\*1.</sup>** Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. ### 3. 2 S-8211DAF Table 12 | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | | | | |--------------------------------------------------------------------|-------------------------|-----------|------|------|------|------|------------------------|-----------------|--|--|--| | DELAY TIME (Ta = +25°C) | DELAY TIME (Ta = +25°C) | | | | | | | | | | | | Overcharge detection delay time | tcu | _ | 0.96 | 1.2 | 1.4 | S | 8 | 5 | | | | | Overdischarge detection delay time | t <sub>DL</sub> | - | 61 | 75 | 90 | ms | 8 | 5 | | | | | Discharge overcurrent detection delay time | $t_{\text{DIOV}}$ | _ | 7.2 | 9 | 11 | ms | 9 | 5 | | | | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | - | 240 | 300 | 360 | μs | 9 | 5 | | | | | DELAY TIME (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C) <sup>*1</sup> | | | | | | | | | | | | | Overcharge detection delay time | tcu | _ | 0.7 | 1.2 | 2.0 | S | 8 | 5 | | | | | Overdischarge detection delay time | t <sub>DL</sub> | _ | 41 | 75 | 128 | ms | 8 | 5 | | | | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | - | 5 | 9 | 15 | ms | 9 | 5 | | | | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | _ | 150 | 300 | 540 | μs | 9 | 5 | | | | **<sup>\*1.</sup>** Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. ## 3. 3 S-8211DAN, S-8211DAQ, S-8211DAT, S-8211DAX Table 13 | ltem | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | | |--------------------------------------------------------------------|-------------------|-----------|------|------|------|------|------------------------|-----------------|--| | DELAY TIME (Ta = +25°C) | | | | | | | | | | | Overcharge detection delay time | t <sub>CU</sub> | _ | 0.96 | 1.2 | 1.4 | s | 8 | 5 | | | Overdischarge detection delay time | t <sub>DL</sub> | - | 120 | 150 | 180 | ms | 8 | 5 | | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | - | 14.5 | 18 | 22 | ms | 9 | 5 | | | Load short-circuiting detection delay time | tshort | _ | 240 | 300 | 360 | μs | 9 | 5 | | | DELAY TIME (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C) <sup>*1</sup> | | | | | | | | | | | Overcharge detection delay time | t <sub>CU</sub> | - | 0.7 | 1.2 | 2.0 | s | 8 | 5 | | | Overdischarge detection delay time | t <sub>DL</sub> | - | 83 | 150 | 255 | ms | 8 | 5 | | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | - | 10 | 18 | 30 | ms | 9 | 5 | | | Load short-circuiting detection delay time | tshort | _ | 150 | 300 | 540 | μs | 9 | 5 | | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. #### ■ Test Circuits Caution Unless otherwise specified, the output voltage levels "H" and "L" at the CO pin ( $V_{CO}$ ) and the DO pin ( $V_{DO}$ ) are judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the CO pin level with respect to $V_{VM}$ and the DO pin level with respect to $V_{SS}$ . # 1. Overcharge detection voltage, overcharge release voltage (Test condition 1, test circuit 1) Overcharge detection voltage ( $V_{CU}$ ) is defined as the voltage between the VDD pin and the VSS pin at which $V_{CO}$ goes from "H" to "L" when the voltage V1 is gradually increased from the starting condition of V1 = 3.5 V. Overcharge release voltage ( $V_{CL}$ ) is defined as the voltage between the VDD pin and the VSS pin at which $V_{CO}$ goes from "L" to "H" when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage ( $V_{HC}$ ) is defined as the difference between overcharge detection voltage ( $V_{CU}$ ) and overcharge release voltage ( $V_{CL}$ ). ## 2. Overdischarge detection voltage, overdischarge release voltage (Test condition 2, test circuit 2) Overdischarge detection voltage ( $V_{DL}$ ) is defined as the voltage between the VDD pin and the VSS pin at which $V_{DO}$ goes from "H" to "L" when the voltage V1 is gradually decreased from the starting condition of V1 = 3.5 V, V2 = 0 V. Overdischarge release voltage ( $V_{DU}$ ) is defined as the voltage between the VDD pin and the VSS pin at which $V_{DO}$ goes from "L" to "H" when the voltage V1 is then gradually increased. Overdischarge hysteresis voltage ( $V_{DL}$ ) is defined as the difference between overdischarge release voltage ( $V_{DU}$ ) and overdischarge detection voltage ( $V_{DL}$ ). # 3. Discharge overcurrent detection voltage (Test condition 3, test circuit 2) Discharge overcurrent detection voltage ( $V_{DIOV}$ ) is defined as the voltage between the VM pin and the VSS pin whose delay time for changing $V_{DO}$ from "H" to "L" lies between the minimum and the maximum value of discharge overcurrent delay time when the voltage V2 is increased rapidly (within 10 $\mu$ s) from the starting condition of V1 = 3.5 V, V2 = 0 V. # 4. Load short-circuiting detection voltage (Test condition 3, test circuit 2) Load short-circuiting detection voltage ( $V_{SHORT}$ ) is defined as the voltage between the VM pin and the VSS pin whose delay time for changing $V_{DO}$ from "H" to "L" lies between the minimum and the maximum value of load short-circuiting delay time when the voltage V2 is increased rapidly (within 10 $\mu$ s) from the starting condition of V1 = 3.5 V, V2 = 0 V. ## 5. Current consumption during operation (Test condition 4, test circuit 2) The current consumption during operation ( $I_{OPE}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = 3.5 V and V2 = 0 V (normal status). # 6. Charger detection voltage (= abnormal charge current detection voltage) (Test condition 4, test circuit 2) The charger detection voltage ( $V_{CHA}$ ) is the voltage between the VM pin and the VSS pin; when gradually increasing V1 at V1 = 1.8 V, V2 = 0 V to set V1 = $V_{DL}$ + ( $V_{HD}$ /2), after that, decreasing V2 gradually from 0 V so that $V_{DO}$ goes "L" to "H". Measurement of the charger detection voltage is available for the product with overdischarge hysteresis $V_{HD} \neq 0$ only. The abnormal charge current detection voltage is the voltage between the VM pin and the VSS pin; when gradually decreasing V2 at V1 = 3.5 V, V2 = 0 V and Vco goes "H" to "L". The value of the abnormal charge current detection voltage is equal to the charger detection voltage (V<sub>CHA</sub>). # 7. Current consumption during power-down, current consumption during overdischarge (Test condition 4, test circuit 2) #### 7. 1 With power-down function The current consumption during power-down ( $I_{PDN}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = V2 = 1.5 V (overdischarge status). #### 7. 2 Without power-down function The current consumption during overdischarge ( $I_{OPED}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = V2 = 1.5 V (overdischarge status). ## 8. Resistance between VM pin and VDD pin (Test condition 5, test circuit 3) The resistance between the VM pin and the VDD pin ( $R_{VMD}$ ) is the resistance between the VM pin and the VDD pin under the set conditions of V1 = 1.8 V, V2 = 0 V. ## 9. Resistance between VM pin and VSS pin (Test condition 5, test circuit 3) The resistance between the VM pin and the VSS pin ( $R_{VMS}$ ) is the resistance between the VM pin and the VSS pin under the set conditions of V1 = 3.5 V, V2 = 1.0 V. ### 10. CO pin resistance "H" (Test condition 6, test circuit 4) The CO pin resistance "H" (RcoH) is the resistance at the CO pin under the set conditions of V1 = 3.5 V, V2 = 0 V, V3 = 3.0 V. ### 11. CO pin resistance "L" (Test condition 6, test circuit 4) The CO pin resistance "L" (Rcol) is the resistance at the CO pin under the set conditions of V1 = 4.5 V, V2 = 0 V, V3 = 0.5 V. #### 12. DO pin resistance "H" (Test condition 7, test circuit 4) The DO pin resistance "H" (RDOH) is the resistance at the DO pin under the set conditions of V1 = 3.5 V, V2 = 0 V, V4 = 3.0 V. ## 13. DO pin resistance "L" (Test condition 7, test circuit 4) The DO pin resistance "L" ( $R_{DOL}$ ) is the resistance at the DO pin under the set conditions of V1 = 1.8 V, V2 = 0 V, V4 = 0.5 V. ## 14. Overcharge detection delay time (Test condition 8, test circuit 5) The overcharge detection delay time ( $t_{CU}$ ) is the time needed for $V_{CO}$ to change from "H" to "L" just after the voltage V1 momentarily increases (within 10 $\mu$ s) from overcharge detection voltage ( $V_{CU}$ ) – 0.2 V to overcharge detection voltage ( $V_{CU}$ ) + 0.2 V under the set conditions of V2 = 0 V. ## 15. Overdischarge detection delay tme (Test condition 8, test circuit 5) The overdischarge detection delay time ( $t_{DL}$ ) is the time needed for $V_{DO}$ to change from "H" to "L" just after the voltage V1 momentarily decreases (within 10 $\mu$ s) from overdischarge detection voltage ( $V_{DL}$ ) + 0.2 V to overdischarge detection voltage ( $V_{DL}$ ) – 0.2 V under the set condition of V2 = 0 V. # 16. Discharge overcurrent detection delay time (Test condition 9, test circuit 5) Discharge overcurrent detection delay time ( $t_{DIOV}$ ) is the time needed for $V_{DO}$ to go to "L" after the voltage V2 momentarily increases (within 10 $\mu$ s) from 0 V to 0.35 V under the set conditions of V1 = 3.5 V, V2 = 0 V. # 17. Load short-circuiting detection delay time (Test condition 9, test circuit 5) Load short-circuiting detection delay time ( $t_{SHORT}$ ) is the time needed for $V_{DO}$ to go to "L" after the voltage V2 momentarily increases (within 10 $\mu$ s) from 0 V to 1.6 V under the set conditions of V1 = 3.5 V, V2 = 0 V. # 18. 0 V battery charge starting charger voltage (0 V battery charge function "available") (Test condition 10, test circuit 2) The 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) is defined as the voltage between the VDD pin and the VM pin at which $V_{CO}$ goes to "H" ( $V_{VM}$ + 0.1 V or higher) when the voltage V2 is gradually decreased from the starting condition of V1 = V2 = 0 V. # 19. 0 V battery charge inhibition battery voltage (0 V battery charge function "unavailable") (Test condition 11, test circuit 2) The 0 V battery charge inhibition battery voltage ( $V_{0INH}$ ) is defined as the voltage between the VDD pin and the VSS pin at which $V_{CO}$ goes to "H" ( $V_{VM}$ + 0.1 V or higher) when the voltage V1 is gradually increased from the starting condition of V1 = 0 V, V2 = -4 V. Figure 5 Test Circuit 1 Figure 6 Test Circuit 2 Figure 7 Test Circuit 3 Figure 8 Test Circuit 4 Figure 9 Test Circuit 5 ### Operation Remark Refer to the "■ Battery Protection IC Connection Example". #### 1. Normal status The S-8211D Series monitors the voltage of the battery connected between the VDD pin and the VSS pin and the voltage difference between the VM pin and the VSS pin to control charging and discharging. When the battery voltage is in the range from overdischarge detection voltage (V<sub>DL</sub>) to overcharge detection voltage (V<sub>CU</sub>), and the VM pin voltage is not more than the discharge overcurrent detection voltage (V<sub>DIOV</sub>), the S-8211D Series turns both the charging and discharging control FETs on. This condition is called the normal status, and in this condition charging and discharging can be carried out freely. The resistance ( $R_{VMD}$ ) between the VM pin and the VDD pin, and the resistance ( $R_{VMS}$ ) between the VM pin and the VSS pin are not connected in the normal status. Caution When the battery is connected for the first time, discharging may not be enabled. In this case, short the VM pin and the VSS pin, or set the VM pin's voltage at the level of the charger detection voltage (V<sub>CHA</sub>) or more and the discharge overcurrent detection voltage (V<sub>DIOV</sub>) or less by connecting the charger. The S-8211D Series then returns to the normal status. ### 2. Overcharge status When the battery voltage becomes higher than overcharge detection voltage ( $V_{CU}$ ) during charging in the normal status and detection continues for the overcharge detection delay time ( $t_{CU}$ ) or longer, the S-8211D Series turns the charging control FET off to stop charging. This condition is called the overcharge status. The resistance ( $R_{VMD}$ ) between the VM pin and the VDD pin, and the resistance ( $R_{VMS}$ ) between the VM pin and the VSS pin are not connected in the overcharge status. The overcharge status is released in the following two cases ((1) and (2)). - (1) In the case that the VM pin voltage is higher than or equal to charger detection voltage (V<sub>CHA</sub>), and is lower than the discharge overcurrent detection voltage (V<sub>DIOV</sub>), the S-8211D Series releases the overcharge status when the battery voltage falls below the overcharge release voltage (V<sub>CL</sub>). - (2) In the case that the VM pin voltage is higher than or equal to the discharge overcurrent detection voltage (V<sub>DIOV</sub>), the S-8211D Series releases the overcharge status when the battery voltage falls below the overcharge detection voltage (V<sub>CU</sub>). When the discharge is started by connecting a load after the overcharge detection, the VM pin voltage rises more than the voltage at the VSS pin due to the $V_f$ voltage of the parasitic diode. This is because the discharge current flows through the parasitic diode in the charging control FET. If the VM pin voltage is higher than or equal to the discharge overcurrent detection voltage ( $V_{DIOV}$ ), the S-8211D Series releases the overcharge status when the battery voltage is lower than or equal to the overcharge detection voltage ( $V_{CU}$ ). - Caution 1. If the battery is charged to a voltage higher than overcharge detection voltage (Vcu) and the battery voltage does not fall below overcharge detection voltage (Vcu) even when a heavy load is connected, discharge overcurrent detection and load short-circuiting detection do not function until the battery voltage falls below overcharge detection voltage (Vcu). Since an actual battery has an internal impedance of tens of mΩ, the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection and load short-circuiting detection function. - 2. When a charger is connected after overcharge detection, the overcharge status is not released even if the battery voltage is below overcharge release voltage (V<sub>CL</sub>). The overcharge status is released when the VM pin voltage goes over charger detection voltage (V<sub>CHA</sub>) by removing the charger. ### 3. Overdischarge status #### 3. 1 With power-down function When the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ) during discharging in the normal status and the detection continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the S-8211D Series turns the discharging control FET off to stop discharging. This condition is called the overdischarge status. Under the overdischarge status, the VM pin voltage is pulled up by the resistor between the VM pin and the VDD pin in the S-8211D Series ( $R_{VMD}$ ). When voltage difference between the VM pin and the VDD pin then is 1.3 V typ. or lower, the current consumption is reduced to the power-down current consumption ( $I_{PDN}$ ). This condition is called the power-down status. The resistance (R<sub>VMS</sub>) between the VM pin and the VSS pin is not connected in the power-down status and the overdischarge status. The power-down status is released when a charger is connected and the voltage difference between the VM pin and the VDD pin becomes 1.3 V typ. or higher. When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is lower than charger detection voltage (V<sub>CHA</sub>), the S-8211D Series releases the overdischarge status and turns the discharging FET on when the battery voltage reaches overdischarge detection voltage (V<sub>DL</sub>) or higher. When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is not lower than charger detection voltage (V<sub>CHA</sub>), the S-8211D Series releases the overdischarge status when the battery voltage reaches overdischarge release voltage (V<sub>DU</sub>) or higher. #### 3. 2 Without power-down function When the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ) during discharging in the normal status and the detection continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the S-8211D Series turns the discharging control FET off to stop discharging. This condition is called the overdischarge status. Under the overdischarge status, the VM pin voltage is pulled up by the resistor between the VM pin and the VDD pin in the S-8211D Series ( $R_{VMD}$ ). The resistance (R<sub>VMS</sub>) between the VM pin and the VSS pin is not connected in the overdischarge status. When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is lower than charger detection voltage (V<sub>CHA</sub>), the S-8211D Series releases the overdischarge status and turns the discharging FET on when the battery voltage reaches overdischarge detection voltage (V<sub>DL</sub>) or higher. When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is not lower than charger detection voltage (V<sub>CHA</sub>), the S-8211D Series releases the overdischarge status when the battery voltage reaches overdischarge release voltage (V<sub>DU</sub>) or higher. ### 4. Discharge overcurrent status (discharge overcurrent, load short-circuiting) When a battery in the normal status is in the status where the voltage of the VM pin is equal to or higher than the discharge overcurrent detection voltage because the discharge current is higher than the specified value and the status lasts for the discharge overcurrent detection delay time, the discharge control FET is turned off and discharging is stopped. This status is called the discharge overcurrent status. In the discharge overcurrent status, the VM pin and the VSS pin are shorted by the resistor between the VM pin and the VSS pin ( $R_{VMS}$ ) in the S-8211D Series. However, the voltage of the VM pin is at the $V_{DD}$ potential due to the load as long as the load is connected. When the load is disconnected completely, the VM pin returns to the $V_{SS}$ potential. If the S-8211D Series detects that the voltage of the VM pin returns to discharge overcurrent detection voltage (V<sub>DIOV</sub>) or lower, the discharge overcurrent status is restored to the normal status. The S-8211D Series will be restored to the normal status from discharge overcurrent detection status even when the voltage of the VM pin becomes the discharge overcurrent detection voltage (V<sub>DIOV</sub>) or lower by connecting the charger. The resistance (R<sub>VMD</sub>) between the VM pin and the VDD pin is not connected in the discharge overcurrent status. ### 5. Abnormal charge current detection During charging a battery which is in the normal status, if the VM pin voltage becomes lower than the charger detection voltage (V<sub>CHA</sub>) and this status is held longer than the overcharge detection delay time (t<sub>CU</sub>), the S-8211D Series turns off the charge-control FET to stop charging. This is abnormal charge current detection. This function works in the case that the DO pin voltage is in "H", and the VM pin voltage becomes lower than the charger detection voltage (V<sub>CHA</sub>). Thus if the abnormal charge current flows in the battery in the overdischarge status, the S-8211D Series turns off the charge-control FET to stop charging; the DO pin voltage goes in "H" so that the battery voltage becomes higher than the overdischarge detection voltage (V<sub>DL</sub>), and after the overcharge detection delay time (t<sub>cu</sub>). The status of abnormal charge current detection is released by the lower potential difference between the VM pin and the VSS pin than the charger detection voltage (V<sub>CHA</sub>). ### 6. 0 V battery charge function "available" This function is used to recharge a connected battery whose voltage is 0 V due to self-discharge. When the 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) or a higher voltage is applied between the EB+ pin and EB- pin by connecting a charger, the charging control FET gate is fixed to the VDD pin voltage. When the voltage between the gate and source of the charging control FET becomes equal to or higher than the turnon voltage due to the charger voltage, the charging control FET is turned on to start charging. At this time, the discharging control FET is off and the charging current flows through the internal parasitic diode in the discharging control FET. When the battery voltage becomes equal to or higher than overdischarge release voltage (V<sub>DU</sub>), the S-8211D Series enters the normal status. Caution Some battery providers do not recommend charging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge function. ### 7. 0 V battery charge function "unavailable" This function inhibits recharging when a battery that is internally short-circuited (0 V battery) is connected. When the battery voltage is the 0 V battery charge inhibition battery voltage (Voinh) or lower, the charging control FET gate is fixed to the EB- pin voltage to inhibit charging. When the battery voltage is the 0 V battery charge inhibition battery voltage (Voinh) or higher, charging can be performed. Caution Some battery providers do not recommend charging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge function. ### 8. Delay circuit The detection delay times are determined by dividing a clock of approximately 3.5 kHz by the counter. Remark1. The discharge overcurrent detection delay time (t<sub>DIOV</sub>) and the load short-circuiting detection delay time (t<sub>SHORT</sub>) start when the discharge overcurrent detection voltage (V<sub>DIOV</sub>) is detected. When the load short-circuiting detection voltage (V<sub>SHORT</sub>) is detected over the load short-circuiting detection delay time (t<sub>SHORT</sub>) after the detection of discharge overcurrent detection voltage (V<sub>DIOV</sub>), the S-8211D Series turns the discharging control FET off within t<sub>SHORT</sub> from the time of detecting V<sub>SHORT</sub>. Figure 10 ### 2. With power-down function When any overcurrent is detected and the overcurrent continues for longer than the overdischarge detection delay time ( $t_{DL}$ ) without the load being released, the status changes to the power-down status at the point where the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ). When the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ) due to overcurrent, the S-8211D Series turns the discharging control FET off via overcurrent detection. In this case, if the recovery of the battery voltage is so slow that the battery voltage after the overdischarge detection delay time ( $t_{DL}$ ) is still lower than the overdischarge detection voltage ( $V_{DL}$ ), the S-8211D Series shifts to the power-down status. ### Without power-down function When any overcurrent is detected and the overcurrent continues for longer than the overdischarge detection delay time ( $t_{DL}$ ) without the load being released, the status changes to the overdischarge status at the point where the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ). When the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ) due to overcurrent, the S-8211D Series turns the discharging control FET off via overcurrent detection. In this case, if the recovery of the battery voltage is so slow that the battery voltage after the overdischarge detection delay time ( $t_{DL}$ ) is still lower than the overdischarge detection voltage ( $V_{DL}$ ), the S-8211D Series shifts to the overdischarge status. ## **■** Timing Chart ## 1. Overcharge detection, overdischarge detection - \*1. (1): Normal status - (2): Overcharge status - (3): Overdischarge status Figure 11 ## 2. Discharge overcurrent detection \*1. (1): Normal status (2): Discharge overcurrent status Figure 12 ## 3. Charger detection \*1. (1): Normal status (2): Overdischarge status Figure 13 ## 4. Abnormal charge current detection - \*1. (1): Normal status - (2): Overdischarge status - (3): Overcharge status Figure 14 ## ■ Battery Protection IC Connection Example Figure 15 **Table 14 Constants for External Components** | Symbol | Part | Purpose | Min. | Тур. | Max. | Remark | |--------|----------------------|------------------------------------------------|----------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------| | FET1 | N-channel<br>MOS FET | Discharge control | - | ı | I | Threshold voltage ≤ Overdischarge detection voltage*1 Gate to source withstand voltage ≥ Charger voltage*2 | | FET2 | N-channel<br>MOS FET | Charge control | - | - | - | Threshold voltage ≤ Overdischarge detection voltage*1 Gate to source withstand voltage ≥ Charger voltage*2 | | R1 | Resistor | ESD protection,<br>For power fluctuation | 100 Ω | 220 Ω | 330 Ω | Resistance should be as small as possible to avoid lowering the overcharge detection accuracy due to current consumption.*3 | | C1 | Capacitor | For power fluctuation | 0.022 μF | 0.1 μF | 1.0 μF | Connect a capacitor of 0.022 µF or higher between VDD pin and VSS pin.*4 | | R2 | Resistor | Protection for reverse connection of a charger | 300 Ω | 2 kΩ | 4 kΩ | Select as large a resistance as possible to prevent current when a charger is connected in reverse.*5 | <sup>\*1.</sup> If the threshold voltage of an FET is low, the FET may not cut the charge current. If an FET with a threshold voltage equal to or higher than the overdischarge detection voltage is used, discharging may be stopped before overdischarge is detected. - \*2. If the withstand voltage between the gate and source is lower than the charger voltage, the FET may be destroyed. - \*3. If a high resistor is connected to R1, the voltage between the VDD pin and the VSS pin may exceed the absolute maximum rating when a charger is connected in reverse since the current flows from the charger to the IC. Insert a resistor of 100 $\Omega$ or higher as R1 for ESD protection. - \*4. If a capacitor of less than $0.022~\mu F$ is connected to C1, the DO pin may oscillate when load short-circuiting is detected. Be sure to connect a capacitor of $0.022~\mu F$ or higher to C1. - \*5. If a resistor of 4 $k\Omega$ or higher is connected to R2, the charging current may not be cut when a high-voltage charger is connected. ### Caution 1. The above constants may be changed without notice. 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant. ### ■ Precautions - The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - SII Semiconductor Corporation claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. ## ■ Characteristics (Typical Data) ## 1. Current consumption # 2. Overcharge detection / release voltage, overdischarge detection / release voltage, overcurrent detection voltage, and delay time 2. 5 t<sub>CU</sub> vs. Ta 2. 6 t<sub>DL</sub> vs. Ta 2. 7 $V_{\text{DIOV}}$ vs. Ta 2. 10 V<sub>SHORT</sub> vs. Ta ## 2. 11 $t_{SHORT}$ vs. $V_{DD}$ 2. 12 t<sub>SHORT</sub> vs. Ta ## 3. CO pin / DO pin V<sub>CO</sub> [V] ## ■ Marking Specifications ## 1. SOT-23-5 (1) to (3): Product code (refer to **Product name vs. Product code**)(4): Lot number #### Product name vs. Product code | Product Name | Product Code | | | |-----------------|--------------|-----|-----| | Product Name | (1) | (2) | (3) | | S-8211DAD-M5T1x | R | 2 | D | | S-8211DAE-M5T1x | R | 2 | Е | | S-8211DAH-M5T1x | R | 2 | Н | | S-8211DAI-M5T1x | R | 2 | I | | S-8211DAJ-M5T1x | R | 2 | J | | S-8211DAK-M5T1x | R | 2 | K | | S-8211DAL-M5T1x | R | 2 | L | | S-8211DAM-M5T1x | R | 2 | М | | S-8211DAR-M5T1x | R | 2 | R | | S-8211DAS-M5T1x | R | 2 | S | | S-8211DAU-M5T1y | R | 2 | U | | S-8211DAV-M5T1y | R | 2 | V | | S-8211DAW-M5T1y | R | 2 | W | | S-8211DBB-M5T1U | R | 9 | В | | S-8211DBD-M5T1U | R | 9 | D | | S-8211DBE-M5T1U | R | 9 | Е | | S-8211DBF-M5T1U | R | 9 | F | | S-8211DBG-M5T1U | R | 9 | G | Remark 1. x: G or U y: S or U 2. Please select products of environmental code = U for Sn 100%, halogen-free products. ### 2. SNT-6A Top view 6 5 4 (1) (2) (3) (1) to (3): Product code (refer to **Product name vs. Product code**) (4) to (6): Lot number ### Product name vs. Product code | Draduct Name | Product Code | | | |-----------------|--------------|-----|-----| | Product Name | (1) | (2) | (3) | | S-8211DAD-I6T1U | R | 2 | D | | S-8211DAE-I6T1U | R | 2 | Е | | S-8211DAF-I6T1U | R | 2 | F | | S-8211DAG-I6T1U | R | 2 | G | | S-8211DAI-I6T1U | R | 2 | - 1 | | S-8211DAN-I6T1U | R | 2 | Ν | | S-8211DAQ-I6T1U | R | 2 | Q | | S-8211DAT-I6T1U | R | 2 | Т | | S-8211DAX-I6T1U | R | 2 | X | | S-8211DAY-I6T1U | R | 2 | Υ | | S-8211DAZ-I6T1U | R | 2 | Z | | S-8211DBA-I6T1U | R | 9 | Α | | S-8211DBC-I6T1U | R | 9 | С | No. MP005-A-P-SD-1.2 | TITLE | SOT235-A-PKG Dimensions | | | |-------|-------------------------------|--|--| | No. | MP005-A-P-SD-1.2 | | | | SCALE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | SILS | SII Semiconductor Corporation | | | No. MP005-A-C-SD-2.1 | TITLE | SOT235-A-Carrier Tape | | |-------------------------------|-----------------------|--| | No. | MP005-A-C-SD-2.1 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | | SOT235-A-Reel | | | |-------------------------------|------|----------------------| | MP005-A-R-SD-1.1 | | | | | QTY. | 3,000 | | mm | | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | | | MP00 | MP005-A-R-SE<br>QTY. | ## No. PG006-A-P-SD-2.0 | TITLE | SNT-6A-A-PKG Dimensions | | |-------------------------------|-------------------------|--| | No. | PG006-A-P-SD-2.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | ## No. PG006-A-C-SD-1.0 | TITLE | SNT-6A-A-Carrier Tape | | |-------------------------------|-----------------------|--| | No. | PG006-A-C-SD-1.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | SII Semiconductor Corporation | | | SII Semiconductor Corporation | TITLE | SNT-6A-A-Reel | | | |-------------------------------|------------------|------|-------| | No. | PG006-A-R-SD-1.0 | | | | SCALE | | QTY. | 5,000 | | UNIT | | | | | | | · | | | | | | | | | | | | | SII Semiconductor Corporation | | | | ※1. ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。 ※2. パッケージ中央にランドパターンを広げないでください (1.30 mm ~ 1.40 mm)。 - 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。 - 2. パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm 以下にしてください。 - 3. マスク開口サイズと開口位置はランドパターンと合わせてください。 - 4. 詳細は "SNTパッケージ活用の手引き" を参照してください。 - ※1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.). - ※2. Do not widen the land pattern to the center of the package (1.30 mm ~ 1.40 mm). - Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package. - 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface. - 3. Match the mask aperture size and aperture position with the land pattern. - 4. Refer to "SNT Package User's Guide" for details. - ※1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。 - ※2. 请勿向封装中间扩展焊盘模式 (1.30 mm~1.40 mm)。 - 注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。 - 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在 0.03 mm 以下。 - 3. 钢网的开口尺寸和开口位置请与焊盘模式对齐。 - 4. 详细内容请参阅 "SNT 封装的应用指南"。 No. PG006-A-L-SD-4.1 | TITLE | SNT-6A-A<br>-Land Recommendation | | | |--------|----------------------------------|--|--| | No. | PG006-A-L-SD-4.1 | | | | SCALE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | SII Se | SII Semiconductor Corporation | | | ## **Disclaimers (Handling Precautions)** - 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. - 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. - SII Semiconductor Corporation is not responsible for damages caused by the reasons other than the products or infringement of third-party intellectual property rights and any other rights due to the use of the information described herein. - 3. SII Semiconductor Corporation is not responsible for damages caused by the incorrect information described herein. - 4. Take care to use the products described herein within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. - SII Semiconductor Corporation is not responsible for damages caused by failures and/or accidents, etc. that occur due to the use of products outside their specified ranges. - 5. When using the products described herein, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. - 6. When exporting the products described herein, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. - 7. The products described herein must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. SII Semiconductor Corporation is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use. - 8. The products described herein are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not use those products without the prior written permission of SII Semiconductor Corporation. Especially, the products described herein cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc. - Prior consultation with our sales office is required when considering the above uses. - SII Semiconductor Corporation is not responsible for damages caused by unauthorized or unspecified use of our products. - 9. Semiconductor products may fail or malfunction with some probability. - The user of these products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. - The entire system must be sufficiently evaluated and applied on customer's own responsibility. - 10. The products described herein are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. - 11. The products described herein do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Take care when handling these with the bare hands to prevent injuries, etc. - 12. When disposing of the products described herein, comply with the laws and ordinances of the country or region where they are used. - 13. The information described herein contains copyright information and know-how of SII Semiconductor Corporation. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to SII Semiconductor Corporation or a third party. Reproduction or copying of the information described herein for the purpose of disclosing it to a third-party without the express permission of SII Semiconductor Corporation is strictly prohibited. - 14. For more details on the information described herein, contact our sales office. 1.0-2016.01