



ESD



TVS



TSS



MOV



GDT



PLED

---

**MS15N10**  
**Product specification**

## General Description

These N-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency fast switching applications.

| BVDSS | RDS(ON) | ID  |
|-------|---------|-----|
| 100V  | 75mΩ    | 15A |

## Features

- 100V,15A, RDS(ON) =75mΩ@VGS =10V
- Improved dv/dt capability
- Fast switching
- Green Device Available

## Applications

- Networking
- Load Switch
- LED applications

## Reference News

| PACKAGE OUTLINE | N-Channel MOSFET | Marking |
|-----------------|------------------|---------|
| <br>TO-252      |                  |         |

## Absolute Maximum Ratings (TC=25°C unless otherwise noted)

| Symbol           | Parameter                                          | Rating     | Units |
|------------------|----------------------------------------------------|------------|-------|
| V <sub>DS</sub>  | Drain-Source Voltage                               | 100        | V     |
| V <sub>GS</sub>  | Gate-Source Voltage                                | ±20        | V     |
| I <sub>D</sub>   | Drain Current – Continuous (T <sub>c</sub> =25°C)  | 15         | A     |
|                  | Drain Current – Continuous (T <sub>c</sub> =100°C) | 9.5        | A     |
| I <sub>DM</sub>  | Drain Current – Pulsed <sup>1</sup>                | 60         | A     |
| P <sub>D</sub>   | Power Dissipation (T <sub>c</sub> =25°C)           | 50         | W     |
|                  | Power Dissipation – Derate above 25°C              | 0.4        | W/°C  |
| T <sub>STG</sub> | Storage Temperature Range                          | -50 to 150 | °C    |
| T <sub>J</sub>   | Operating Junction Temperature Range               | -50 to 150 | °C    |

## Thermal Characteristics

| Symbol           | Parameter                              | Typ. | Max. | Unit |
|------------------|----------------------------------------|------|------|------|
| R <sub>θJA</sub> | Thermal Resistance Junction to ambient | ---  | 62   | °C/W |
| R <sub>θJC</sub> | Thermal Resistance Junction to Case    | ---  | 2.5  | °C/W |

**Electrical Characteristics (T<sub>J</sub>=25 °C, unless otherwise noted)**
**Off Characteristics**

| Symbol                              | Parameter                                 | Conditions                                                       | Min. | Typ. | Max. | Unit |
|-------------------------------------|-------------------------------------------|------------------------------------------------------------------|------|------|------|------|
| BV <sub>DSS</sub>                   | Drain-Source Breakdown Voltage            | V <sub>GS</sub> =0V, I <sub>D</sub> =250uA                       | 100  | ---  | ---  | V    |
| △BV <sub>DSS</sub> /△T <sub>J</sub> | BV <sub>DSS</sub> Temperature Coefficient | Reference to 25°C, I <sub>D</sub> =1mA                           | ---  | 0.05 | ---  | V/°C |
| I <sub>DSS</sub>                    | Drain-Source Leakage Current              | V <sub>DS</sub> =100V, V <sub>GS</sub> =0V, T <sub>J</sub> =25°C | ---  | ---  | 1    | uA   |
|                                     |                                           | V <sub>DS</sub> =80V, V <sub>GS</sub> =0V, T <sub>J</sub> =125°C | ---  | ---  | 10   | uA   |
| I <sub>GSS</sub>                    | Gate-Source Leakage Current               | V <sub>GS</sub> =±20V, V <sub>DS</sub> =0V                       | ---  | ---  | ±100 | nA   |

**On Characteristics**

|                     |                                   |                                                          |     |     |     |       |
|---------------------|-----------------------------------|----------------------------------------------------------|-----|-----|-----|-------|
| R <sub>Ds(ON)</sub> | Static Drain-Source On-Resistance | V <sub>GS</sub> =10V, I <sub>D</sub> =5A                 | --- | 75  | 95  | mΩ    |
|                     |                                   | V <sub>GS</sub> =4.5V, I <sub>D</sub> =3A                | --- | 85  | 110 | mΩ    |
| V <sub>GS(th)</sub> | Gate Threshold Voltage            | V <sub>GS</sub> =V <sub>DS</sub> , I <sub>D</sub> =250uA | 1.0 | 1.8 | 2.5 | V     |
|                     |                                   |                                                          | --- | -5  | --- | mV/°C |
| g <sub>fs</sub>     | Forward Transconductance          | V <sub>DS</sub> =10V, I <sub>D</sub> =3A                 | --- | 8.7 | --- | S     |

**Dynamic and switching Characteristics**

|                     |                                    |                                                                                     |     |      |     |    |
|---------------------|------------------------------------|-------------------------------------------------------------------------------------|-----|------|-----|----|
| Q <sub>g</sub>      | Total Gate Charge <sup>2,3</sup>   | V <sub>DS</sub> =48V, V <sub>GS</sub> =10V, I <sub>D</sub> =5A                      | --- | 9.3  | --- | nC |
| Q <sub>gs</sub>     | Gate-Source Charge <sup>2,3</sup>  |                                                                                     | --- | 2.1  | --- |    |
| Q <sub>gd</sub>     | Gate-Drain Charge <sup>2,3</sup>   |                                                                                     | --- | 1.8  | --- |    |
| T <sub>d(on)</sub>  | Turn-On Delay Time <sup>2,3</sup>  | V <sub>DD</sub> =30V, V <sub>GS</sub> =10V, R <sub>G</sub> =3.3Ω I <sub>D</sub> =1A | --- | 2.9  | --- | ns |
| T <sub>r</sub>      | Rise Time <sup>2,3</sup>           |                                                                                     | --- | 9.5  | --- |    |
| T <sub>d(off)</sub> | Turn-Off Delay Time <sup>2,3</sup> |                                                                                     | --- | 18.4 | --- |    |
| T <sub>f</sub>      | Fall Time <sup>2,3</sup>           |                                                                                     | --- | 5.3  | --- |    |
| C <sub>iss</sub>    | Input Capacitance                  | V <sub>DS</sub> =50V, V <sub>GS</sub> =0V, F=1MHz                                   | --- | 1480 | --- | pF |
| C <sub>oss</sub>    | Output Capacitance                 |                                                                                     | --- | 480  | --- |    |
| C <sub>rss</sub>    | Reverse Transfer Capacitance       |                                                                                     | --- | 35   | --- |    |
| R <sub>g</sub>      | Gate resistance                    | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V, F=1MHz                                    | --- | 1.3  | --- | Ω  |

**Drain-Source Diode Characteristics and Maximum Ratings**

| Symbol          | Parameter                 | Conditions                                                    | Min. | Typ. | Max. | Unit |
|-----------------|---------------------------|---------------------------------------------------------------|------|------|------|------|
| I <sub>s</sub>  | Continuous Source Current | V <sub>G</sub> =V <sub>D</sub> =0V, Force Current             | ---  | ---  | 15   | A    |
| I <sub>SM</sub> | Pulsed Source Current     |                                                               | ---  | ---  | 30   | A    |
| V <sub>SD</sub> | Diode Forward Voltage     | V <sub>GS</sub> =0V, I <sub>s</sub> =1A, T <sub>J</sub> =25°C | ---  | ---  | 1.2  | V    |

**Note :**

1. Repetitive Rating : Pulsed width limited by maximum junction temperature.
2. The data tested by pulsed, pulse width ≤ 300us, duty cycle ≤ 2%.
3. Essentially independent of operating temperature.



Fig.1 Continuous Drain Current vs. TC



Fig.2 Normalized RDS(on) vs. TJ



Fig.3 Normalized  $V_{th}$  vs. TJ



Fig.4 Gate Charge Characteristics



Fig.5 Normalized Transient Impedance



Fig.6 Maximum Safe Operation Area



Fig.7 Switching Time Waveform



Fig.8 Gate Charge Waveform

**PACKAGE MECHANICAL DATA**


| Symbol | Dimensions In Millimeters |        | Dimensions In Inches |       |
|--------|---------------------------|--------|----------------------|-------|
|        | Min.                      | Max.   | Min.                 | Max.  |
| A      | 2.200                     | 2.400  | 0.087                | 0.094 |
| A1     | 0.000                     | 0.127  | 0.000                | 0.005 |
| b      | 0.635                     | 0.770  | 0.025                | 0.030 |
| c      | 0.460                     | 0.580  | 0.018                | 0.023 |
| D      | 6.500                     | 6.700  | 0.256                | 0.264 |
| D1     | 5.100                     | 5.460  | 0.201                | 0.215 |
| D2     | 4.830 REF.                |        | 0.190 REF.           |       |
| E      | 6.000                     | 6.200  | 0.236                | 0.244 |
| e      | 2.186                     | 2.386  | 0.086                | 0.094 |
| L      | 9.712                     | 10.312 | 0.382                | 0.406 |
| L1     | 2.900 REF.                |        | 0.114 REF.           |       |
| L2     | 1.400                     | 1.700  | 0.055                | 0.067 |
| L3     | 1.600 REF.                |        | 0.063 REF.           |       |
| L4     | 0.600                     | 1.000  | 0.024                | 0.039 |
| Φ      | 1.100                     | 1.300  | 0.043                | 0.051 |
| θ      | 0°                        | 8°     | 0°                   | 8°    |
| h      | 0.000                     | 0.300  | 0.000                | 0.012 |
| V      | 5.250 REF.                |        | 0.207 REF.           |       |

**Suggested Pad Layout**


Note:  
 1. Controlling dimension: in millimeters.  
 2. General tolerance:  $\pm 0.05$ mm.  
 3. The pad layout is for reference purposes only.

**REELSPECIFICATION**

| P/N     | PKG    | QTY  |
|---------|--------|------|
| MS15N10 | TO-252 | 2500 |

## Attention

- Any and all MSKSEMI Semiconductor products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your MSKSEMI Semiconductor representative nearest you before using any MSKSEMI Semiconductor products described or contained herein in such applications.
- MSKSEMI Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all MSKSEMI Semiconductor products described or contained herein.
- Specifications of any and all MSKSEMI Semiconductor products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- MSKSEMI Semiconductor strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all MSKSEMI Semiconductor products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of MSKSEMI Semiconductor.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. MSKSEMI Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the MSKSEMI Semiconductor product that you intend to use.