

# PCI EXPRESS GEN 3 PACKET SWITCH 6-Port 6-Lane PCI Express Gen 3 Switch

DATASHEET

REVISION 4 July 2024



1545 Barber Lane Milpitas, CA 95035 Telephone: 1-408-232-9100 FAX: 408-434-1040

Internet: <a href="http://www.diodes.com">http://www.diodes.com</a>





#### IMPORTANT NOTICE

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use
- 9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/important-notice

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners.

© 2024 Diodes Incorporated. All Rights Reserved.

www.diodes.com





# **REVISION HISTORY**

| Date       | Revision Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03/08/2021 | 1               | Initial Datasheet Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11/02/2023 | 2               | Add Thermal Data with HS to Table 13-1 Modify Section 3.5 SIDE BAND MANAGEMENT SIGNALS for EECK pin Updated Figure 10-1 Initial Power-Up Sequence Updated Table 12-12 Power Consumption Updated 14 PACKAGE INFORMATION Updated 5.4 I2C INTERFACE Updated 9.3.47 LINK STATUS REGISTER – OFFSET 78h Updated Section 8.3.3.3 CONTROL FILED Updated Section 9.7.1 DMA CONTROL AND STATUS REGISTER 0 – OFFSET 00h Updated Section 9.3.5 REVISION ID REGISTER – OFFSET 08h Unified definition of host definitions for Section 7 and Section 8 Added Section 4.2.1 PHY CONTROL REGISTER PARALLEL INTERFACE ACCESS Updated Domain ID Range Removed ASPM Function Updated Table 6-1 CPLD Signal Name Mapping for 8-bit IO Expander Updated Table 6-3 CPLD Signal Name Mapping for 16-bit IO Expander Updated Section 6.1.1 and 6.1.3 Updated Section 6.2 TIMING SEQUENCE FOR SURPRISED HOT PLUG OPERATION Updated "EEPROM/I2C-SMBUS" Column for Section 9 |
| 04/29/2024 | 3               | Updated Section 6 Hot Plug Support Updated Section 9.3.48 and 9.4.38 SLOT CAPABILITIES REGISTER – OFFSET 7Ch (Downstream Port Only) Updated Section 9.3.138 and 9.4.110 OPERATION MODE REGISTER – OFFSET 348h (Port 0 Only) Updated Section 9.3.188 and 9.4.160 DEVICE CONFIGURATION 2 REGISTER – OFFSET 50Ch (Port 0 Only) Updated Section 3.2 CONFIGURATION STRAPPING SIGNALS Updated Figure Standard Devices to I2C Bus Connection Block Diagram Updated "3G808" typo                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 07/17/2024 | 4               | Updated Part Marking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



# TABLE OF CONTENTS

| 1 | INT            | RODUCTION                                           | 23                                    |
|---|----------------|-----------------------------------------------------|---------------------------------------|
|   | 1.1            | KEY FEATURES                                        | 24                                    |
| 2 | GEN            | JERAL DESCRIPTION                                   | 26                                    |
| - | GLI            |                                                     |                                       |
| 3 | PIN            | DESCRIPTION                                         | 28                                    |
|   | 3.1            | PCI EXPRESS INTERFACE SIGNALS                       | 28                                    |
|   | 3.2            | CONFIGURATION STRAPPING SIGNALS                     |                                       |
|   | 3.3            | HOT PLUG SIGNALS                                    | 29                                    |
|   | 3.4            | REFERENCE CLOCK OUTPUT AND CONTROL SIGNALS          |                                       |
|   | 3.5            | SIDE BAND MANAGEMENT SIGNALS                        |                                       |
|   | 3.6            | MISCELLANEOUS CONTROL AND STATUS                    |                                       |
|   | 3.7            | JTAG BOUNDARY SCAN SIGNALS                          |                                       |
|   | 3.8            | POWER PINS                                          | 31                                    |
| 4 | FUN            | ICTIONAL OVERVIEW                                   | 33                                    |
|   | 4.1            | MODES OF OPERATIONS                                 | 33                                    |
|   | 4.1.1          |                                                     |                                       |
|   | 4.1.2          |                                                     |                                       |
|   | 4.2            | PHYSICAL LAYER CIRCUITS                             | 34                                    |
|   | 4.2.1          |                                                     |                                       |
|   |                | 2.1.1 Read Procedures                               |                                       |
|   |                | 2.1.2 Write Procedures                              |                                       |
|   | 4.3<br>4.4     | MEDIA ACCESS CONTROL (MAC)                          |                                       |
|   | 4.4            | TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION) |                                       |
|   | 4.6            | ROUTING                                             |                                       |
|   |                | QUEUE                                               |                                       |
|   | 4.7.1          | · ·                                                 |                                       |
|   | 4.7.2          |                                                     |                                       |
|   | 4.7.3          | <b>2</b>                                            |                                       |
|   | 4.7.4          |                                                     | 38                                    |
|   | 4.7.5          | 5 COMPLETION DATA (CPLD)                            | 38                                    |
|   | 4.8            | TRANSACTION ORDERING                                |                                       |
|   | 4.9            | PORT ARBITRATION                                    |                                       |
|   |                | FLOW CONTROL                                        |                                       |
|   | 4.11           | TRANSATION LAYER TRANSMIT BLOCK (TLP ENCAPSULATION) |                                       |
|   | 4.12           | ACCESS CONTROL SERVICE (ACS)                        |                                       |
|   | 4.13           | MULTICAST OPERATION                                 |                                       |
| 5 | CHI            | P INITIZATION                                       | 41                                    |
|   | 5.1            | PORT-LANE CONFIGURATION                             |                                       |
|   | 5.1.1          |                                                     |                                       |
|   | 5.1.2          |                                                     |                                       |
|   | 5.1.3          |                                                     |                                       |
|   | 5.1.4          |                                                     |                                       |
|   | 5.2            | CLOCK SCHEME  1 REFERENCE CLOCK OPERATION MODES     |                                       |
|   | 5.2.1<br>5.2.2 |                                                     |                                       |
|   | 5.2.2          | EEPROM INTERFACE                                    |                                       |
|   | 5.3.1          |                                                     |                                       |
|   | J.J. I         |                                                     | · · · · · · · · · · · · · · · · · · · |



|   | 5.3.2              | EEPROM MODE AT RESET                            |             |
|---|--------------------|-------------------------------------------------|-------------|
|   | 5.3.3              | EEPROM SPACE ADDRESS MAP                        | 44          |
|   | 5.4 I2C            | INTERFACE                                       |             |
|   | 5.4.1              | 12C REGISTER WRITE ACCESS                       | 45          |
|   | 5.4.2              | 12C REGISTER READ ACCESS                        | 47          |
| , | HOT DI             | UG SUPPORT                                      | <b>=</b> -1 |
| 6 | HOTPL              | JUG SUPPORT                                     | 5           |
|   | 6.1 HO             | T PLUG TYPES                                    | 51          |
|   | 6.1.1              | SURPRISED SERIAL HOT PLUG                       |             |
|   | 6.1.2              | MANAGED SERIAL HOT PLUG                         |             |
|   |                    | MING SEQUENCE FOR SURPRISED HOT PLUG OPERATION  |             |
|   |                    |                                                 |             |
| 7 | CROSS-             | DOMAIN END-POINT                                | 55          |
|   | 7.1 GE             | NERAL DESCRIPTION                               | 55          |
|   | 7.1.1              | FAIL-OVER                                       |             |
|   | 7.1.2              | CO-PROCESSOR                                    |             |
|   |                    | RT CONFIGURATION                                |             |
|   |                    | R TRANSLATION FOR REMOTE HOST DOMAIN            |             |
|   | 7.3.1              | DIRECT ADDRESS TRANSLATION (DAT)                |             |
|   | 7.3.1              | ADDRESS LOOK-UP TRANSLATION (ALUT)              |             |
|   | 7.3.3              | ID TRANSLATIONID TRANSLATION                    |             |
|   |                    | R TRANSLATION FOR MAIN HOST DOMAIN              |             |
|   |                    | RATCHPADS AND DOORBELLS                         |             |
|   |                    |                                                 |             |
| 8 | DIRECT             | Γ MEMORY ACCESS                                 | 59          |
|   | 0.1 GF             | NED AL DEGODIDATION                             | <b>5</b> 0  |
|   |                    | NERAL DESCRIPTION                               |             |
|   |                    | IA CONFIGURATION                                |             |
|   | 8.2.1              | DMA FUNCTIONS                                   |             |
|   | 8.2.1.1            |                                                 |             |
|   | 8.2.1.2<br>8.2.1.3 |                                                 |             |
|   | 8.2.1.3<br>8.2.2   | DMA CONTROL REGISTER                            |             |
|   | 8.2.2.1            |                                                 |             |
|   | 8.2.2.2            |                                                 |             |
|   |                    | IA DESCRIPTORS AND TRANSFERS                    |             |
|   | 8.3.1              | DESCRIPTORS                                     |             |
|   | 8.3.1.1            |                                                 |             |
|   | 8.3.1.2            |                                                 |             |
|   | 8.3.1.3            |                                                 |             |
|   | 8.3.2              | TRANSFER                                        |             |
|   | 8.3.2.1            |                                                 |             |
|   | 8.3.2.2            | CROSS DOMAIN TRANSFER                           | 63          |
|   | 8.3.3              | DESCRIPTOR LAYOUT                               | 63          |
|   | 8.3.3.1            | DOMAIN AND ADDRESS FIELD                        | 64          |
|   | 8.3.3.2            | 2 TRANSFER COUNT FIELD                          | 64          |
|   | 8.3.3.3            |                                                 |             |
|   | 8.3.3.4            |                                                 |             |
|   | 8.3.3.5            |                                                 |             |
|   | 8.3.3.6            |                                                 |             |
|   |                    | ROR REPORTING AND HANDLING                      |             |
|   | 8.4.1              | ERROR REPORTING                                 |             |
|   | 8.4.1.1            |                                                 |             |
|   | 8.4.1.2            |                                                 |             |
|   | 8.4.1.3            |                                                 |             |
|   | 8.4.2              | ERROR LOGGING                                   |             |
|   | 8.4.3              | DATA INTEGRITY                                  |             |
|   | 8.4.4              | ERROR HANDLING FOR UNCORRECTABLE ERROR DETECTED | 67          |



| 8.4.4. |                                                                       |       |
|--------|-----------------------------------------------------------------------|-------|
| 8.4.4. |                                                                       |       |
| 8.4.5  | ERROR HANDLING FOR DMA READ                                           | 67    |
| REGIS  | TER DESCRIPTION                                                       | ••••• |
| 9.1 RE | GISTER TYPES                                                          | 68    |
|        | GISTER ACCESS                                                         |       |
| 9.2.1  | PCI-COMPATIBLE CONFIGURATION MECHANISM                                |       |
| 9.2.2  | PCI EXPRESS ENHANCED CONFIGURATION ACCESS MECHANISM                   |       |
| 9.2.3  | DEVICE SPECIFIC MEMORY MAPPED CONFIGURATION MECHANISM                 |       |
|        | ANSPARENT MODE CONFIGURATION REGISTERS                                |       |
| 9.3.1  | VENDOR ID REGISTER – OFFSET 00h                                       |       |
| 9.3.2  | DEVICE ID REGISTER – OFFSET 00h                                       |       |
| 9.3.3  | COMMAND REGISTER – OFFSET 04h                                         |       |
| 9.3.4  | PRIMARY STATUS REGISTER – OFFSET 04h                                  |       |
| 9.3.5  | REVISION ID REGISTER – OFFSET 08h                                     |       |
| 9.3.6  | CLASS REGISTER – OFFSET 08h                                           |       |
| 9.3.7  | CACHE LINE REGISTER – OFFSET 0Ch                                      |       |
| 9.3.8  | PRIMARY LATENCY TIMER REGISTER – OFFSET 0Ch                           |       |
| 9.3.9  | HEADER TYPE REGISTER – OFFSET 0Ch                                     |       |
| 9.3.10 | BASE ADDRESS 0 REGISTER – OFFSET 10h (Upstream Port Only)             |       |
| 9.3.11 | BASE ADDRESS 1 REGISTER – OFFSET 14h (Upstream Port Only)             |       |
| 9.3.12 | PRIMARY BUS NUMBER REGISTER – OFFSET 18h                              |       |
| 9.3.13 | SECONDARY BUS NUMBER REGISTER – OFFSET 18h                            |       |
| 9.3.14 | SUBORDINATE BUS NUMBER REGISTER – OFFSET 18h                          |       |
| 9.3.15 | SECONDARY LATENCY TIMER REGISTER – OFFSET 18h                         |       |
| 9.3.16 | I/O BASE ADDRESS REGISTER – OFFSET 1Ch                                |       |
| 9.3.17 | I/O LIMIT ADDRESS REGISTER – OFFSET 1Ch                               |       |
| 9.3.18 | SECONDARY STATUS REGISTER – OFFSET 1Ch                                |       |
| 9.3.19 | MEMORY BASE ADDRESS REGISTER – OFFSET 20h                             |       |
| 9.3.20 | MEMORY LIMIT ADDRESS REGISTER – OFFSET 20h                            |       |
| 9.3.21 | PREFETCHABLE MEMORY BASE ADDRESS REGISTER – OFFSET 24h                |       |
| 9.3.22 | PREFETCHABLE MEMORY LIMIT ADDRESS REGISTER – OFFSET 24h               |       |
| 9.3.23 | PREFETCHABLE MEMORY BASE ADDRESS UPPER 32-BITS REGISTER -OFFSET 28h   |       |
| 9.3.24 | PREFETCHABLE MEMORY LIMIT ADDRESS UPPER 32-BITS REGISTER – OFFSET 2Ch |       |
| 9.3.25 | I/O BASE ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h                  |       |
| 9.3.26 | I/O LIMIT ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h                 |       |
| 9.3.27 | CAPABILITY POINTER REGISTER – OFFSET 34h                              |       |
| 9.3.28 | INTERRUPT LINE REGISTER – OFFSET 3Ch                                  |       |
| 9.3.29 | INTERRUPT PIN REGISTER – OFFSET 3Ch                                   | 79    |
| 9.3.30 | BRIDGE CONTROL REGISTER – OFFSET 3Ch                                  | 79    |
| 9.3.31 | POWER MANAGEMENT CAPABILITIES REGISTER – OFFSET 40h                   | 80    |
| 9.3.32 | POWER MANAGEMENT DATA REGISTER – OFFSET 44h                           | 81    |
| 9.3.33 | PPB SUPPORT EXTENSIONS REGISTER – OFFSET 44h                          | 81    |
| 9.3.34 | DATA REGISTER- OFFSET 44h                                             |       |
| 9.3.35 | MSI CAPABILITIES REGISTER – OFFSET 48h                                |       |
| 9.3.36 | MESSAGE ADDRESS REGISTER – OFFSET 4Ch                                 | 82    |
| 9.3.37 | MESSAGE UPPER ADDRESS REGISTER – OFFSET 50h                           | 82    |
| 9.3.38 | MESSAGE DATA REGISTER – OFFSET 54h                                    |       |
| 9.3.39 | MESSAGE MASK REGISTER – OFFSET 58h                                    | 82    |
| 9.3.40 | MESSAGE PENDING REGISTER – OFFSET 5Ch                                 | 82    |
| 9.3.41 | PCI EXPRESS CAPABILITIES REGISTER – OFFSET 68h                        | 82    |
| 9.3.42 | CAPABILITIES REGISTER – OFFSET 6Ch                                    | 83    |
| 9.3.43 | DEVICE CONTROL REGISTER – OFFSET 70h                                  | 83    |
| 9.3.44 | DEVICE STATUS REGISTER – OFFSET 70h                                   | 84    |



| 9.3.45           | LINK CAPABILITIES REGISTER – OFFSET /4h                                                                                                    | 84    |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 9.3.46           | LINK CONTROL REGISTER – OFFSET 78h                                                                                                         | 85    |
| 9.3.47           | LINK STATUS REGISTER – OFFSET 78h                                                                                                          | 86    |
| 9.3.48           | SLOT CAPABILITIES REGISTER - OFFSET 7Ch (Downstream Port Only)                                                                             |       |
| 9.3.49           | SLOT CONTROL REGISTER - OFFSET 80h (Downstream Port Only)                                                                                  | 87    |
| 9.3.50           | SLOT STATUS REGISTER – OFFSET 80h (Downstream Port Only)                                                                                   | 87    |
| 9.3.51           | DEVICE CAPABILITIES REGISTER 2 – OFFSET 8Ch                                                                                                | 88    |
| 9.3.52           | DEVICE CONTROL REGISTER 2 – OFFSET 90h                                                                                                     |       |
| 9.3.53           | DEVICE STATUS REGISTER 2 – OFFSET 90h                                                                                                      |       |
| 9.3.54           | LINK CAPABILITIES REGISTER 2 – OFFSET 94h                                                                                                  |       |
| 9.3.55           | LINK CONTROL REGISTER 2 – OFFSET 98h                                                                                                       |       |
| 9.3.56           | LINK STATUS REGISTER 2 – OFFSET 98h                                                                                                        |       |
| 9.3.57           | SLOT CAPABILITIES REGISTER 2 – OFFSET 9Ch                                                                                                  |       |
| 9.3.58           | SLOT CONTROL REGISTER 2 – OFFSET A0h                                                                                                       |       |
| 9.3.59           | SLOT STATUS REGISTER 2 – OFFSET A0h                                                                                                        |       |
| 9.3.60           | SSID/SSVID CAPATILITIES REGISTER – OFFSET A4h                                                                                              |       |
| 9.3.61           | SUBSYSTEM VENDOR ID REGISTER – OFFSET A8h                                                                                                  |       |
| 9.3.62           | SYSTEM ID REGISTER – OFFSET A8h                                                                                                            |       |
| 9.3.63           | MSI-X CAPATILITIES REGISTER – OFFSET B0h (Upstream Port Only)                                                                              |       |
| 9.3.64           | MSI-X TABLE OFFSET/TABLE BIR REGISTER – OFFSET B4h (Upstream Port Only)                                                                    |       |
| 9.3.65           | MSI- X PBA OFFSET / PBA BIR REGISTER – OFFSET B8h (Upstream Port Only)                                                                     |       |
| 9.3.66           | BAR O CONFIGURATION REGISTER – OFFSET E0h (Upstream Port Only)                                                                             |       |
| 9.3.67           | BAR 0-1 CONFIGURATION REGISTER – OFFSET E4h (Upstream Port Only)                                                                           | 92    |
| 9.3.68           | PCI EXPRESS ADVANCED ERROR REPORTING ENHANCED CAPABILITY HEADER REGISTER                                                                   |       |
|                  | T 100h                                                                                                                                     |       |
| 9.3.69           | UNCORRECTABLE ERROR STATUS REGISTER – OFFSET 104h                                                                                          |       |
| 9.3.70           | UNCORRECTABLE ERROR MASK REGISTER – OFFSET 108h                                                                                            |       |
| 9.3.71           | UNCORRECTABLE ERROR SEVERITY REGISTER – OFFSET 10Ch                                                                                        |       |
| 9.3.72           | CORRECTABLE ERROR STATUS REGISTER – OFFSET 110h                                                                                            |       |
| 9.3.73           | CORRECTABLE ERROR MASK REGISTER – OFFSET 114h                                                                                              |       |
| 9.3.74           | ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h                                                                              |       |
| 9.3.75           | HEADER LOG REGISTER – OFFSET From 11Ch to 128h                                                                                             |       |
| 9.3.76           | PCI EXPRESS VIRTUAL CHANNEL ENHANCED CAPABILITYHEADER REGISTER – OFFSET 1                                                                  |       |
| 7.5.70           | 96                                                                                                                                         | 2011  |
| 9.3.77           | PORT VC CAPABILITY REGISTER 1 – OFFSET 134h                                                                                                | 96    |
| 9.3.78           | PORT VC CAPABILITY REGISTER 2 – OFFSET 138h                                                                                                |       |
| 9.3.79           | PORT VC CONTROL REGISTER – OFFSET 13Ch                                                                                                     |       |
| 9.3.80           | PORT VC STATUS REGISTER – OFFSET 13Ch                                                                                                      |       |
| 9.3.81           | VC RESOURCE CAPABILITY REGISTER (0) – OFFSET 140h                                                                                          |       |
| 9.3.82           | VC RESOURCE CONTROL REGISTER (0) – OFFSET 144h                                                                                             |       |
| 9.3.83           | VC RESOURCE STATUS REGISTER (0) – OFFSET 148h                                                                                              |       |
| 9.3.84           | DEVICE SERIAL NUMBER ENHANCED CAPABILITY HEADER REGISTER – OFFSET 1A0h                                                                     |       |
| 9.3.85           | DEVICE SERIAL NUMBER LOWER DW REGISTER – OFFSET 1A4h                                                                                       |       |
| 9.3.86           | DEVICE SERIAL NUMBER HIGHER DW REGISTER – OFFSET 1A4h                                                                                      |       |
| 9.3.87           | PCI EXPRESS POWER BUDGETING ENHANCED CAPABILITY HEADER REGISTER – OFFSET                                                                   |       |
|                  | pstream Port Only)                                                                                                                         |       |
| 9.3.88           | DATA SELECT REGISTER – OFFSET 1B4h (Upstream Port Only)                                                                                    |       |
| 9.3.89           | POWER BUDGETING DATA REGISTER – OFFSET 1B4h (Upstream Port Only)                                                                           |       |
| 9.3.69<br>9.3.90 | POWER BUDGET CAPABILITY REGISTER – OFFSET 1BCh (Upstream Port Only)<br>POWER BUDGET CAPABILITY REGISTER – OFFSET 1BCh (Upstream Port Only) |       |
| 9.3.90<br>9.3.91 | ACS ENHANCED CAPABILITY HEADER REGISTER – OFFSET 18Ch (Upstream Port Only)                                                                 |       |
| 9.3.91<br>9.3.92 | ACS ENHANCED CAPABILITY HEADER REGISTER – OFFSET TCon (Downstream Port Only)  ACS CAPABILITY REGISTER – OFFSET 1C4h (Downstream Port Only) |       |
| 9.3.92<br>9.3.93 | EGRESS CONTROL VECTOR REGISTER – OFFSET 1C4n (Downstream Port Only)                                                                        |       |
| 9.3.93<br>9.3.94 | MULTI-CAST ENHANCED CAPABILITY HEADER REGISTER – OFFSET 1D0h                                                                               |       |
| 9.3.94<br>9.3.95 | MULTI-CAST ENHANCED CAPABILITY HEADER REGISTER – OFFSET TD0n<br>MULTI-CAST CAPABILITY REGISTER – OFFSET 1D4h                               |       |
| 9.3.95<br>9.3.96 | MULTI-CAST CAPABILITY REGISTER – OFFSET 1D4hMULTI-CAST CONTROL REGISTER – OFFSET 1D4h                                                      |       |
| 9 7 90           | WULLI-VAST VUNTKUL KEUISTEK – UFFSET 11941k                                                                                                | . LOO |



| 9.3.97  | MULTI-CAST BASE ADDRESS 0 REGISTER – OFFSET 1D8h                    | 101 |
|---------|---------------------------------------------------------------------|-----|
| 9.3.98  | MULTI-CAST BASE ADDRESS 1 REGISTER – OFFSET 1DCh                    | 101 |
| 9.3.99  | MULTI-CAST RECEIVER REGISTER – OFFSET 1E0h                          | 101 |
| 9.3.100 | MULTI-CAST RECEIVER UPPER 32-BITS REGISTER – OFFSET 1E4h            | 101 |
| 9.3.101 | MULTI-CAST BLOCK ALL REGISTER – OFFSET 1E8h                         | 101 |
| 9.3.102 | MULTI-CAST BLOCK ALL UPPER 32-BITS REGISTER – OFFSET 1ECh           | 101 |
| 9.3.103 | MULTI-CAST BLOCK UNTRANSLATED REGISTER – OFFSET 1F0h                | 101 |
| 9.3.104 | MULTI-CAST BLOCK UNTRANSLATED UPPER 32-BITS REGISTER – OFFSET 1F4h  | 101 |
| 9.3.105 | LTR EXTENDED CAPABILITY HEADER - OFFSET 200h (Upstream Port Only)   |     |
| 9.3.106 | MAX SNOOP LATENCY REGISTER - OFFSET 204h (Upstream Port Only)       |     |
| 9.3.107 | MAX NO-SNOOP LATENCY REGISTER – OFFSET 204h (Upstream Port Only)    |     |
| 9.3.108 | SECONDARY PCI EXPRESS EXTENDED CAPABILITY HEADER – OFFSET 210h      |     |
| 9.3.109 | LINK CONTROL 3 REGISTER – OFFSET 214h                               |     |
| 9.3.110 | LANE ERROR STATUS REGISTER – OFFSET 218h                            |     |
| 9.3.111 | LANE EQUALIZATION CONTROL REGISTER - OFFSET 21Ch/22C/230h           |     |
| 9.3.112 | DPC EXTENDED CAPABILITY HEADER - OFFSET 2A0h (Downstream Port Only) |     |
| 9.3.113 | DPC CAPABILITY REGISTER - OFFSET 2A4h (Downstream Port Only)        | 103 |
| 9.3.114 | DPC CONTROL REGISTER - OFFSET 2A4h (Downstream Port Only)           | 104 |
| 9.3.115 | DPC STATUS REGISTER – OFFSET 2A8h (Downstream Port Only)            |     |
| 9.3.116 | DPC ERROR SOURCE ID REGISTER – OFFSET 2A8h (Downstream Port Only)   |     |
| 9.3.117 | LI PM SUBSTATES ENHANCED CAPABILITY HEADER – OFFSET 2B0h            | 104 |
| 9.3.118 | L1 PM SUBSTATES CAPABILITY REGISTER – OFFSET 2B4h                   |     |
| 9.3.119 | L1 PM SUBSTATES CONTROL 1 REGISTER – OFFSET 2B8h                    |     |
| 9.3.120 | L1 PM SUBSTATES CONTROL 2 REGISTER – OFFSET 2BCh                    |     |
| 9.3.121 | VENDOR-SPECIFIC ENHANCED CAPABILITY HEADER – OFFSET 300h            |     |
| 9.3.122 | VENDOR-SPECIFIC HEADER – OFFSET 304h                                |     |
| 9.3.123 | EEPROM CONTROL REGISTER – OFFSET 308h (Upstream Port Only)          |     |
| 9.3.124 | EEPROM ADDRESS AND DATA REGISTER – OFFSET 30Ch (Upstream Port Only) |     |
| 9.3.125 | DEBUGOUT CONTROL REGISTER – OFFSET 310h (Port 0 Only)               |     |
| 9.3.126 | DEBUGOUT DATA REGISTER – OFFSET 314h (Port 0 Only)                  | 106 |
| 9.3.127 | I2C CONTROL AND STATUS REGISTER – OFFSET 318h (Port 0 Only)         |     |
| 9.3.128 | GPIO 0-15 DIRECTION CONTROL REGISTER – OFFSET 31Ch (Port 0 Only)    |     |
| 9.3.129 | GPIO 16-31 DIRECTION CONTROL REGISTER – OFFSET 320h (Port 0 Only)   |     |
| 9.3.130 | GPIO INPUT DE-BOUNCE REGISTER – OFFSET 324h (Port 0 Only)           |     |
| 9.3.131 | GPIO 0-15 INPUT DATA REGISTER – OFFSET 328h (Port 0 Only)           |     |
| 9.3.132 | GPIO 16-31 INPUT DATA REGISTER – OFFSET 32Ch (Port 0 Only)          |     |
| 9.3.133 | GPIO 0-15 OUTPUT DATA REGISTER – OFFSET 330h (Port 0 Only)          |     |
| 9.3.134 | GPIO 16-31 OUTPUT DATA REGISTER – OFFSET 334h (Port 0 Only)         |     |
| 9.3.135 | GPIO 0-31 INTERRUPT POLARITY REGISTER – OFFSET 338h (Port 0 Only)   |     |
| 9.3.136 | GPIO 0-31 INTERRUPT STATUS REGISTER – OFFSET 33Ch (Port 0 Only)     |     |
| 9.3.137 | GPIO 0-31 INTERRUPT MASK REGISTER – OFFSET 340h (Port 0 Only)       |     |
| 9.3.138 | OPERATION MODE REGISTER – OFFSET 348h (Port 0 Only)                 |     |
| 9.3.139 | CLOCK BUFFER CONTROL REGISTER – OFFSET 34Ch (Port 0 Only)           |     |
| 9.3.140 | LTSSM CSR 0 REGISTER – OFFSET 380h                                  |     |
| 9.3.141 | LTSSM CSR 1 REGISTER – OFFSET 384h                                  |     |
| 9.3.142 | LTSSM CSR 2 REGISTER – OFFSET 388h                                  |     |
| 9.3.143 | LTSSM CSR 3 REGISTER – OFFSET 38Ch                                  |     |
| 9.3.144 | LTSSM 0 REGISTER – OFFSET 390h                                      |     |
| 9.3.145 | LTSSM 1 REGISTER – OFFSET 394h                                      |     |
| 9.3.146 | LTSSM 2 REGISTER – OFFSET 398h                                      |     |
| 9.3.147 | LTSSM 3 REGISTER – OFFSET 39Ch                                      |     |
| 9.3.148 | LTSSM 4 REGISTER – OFFSET 3A0h                                      |     |
| 9.3.149 | LTSSM 5 REGISTER – OFFSET 3A4h                                      |     |
| 9.3.150 | LTSSM 6 REGISTER – OFFSET 3A8h                                      |     |
| 9.3.151 | LTSSM 7 REGISTER – OFFSET 3ACh                                      |     |
| /       |                                                                     |     |





| 9.3.152            | LTSSM 8 REGISTER – OFFSET 3B0h                                          | 118     |
|--------------------|-------------------------------------------------------------------------|---------|
| 9.3.153            | LTSSM 9 REGISTER – OFFSET 3B4h                                          | 119     |
| 9.3.154            | LTSSM 10 REGISTER – OFFSET 3B8h                                         | 119     |
| 9.3.155            | LTSSM 11 REGISTER – OFFSET 3BCh                                         | 119     |
| 9.3.156            | LTSSM 12 REGISTER – OFFSET 3C0h                                         | 120     |
| 9.3.157            | LTSSM 13 REGISTER – OFFSET 3C4h                                         | 120     |
| 9.3.158            | LTSSM 14 REGISTER – OFFSET 3C8h                                         |         |
| 9.3.159            | LTSSM 15 REGISTER – OFFSET 3CCh                                         |         |
| 9.3.160            | DLL CSR 0 REGISTER – OFFSET 420h                                        |         |
| 9.3.161            | DLL CSR 1 REGISTER – OFFSET 424h                                        |         |
| 9.3.162            | DLL CSR 2 REGISTER – OFFSET 428h                                        |         |
| 9.3.163            | DLL CSR 3 REGISTER – OFFSET 42Ch                                        |         |
| 9.3.164            | DLL CSR 4 REGISTER – OFFSET 430h                                        |         |
| 9.3.165            | DLL CSR 5 REGISTER – OFFSET 434h                                        |         |
| 9.3.166            | DLL CSR 6 REGISTER – OFFSET 438h                                        |         |
| 9.3.167            | DLL CSR 7 REGISTER – OFFSET 43Ch                                        |         |
| 9.3.168            | DLL CSR 8 REGISTER – OFFSET 440h                                        |         |
| 9.3.169            | DLL CSR 9 REGISTER – OFFSET 444h                                        |         |
| 9.3.170            | DLL CSR 10 REGISTER – OFFSET 448h                                       |         |
| 9.3.170            | DLL CSR 10 REGISTER – OFFSET 446h                                       |         |
| 9.3.171            | DLL CSR 11 REGISTER – OFFSET 44Cn                                       |         |
| 9.3.172            | DLL CSR 12 REGISTER – OFFSET 450h                                       |         |
|                    |                                                                         |         |
| 9.3.174<br>9.3.175 | DLL CSR 14 REGISTER - OFFSET 458h                                       | 120     |
|                    | DLL CSR 15 REGISTER - OFFSET 45Ch                                       |         |
| 9.3.176            | DLL CSR 16 REGISTER - OFFSET 460h                                       |         |
| 9.3.177            | DLL CSR 17 REGISTER - OFFSET 464h                                       |         |
| 9.3.178            | DLL CSR 18 REGISTER - OFFSET 468h                                       |         |
| 9.3.179            | DLL CSR 19 REGISTER – OFFSET 46Ch                                       |         |
| 9.3.180            | LA DEBUG REGISTER – OFFSET 470h                                         |         |
| 9.3.181            | TL CSR 0 REGISTER - OFFSET 4C0h                                         |         |
| 9.3.182            | TL CSR 1 REGISTER – OFFSET 4C4h                                         |         |
| 9.3.183            | TL CSR 2 REGISTER – OFFSET 4C8h                                         |         |
| 9.3.184            | TL CSR 3 REGISTER – OFFSET 4CCh (Port 0 Only)                           |         |
| 9.3.185            | TL CSR 4 REGISTER – OFFSET 4D0h                                         |         |
| 9.3.186            | DEVICE CONFIGURATION 0 REGISTER - OFFSET 504h (Port 0 Only)             |         |
| 9.3.187            | DEVICE CONFIGURATION 1 REGISTER – OFFSET 508h (Port 0 Only)             |         |
| 9.3.188            | DEVICE CONFIGURATION 2 REGISTER – OFFSET 50Ch (Port 0 Only)             |         |
| 9.3.189            | DEVICE CLOCK EXTERNAL CONTROL REGISTER – OFFSET 510h (Port 0 Only)      |         |
| 9.3.190            | DEVICE SRIS MODE EXTERNAL CONTROL REGISTER – OFFSET 514h (Port 0 Only)  |         |
| 9.3.191            | DEVICE COMM REFCLK MODE EXTERNAL CONTROL REGISTER – OFFSET 518h (Port   | 0 Only) |
|                    | 131                                                                     |         |
| 9.3.192            | MBIST CFG CONTROL REGISTER – OFFSET 51Ch (Port 0 Only)                  |         |
| 9.3.193            | MBIST CFG STATUS REGISTER – OFFSET 520h (Port 0 Only)                   |         |
| 9.3.194            | NOC BIST CONTROL REGISTER – OFFSET 524h (Port 0 Only)                   |         |
| 9.3.195            | EXTERNAL LOOPBACK PRBS CONTROL REGISTER - OFFSET 528h (Port 0 Only)     |         |
| 9.3.196            | PHY SRAM PROGRAM 0 REGISER – OFFSET 52Ch (Port 0 Only)                  |         |
| 9.3.197            | PHY SRAM PROGRAM 1 REGISTER – OFFSET 530h (Port 0 Only)                 |         |
| 9.3.198            | FAILOVER CONTROL REGISTER – OFFSET 534h (Port 0 Only)                   |         |
| 9.3.199            | THERMAL SENSOR INT MASK AND STATUS REGISTER – OFFSET 538h (Port 0 Only) |         |
| 9.3.200            | THERMAL SENSOR CONTROL REGISTER – OFFSET 53Ch (Port 0 Only)             |         |
| 9.3.201            | DEVICE ELASTIC BUFFER EMPTY MODE EXTERNAL CONTROL REGISTER – OFFSET     | 540h    |
|                    | nly)                                                                    |         |
| 9.3.202            | DEVICE MISC REGISTER – OFFSET 544h (Port 0 Only)                        | 134     |
| 9.3.203            | SWITCH DOMAIN MODE CONTROL REGISTER – OFFSET 558h (Port 0 Only)         | 134     |
| 0 3 204            | PORT CLOCK CONTROL REGISTER - OFFSET 55Ch (Part 0 Only)                 | 135     |



| 9.3.205 | PERFORMANCE COUNTER CONTROL REGISTER – OFFSET 56Ch                        | 135 |
|---------|---------------------------------------------------------------------------|-----|
| 9.3.206 | PHY SOURCE SELECT REGISTER – OFFSET 570h                                  | 135 |
| 9.3.207 | NIC CTRL 0 REGISTER – OFFSET 5A0h (Port 0 Only)                           |     |
| 9.3.208 | NIC CTRL 1 REGISTER – OFFSET 5A4h (Port 0 Only)                           | 135 |
| 9.3.209 | NIC CTRL 2 REGISTER – OFFSET 5A8h (Port 0 Only)                           | 136 |
| 9.3.210 | NIC CTRL 3 REGISTER – OFFSET 5ACh (Port 0 Only)                           |     |
| 9.3.211 | NIC CTRL 4 REGISTER – OFFSET 5B0h (Port 0 Only)                           | 136 |
| 9.3.212 | CR RW CTRL AND STATUS REGISTER - OFFSET 5C0h (Port 0 Only)                | 136 |
| 9.3.213 | CR CTRL 0 REGISTER – OFFSET 5C4h (Port 0 Only)                            | 136 |
| 9.3.214 | CR CTRL 1 REGISTER – OFFSET 5C8h (Port 0 Only)                            | 137 |
| 9.3.215 | CR CTRL 2 REGISTER – OFFSET 5CCh (Port 0 Only)                            | 137 |
| 9.3.216 | CR CTRL 3 REGISTER – OFFSET 5D0h (Port 0 Only)                            | 137 |
| 9.3.217 | THERMAL SENSOR TEST REGISTER – OFFSET 5D4h (Port 0 Only)                  | 137 |
| 9.3.218 | THERMAL SENSOR CTRL 0 REGISTER - OFFSET 5D8h (Port 0 Only)                |     |
| 9.3.219 | THERMAL SENSOR CTRL 1 REGISTER – OFFSET 5DCh (Port 0 Only)                |     |
| 9.3.220 | THERMAL SENSOR CTRL 2 REGISTER – OFFSET 5E0h (Port 0 Only)                |     |
| 9.3.221 | INGRESS COMPLETION TLP PACKET COUNT[31:0] REGISTER – OFFSET 600h          |     |
| 9.3.222 | INGRESS COMPLETION TLP PACKET COUNT[47:32] REGISTER – OFFSET 604h         |     |
| 9.3.223 | INGRESS COMPLETION TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 608h    |     |
| 9.3.224 | INGRESS COMPLETION TLP PAYLOAD BYTE COUNT[47:32] REGITER – OFFSET 60Ch    |     |
| 9.3.225 | INGRESS POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 610h                |     |
| 9.3.226 | INGRESS POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 614h               |     |
| 9.3.227 | INGRESS POST TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 618h          |     |
| 9.3.228 | INGRESS POST TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 61Ch         |     |
| 9.3.229 | INGRESS BAD TLP PACKET COUNT[31:0] REGISTER – OFFSET 620h                 |     |
| 9.3.230 | INGRESS NON-POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 628h            |     |
| 9.3.231 | INGRESS NON-POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 62Ch           |     |
| 9.3.232 | EGRESS COMPLETION TLP PACKET COUNT[31:0] REGISTER - OFFSET 630h           |     |
| 9.3.233 | EGRESS COMPLETION TLP PACKET COUNT[47:32] REGISTER – OFFSET 634h          |     |
| 9.3.234 | EGRESS COMPLETION TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 638h     |     |
| 9.3.235 | EGRESS COMPLETION TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 63Ch    |     |
| 9.3.236 | EGRESS POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 640h                 |     |
| 9.3.237 | EGRESS POST TLP PACKET BYTE COUNT[47:32] REGISTER – OFFSET 644h           |     |
| 9.3.238 | EGRESS POST TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 648h           |     |
| 9.3.239 | EGRESS POST TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 64Ch          |     |
| 9.3.240 | EGRESS ERROR TLP PACKET COUNT[15:0] REGISTER – OFFSET 650h                |     |
| 9.3.241 | EGRESS ERROR TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 654h         |     |
| 9.3.242 | EGRESS NON-POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 658h             |     |
| 9.3.243 | EGRESS NON-POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 65Ch            | 143 |
| 9.3.244 | TL/DLL/MAC/PHY ERROR TYPE SEL REGISTER – OFFSET 660h                      |     |
| 9.3.245 | TL/DLL/MAC/PHY ERROR COUNT 0 REGISTER – OFFSET 664h                       |     |
| 9.3.246 | TL/DLL/MAC/PHY ERROR COUNT 1 REGISTER – OFFSET 668h                       |     |
| 9.3.247 | TL/DLL/MAC/PHY ERROR COUNT 2 REGISTER – OFFSET 66Ch                       |     |
| 9.3.248 | TL/DLL/MAC/PHY ERROR MASK 0 REGISTER – OFFSET 670h                        |     |
| 9.3.249 | TL/DLL/MAC/PHY ERROR MASK 1 REGISTER – OFFSET 674h                        |     |
| 9.3.250 | TL/DLL/MAC/PHY ERROR MASK 2 REGISTER – OFFSET 678h                        |     |
| 9.3.251 | INGRESS ERROR COUNTER ENABLE REGISTER – OFFSET 67Ch                       |     |
| 9.3.252 | TRIGGER 1 MASK REGISTER – OFFSET 700h (Port 0 Only)                       |     |
| 9.3.253 | TRIGGER 2 MASK REGISTER – OFFSET 704h (Port 0 Only)                       |     |
| 9.3.254 | PATTERN 1 SETTING REGISTER – OFFSET 708h (Port 0 Only)                    |     |
| 9.3.255 | PATTERN 2 SETING REGISTER – OFFSET 70Ch (Port 0 Only)                     |     |
| 9.3.256 | TRIGGER 1 DEBUG_OUT MODE SELECTION REGISTER – OFFSET 710h (Port 0 Only)   |     |
| 9.3.257 | TRIGGER 2 DEBUG_OUT MODE SELECTION REGISTER – OFFSET 714h (Port 0 Only)   |     |
| 9.3.258 | TRIGGER 1 AND/OR CONDITION SELECTION REGISTER – OFFSET 718h (Port 0 Only) |     |
| 9.3.259 | TRIGGER 2 AND/OR CONDITION SELECTION REGISTER – OFFSET 71Ch (Port 0 Only) |     |
|         |                                                                           |     |



| 9.3.260 | TRIGGER SELECT REGISTER – OFFSET 720h (Port 0 Only)                   | 147 |
|---------|-----------------------------------------------------------------------|-----|
| 9.3.261 | TRIGGER POSITION SELECT REGISTER - OFFSET 724h (Port 0 Only)          |     |
| 9.3.262 | TRIGGER COUNTER SETTING REGISTER - OFFSET 72Ch (Port 0 Only)          | 148 |
| 9.3.263 | TRIGGER START REGISTER – OFFSET 730h (Port 0 Only)                    | 148 |
| 9.3.264 | READ WAVEFORM DATA REGISTER - OFFSET 734h (Port 0 Only)               | 148 |
| 9.3.265 | SAMPLE RATE SETTING REGISTER - OFFSET 738h (Port 0 Only)              | 148 |
| 9.3.266 | WAVEFORM OUTPUT PORT SELECT REGISTER - OFFSET 73Ch (Port 0 Only)      | 148 |
| 9.3.267 | WAVEFORM READ EVENT RESET REGISTER - OFFSET 748h (Port 0 Only)        | 149 |
| 9.3.268 | DUMP MEMORY TO GPIO RATE CONTROL REGISTER - OFFSET 74Ch (Port 0 Only) | 149 |
| 9.3.269 | DUMP WAVEFORM START REGISTER - OFFSET 750h (Port 0 Only)              |     |
| 9.3.270 | FREE RUN BUTTON REGISTER - OFFSET 754h (Port 0 Only)                  | 149 |
| 9.4 CD  | LEP CONFIGURATION REGISTERS                                           |     |
| 9.4.1   | VENDOR ID REGISTER – OFFSET 00h                                       | 155 |
| 9.4.2   | DEVICE ID REGISTER – OFFSET 00h                                       | 155 |
| 9.4.3   | COMMAND REGISTER – OFFSET 04H                                         | 155 |
| 9.4.4   | PRIMARY STATUS REGISTER – OFFSET 04H                                  | 156 |
| 9.4.5   | REVISION REGISTER – OFFSET 08H                                        |     |
| 9.4.6   | CLASS REGISTER – OFFEST 08H                                           |     |
| 9.4.7   | CACHE LINE REGISTER – OFFSET 0Ch                                      |     |
| 9.4.8   | PRIMARY LATENCY TIMER REGISTER – OFFSET 0Ch                           |     |
| 9.4.9   | HEADER TYPE REGISTER – OFFSET 0Ch                                     |     |
| 9.4.10  | BAR 0 REGISTER - OFFSET 10h                                           |     |
| 9.4.11  | BAR 1 REGISTER – OFFSET 14h                                           |     |
| 9.4.12  | BAR 2 REGISTER – OFFSET 18h                                           |     |
| 9.4.13  | BAR 3 REGISTER – OFFSET 1Ch                                           |     |
| 9.4.14  | BAR 4 REGISTER – OFFSET 20h                                           |     |
| 9.4.15  | BAR 5 REGISTER – OFFSET 24h                                           |     |
| 9.4.16  | SSVID REGISTER – OFFSET 2Ch                                           |     |
| 9.4.17  | SSID REGISTER – OFFSET 2Ch                                            |     |
| 9.4.18  | CAPABILITY POINTER REGISTER – OFFSET 34h                              |     |
| 9.4.19  | INTERRUPT LINE REGISTER – OFFSET 3Ch                                  |     |
| 9.4.20  | INTERRUPT PIN REGISTER – OFFSET 3Ch                                   |     |
| 9.4.21  | POWER MANAGEMENT CAPABILITIES REGISTER – OFFSET 40h                   |     |
| 9.4.22  | POWER MANAGEMENT DATA REGISTER – OFFSET 44h                           |     |
| 9.4.23  | PPB SUPPORT EXTENSIONS REGISTER – OFFSET 44h                          |     |
| 9.4.24  | DATA REGISTER– OFFSET 44h                                             |     |
| 9.4.25  | MSI CAPABILITIES REGISTER – OFFSET 48h                                |     |
| 9.4.26  | MESSAGE ADDRESS REGISTER – OFFSET 4Ch                                 |     |
| 9.4.27  | MESSAGE UPPER ADDRESS REGISTER – OFFSET 50h                           |     |
| 9.4.28  | MESSAGE DATA REGISTER – OFFSET 54h                                    |     |
| 9.4.29  | MESSAGE MASK REGISTER – OFFSET 58h                                    |     |
| 9.4.30  | MESSAGE PENDING REGISTER – OFFSET 5Ch                                 |     |
| 9.4.31  | PCI EXPRESS CAPABILITIES REGISTER – OFFSET 68h                        |     |
| 9.4.32  | DEVICE CAPABILITIES REGISTER – OFFSET 6Ch                             |     |
| 9.4.33  | DEVICE CONTROL REGISTER – OFFSET 70h                                  |     |
| 9.4.34  | DEVICE STATUS REGISTER – OFFSET 70h                                   |     |
| 9.4.35  | LINK CAPABILITIES REGISTER – OFFSET 74h                               |     |
| 9.4.36  | LINK CONTROL REGISTER – OFFSET 78h                                    |     |
| 9.4.37  | LINK STATUS REGISTER – OFFSET 78h                                     |     |
| 9.4.38  | SLOT CAPABILITIES REGISTER – OFFSET 7Ch                               |     |
| 9.4.39  | SLOT CONTROL REGISTER – OFFSET 80h                                    |     |
| 9.4.40  | SLOT STATUS REGISTER – OFFSET 80h                                     |     |
| 9.4.41  | DEVICE CAPABILITIES REGISTER 2 – OFFSET 8Ch                           |     |
| 9.4.42  | DEVICE CONTROL REGISTER 2 – OFFSET 90h                                |     |
| 9.4.43  | DEVICE STATUS REGISTER 2 – OFFSET 90h                                 |     |
|         |                                                                       |     |



| 9.4.44  | LINK CAPABILITIES REGISTER 2 – OFFSET 94h                                                                                 | 166 |
|---------|---------------------------------------------------------------------------------------------------------------------------|-----|
| 9.4.45  | LINK CONTROL REGISTER 2 – OFFSET 98h                                                                                      | 167 |
| 9.4.46  | LINK STATUS REGISTER 2 – OFFSET 98h                                                                                       |     |
| 9.4.47  | SLOT CAPABILITIES REGISTER 2 – OFFSET 9Ch                                                                                 |     |
| 9.4.48  | SLOT CONTROL REGISTER 2 – OFFSET A0h                                                                                      | 168 |
| 9.4.49  | SLOT STATUS REGISTER 2 – OFFSET A0h                                                                                       | 168 |
| 9.4.50  | SSID/SSVID CAPATILITIES REGISTER – OFFSET A4h                                                                             | 168 |
| 9.4.51  | SUBSYSTEM VENDOR ID REGISTER – OFFSET A8h                                                                                 |     |
| 9.4.52  | SUBSYSTEM ID REGISTER – OFFSET A8h                                                                                        |     |
| 9.4.53  | MSI-X CAPATILITIES REGISTER – OFFSET B0h                                                                                  |     |
| 9.4.54  | MSI-X TABLE OFFSET / TABLE BIR REGISTER – OFFSET B4h                                                                      |     |
| 9.4.55  | MSI-X PBA OFFSET / PBA BIR REGISTER – OFFSET B8h                                                                          |     |
| 9.4.56  | VENDOR SPECIFIC CAPABILITIES REGISTER – OFFSET C8h                                                                        |     |
| 9.4.57  | BAR 0 CONFIGURATION REGISTER – OFFSET E0h                                                                                 |     |
| 9.4.58  | BAR 0-1 CONFIGURATION REGISTER – OFFSET E4h                                                                               |     |
| 9.4.59  | BAR 2 CONFIGURATION REGISTER – OFFSET E8h                                                                                 |     |
| 9.4.60  | BAR 2-3 CONFIGURATION REGISTER – OFFSET ECh                                                                               |     |
| 9.4.61  | BAR 4 CONFIGURATION REGISTER – OFFSET F0h                                                                                 |     |
| 9.4.62  | BAR 4-5 CONFIGURATION REGISTER – OFFSET F4h                                                                               |     |
| 9.4.63  | PCI EXPRESS ADVANCED ERROR REPORTING ENHANCED CAPABILITY HEADER REGIST                                                    |     |
| ,,,,,,, | T 100hT 100h                                                                                                              |     |
| 9.4.64  | UNCORRECTABLE ERROR STATUS REGISTER – OFFSET 104h                                                                         |     |
| 9.4.65  | UNCORRECTABLE ERROR MASK REGISTER – OFFSET 104h                                                                           |     |
| 9.4.66  | UNCORRECTABLE ERROR SEVERITY REGISTER – OFFSET 100nUNCORRECTABLE ERROR SEVERITY REGISTER – OFFSET 10Ch                    |     |
| 9.4.67  | CORRECTABLE ERROR STATUS REGISTER – OFFSET 100n                                                                           |     |
| 9.4.68  | CORRECTABLE ERROR MASK REGISTER – OFFSET 114h                                                                             |     |
| 9.4.69  | ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h                                                             |     |
|         |                                                                                                                           |     |
| 9.4.70  | HEADER LOG REGISTER – OFFSET From 11Ch to 128h<br>PCI EXPRESS VIRTUAL CHANNEL ENHANCED CAPABILITYHEADER REGISTER – OFFSET |     |
| 9.4.71  | 175                                                                                                                       |     |
| 9.4.72  | PORT VC CAPABILITY REGISTER 1 – OFFSET 134h                                                                               |     |
| 9.4.73  | PORT VC CAPABILITY REGISTER 2 – OFFSET 138h                                                                               |     |
| 9.4.74  | PORT VC CONTROL REGISTER – OFFSET 13Ch                                                                                    | 176 |
| 9.4.75  | PORT VC STATUS REGISTER – OFFSET 13Ch                                                                                     |     |
| 9.4.76  | VC RESOURCE CAPABILITY REGISTER (0) – OFFSET 140h                                                                         |     |
| 9.4.77  | VC RESOURCE CONTROL REGISTER (0)- OFFSET 144h                                                                             | 177 |
| 9.4.78  | VC RESOURCE STATUS REGISTER (0) – OFFSET 148h                                                                             |     |
| 9.4.79  | DEVICE SERIAL NUMBER ENHANCED CAPABILITY HEADER REGISTER – OFFSET 1A0h                                                    | 177 |
| 9.4.80  | DEVICE SERIAL NUMBER LOWER DW REGISTER – OFFSET 1A4h                                                                      | 178 |
| 9.4.81  | DEVICE SERIAL NUMBER HIGHER DW REGISTER – OFFSET 1A8h                                                                     | 178 |
| 9.4.82  | PCI EXPRESS POWER BUDGETING ENHANCED CAPABILITY HEADER REGISTER – OFFSI                                                   | ET  |
| 1B0h    | 178                                                                                                                       |     |
| 9.4.83  | DATA SELECT REGISTER – OFFSET 1B4h                                                                                        | 178 |
| 9.4.84  | POWER BUDGETING DATA REGISTER – OFFSET 1B8h                                                                               | 178 |
| 9.4.85  | POWER BUDGET CAPABILITY REGISTER – OFFSET 1BCh                                                                            | 179 |
| 9.4.86  | SECONDARY PCI EXPRESS EXTENDED CAPABILITY HEADER – OFFSET 210h                                                            | 179 |
| 9.4.87  | LINK CONTROL 3 REGISTER – OFFSET 214h                                                                                     |     |
| 9.4.88  | LANE ERROR STATUS REGISTER – OFFSET 218h                                                                                  |     |
| 9.4.89  | LANE EQUALIZATION CONTROL REGISTER – OFFSET 21Ch/22C/230h                                                                 |     |
| 9.4.90  | LI PM SUBSTATES ENHANCED CAPABILITY HEADER – OFFSET 2B0h                                                                  |     |
| 9.4.91  | L1 PM SUBSTATES CAPABILITY REGISTER – OFFSET 2B4h                                                                         |     |
| 9.4.92  | L1 PM SUBSTATES CONTROL 1 REGISTER – OFFSET 2B8h                                                                          |     |
| 9.4.93  | L1 PM SUBSTATES CONTROL 2 REGISTER – OFFSET 2BCh                                                                          |     |
| 9.4.94  | CDEP DATA 2 REGISTER – OFFSET 2E0h                                                                                        |     |
| 0 1 05  | VENDOR-SPECIFIC ENHANCED CAPARILITY HEADER _ OFFSET 300b                                                                  | 181 |



| 9.4.96             | VENDOR-SPECIFIC HEADER – OFFSET 304h                                   |     |
|--------------------|------------------------------------------------------------------------|-----|
| 9.4.97             | DEBUGOUT CONTROL REGISTER – OFFSET 310h (Port 0 Only)                  | 181 |
| 9.4.98             | DEBUGOUT DATA REGISTER – OFFSET 314h (Port 0 Only)                     | 181 |
| 9.4.99             | I2C CONTROL AND STATUS REGISTER - OFFSET 318h (Port 0 Only)            | 181 |
| 9.4.100            | GPIO 0-15 DIRECTION CONTROL REGISTER - OFFSET 31Ch (Port 0 Only)       | 182 |
| 9.4.101            | GPIO 16-31 DIRECTION CONTROL REGISTER – OFFSET 320h (Port 0 Only)      | 184 |
| 9.4.102            | GPIO INPUT DE-BOUNCE REGISTER – OFFSET 324h (Port 0 Only)              | 185 |
| 9.4.103            | GPIO 0-15 INPUT DATA REGISTER – OFFSET 328h (Port 0 Only)              |     |
| 9.4.104            | GPIO 16-31 INPUT DATA REGISTER – OFFSET 32Ch (Port 0 Only)             |     |
| 9.4.105            | GPIO 0-15 OUTPUT DATA REGISTER – OFFSET 330h (Port 0 Only)             |     |
| 9.4.106            | GPIO 16-31 OUTPUT DATA REGISTER – OFFSET 334h (Port 0 Only)            |     |
| 9.4.107            | GPIO 0-31 INTERRUPT POLARITY REGISTER – OFFSET 338h (Port 0 Only)      |     |
| 9.4.108            | GPIO 0-31 INTERRUPT STATUS REGISTER – OFFSET 33Ch (Port 0 Only)        |     |
| 9.4.109            | GPIO 0-31 INTERRUPT MASK REGISTER – OFFSET 340h (Port 0 Only)          |     |
| 9.4.110            | OPERATION MODE REGISTER – OFFSET 348h (Port 0 Only)                    |     |
| 9.4.111            | CLOCK BUFFER CONTROL REGISTER - OFFSET 34Ch (Port 0 Only)              |     |
| 9.4.112            | LTSSM CSR 0 REGISTER – OFFSET 380h                                     |     |
| 9.4.113            | LTSSM CSR 1 REGISTER – OFFSET 384h                                     |     |
| 9.4.114            | LTSSM CSR 2 REGISTER – OFFSET 388h                                     |     |
| 9.4.115            | LTSSM CSR 3 REGISTER – OFFSET38Ch                                      |     |
| 9.4.116            | LTSSM 0 REGISTER – OFFSET 390h                                         |     |
| 9.4.117            | LTSSM 1 REGISTER – OFFSET 394h                                         |     |
| 9.4.118            | LTSSM 2 REGISTER – OFFSET 398h                                         |     |
| 9.4.119            | LTSSM 3 REGISTER – OFFSET 39Ch                                         |     |
| 9.4.120            | LTSSM 4 REGISTER – OFFSET 3A0h                                         |     |
| 9.4.121            | LTSSM 5 REGISTER – OFFSET 3A4h                                         |     |
| 9.4.122            | LTSSM 6 REGISTER – OFFSET 3A8h                                         |     |
| 9.4.123            | LTSSM 7 REGISTER – OFFSET 3ACh                                         |     |
| 9.4.124            | LTSSM 8 REGISTER – OFFSET 3B0h                                         |     |
| 9.4.125            | LTSSM 9 REGISTER – OFFSET 3B4h                                         |     |
| 9.4.126            | LTSSM 10 REGISTER – OFFSET 3B8h                                        |     |
| 9.4.127            | LTSSM 11 REGISTER – OFFSET 3BCh                                        |     |
| 9.4.128            | LTSSM 12 REGISTER – OFFSET 3C0h                                        |     |
| 9.4.129            | LTSSM 13 REGISTER – OFFSET 3C4h                                        |     |
| 9.4.130            | LTSSM 14 REGISTER – OFFSET 3C8h                                        |     |
| 9.4.131            | LTSSM 15 REGISTER – OFFSET 3CCh                                        |     |
| 9.4.132            | DLL CSR 0 REGISTER – OFFSET 420h                                       |     |
| 9.4.133            | DLL CSR 1 REGISTER – OFFSET 424h                                       |     |
| 9.4.134            | DLL CSR 2 REGISTER – OFFSET 428h                                       |     |
| 9.4.135            | DLL CSR 3 REGISTER – OFFSET 42Ch                                       |     |
| 9.4.136            | DLL CSR 4 REGISTER – OFFSET 430h                                       |     |
| 9.4.137            | DLL CSR 5 REGISTER – OFFSET 434h                                       |     |
| 9.4.138            | DLL CSR 6 REGISTER – OFFSET 438h                                       |     |
| 9.4.139            | DLL CSR 7 REGISTER – OFFSET 43Ch                                       |     |
| 9.4.140            | DLL CSR 8 REGISTER – OFFSET 440h                                       |     |
| 9.4.141            | DLL CSR 9 REGISTER – OFF SET 444h                                      |     |
| 9.4.142            | DLL CSR 10 REGISTER – OFFSET 448h                                      |     |
| 9.4.142            | DLL CSR 11 REGISTER – OFFSET 446h                                      |     |
| 9.4.143<br>9.4.144 | DLL CSR 11 REGISTER – OFFSET 44Ch<br>DLL CSR 12 REGISTER – OFFSET 450h |     |
| 9.4.144            | DLL CSR 12 REGISTER – OFFSET 450h<br>DLL CSR 13 REGISTER – OFFSET 454h |     |
| 9.4.145            | DLL CSR 13 REGISTER – OFFSET 454h                                      |     |
| 9.4.140            | DLL CSR 14 REGISTER – OFFSET 450h<br>DLL CSR 15 REGISTER – OFFSET 45Ch |     |
| 9.4.147            | DLL CSR 15 REGISTER – OFFSET 45Ch                                      |     |
| 9.4.140            | DLL CSR 10 REGISTER – OFFSET 400h<br>DLL CSR 17 REGISTER – OFFSET 464h |     |
| 9.4.149            | DLL CSR 17 REGISTER – OFFSET 404h                                      |     |
| 7.7.130            | DLL COR 10 RECIGIER - Off SET 40011                                    |     |



| 9.4.151   | DLL CSR 19 REGISTER – OFFSET 46Ch                                       | 202   |
|-----------|-------------------------------------------------------------------------|-------|
| 9.4.152   | LA DEBUG REGISTER – OFFSET 470h                                         | 202   |
| 9.4.153   | TL CSR 0 REGISTER – OFFSET 4C0h                                         | 202   |
| 9.4.154   | TL CSR 1 REGISTER – OFFSET 4C4h                                         | 203   |
| 9.4.155   | TL CSR 2 REGISTER – OFFSET 4C8h                                         |       |
| 9.4.156   | TL CSR 3 REGISTER – OFFSET 4CCh (Port 0 Only)                           | 204   |
| 9.4.157   | TL CSR 4 REGISTER – OFFSET 4D0h                                         |       |
| 9.4.158   | DEVICE CONFIGURATION 0 REGISTER - OFFSET 504h (Port 0 Only)             | 204   |
| 9.4.159   | DEVICE CONFIGURATION 1 REGISTER - OFFSET 508h (Port 0 Only)             | 205   |
| 9.4.160   | DEVICE CONFIGURATION 2 REGISTER - OFFSET 50Ch (Port 0 Only)             | 205   |
| 9.4.161   | DEVICE CLOCK EXTERNAL CONTROL REGISTER - OFFSET 510h (Port 0 Only)      | 206   |
| 9.4.162   | DEVICE SRIS EXTERNAL CONTROL REGISTER – OFFSET 514h (Port 0 Only)       |       |
| 9.4.163   | DEVICE COMM REFCLK MODE EXTERNAL CONTOL REGISTER – OFFSET 518h (Port 0  | Only) |
|           | 206                                                                     |       |
| 9.4.164   | MBIST CFG CONTROL REGISTEr – OFFSET 51Ch (Port 0 Only)                  | 207   |
| 9.4.165   | MBIST CFG STATUS REGISTER – OFFSET 520h (Port 0 Only)                   |       |
| 9.4.166   | NOC BIST CONTROL REGISTER – OFFSET 524h (Port 0 Only)                   |       |
| 9.4.167   | EXTERNAL LOOPBACK PRBS CONTOL REGISTER - OFFSET 528h (Port 0 Only)      |       |
| 9.4.168   | PHY SRAM PROGRAM 0 REGISTER - OFFSET 52Ch (Port 0 Only)                 |       |
| 9.4.169   | PHY SRAM PROGRAM 1 REGISTER – OFFSET 530h (Port 0 Only)                 |       |
| 9.4.170   | FAILOVER CONTROL REGISTER – OFFSET 534h (Port 0 Only)                   |       |
| 9.4.171   | THERMAL SENSOR INT MASK AND STATUS REGISTER - OFFSET 538h (Port 0 Only) |       |
| 9.4.172   | THERMAL SENSOR CONTROL REGISTER – OFFSET 53Ch (Port 0 Only)             |       |
| 9.4.173   | DEVICE ELASTIC BUFFER EMPTY MODE EXTERNAL CONTROL REGISTER – OFFSET 5-  |       |
| (Port 0 O | nly)                                                                    |       |
| 9.4.174   | DEVICE MISC REGISTER – OFFSET 544h (Port 0 Only)                        |       |
| 9.4.175   | SWITCH DOMAIN MODE CONTROL – OFFSET 558h (Port 0 Only)                  |       |
| 9.4.176   | PORT CLOCK CONTROL REGISTER – OFFSET 55Ch (Port 0 Only)                 |       |
| 9.4.177   | PERFORMANCE COUNTER CONTROL REGISTER – OFFSET 56Ch                      |       |
| 9.4.178   | PHY SOURCE SELECT REGISTER – OFFSET 570h                                |       |
| 9.4.179   | NIC CTRL 0 REGISTER – OFFSET 5A0h (Port 0 Only)                         |       |
| 9.4.180   | NIC CTRL 1 REGISTER – OFFSET 5A4h (Port 0 Only)                         |       |
| 9.4.181   | NIC CTRL 2 REGISTER – OFFSET 5A8h (Port 0 Only)                         |       |
| 9.4.182   | NIC CTRL 3 REGISTER – OFFSET 5ACh (Port 0 Only)                         |       |
| 9.4.183   | NIC CTRL 4 REGISTER – OFFSET 5B0h (Port 0 Only)                         |       |
| 9.4.184   | CR RW CTRL AND STATUS REGISTER – OFFSET 5C0h (Port 0 Only)              |       |
| 9.4.185   | CR CTRL 0 REGISTER – OFFSET 5C4h (Port 0 Only)                          |       |
| 9.4.186   | CR CTRL 1 REGISTER – OFFSET 5C8h (Port 0 Only)                          |       |
| 9.4.187   | CR CTRL 2 REGISTER – OFFSET 5CCh (Port 0 Only)                          |       |
| 9.4.188   | CR CTRL 3 REGISTER – OFFSET 5D0h (Port 0 Only)                          |       |
| 9.4.189   | THERMAL SENSOR TEST REGISTER – OFFSET 5D4h (Port 0 Only)                |       |
| 9.4.190   | THERMAL SENSOR CTRL 0 REGISTER – OFFSET 5D8h (Port 0 Only)              |       |
| 9.4.191   | THERMAL SENSOR CTRL 1 REGISTER – OFFSET 5DCh (Port 0 Only)              |       |
| 9.4.192   | THERMAL SENSOR CTRL 2 REGISTER – OFFSET 5E0h (Port 0 Only)              |       |
| 9.4.193   | INGRESS COMPLETION TLP PACKET COUNT[31:0] REGISTER – OFFSET 600h        |       |
| 9.4.194   | INGRESS COMPLETION TLP PACKET COUNT[47:32] REGISTER – OFFSET 604h       |       |
| 9.4.195   | INGRESS COMPLETION TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 608h  |       |
| 9.4.196   | INGRESS COMPLETION TLP PAYLOAD BYTE COUNT[47:32] REGITER – OFFSET 60Ch  |       |
| 9.4.197   | INGRESS POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 610h              |       |
| 9.4.198   | INGRESS POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 614h             |       |
| 9.4.199   | INGRESS POST TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 618h        |       |
| 9.4.200   | INGRESS POST TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 61Ch       |       |
| 9.4.201   | INGRESS BAD TLP PACKET COUNT[31:0] REGISTER – OFFSET 620h               |       |
| 9.4.202   | INGRESS NON-POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 628h          |       |
| 9.4.203   | INGRESS NON-POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 62Ch         |       |
|           |                                                                         |       |



| 9.4.204            | EGRESS COMPLETION TLP PACKET COUNT[31:0] REGISTER - OFFSET 630h                        | 216        |
|--------------------|----------------------------------------------------------------------------------------|------------|
| 9.4.205            | EGRESS COMPLETION TLP PACKET COUNT[47:32] REGISTER – OFFSET 634h                       | 216        |
| 9.4.206            | EGRESS COMPLETION TLP PAYLOAD BYTE COUNT[31:0] REGISTER - OFFSET 638h                  | 216        |
| 9.4.207            | EGRESS COMPLETION TLP PAYLOAD BYTE COUNT[47:32] REGISTER - OFFSET 63Ch                 | 216        |
| 9.4.208            | EGRESS POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 640h                              | 216        |
| 9.4.209            | EGRESS POST TLP PACKET BYTE COUNT[47:32] REGISTER – OFFSET 644h                        | 217        |
| 9.4.210            | EGRESS POST TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 648h                        |            |
| 9.4.211            | EGRESS POST TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 64Ch                       |            |
| 9.4.212            | EGRESS ERROR TLP PACKET COUNT[15:0] REGISTER – OFFSET 650h                             |            |
| 9.4.213            | EGRESS ERROR TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 654h                      |            |
| 9.4.214            | EGRESS NON-POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 658h                          |            |
| 9.4.215            | EGRESS NON-POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 65Ch                         |            |
| 9.4.216            | TL/DLL/MAC/PHY ERROR TYPE SEL REGISTER – OFFSET 660h                                   |            |
| 9.4.217            | TL/DLL/MAC/PHY ERROR COUNT 0 REGISTER – OFFSET 664h                                    |            |
| 9.4.218            | TL/DLL/MAC/PHY ERROR COUNT 1 REGISTER – OFFSET 668h                                    |            |
| 9.4.219            | TL/DLL/MAC/PHY ERROR COUNT 2 REGISTER – OFFSET 66Ch                                    |            |
| 9.4.220            | TL/DLL/MAC/PHY ERROR MASK 0 REGISTER – OFFSET 670h                                     |            |
| 9.4.221            | TL/DLL/MAC/PHY ERROR MASK 1 REGISTER – OFFSET 674h                                     |            |
| 9.4.222            | TL/DLL/MAC/PHY ERROR MASK 2 REGISTER – OFFSET 678h                                     |            |
| 9.4.223            | INGRESS ERROR COUNTER ENABLE REGISTER – OFFSET 67Ch                                    |            |
| 9.4.224            | TRIGGER 1 MASK REGISTER – OFFSET 700h (Port 0 Only)                                    |            |
| 9.4.225            | TRIGGER 2 MASK REGISTER – OFFSET 704h (Port 0 Only)                                    |            |
| 9.4.226            | PATTERN 1 SETTING REGISTER – OFFSET 708h (Port 0 Only)                                 |            |
| 9.4.227            | PATTERN 2 SETTING REGISTER – OFFSET 70Ch (Port 0 Only)                                 | 222        |
| 9.4.228            | TRIGGER 1 DEBUG_OUT MODE SELECTION REGISTER – OFFSET 710h (Port 0 Only)                |            |
| 9.4.229            | TRIGGER 2 DEBUG_OUT MODE SELECTION REGISTER — OF FSET 714h (Port 0 Only)               |            |
| 9.4.230            | TRIGGER 1 AND/OR CONDITION SELECTION REGISTER - OFFSET 718h (Port 0 Only)              |            |
| 9.4.231            | TRIGGER 2 AND/OR CONDITION SELECTION REGISTER – OF FSET 71Ch (Port 0 Only)             |            |
| 9.4.232            | TRIGGER SELECT REGISTER – OFFSET 720h (Port 0 Only)                                    |            |
| 9.4.233            | TRIGGER POSITION SELECTION REGISTER – OFFSET 724h (Port 0 Only)                        |            |
| 9.4.234            | TRIGGER COUNTER SETTING REGISTER – OFFSET 72Ch (Port 0 Only)                           |            |
| 9.4.235            | TRIGGER START REGISTER – OFFSET 730h (Port 0 Only)                                     | 223        |
| 9.4.236            | READ WAVEFORM DATA REGISTER – OFFSET 734h (Port 0 Only)                                |            |
| 9.4.237            | SAMPLE RATE SETTING REGISTER – OFFSET 738h (Port 0 Only)                               |            |
| 9.4.238            | WAVEFORM OUTPUT PORT SELECT REGISTER – OFFSET 73Ch (Port 0 Only)                       |            |
| 9.4.239            | WAVEFORM READ EVENT RESET REGISTER – OFFSET 748h (Port 0 Only)                         |            |
| 9.4.240            | DUMP MEMORY TO GPIO RATE CONTROL REGISTER – OFFSET 74Ch (Port 0 Only)                  |            |
| 9.4.241            | DUMP WAVEFORM START REGISTER – OFFSET 750h (Port 0 Only)                               |            |
| 9.4.242            | FREE RUN BUTTON REGISTER - OFFSET 754h (Port 0 Only)                                   | 227<br>221 |
| 9.4.243            | VENDOR SPECIFIC CAPABILITIES REGISTER – OFFSET 900h                                    | 225        |
| 9.4.244            | VENDOR SI ECHTE CALABIETTES REGISTER – OFFSET 900h                                     |            |
| 9.4.245            | BTR 2 REGISTER – OFFSET 908h                                                           |            |
| 9.4.246            | BTR 3 REGISTER – OFFSET 90Ch                                                           |            |
| 9.4.247            | BTR 4 REGISTER – OFFSET 910h                                                           |            |
| 9.4.248            | BTR 5 REGISTER – OFFSET 914h                                                           |            |
| 9.4.249            | ADDRESS LUT ACCESS ADDRESS REGISTER – OFFSET 918h                                      |            |
| 9.4.250            | ADDRESS LUT ACCESS ADDRESS REGISTER – OFF SET 91Ch                                     |            |
| 9.4.251            | ADDRESS LUT ACCESS DATA O REGISTER – OFFSET 97Ch                                       |            |
| 9.4.252            | REQ ID/DOMAIN LUT 0 – 15– OFFSET 924h to 960h                                          |            |
| 9.4.252<br>9.4.253 | CAPTURED BUS ID for DOMAIN 0 to 1 – OFFSET 994h                                        |            |
| 9.4.253<br>9.4.254 | DOOR BELL IRQ SET REGISTER – OFFSET 9C4h                                               |            |
| 9.4.254<br>9.4.255 | DOOR BELL IRQ SET REGISTER – OFFSET 9C4h<br>DOOR BELL IRQ CLEAR REGISTER – OFFSET 9C8h |            |
| 9.4.255<br>9.4.256 | DOOR BELL IRQ CLEAR REGISTER – OFFSET 9Con                                             |            |
| 9.4.250<br>9.4.257 | DOOR BELL IRQ MASK SET REGISTER – OFFSET 9CCn                                          |            |
| 9.4.257<br>9.4.258 | SCRATCHPAD 0 REGISTER – OFFSET 9E4h                                                    |            |
| 2.4.430            | JOINTI CHI IID U KEUIJIEK — OFFIJEI JE4II                                              | 440        |



| 9.4.259          | SCRATCHPAD 1 REGISTER – OFFSET 9E8h                                                        | 228 |
|------------------|--------------------------------------------------------------------------------------------|-----|
| 9.4.260          | SCRATCHPAD 2 REGISTER – OFFSET 9ECh                                                        | 228 |
| 9.4.261          | SCRATCHPAD 3 REGISTER – OFFSET 9F0h                                                        | 228 |
| 9.4.262          | SCRATCHPAD 4 REGISTER – OFFSET 9F4h                                                        | 228 |
| 9.4.263          | SCRATCHPAD 5 REGISTER – OFFSET 9F8h                                                        | 228 |
| 9.4.264          | SCRATCHPAD 6 REGISTER – OFFSET 9FCh                                                        |     |
| 9.4.265          | SCRATCHPAD 7 REGISTER – OFFSET A00h                                                        | 229 |
| 9.4.266          | CDEP DATA 0 REGISTER – OFFSET A04h                                                         | 229 |
| 9.4.267          | CDEP DATA 1 REGISTER – OFFSET A08h                                                         | 229 |
| 9.4.268          | SQ/CQ POINTER CONTROL AND STATUS REGISTER – OFFSET A0Ch                                    | 229 |
| 9.4.269          | SQ TAIL BASE POINTER [31:0] REGISTER – OFFSET A10h                                         | 230 |
| 9.4.270          | SQ TAIL BASE POINTER [63:32] REGISTER – OFFSET A14h                                        | 230 |
| 9.4.271          | CQ HEADER LOCATION[31:0] REGISTER – OFFSET A18h                                            | 230 |
| 9.4.272          | CO HEADER LOCATION[63:32] REGISTER – OFFSET A1Ch                                           |     |
| 9.4.273          | UNCORRECTABLE FATAL ERROR LINK RESET REGISTER – OFFSET A28h                                | 230 |
| 9.4.274          | SYNC. CDVEP UNCORRECTABLE ERROR STATUS REGISTER – OFFSET A2Ch                              | 231 |
| 9.4.275          | Source ID LUT 0 – 7 – OFFSET A80h to A9Ch                                                  |     |
|                  | VEP CONFIGURATION REGISTERS                                                                |     |
| 9.5.1            | VENDOR ID REGISTER – OFFSET 00h                                                            |     |
| 9.5.2            | DEVICE ID REGISTER – OFFSET 00h                                                            |     |
| 9.5.3            | COMMAND REGISTER – OFFSET 04h                                                              |     |
| 9.5.4            | PRIMARY STATUS REGISTER – OFFSET 04h                                                       |     |
| 9.5.5            | REVISION ID REGISTER – OFFSET 08h                                                          |     |
| 9.5.6            | CLASS REGISTER – OFFSET 08h                                                                |     |
| 9.5.7            | CACHE LINE REGISTER – OFFSET 0Ch                                                           |     |
| 9.5.8            | PRIMARY LATENCY TIMER REGISTER – OFFSET OCh                                                |     |
| 9.5.9            | HEADER TYPE REGISTER – OFFSET OCh                                                          |     |
| 9.5.10           | BAR 0 REGISTER – OFFSET 10h                                                                |     |
| 9.5.10<br>9.5.11 | BAR 1 REGISTER – OFFSET 14h                                                                |     |
| 9.5.11           | BAR 2 REGISTER – OFFSET 18h                                                                |     |
| 9.5.12<br>9.5.13 | BAR 3 REGISTER – OFFSET 1Ch                                                                |     |
| 9.5.13<br>9.5.14 | BAR 4 REGISTER – OFFSET 20h                                                                |     |
| 9.5.14<br>9.5.15 | BAR 5 REGISTER – OFFSET 24h                                                                |     |
| 9.5.16<br>9.5.16 | SSVID REGISTER – OFFSET 24n                                                                |     |
| 9.5.10<br>9.5.17 | SSVID REGISTER – OFFSET 2Ch                                                                |     |
| 9.5.17<br>9.5.18 | CAPABILITY POINTER REGITER – OFFSET 34h                                                    |     |
|                  | INTERRUPT LINE REGISTER – OFFSET 3Ch                                                       |     |
| 9.5.19           |                                                                                            |     |
| 9.5.20           | INTERRUPT PIN REGISTER – OFFSET 3Ch<br>POWER MANAGEMENT CAPABILITIES REGISTER – OFFSET 40h |     |
| 9.5.21           |                                                                                            |     |
| 9.5.22           | POWER MANAGEMENT DATA REGISTER - OFFSET 44h                                                |     |
| 9.5.23           | PPB SUPPORT EXTENSIONS REGISTER – OFFSET 44h                                               |     |
| 9.5.24           | DATA REGISTER— OFFSET 44h                                                                  |     |
| 9.5.25           | MSI CAPABILITIES REGISTER – OFFSET 48h                                                     |     |
| 9.5.26           | MESSAGE ADDRESS REGISTER – OFFSET 4Ch                                                      |     |
| 9.5.27           | MESSAGE UPPER ADDRESS REGISTER – OFFSET 50h                                                |     |
| 9.5.28           | MESSAGE DATA REGISTER – OFFSET 54h                                                         |     |
| 9.5.29           | MESSAGE MASK REGISTER – OFFSET 58h                                                         |     |
| 9.5.30           | MESSAGE PENDING REGISTER – OFFSET 5Ch                                                      |     |
| 9.5.31           | PCI EXPRESS CAPABILITIES REGISTER – OFFSET 68h                                             |     |
| 9.5.32           | DEVICE CAPABILITIES REGISTER – OFFSET 6Ch                                                  |     |
| 9.5.33           | DEVICE CONTROL REGISTER - OFFSET 70h                                                       |     |
| 9.5.34           | DEVICE STATUS REGISTER – OFFSET 70h                                                        |     |
| 9.5.35           | LINK CAPABILITIES REGISTER – OFFSET 74h                                                    |     |
| 9.5.36           | LINK CONTROL REGISTER – OFFSET 78h                                                         |     |
| 9.5.37           | LINK STATUS REGISTER – OFFSET 78h                                                          | 244 |



| 9.5.38           | SLOT CAPABILITIES REGISTER – OFFSET 7Ch                                | 245        |
|------------------|------------------------------------------------------------------------|------------|
| 9.5.39           | SLOT CONTROL REGISTER – OFFSET 80h                                     | 245        |
| 9.5.40           | SLOT STATUS REGISTER – OFFSET 80h                                      | 245        |
| 9.5.41           | DEVICE CAPABILITIES REGISTER 2 – OFFSET 8Ch                            | 245        |
| 9.5.42           | DEVICE CONTROL REGISTER 2 – OFFSET 90h                                 | 245        |
| 9.5.43           | DEVICE STATUS REGISTER 2 – OFFSET 90h                                  |            |
| 9.5.44           | LINK CAPABILITIES REGISTER 2 – OFFSET 94h                              |            |
| 9.5.45           | LINK CONTROL REGISTER 2 – OFFSET 98h                                   |            |
| 9.5.46           | LINK STATUS REGISTER 2 – OFFSET 98h                                    |            |
| 9.5.47           | SLOT CAPABILITIES REGISTER 2 – OFFSET 9Ch                              |            |
| 9.5.48           | SLOT CONTROL REGISTER 2 – OFFSET A0h                                   |            |
| 9.5.49           | SLOT STATUS REGISTER 2 – OFFSET A0h                                    |            |
| 9.5.50           | SSID/SSVID CAPATILITIES REGISTER – OFFSET A4h                          |            |
| 9.5.51           | SUBSYSTEM VENDOR ID REGISTER – OFFSET A8h                              |            |
| 9.5.52           | SUBSYSTEM ID REGISTER – OFFSET A8h                                     |            |
| 9.5.53           | MSI-X CAPATILITIES REGISTER – OFFSET B0h                               |            |
| 9.5.54           | MSI-X TABLE OFFSET / TABLE BIR REGSITER – OFFSET B4h                   |            |
| 9.5.55           | MSI-X PBA OFFSET / PBA BIR REGISTER – OFFSET B8h                       |            |
| 9.5.56           | VENDOR SPECIFIC CAPABILITY REGISTER – OFFSET C8h                       |            |
| 9.5.57           | BAR 0-1 CONFIGURATION REGISTER – OFFSET E4h                            |            |
| 9.5.58           | BAR 2 CONFIGURATION REGISTER – OFFSET E8h                              |            |
| 9.5.59           | BAR 2-3 CONFIGURATION REGISTER – OFFSET ECh                            |            |
| 9.5.60           | BAR 4 CONFIGURATION REGISTER – OFFSET F0h                              |            |
| 9.5.61           | BAR 4-5 CONFIGURATION REGISTER – OFFSET F4h                            |            |
| 9.5.62           | DEVICE SERIAL NUMBER ENHANCED CAPABILITY HEADER REGISTER – OFFSET 100h |            |
| 9.5.63           | DEVICE SERIAL NUMBER LOWER DW REGISTER – OFFSET 104h                   |            |
| 9.5.64           | DEVICE SERIAL NUMBER HIGHTER DW REGISTER – OFFSET 108h                 |            |
| 9.5.65           | OPERATION MODE REGISTER – OFFSET 348h (Port 0 Only)                    |            |
| 9.5.66           | TL CSR 0 REGISTER – OFFSET 4C0h                                        |            |
| 9.5.67           | VENDOR SPECIFIC CAPABILITIES REGISTER – OFFSET 900h                    |            |
| 9.5.68           | VENDOR SPECIFIC HEADER REGISTER – OFFSET 904h                          |            |
| 9.5.69           | BTR 2 REGISTER – OFFSET 908h                                           |            |
| 9.5.70           | BTR 3 REGISTER – OFFSET 900h                                           |            |
| 9.5.71           | BTR 4 REGISTER – OFFSET 90Ch                                           |            |
| 9.5.72           | BTR 5 REGISTER – OFFSET 910h                                           |            |
| 9.5.73           | ADDRESS LUT ACCESS ADDRESS REGISTER – OFFSET 918h                      |            |
| 9.5.74           | ADDRESS LUT ACCESS ADDRESS REGISTER - OFFSET 91ch                      |            |
| 9.5.75           | ADDRESS LUT ACCESS DATA U REGISTER – OFFSET 97CH                       |            |
| 9.5.76           | ID/DOMAINLUT 0 – 15– OFFSET 924h to 960h                               |            |
| 9.5.77           | CAPTURED BUS ID FOR DOMAIN 0 to 1 – OFFSTE 994h                        | 253<br>254 |
| 9.5.78           | DOOR BELL IRQ SET REGISTER – OFFSET 9C4h                               |            |
| 9.5.79           | DOOR BELL IRQ CLEAR REGISTER – OFFSET 9C8h                             |            |
| 9.5.80           | DOOR BELL IRQ MASK SET REGISTER – OFFSET 9Coh                          |            |
| 9.5.81           | DOOR BELL IRQ MASK SET REGISTER – OFFSET 9CCh                          |            |
| 9.5.82           | SCRATCHPAD 0 REGISTER – OFFSET 9E4h                                    |            |
| 9.5.83           | SCRATCHI AD 0 REGISTER - OFFSET 9E41                                   |            |
| 9.5.84           | SCRATCHI AD 1 REGISTER – OTTSET 9E81                                   |            |
| 9.5.85           | SCRATCHI AD 2 REGISTER - OFFSET 9ECH                                   |            |
| 9.5.86           | SCRATCHI AD 3 REGISTER - OFFSET 9F01                                   |            |
| 9.5.87           | SCRATCHPAD 5 REGISTER – OFFSET 9F8h                                    |            |
| 9.5.88<br>9.5.88 | SCRATCHPAD 5 REGISTER – OFFSET 9F6nSCRATCHPAD 6 REGISTER – OFFSET 9FCh |            |
| 9.5.89           | SCRATCHPAD O REGISTER – OFFSET 9FCH                                    |            |
| 9.5.69<br>9.5.90 | CDEP DATA 0 REGISTER – OFFSET A04h                                     |            |
| 9.5.90<br>9.5.91 | CDEP DATA1 REGISTER – OFFSET A04h                                      |            |
|                  | AA ENGINE CONFIGURATION REGISTERS (FUNC1 or FUNC2)                     |            |
| 7.0 DIV          | IA LITORAL CONTIDURATION REGISTERS (FUNCTUR FUNC2)                     | ∠১/        |



| 9.6.1        | VENDOR ID REGISTER – OFFSET 00h                                                                        | 258 |
|--------------|--------------------------------------------------------------------------------------------------------|-----|
| 9.6.2        | DEVICE ID REGISTER – OFFSET 00h                                                                        | 258 |
| 9.6.3        | COMMAND REGISTER – OFFSET 04h                                                                          | 258 |
| 9.6.4        | PRIMARY STATUS REGISTER – OFFSET 04h                                                                   | 258 |
| 9.6.5        | REVISION ID REGISTER – OFFSET 08h                                                                      | 259 |
| 9.6.6        | CLASS CODE REGISTER – OFFSET 08h                                                                       | 259 |
| 9.6.7        | CACHE LINE REGISTER – OFFSET 0Ch                                                                       |     |
| 9.6.8        | PRIMARY LATENCY TIMER REGISTER – OFFSET 0Ch                                                            |     |
| 9.6.9        | HEADER TYPE REGISTER – OFFSET 0Ch                                                                      | 260 |
| 9.6.10       | BAR 0 REGISTER – OFFSET 10h                                                                            |     |
| 9.6.11       | BAR 1 REGISTER – OFFSET 14h                                                                            |     |
| 9.6.12       | SUBSYSTEM VENDOR ID REGISTER – OFFSET 2Ch                                                              |     |
| 9.6.13       | SUBSYSTEM ID REGISTER – OFFSET 2Ch                                                                     |     |
| 9.6.14       | CAPABILITY POINTER REGISTER – OFFSET 34h                                                               |     |
| 9.6.15       | INTERRUPT LINE REGISTER – OFFSET 3Ch                                                                   |     |
| 9.6.16       | INTERRUPT PIN REGISTER – OFFSET 3Ch                                                                    |     |
| 9.6.17       | POWER MANAGEMENT CAPABILITIES REGISTER – OFFSET 40h                                                    |     |
| 9.6.18       | POWER MANAGEMENT DATA REGISTER – OFFSET 44h                                                            |     |
| 9.6.19       | PPB SUPPORT EXTENSIONS – OFFSET 44h                                                                    |     |
| 9.6.20       | DATA REGISTER – OFFSET 44h                                                                             |     |
| 9.6.21       | MSI CAPABILITIES REGISTER – OFFSET 48h                                                                 |     |
| 9.6.22       | MESSAGE ADDRESS REGISTER – OFFSET 4Ch                                                                  |     |
| 9.6.23       | MESSAGE UPPER ADDRESS REGISTER – OFFSET 50h                                                            |     |
| 9.6.24       | MESSAGE DATA REGISTER – OFFSET 54h                                                                     |     |
| 9.6.25       | MESSAGE MASK REGISTER – OFFSET 58h                                                                     |     |
| 9.6.26       | MESSAGE PENDING REGISTER – OFFSET 5Ch                                                                  |     |
| 9.6.27       | PCI EXPRESS CAPABILITIES REGISTER – OFFSET 68h                                                         |     |
| 9.6.28       | DEVICE CAPABILITIES REGISTER – OFFSET 6Ch                                                              |     |
| 9.6.29       | DEVICE CAI ABILITIES REGISTER – OFFSET 70h                                                             |     |
| 9.6.30       | DEVICE STATUS REGISTER – OFFSET 70h                                                                    |     |
| 9.6.31       | LINK CAPABILITIES REGISTER – OFFSET 74h                                                                |     |
| 9.6.32       | LINK CONTROL REGISTER – OFFSET 78h                                                                     |     |
| 9.6.33       | LINK STATUS REGISTER – OFFSET 78h                                                                      |     |
| 9.6.34       | DEVICE CAPABILITIES REGISTER 2 – OFFSET 8Ch                                                            |     |
| 9.6.35       | DEVICE CAI ABILITIES REGISTER 2 – OFFSET 8CH  DEVICE CONTROL and STATUS REGISTER 2 – OFFSET 90h        |     |
| 9.6.36       | LINK CAPABILITY REGISTER 2 – OFFSET 94h                                                                |     |
| 9.6.37       | LINK CAPABILITT REGISTER 2 – OFFSET 94n<br>LINK CONTROL REGISTER 2 – OFFSET 98h                        |     |
| 9.6.38       | LINK CONTROL REGISTER 2 – OFFSET 98h                                                                   |     |
|              | SSID/SSVID CAPABILITIES REGISTER – OFFSET A4h                                                          |     |
| 9.6.39       | SUBSYSTEM VENDOR ID REGISTER – OFFSET A4hSUBSYSTEM VENDOR ID REGISTER – OFFSET A8h                     |     |
| 9.6.40       |                                                                                                        |     |
| 9.6.41       | SUBSYSTEM ID REGISTER – OFFSET A8hPCI EXPRESS ADVANCED ERROR REPORTING ENHANCED CAPABILITY HEADER REGI |     |
| 9.6.42       |                                                                                                        |     |
|              | T 100h                                                                                                 |     |
| 9.6.43       | UNCORRECTABLE ERROR STATUS REGISTER - OFFSET 104h                                                      |     |
| 9.6.44       | UNCORRECTABLE ERROR MASK REGISTER – OFFSET 108h                                                        |     |
| 9.6.45       | UNCORRECTABLE ERROR SEVERITY REGISTER – OFFSET 10Ch                                                    |     |
| 9.6.46       | CORRECTABLE ERROR STATUS REGISTER – OFFSET 110h                                                        |     |
| 9.6.47       | CORRECTABLE ERROR MASK REGISTER – OFFSET 114h                                                          |     |
| 9.6.48       | ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h                                          |     |
| 9.6.49       | HEADER LOG REGISTER – OFFSET From 11Ch to 128h                                                         |     |
|              | MA ENGINE INTERFACE REGISTERS                                                                          |     |
| 9.7.1        | DMA CONTROL AND STATUS REGISTER 0 – OFFSET 00h                                                         |     |
| 9.7.2        | DESCRIPTOR OWNERSHIP REGISTER 0 – OFFSET 04h                                                           |     |
| 9.7.3        | DESCRIPTOR OWNERSHIP REGISTER1 – OFFSET 08h                                                            |     |
| <i>9.7.4</i> | CHANNELDESCRIPTOR RING BASE POINTER (LOW 32-bit)REGISTER – OFFSET 0Ch                                  | 273 |

 $\hbox{@\,}2024$  Copyright Diodes Incorporated. All Rights Reserved.





|    | 9.7. | 5 CHANNELDESCRIPTOR RING BASE POINTER (HIGH 32-bit) REGISTER – OFFSET 10h | 274 |
|----|------|---------------------------------------------------------------------------|-----|
|    | 9.7. |                                                                           |     |
|    | 9.7. | 7 CHANNEL TRANSFER COUNT STATUS OF CURRENT DESCRIPTOR POINTER REGISTER –  |     |
|    | OF   | FSET 18h                                                                  |     |
|    | 9.7. |                                                                           |     |
|    | 9.7. |                                                                           |     |
|    | 9.7. | 10 CHANNEL DESCRIPTOR RING SIZE FORPREFETCH – OFFSET 24h                  | 275 |
|    | 9.7. | 11 DOMAIN 0/1 MAX PAYLOAD SIZE AND READ REQUEST SIZE- OFFSET 28h (Global) | 275 |
|    | 9.7. |                                                                           |     |
|    | 9.7. |                                                                           |     |
|    | 9.7. |                                                                           |     |
|    | 9.7. | 15 DMA READ THRESHOLD CONTROL – OFFSET 5Ch                                | 277 |
|    | 9.7. | 16 DMA HARDWARE CONTROL – OFFSET 88h (Global)                             | 277 |
|    | 9.7. | 17 DMA HARDWARE STATUS – OFFSET 8Ch (Global)                              | 278 |
| 10 | POV  | WER SEQUENCE                                                              | 279 |
|    |      |                                                                           |     |
| 11 | IEE  | E 1149.1 COMPATIBLE JTAG CONTROLLER                                       | 280 |
|    | 11.1 | INSTRUCTION REGISTER                                                      | 280 |
|    | 11.2 | BYPASS REGISTER                                                           | 280 |
|    | 11.3 | DEVICE ID REGISTER                                                        | 280 |
|    | 11.4 | BOUNDARY SCAN REGISTER                                                    | 281 |
|    | 11.5 | JTAG BOUNDARY SCAN REGISTER ORDER                                         | 281 |
| 12 | ELF  | ECTRICAL AND TIMING SPECIFICATIONS                                        | 285 |
|    | 12.1 | ABSOLUTE MAXIMUM RATINGS                                                  | 285 |
|    | 12.2 | DC ELECTRICAL CHARACTERISTICS                                             | 285 |
|    | 12.3 | PCIE REFERENCE CLOCK REQUIREMENTS                                         | 285 |
|    | 12.4 | INTEGRATED CLOCK BUFFER SPECIFICATIONS                                    | 286 |
|    | 12.5 | COMMON TRANSMITTER PARAMETERS                                             | 286 |
|    | 12.6 | COMMON RECEIVER PARAMETERS                                                | 290 |
|    | 12.7 | POWER CONSUMPTION                                                         | 294 |
| 13 | THI  | ERMAL DATA                                                                | 295 |
| 14 | PAC  | CKAGE INFORMATION                                                         | 296 |
|    |      |                                                                           |     |
| 15 | ()R1 | DERING INFORMATION                                                        | 297 |



# LIST OF TABLES

| TABLE 4-1 TRANSMITTER PRESET ENCODING                                                    |     |
|------------------------------------------------------------------------------------------|-----|
| TABLE 4-2 PCIE CONFIGURATION REGISTERS USED TO ACCESS PHY CR REGISTERS                   | 35  |
| TABLE 4-3 SUMMARY OF PCI EXPRESS ORDERING RULES                                          | 38  |
| TABLE 5-1 MODE SELECTION                                                                 | 41  |
| TABLE 5-2 LANE MAPPING                                                                   |     |
| TABLE 5-3 PORT NUMBERING                                                                 |     |
| TABLE 5-4 PORT-LANE MAPPING                                                              |     |
| TABLE 5-5 REFCLKP/N[1:0] CONNECTIONS WHEN BASE MODE IS CHOSEN                            |     |
| TABLE 5-6 REFCLKP/N[1:0] CONNECTIONS WHEN CDSR MODE IS CHOSEN                            |     |
| TABLE 5-7 CONNECTION MAP FOR REFCLKOP/N[7:4;1]                                           |     |
| TABLE 5-8 OUTPUT CONTROL FOR REFCLKOP/N[7:4;1]                                           |     |
| TABLE 5-9 EEPROM SPACE ADDRESS MAP                                                       |     |
| TABLE 5 7 ELI ROW OF ACE PRODUCTS WAT                                                    |     |
| TABLE 5-10 12C COMMAND FORMAT FOR WRITE ACCESS                                           |     |
| TABLE 5-11 12C COMMAND FORMAT FOR WRITE ACCESS                                           |     |
| TABLE 5-12 T C COMMAND FORMAT FOR READ ACCESS                                            |     |
| TABLE 6-2 PORT/ADDRESS MAPPING FOR 8-BIT IO EXPANDER                                     |     |
| TABLE 6-3 CPLD SIGNAL NAME MAPPING FOR 16-BIT IO EXPANDER                                |     |
| TABLE 6-4 PORT/ADDRESS MAPPING FOR 16-BIT IO EXPANDER                                    |     |
|                                                                                          |     |
| TABLE 7-1 CDEP MODE CONFIGURATION                                                        |     |
| TABLE 8-1 DMA MODE DEFINITION                                                            |     |
| TABLE 8-2 DMA FUNCTION DEFINITION IN PO AND CDLEP UNDER VARIOUS MODES                    |     |
| TABLE 8-3 BIT DEFINITION IN CTRL FIELD OF THE 1 <sup>ST</sup> DW                         |     |
| TABLE 9-1 REGISTER TYPES                                                                 |     |
| TABLE 9-2 LANE EQUALIZATION CONTROL REGISTER LOCATIONS                                   |     |
| TABLE 9-3 LANE EQUALIZATION CONTROL REGISTER DEFINITIONS                                 |     |
| TABLE 9-4 LANE EQUALIZATION CONTROL REGISTER LOCATIONS                                   |     |
| TABLE 9-5 LANE EQUALIZATION CONTROL REGISTER DEFINITIONS                                 |     |
| TABLE 9-6 16-BIT REQ ID/DOMAIN LUT ENTRY 0-63 REGISTER LOCATIONS                         |     |
| Table 9-7 16-Bit REQ ID/Domain LUT Entry_n (n=0 through 15)                              |     |
| TABLE 9-8 5-BIT SYNTHESIZED ID LUT ENTRY 0-15 REGISTER LOCATIONS                         |     |
| TABLE 9-9 5-BIT SOURCE ID LUT ENTRY_N (N=0 THROUGH 7)                                    |     |
| Table 9-10 16-Bit ID/Domain LUT Entry 0-15 Register Locations                            |     |
| Table 9-11 16-Bit ID/Domain LUT Entry_n (n=0 through 15)                                 |     |
| TABLE 9-12 DMA BASE ADDRESS IN MEMORY MODE WHEN DMA CHANNELS PERTAINING TO THE SAME HOST |     |
| TABLE 9-13 DMA BASE ADDRESS IN MEMORY MODE WHEN DMA CHANNELS PERTAINING TO DIFFERENT HOS |     |
| TABLE 9-13 DWA BASE ADDRESS IN MEMORY MODE WHEN DWA CHANNELS PERTAINING TO DIFFERENT HOS |     |
| Table 11-1 Instruction Register Codes                                                    |     |
| Table 11-2 JTAG Device ID Register                                                       |     |
| TABLE 11-3 JTAG BOUNDARY SCAN REGISTER DEFINITION                                        |     |
| TABLE 12-1 ABSOLUTE MAXIMUM RATINGS                                                      |     |
| TABLE 12-2 DC ELECTRICAL CHARACTERISTICS                                                 |     |
| TABLE 12-3 PCIE REFERENCE CLOCK REQUIREMENT.                                             |     |
| TABLE 12-4 INTEGRATED CLOCK BUFFER OUTPUT ELECTRICAL CHARACTERISTICS                     |     |
| TABLE 12-4 INTEGRATED CLOCK BUFFER OUTFOT ELECTRICAL CHARACTERISTICS                     |     |
| TABLE 12-5 TRANSMITTER SPECIFICATIONS                                                    |     |
| TABLE 12-0 8.0 G1/8 SPECIFIC TX VOLTAGE AND JITTER PARAMETERS                            |     |
| TABLE 12-7 RECEIVER SPECIFICATIONS                                                       |     |
| TABLE 12-8 5.0 GT/S TOLERANCING LIMITS FOR COMMON REFCLE RX ARCHITECTURE                 |     |
| TABLE 12-9 5.0 G 1/8 TOLERANCING LIMITS FOR DATA CLOCKED RX ARCHITECTURE                 |     |
|                                                                                          |     |
| TABLE 12-11 STRESSED JITTER EYE PARAMETERS                                               |     |
| Table 12-12 Power Consumption                                                            | 294 |









# LIST OF FIGURES

| FIGURE 3-1 PI7C9X3G606GP BALL ASSIGNMENT                              | 32  |
|-----------------------------------------------------------------------|-----|
| FIGURE 4-1 BASE MODE (FAN-OUT MODE) OVERVIEW                          | 33  |
| FIGURE 4-2 CROSS-DOMAIN END-POINT MODE OVERVIEW                       | 33  |
| FIGURE 5-1 STANDARD DEVICES TO I2C BUS CONNECTION BLOCK DIAGRAM       | 45  |
| Figure 5-2 I2C Write Packet                                           | 46  |
| FIGURE 5-3 I2C REGISTER WRITE ACCESS EXAMPLE                          | 47  |
| FIGURE 5-4 I2C WRITE COMMAND PACKET EXAMPLE                           | 47  |
| FIGURE 5-5 I2C READ COMMAND PACKET                                    | 48  |
| FIGURE 5-6 I2C REGISTER READ ACCESS EXAMPLE                           | 49  |
| FIGURE 5-7 I2C READ COMMAND PACKET                                    | 49  |
| FIGURE 6-1 TIMING SEQUENCE FOR SURPRISED HOT PLUG INSERTION OPERATION | 53  |
| FIGURE 6-2 TIMING SEQUENCE FOR SURPRISED HOT PLUG REMOVAL OPERATION   | 54  |
| FIGURE 7-1 SWITCH REFERENCE MODEL USED IN THE FAIL-OVER USE CASE      | 55  |
| FIGURE 7-2 SWITCH REFERENCE MODEL USED IN THE CO-PROCESSOR USE CASE   | 56  |
| FIGURE 8-1 DMA DESCRIPTOR MAP                                         | 62  |
| FIGURE 8-2 DMA DESCRIPTOR LAYOUT IN AN 8-DW BLOCK                     | 64  |
| FIGURE 10-1 INITIAL POWER-UP SEQUENCE                                 | 279 |
| FIGURE 14-1 PACKAGE OF DRAWING                                        | 296 |
| FIGURE 14-2 PART MARKING                                              | 296 |

## **Abbreviations of Terms Table**

| Abbreviations | Explanation                     |
|---------------|---------------------------------|
| ACS           | Access Control Service          |
| ARI           | Alternate Routing ID            |
| AT            | Address Translation             |
| CDEP          | Cross-Domain End-Device         |
| CR            | Control Register                |
| DMA           | Direct Memory Access            |
| PPB           | PCI-to-PCI Bridge               |
| SRIS          | Separate Reference Independence |
|               | SSC                             |
| SRNS          | Separate Reference No SSC       |





## 1 INTRODUCTION

The PI7C9X3G606GP is a PCIe GEN3 packet switch that supports 6 lanes of GEN3 SERDES in flexible 3-port, 5-port and 6-port configurations. The architecture of the PCIe packet switch allows the flexible port configuration by allocating variable lane widths for each port. The packet switch can be configured to have different port types such as upstream port, downstream ports and Cross-Domain End-Point (CDEP) ports to support various applications, which include port fan-out, dual-host connectivity. Inside the packet switch, multiple DMA channels are embedded to facilitate data communication more efficiently among host(s) and end-points.

In addition, the PI7C9X3G606GP offers some extra benefits such as "maintaining high signal integrity in stress channel", "advanced power management mechanism", "enhanced reliability, availability and serviceability (RAS)" and "Surprised Hot Plug with LED Enclosure Management".



#### 1.1 **KEY FEATURES**

- Port and Lane Configurations for 6-port/6-Lane PCI Express GEN3 packet switch
  - Configurable Upstream lane widths of x1 or x2
  - Configurable Downstream port number up to 5
  - Configurable Downstream lane widths of x1 or x2
- Reference Clock Management
  - Integrated PCIe Gen3 clock buffer for all downstream ports
  - Support three reference clock structures (Common, SRNS and SRIS)
  - Handle SSC Isolation up to one port
  - Provide two clock application modes (Base and CDSR)
- Power Management
  - Support 7 power states (P0/P0s/P1/P1.1/P1.2/P2/P1.2PG)
  - Start-up power management scheme
    - "Empty" Hot-Plug ports put in P2 state
  - Support Message packet for System Power Management
    - Latency Tolerance Reporting (LTR)
    - Optimized Buffer Flush Fill (OBFF)
- PHY and MAC Layers
  - PHY initial settings optionally programmable through JTAG, EEPROM, and I<sup>2</sup>C
  - Adaptive Continuous Time Linear Equalizer and 5-tap Decision Feedback Equalizer for RX
  - Adaptive and programmable 3-tap TX equalization
  - RX Polarity Inversion and Lane Reversal
- Data Link Layer
  - Programmable ACK latency timer to respond ACK based upon traffic condition
  - Configurable Flow Control Credit to balance bandwidth utilization and buffer usage
- Transaction Layer
  - Packet forwarding options including Cut-Through and Store & Forward
  - Support up to 512-Byte Max Payload Size
  - Low packet forwarding latency < 150ns (typical case)
  - Access Control Service (ACS) for peer-to-peer traffic
  - Address Translation (AT) packet for SR-IOV application
  - Support Atomic operation
  - Support Multicast
  - Provide Performance Visibility for ingress/egress packet types and packet counts
- **Dual-Host Application** 
  - Support one Cross-Domain End-Point (CDEP) port for Host-to-Host Communications
  - Support Fail-over using CDEP port
  - Provide up to 4 physical or 8 virtual DMA channels enabling communications among Hosts and EPs
- Reliability, Availability and Serviceability
  - Enhanced Advanced Error Reporting
  - End-to-End Data Protection with ECC
  - Error Handling Mechanism
  - Support Surprise Hot Removal
  - Support Downstream Port Containment (DPC)
  - Support Hot Plug for Upstream and Downstream port
  - Provide Serial Hot Plug Type
  - Support LED Management
  - Thermal Sensor reporting operational temperature instantly
  - IEEE 1149.1 and 1149.6 JTAG interface support
- Advanced Diagnostic Tools PCIBUDDYTM
  - PHY Eye<sup>TM</sup>
  - MAC Viewer<sup>TM</sup> (including embedded LA and LTSSM monitor)





- · PCIBUDDY<sup>TM</sup>
- On-the-fly PRBS loopback test
- On-the-fly Compliance pattern test
- Side-band Management Interface
  - I2C/JTAG
  - SPI EEPROM
- Standard Compliance
  - Compliant with PCI Express Base Specification Revision 3.1
  - Compliant with PCI Express CEM Specification Revision 3.0
  - Compliant with Advanced Configuration Power Interface (ACPI) Specification
- Power & Package
  - Typical power consumption: 2.5W (full-loading at  $T_i = 80^{\circ}C$ )
  - Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
  - Halogen and Antimony Free. "Green" Device (Note 3)
  - For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.
    - https://www.diodes.com/quality/product-definitions/
  - Packages: 144-pin, FC-LFBGA, 10mm x 10mm package

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

  2. See <a href="https://www.diodes.com/quality/lead-free/">https://www.diodes.com/quality/lead-free/</a> for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.

  3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.





## 2 GENERAL DESCRIPTION

Similar to the role of PCI/PCIX Bridge in PCI/PCIX bus architecture, the basic function of PCI Express (PCIe) Switch is to expand the connectivity to allow more end devices being reached by host controllers in terms of PCIe serial interconnect architecture. This 6-lane and 6-port PCIe Switch can extend the connections ranged from 2 to 5 PCIe devices by means of its flexible port and lane configurations. It provides users the variety to expand or fan-out the PCI Express lanes from one host based upon their application needs. On top of that, one port of the packet switch can be configured to connect with other host, so that the dual-host usage case can be realized.

In PCI Express system bus hierarchy, the packet switch can be visualized as a logical assembly of multiple virtual PCI-to-PCI Bridge (PPB), which represents either upstream or downstream port. Also, normally all of the primary buses of downstream ports and secondary bus of upstream port are shared with one common virtual PCI Bus. In terms of the port configuration setting in a single host environment, the packet switch PI7C3G606GP can be enumerated with one upstream-port PPB and up to 5 downstream-port PPBs.

The chip adopts a Multiple-Ring as switch core for reaching to each individual port. There are six ports attached to the Multiple-Ring allowing upstream, downstream and peer-to-peer traffic exchanges simultaneously. Each port employs the structure of Combined Input and Output Queue (CIOQ) for buffer management. The main reason for choosing CIOQ is that the required memory bandwidth of input queue equals to the line rate of ingress port rather than increasing proportionally with port numbers as an output queue switch does. The CIOQ at each ingress port contains separate dedicated queues to store posted data, non-posted requests and completion packets. The packets are arbitrated to the egress port based upon the ID or address carried in packet header and PCIe transaction-ordering rule.

Packets can be forwarded in downstream, upstream or peer-to-peer direction concurrently. For the packets without ordering enforcement, they are permitted to pass over each other in cases where the addressed egress port is available to accept them. This can mitigate the issue of Head-Of-Line (HOL) blocking and also not affecting the operation of producer-consumer model, which is required to be retained to prevent from system hang-up problem. On the other hand, the replay buffer at each egress port (output queue) enhances data integrity by preserving the transmitted packets until the appropriate ACK is returned by the link partner. As the out-going packets can be stored in replay buffer, this can gain the maximum throughput and efficiency of the Switch. Another advantage of implementing CIOQ in PCIe Switch is that the credit announcement to the counterpart is simplified and streamlined in terms of the credit-based flow control protocol. The protocol requires that each ingress port maintains the credits independently without checking other ports' credit availability, which is otherwise required by pure output queue architecture.

The Switch supports several advanced features of latest PCI Express specification. They are respectively Access Control Service (ACS), Multi-Cast, Atomic Operation, Alternate Routing ID (ARI), Address Translation (AT) packet forwarding, Latency Tolerance Reporting (LTR) and Optimized Buffer Flush Fill (OBFF) etc. ACS allows the host system to have more control on peer-to-peer switch traffic. This can be a critical requirement in virtual machine system. Multi-Cast is an extended capability of PCIe switch to facilitate posted packets forwarded to a group of downstream ports efficiently. The switch is also capable of being a routing element for Atomic Operation commands, which has the advantages of synchronization among multiple processors or multiple-thread environment. When ARI capability is turned on, the ID routing has an alternative interpretation on Device and Function numbers. The Function number can be increased from 3 bits to 8 bits and no device number any more. This allows the downstream port of packet switch forwarding packets with up to 256 Functions. The LTR and OBFF are message-type packets for communicating between host and end-devices to achieve platform-wise power management. The switch needs to response these two messages for synchronizing the power states of each node in the PCIe interconnect architecture.

In addition to port fan-out function, the PI7C9X3G606GP can be configured to facilitate inter-processor communication between two Processors or between Processor and an intelligent adaptor configured in processor mode. As usual, the upstream port of packet switch is hooked up a host. When configring one downstream port of the switch into CDEP mode, this port will be connected to another host rather than an endpoint. The packet switch then allows these two distinct hosts allocating their own PCIe bus and memory resources and makes the packet transfer happening between them by means of resource translation.





PI7C9X3G606GP supports embedded Direct Memory Access (DMA) capability to move data between two address locations that are set up via DMA channels. There are four physical DMA channels implemented in PI7C9X3G606GP and each physical channel can be shared by two virtual channels. So a total of eight DMA channels can be enabled in the packet switch to enable eight pairs of locations transferring data simultaneously. The DMA engine is configured and managed by a software driver running on the hosts connected to the upstream port or CD ports. In terms of the address locations and DMA ownership, the DMA engines can be used in a variety of applications such as device status collection, peer-to-peer host transfer and peer-to-peer end-point transfer etc.



## 3 PIN DESCRIPTION

## 3.1 PCI EXPRESS INTERFACE SIGNALS

| NAME                         | PIN                | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------|--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFCLKP[1:0]<br>REFCLKN[1:0] | L6,A6<br>L7,A5     | I    | Reference Clock Input Pairs: Connect to 100MHz differential clock source.  Please refer to reference clock operational mode for how to connect REFCLKP/N[1:0] to clock sources.  The reference clock input is an unterminated AC coupled input. So the off-chip clock source must be terminated with both serial and parallel resistor network. Please refer to PCIe CEM specification for detail on how to realize on-board termination implementation.             |
| RESREF                       | C6                 | I    | Reference Resistor Connection: Attach RESREF an external resistor with the precision of 200 ohm 1% 100-ppm/C to ground on the board. The reference resistor is used for calibration of RX and TX termination when the chip comes out of reset or a manual PHY tuning request is made.                                                                                                                                                                                |
| PERP[5:0]                    | M9,M7,M5,M3,A8,A10 |      | PCI Express Data Serial Input Pairs: High-Speed Differential data                                                                                                                                                                                                                                                                                                                                                                                                    |
| PERN[5:0]                    | M10,M8,M6,M4,A7,A9 | I    | receive signals.  Please see the section of port/lane configuration.                                                                                                                                                                                                                                                                                                                                                                                                 |
| PETP[5:0]                    | K9,K7,K5,K3,C8,C10 |      | PCI Express Data Serial Output Pairs: High-Speed Differential data                                                                                                                                                                                                                                                                                                                                                                                                   |
| PETN[5:0]                    | K10,K8,K6,K4,C7,C9 | 0    | transmit signals.  Please se the section of port/lane configuration.                                                                                                                                                                                                                                                                                                                                                                                                 |
| PERST_L                      | A12                | I    | System Reset (Active LOW): When PERST_L is asserted, the internal states of whole chip except sticky logics are initialized. This is a global reset to all operational modes of packet switch.  This pin has internal pull-up. If no board trace is connected to this pin, the internal pull-up resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 5.1K- ohm pull-up resistor be used. |

## 3.2 CONFIGURATION STRAPPING SIGNALS

| NAME          | PIN         | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHIPMODE[1:0] | G9,F9       | I    | Chip Operational Mode: These two input signals decide at which operational mode the chip is chosen.  CHIP_MODE[1:0] Operational Mode  00 Normal  01 IDDR/MBIST  10 AC JTAG  11 PHY Testing  These pins have internal pull-down resistors. If no board trace is connected to these pins, the internal pull-down resistors of these pins are enough. However, if pins are connected to a board trace and not driven, it is recommended that external 330-ohm pull-down resistors be used. |
| PORTCFG[2:0]  | D11,C11,B11 | I    | Port Configuration: They are used to determine how 6 lanes are distributed among ports.  Please refer to Section 5 for Port/Lane Configuration.  These strapping pins have no built-in internal resistors and can not be left NC. These pins require the external 5.1K-ohm pull-up resistors or                                                                                                                                                                                         |



| NAME              | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |     |      | 330-ohm pull-down resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CKMODE            | D9  | I    | Clock Operational Mode: It is used define the relationship between physical SERDES lanes and reference clock.  When CKMODE is 0, all 6 lanes (0 ~5) of SERDES are driven by one reference clock source.  When CKMODE is 1, 6 lanes of SERDES are driven by two separate reference clock source via two pairs of reference clock inputs. Please refer to reference clock operational mode for connection description.  This pin has internal pull-down resistor. If no board trace is connected |
|                   |     |      | to these pins, the internal pull-down resistors of these pins are enough. However, if pin is connected to a board trace and not driven, it is recommended that external 330-ohm pull-down resistors be used.                                                                                                                                                                                                                                                                                   |
| HOT BLUG FN       |     |      | <b>Hot Plug Function Enable:</b> It is used to determine the downstream port is capable of handling either managed or surprised hot plug events. Besides, the GPIO pins would be redefined for hot-plug function if HOT_PLUG_EN_L = 0.                                                                                                                                                                                                                                                         |
| HOT_PLUG_EN<br>_L | *E9 | I    | HOT_PLUG_EN_L and FATAL_ERR_L share the same pin.  This pin has internal pull-up. If no board trace is connected to this pin, the internal pull-up resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 5.1K- ohm pull-up resistor be used.                                                                                                                                                                        |
| PM_L11_EN_L       | *E1 | I    | PM L1.1 Function Enable: It is used to determine the downstream port is capable of PM L1.1 function. Besides, the GPIO[15:8] pins would be redefined for PM L1.1 function if PM_L11_EN_L = 0.  PM_L11_EN_L and INTA_L share the same pin.                                                                                                                                                                                                                                                      |
|                   |     |      | This strapping pin has no built-in internal resistor and can not be left NC. This pin requires an external 5.1K-ohm pull-up resistor or 330-ohm pull-down resistor.                                                                                                                                                                                                                                                                                                                            |

## 3.3 HOT PLUG SIGNALS

| NAME            | PIN                   | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                         |
|-----------------|-----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SHCL_I2C        | LI                    | OD   | I2C Clock Signal of Serial Hot Plug Controller: This signal SHCL_I2C is connected to SCL pin of I2C IO expander or CPLD. This pin requires external 5.1K-ohm pull-up resistor.                                                                                                                      |
| SHDA_I2C        | M1                    | OD   | I2C Data Signal of Serial Hot Plug Controller: This signal SHDA_I2C is connected to SDA pin of I2C IO expander or CPLD. This pin requires external 5.1K-ohm pull-up resistor.                                                                                                                       |
| SHPCINT_L       | M2                    | I    | Interrupt Input (Active Low) of Serial Hot Plug Controller: This signal SHPCINT_L is connected to INT# output pin of I2C IO expander or CPLD. When asserted, it notifies Hot Plug Controller to access the port registers of I/O expander or CPLD for touching changed status to de-assert INT#.    |
| HP_LED[7:4;1]   | *F1,*H12,*G12,F12,C12 | O    | Hot Plug LED: These signals HP_LED[7:4;1] drive Amber LED state by following SFF-8489 IBPI specification.  HP_LED[7:4;1] and GPIO[7:4;1] share the same pins.                                                                                                                                       |
| HP_RST_L[7:4;1] | *G4,*F3,*F4,*G3,*G2   | 0    | Surprised Hot Plug Reset: These signals HP_RST_L[7:4;1] drive reset signals to the hot plug slots. They can be controlled by either off-chip PERST_L when booting up system or internal hardware when device is hot plugged into the slot.  HP_RST_L[7:4;1] and GPIO[23:20;17] share the same pins. |





## 3.4 REFERENCE CLOCK OUTPUT AND CONTROL SIGNALS

| NAME                  | PIN                     | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------|-------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFCLKOP[7:4;1]       | C1,B2,B3,A4,A2          |      | Integrated Reference Clock Output Pairs: 100MHz external                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| REFCLKON[7:4;1]       | D1,C2,C3,A3,A1          | 0    | differential HCSL clock outputs from integrated reference clock buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CLKREQ_L<br>[7:4;1:0] | *B5,*C5,*C4,*D3,*E4,*E3 | OD   | Reference Clock Request Signals: These signals CLKREQ_L[7:4;1:0] are used to request reference clock for active operation. Each port has its own clock request signal. When asserted, the reference clock is on for both ends of the link. When deasserted, the reference clock is off and both ends of the link are put under L1 substate of power management.  CLKREQ_L[7:4;1:0] and GPIO[15:12;9:8] share the same pins.  CLKREQ_L[7:4;1:0] pins have internal pull-up. If no board trace is connected to these pins, the internal pull-up resistors of these pins are enough. However, if pins are connected to a board trace and not driven, it is recommended that external 5.1K- ohm pull-up resistors be used. |

## 3.5 SIDE BAND MANAGEMENT SIGNALS

| NAME    | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EECK    | K12 | I/O  | <b>EEPROM Clock:</b> Clock signal to 4-wire EEPROM interface. <b>Debug Mode Enable (Debug_Mode_EN_L):</b> During system initialization, EECK acts as the Debug_Mode_EN_L pin. In debug mode, it need be tired to low through a 330-ohm pull-down resistor. This pin has internal pull-up resistor. If no board trace is connected to this pin, the internal pull-up resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 5.1K-ohm pull-up resistor be used. |
| EEDI    | L11 | О    | <b>EEPROM Data Input:</b> The switch outputs data to the Data Input pin of Serial EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| EEDO    | J12 | I    | <b>EEPROM Data Output:</b> The switch inputs data from the Data Output pin of Serial EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| EECS_L  | M11 | О    | <b>EEPROM Chip Select (Active Low):</b> The switch asserts this signal to enable Serial EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SCL_I2C | L12 | OD   | I2C Serial Clock: System management or I2C Bus Clock. This pin requires an external 5.1K-ohm pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SDA_I2C | M12 | OD   | I2C Serial Data: Bi-Directional System Management or I2C Bus Data. This pin requires an external 5.1K-ohm pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                             |

## 3.6 MISCELLANEOUS CONTROL AND STATUS

| NAME                   | PIN                                                                           | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                          |
|------------------------|-------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        |                                                                               |      | <b>Present Detect:</b> When PDC_L is asserted low, it indicates this port is present. Otherwise, it indicates this port is absent.                                                                                                                                                   |
| PDC_L[7:4;1]           | F2,G1,H1,J1,J2                                                                | I    | These pins have internal pull-up. If no board trace is connected to these pins, the internal pull-up resistors of these pin are enough. However, if pins are connected to a board trace and not driven, it is recommended that external 5.1K- ohm pull-up resistors be used.         |
| GPIO [23:17;15:12;9:0] | G4,F3,F4,G3,J4,H3,G2,B5,C5,C4,<br>D3,E4,E3,F1,H12,G12,F12,E12,<br>D12,C12,B12 | I/O  | General Purpose Input and Output: These thirty-two general-<br>purpose pins are programmed as either input-only or bi-directional pins<br>by writing the GPIO output enable control register.                                                                                        |
| FATAL_ERR_L            | E9                                                                            | О    | Fatal Error Output: It is asserted low when a Fatal error is detected.                                                                                                                                                                                                               |
| INTA_L                 | E1                                                                            | OD   | Interrupt Output Enable: When driven low, it indicates that one or more of the following events/errors are detected: Hot Plug events, Link State events, General-Purpose Input Interrupt events, Device-Specific errors, Device-Specific CDEP Port Link Interface errors and events, |





| NAME                    | PIN                     | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                  |
|-------------------------|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                         |      | CDEP-Virtual Doorbell events or CDEP-Link Doorbell events.                                                                                                                                                                                                                                                   |
| PORTGOOD_L<br>[7:4;1:0] | H11,G10,F10,G11,E10,E11 | 0    | Port Good Status: These signals indicate the link status of each port.  OFF – Link is down Blinking, 512 ms ON, 512 ms OFF (1Hz) – Link Up at 2.5 GT/s Blinking, 256 ms ON, 256 ms OFF (2Hz) – Link Up at 5.0GT/s ON – Link Up at 8.0GT/s  PORTGOOD_L[x] is correspondent to Port x, where x=0,1,4,5,6 or 7. |
| TEST                    | E2                      | О    | <b>Test:</b> This pin should be tied to ground through a 330ohm pull-down resistor.                                                                                                                                                                                                                          |
| NC                      | H2,H4,K1,L2             |      | Not Connected: These pins can be just left open.                                                                                                                                                                                                                                                             |

## 3.7 JTAG BOUNDARY SCAN SIGNALS

| NAME       | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                           |
|------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCK        | Н9  | I    | <b>Test Clock:</b> Used to clock state information and data into and out of the chip during switch's boundary scan or PCIe PHY's internal registers access. When JTAG function is not implemented, this pin should be left open (NC). |
| TDI        | J10 | I    | <b>Test Data Input:</b> Used (in conjunction with TCK) to shift data and instructions into the TAP in a serial bit stream. When JTAG function is not implemented, this pin should be left open (NC).                                  |
| TDO        | J11 | 0    | <b>Test Data Output:</b> Used (in conjunction with TCK) to shift data out of the Test Access Port (TAP) in a serial bit stream. When JTAG function is not implemented, this pin should be left open (NC).                             |
| TMS        | H10 | I    | <b>Test Mode Select:</b> Used to control the state of the Test Access Port controller. When JTAG function is not implemented, this pin should be pulled low through a 330-Ohm pull-down resistor.                                     |
| TRST_L     | J9  | I    | Test Reset (Active LOW): Active LOW signal to reset the TAP controller into an initialized state. When JTAG function is not implemented, this pin should be pulled low through a 330-Ohm pulldown resistor.                           |
| JTAG_SEL_L | A11 | I    | JTAG Selection (Active LOW): When set high, JTAG pins used for controlling switch's boundary scan, when set low, JTAG pins used for accessing PCIe PHY internal registers.                                                            |

## 3.8 POWER PINS

| NAME   | PIN                                                                                       | TYPE | DESCRIPTION                                                                   |
|--------|-------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------|
| VDDC   | E5,E7,F6,F8,G5,G7,H6,H8                                                                   | P    | VDDC Supply (0.95V): Used as digital core power pins.                         |
| C_VDDC | D4                                                                                        | P    | VDDC Supply (0.95V): Used as reference clock power pins.                      |
| VDDR   | D10,J3                                                                                    | P    | VDDR Supply (1.8V): Used as digital I/O power pins.                           |
| C_VDDR | D2                                                                                        |      | VDDR Supply (1.8V): Used as reference clock power pins.                       |
| VP     | D6,D7,J6,J7                                                                               | P    | <b>VP Supply (0.95V):</b> Used as PCI Express analog and core power pins.     |
| VPH    | D8,J5                                                                                     | P    | <b>VPH Supply (1.8V):</b> Used as PCI Express analog high voltage power pins. |
| VSS    | B1,B4,B6,B7,B8,B9,B10,D5,E6,E8,<br>F5,F7,F11,G6,G8,H5,H7,J8,K2,<br>K11,L3,L4,L5,L8,L9,L10 | P    | Ground: Used as ground pins.                                                  |





|   | 12          | 11                    | 10                    | 9                   | 8           | 7                   | 6                   | 5               | 4               | 3               | 2               | 1               |   |
|---|-------------|-----------------------|-----------------------|---------------------|-------------|---------------------|---------------------|-----------------|-----------------|-----------------|-----------------|-----------------|---|
| A | PERST<br>_L | JTAG<br>_SEL<br>_L    | PERP<br>[0]           | PERN<br>[0]         | PERP<br>[1] | PERN<br>[1]         | REF<br>CLKIP[0]     | REF<br>CLKIN[0] | REF<br>CLKOP[4] | REF<br>CLKON[4] | REF<br>CLKOP[1] | REF<br>CLKON[1] | A |
| В | GPIO<br>[0] | PORT<br>CFG[0]        | VSS                   | vss                 | VSS         | VSS                 | VSS                 | GPIO<br>[15]    | VSS             | REF<br>CLKOP[5] | REF<br>CLKOP[6] | VSS             | В |
| С | GPIO<br>[1] | PORT<br>CFG[1]        | PETP<br>[0]           | PETN<br>[0]         | PETP<br>[1] | PETN<br>[1]         | RESREF              | GPIO<br>[14]    | GPIO<br>[13]    | REF<br>CLKON[5] | REF<br>CLKON[6] | REF<br>CLKOP[7] | С |
| D | GPIO<br>[2] | PORT<br>CFG[2]        | VDDR                  | CK<br>MODE          | VPH         | VP                  | VP                  | VSS             | C_VDDC          | GPIO<br>[12]    | C_VDDR          | REF<br>CLKON[7] | D |
| E | GPIO<br>[3] | PORT<br>GOOD<br>_L[0] | PORT<br>GOOD<br>_L[1] | FATAL<br>_ERR_L     | VSS         | VDDC                | VSS                 | VDDC            | GPIO<br>[9]     | GPIO<br>[8]     | TEST            | INTA_L          | E |
| F | GPIO<br>[4] | VSS                   | PORT<br>GOOD<br>_L[5] | CHIP<br>MODE<br>[0] | VDDC        | VSS                 | VDDC                | VSS             | GPIO<br>[21]    | GPIO<br>[22]    | PDC_L<br>[7]    | GPIO<br>[7]     | F |
| G | GPIO<br>[5] | PORT<br>GOOD<br>_L[4] | PORT<br>GOOD<br>_L[6] | CHIP<br>MODE<br>[1] | VSS         | VDD                 | VSS                 | VDDC            | GPIO<br>[23]    | GPIO<br>[20]    | GPIO<br>[17]    | PDC_L<br>[6]    | G |
| Н | GPIO<br>[6] | PORT<br>GOOD<br>_L[7] | TMS                   | TCK                 | VDDC        | VSS                 | VDDC                | VSS             | NC              | GPIO<br>[18]    | NC              | PDC_L<br>[5]    | Н |
| J | EEDO        | TDO                   | TDI                   | TRST_L              | VSS         | VP                  | VP                  | VPH             | GPIO<br>[19]    | VDDR            | PDC_L<br>[1]    | PDC_L<br>[4]    | J |
| K | EECK        | VSS                   | PETN<br>[5]           | PETP<br>[5]         | PETN<br>[4] | PETP<br>[4]         | PETN<br>[3]         | PETP<br>[3]     | PETN<br>[2]     | PETP<br>[2]     | VSS             | NC              | K |
| L | SCL<br>_I2C | EEDI                  | vss                   | VSS                 | VSS         | REF<br>CLKIN<br>[1] | REF<br>CLKIP<br>[1] | VSS             | VSS             | VSS             | NC              | SHCL<br>_I2C    | L |
| M | SDA<br>_I2C | EECS<br>_L            | PERN<br>[5]           | PERP<br>[5]         | PERN<br>[4] | PERP<br>[4]         | PERN<br>[3]         | PERP<br>[3]     | PERN<br>[2]     | PERP<br>[2]     | SHPCINT<br>_L   | SHDA<br>_I2C    | M |
|   | 12          | 11                    | 10                    | 9                   | 8           | 7                   | 6                   | 5               | 4               | 3               | 2               | 1               |   |

Figure 3-1 PI7C9X3G606GP Ball Assignment





## 4 FUNCTIONAL OVERVIEW

This chapter provides an overview of the PI7C9X3G606GP's major functions.

#### 4.1 MODES OF OPERATIONS

The PI7C9X3G606GP supports two modes of operations.

- Base Mode (Fan-out Mode)
- Cross-Domain End-Point (CDEP Mode)

## 4.1.1 BASE MODE (FAN-OUT MODE)

The Base mode is one of the Fan-out mode types. In this mode, the PI7C9X3G606GP supports one upstream port and up to 5 down ports. Multiple virtual PCI-to-PCI bridges are connected by a virtual PCI bus, residing in the Switch.



Figure 4-1 Base Mode (Fan-out Mode) Overview

## 4.1.2 CROSS-DOMAIN END-POINT MODE

The switch supports a Cross-Domain End-Point (CDEP) mode allowing more than one host attached to PI7C9X3G606GP. When configured as CDEP mode, one of downstream port will be turned into CDEP port for additional host to connect with it. So the packets produced from different hosts can exchange through PI7C9X3G606GP for system failover application.



Figure 4-2 Cross-Domain End-Point Mode Overview





#### 4.2 PHYSICAL LAYER CIRCUITS

The physical layer circuit design is defined as a converter between serial bus interface and the PHY Interface for PCI Express Architecture (PIPE). It contains Physical Media Attachment (PMA) and Physical Coding Sub-layer (PCS) blocks. PMA includes Serializer/ Deserializer (SERDES), PLL1, Adaptive TX and RX Equalization, Clock Recovery module, receiver detection circuit, electrical idle detector, and input/output buffers. PCS consists of two blocks for handling 128B/130B and 8B/10B encoder/decoder, SYNC code-word framer, receiver elastic buffer, and PIPE PHY control/status circuitries. To provide the flexibility for bifurcating multiple lanes into different port width of configuration, the control and status signals of each lane can be combined for MAC to access as a link basis. In addition, a pair of PRBS generator and checker is included for PHY built-in self-test. The main functions of physical layer circuits include the conversion between serial-link and parallel bus, provision of clock source for the Switch, resolving clock difference in receiver end, and detection of physical layer errors.

The driver characteristics including amplitude, and pre-emphasis, on transmit (TX) side are programmable. The PHY on receive (RX) side is capable of automatic calibration and configuration of the internal circuits to maximize receiving performance. In addition, the PHY provides the flexibility for user to override or disable the automatically calibrated settings.

Definition of the Switch Downstream Port's Transmitter presets can be set by LANE EQUALIZATION CONTROL REGISTER (OFFSET from 21Ch – 238h). The encoding for the Transmitter presets is provided in Table 4-1. The Transmitter Preset encoding of 1010b corresponds to the maximum Vtx-boost.

**Table 4-1 Transmitter Preset Encoding** 

| Encoding    | De-emphasis (dB) | Preshoot (dB) |
|-------------|------------------|---------------|
| 0000ь       | -6.02            | 0.00          |
| 0001b       | -3.74            | 0.00          |
| 0010b       | -4.44            | 0.00          |
| 0011b       | -2.50            | 0.00          |
| 0100b       | 0                | 0.00          |
| 0101b       | 0                | 1.94          |
| 0110b       | 0                | 2.50          |
| 0111b       | -6.02            | 3.52          |
| 1000b       | -3.52            | 3.52          |
| 1001b       | 0                | 3.74          |
| 1010b       | -9.12            | 0.00          |
| 1011b~1111b | Reserved         | Reserved      |

#### 4.2.1 PHY CONTROL REGISTER PARALLEL INTERFACE ACCESS

PI7C9X3G606GP provides the flexibility for user to adjust the transmit swing through the Control Register (CR) Parallel register interface by PCIe link, EEPROM, SMBUS or I2C individually.

The PHY Control Register (CR) Parallel interface is a synchronous, 16 bit data/address parallel port provided for onchip access to control registers inside the PHY. While access to these registers is not required for normal PHY operation, this interface is included for users that want to override some of the PHY's control signals.

The CR registers can be accessed through PCIe Configuration Registers. The user may access <u>CR RW CTRL and STATUS</u> register in PCIe Configuration Register space to access the PHY Control Register.

<sup>&</sup>lt;sup>1</sup> Multiple lanes could share the PLL.





The PI7C9X3G606GP is constructed of two tiles. Each of the two tiles is constructed of four PCIe PHYs to support 16 lanes. Each title appears as a separate PCIe bridge device in the system with a single upstream port and multiple downstream port. The Tile ID can be located in <a href="Operation Mode">Operation Mode</a> register (Offset 348h[2:0]).

All PHY Registers of a given lane in any PHY can be configured through CR Parallel interface via PCI Configuration Registers in upstream port (Port 0): <u>CR RW CTRL AND STATUS</u> register (Port 0, Offset 5C0h), <u>CR CTRL 0</u> register (Port 0, Offset 5C4h), <u>CR CTRL 1</u> register (Port 0, Offset 5C8h), <u>CR CTRL 2</u> register (Port 0, Offset 5C0h) and <u>CR CTRL 3</u> register (Port 0, Offset 5D0h). The port is a upstream port when the Port Number field is 0 (<u>Link Capability</u> register, Offset 74h[31:24]),

The PHY Control Registers of any one of the 16 lanes can be accessed through the CR CTRL register defined in the table below. A specific lane can be located by enumerating the PHY Number from 0 to 3, and the N Value from 0 to 3.

Table 4-2 PCIe Configuration Registers Used to Access PHY CR Registers

| Lane   | PHY Number | N Value | PCIe Configuration Register Used to Access PHY<br>CR Register |
|--------|------------|---------|---------------------------------------------------------------|
| Lane 0 | 0          | 0       | CR RW CTRL and STATUS / CR CTRL 0 registers                   |
| Lane 1 | 0          | 1       | CR RW CTRL and STATUS / CR CTRL 0 registers                   |
| Lane 2 | 2          | 0       | CR RW CTRL and STATUS / CR CTRL 2 registers                   |
| Lane 3 | 2          | 1       | CR RW CTRL and STATUS / CR CTRL 2 registers                   |
| Lane 4 | 2          | 2       | CR RW CTRL and STATUS / CR CTRL 2 registers                   |
| Lane 5 | 2          | 3       | CR RW CTRL and STATUS / CR CTRL 2 registers                   |

The packet switch provides CFG registers (offset <u>5C0h</u>, <u>5C4h</u>, and <u>5CCh</u>) to access Qual PHY registers.

#### 4.2.1.1 Read Procedures

(1) Read PHY0 or PHY2 CR Status by CFG Offset <u>5C0h</u>

Bit[18]=1, PHY2 CR READY TO RW Bit[16]=1, PHY0 CR READY TO RW

(2) Write PHY0 or PHY2 CR Address by CFG OFFSET 5C4h and 5CCh

Bit[31:16], PHY Register Address

(3) Write PHY0 or PHY2 CR Read Enable bit by CFG OFFSET <u>5C0h</u>

Bit[10]=1, Enable PHY2 CR Read Bit[8]=1, Enable PHY0 CR Read

(4) Read PHY0 or PHY2 CR Read Data by CFG OFFSET <u>5C4h</u> and <u>5CCh</u>

Bit[15:0], PHY Register Data

#### 4.2.1.2 Write Procedures

(1) Check PHY0 or PHY2 CR STATUS by CFG OFFSET 5C0h

Bit[18]=1, PHY2 CR READY TO RW Bit[16]=1, PHY0 CR READY TO RW

(2) Write PHY0 or PHY2 CR Address and Data by CFG OFFSET <u>5C4h</u> and <u>5CCh</u>





Bit[31:16], PHY Register Address Bit[15:0], PHY Register Data

(3) Enable PHY0 or PHY2 CR Write Enable bit by CFG OFFSET 5C0h

Bit[2]=1, Enable PHY2 CR Write Bit[0]=1, Enable PHY0 CR Write

## 4.3 MEDIA ACCESS CONTROL (MAC)

The Media Access Control (MAC) block, which is consisted of physical layer packet boundary delineation and formation, multiple lanes de-skew, scrambler/de-scrambler, clock correction from inserting skip order-set, PIPE-related control/status circuits and Link Training Status State Machine (LTSSM), is implemented to interface physical layer with data link layer, build and maintain the link between two link partners.

The switch allows users to control GEN3 Link EQ parameters and link training behavior such as detection, compliance and lane reverse etc. The switch implements a group of LTSSM CSR registers located at offset starting from 380h to 3A0h to configure LTSSM operation.

## 4.4 DATA LINK LAYER (DLL)

The Data Link Layer (DLL) provides a reliable data transmission between two PCI Express points. An ACK/NACK protocol is employed to guarantee the integrity of the packets delivered. Each Transaction Layer Packet (TLP) is protected by a 32-bit LCRC for error detection. The DLL receiver performs LCRC calculation to determine if the incoming packet is corrupted in the serial link. If an LCRC error is found, the DLL transmitter would issue a NACK data link layer packet (DLLP) to the opposite end to request a re-transmission, otherwise an ACK DLLP would be sent out to acknowledge on reception of a good TLP.

The moment for issuing ACK DLLP is dependent on a time-out event of ACK latency timer or transmitter channel availability. According to PCI Express specification, the calculation of ACK latency timer is based upon maximum payload size, link width, TLP overhead, ACK factor and internal processing delay. The calculated values are determined by hardware as a default to meet PCIe specified requirement. On the other hand, the chip provides a flexibility to change the value of ACK latency timer by programming the bit 11 ~ bit 0 of DLL CSR registers at offset  $\frac{420}{428}$  for G1/G2/G3 speed. The programmable ACK latency timer can regulate the frequency of issuing ACK DLLP. This can facilitate performance tuning under a burst of TLP in transmission.

In the transmitter, a retry buffer is implemented to store the transmitted TLPs whose corresponding ACK/NACK DLLP have not been received yet. When an ACK is received, the TLPs with sequence number equals to and smaller than that carried in the ACK would be flushed out from the buffer. If a NACK is received or no ACK/NACK is returned from the link partner after the replay timer expires, then a replay mechanism built in DLL transmitter is triggered to retransmit the corresponding packet that receives NACK or time-out and any other TLP transmitted after that packet.

Meanwhile, the DLL is also responsible for the initialization, updating, and monitoring of the flow-control credit. All of the flow control information is carried in DLLP that is sent to the other end of link. Unlike TLP, DLLP is guarded by 16-bit CRC to detect if data corruption occurs. Furthermore, DLLP is used to handshake protocol between link parties for entering different power states such as PM L1.

The chip implements a group of DLL CSR registers started from offset 420h to 46Ch for users to control the Flow control packet behavior, DLL packet error status report, replay timer and ACK latency timer etc.





# 4.5 TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION)

The receiving portion of the transaction layer performs header information retrieval and validates the correctness of the transaction type and format. If the TLP is found to contain an illegal header or the indicated packet length mismatches with the actual packet length, then a Malformed TLP is reported as an error associated with the receiving port. PCIe also supports End-to-End CRC operation to ensure end-to-end data integrity, a 32-bit ECRC is checked against the TLP at the receiver if the digest bit is set in header. Please note for ECRC operation, it is necessary both of EP and RC to support ECRC as well.

#### 4.6 ROUTING

The transaction layer implements three types of routing protocols: ID-based, address-based, and implicit routing. For configuration reads, configuration writes, transaction completion, and user-defined messages, the packets are routed by their destination ID constituted of bus number, device number, and function number. Address routing is employed to forward I/O or memory transactions to the destination port, which is located within the address range indicated by the address field carried in the packet header. The packet header indicates the packet types including memory read, memory write, IO read, IO write, Message Signaling Interrupt (MSI) and user-defined message. Implicit routing is mainly used to forward system message transactions such as virtual interrupt line, power management, and so on. The message type embedded in the packet header determines the routing mechanism.

If the incoming packet cannot be forwarded to any other port due to a miss to hit the desired address range or targeted ID, this is considered as Unsupported Request (UR) packet, which is similar to a master abort event in PCI protocol.

In addition to following standard packet routing rule, the chip also implements a group of TL CSR registers started from offset 4C0h to 4C8h for users to control packet forwarding mode, packet ordering and arbitration scheme etc.

#### 4.7 QUEUE

Six TLP packet types are defined in PCI Express architecture: Memory read/write, IO read/write, Config read/write, Completions, Messages, and Atomic. Each of these packet types fits into the separate switch queues: Posted Request Header (PH), Posted Request Data payload (PD), Non-Posted Request Header (NPH), Non-Posted Data Payload (NPD), Completion Header (CPLH) and Completion Data payload (CPLD). Each packet with different type would be put into a separate queue in order to facilitate the following ordering processor. NPD only contains one DW for all Non-post requests except CAS AtomicOP with 128-bit operand size, which requires two DWs, so it can be merged with the corresponding NPH into a common queue named NPHD.

## 4.7.1 POSTED REQUEST HEADER (PH)

PH queue provides TLP header spaces for posted memory writes and various message request headers. The types of TLP stored in this queue are MWr, Msg and MsgD. Each header space occupies sixteen bytes to accommodate 3 DW or 4 DW headers. The number of entries in PH range from 8 to 16 depending on the lane width of link.

# 4.7.2 POST REQUEST DATA (PD)

PD queue is used for storing posted request data. If the received TLP is a posted request type such as MWr or MsgD, and contained payload other than the header, the payload data would be put into PD queue. The size of PD queue ranges from 2KB to 4KB depending on the lane width of link.





# 4.7.3 NON-POSTED REQUEST HEADER AND DATA (NPHD)

NPHD queue provides TLP header spaces for non-posted request packets, which include memory read, IO read, IO write, configuration read, configuration write and AtomicOP requests. The types of TLP stored in this queue are MRd, MRdLk, IORd, IOWr, CfgRd0/CfgRd1, CfgWr0/CfgWr1, FetchAdd, Swap and CAS. Usually only IO or configuration write and Atomic requests are given additional data credit. The other TLP type is just given header credit. Each header space takes twenty-four bytes to accommodate the following combinations: 3-DW header, 4-DW header, 3-WD header with 1-DW data, 3-WD header with 2-DW data, 4-DW header with 1-DW data and 4-DW header with 2-DW data. In total, the number of entries in NPHD range from 8 to 16 depending on the lane width of link.

# 4.7.4 COMPLETION HEADER (CPLH)

CPLH queue provides TLP header space for completion packets. The types of TLP stored in this queue are Cpl, CplD, CplLk and CplDLk. Each header space takes twelve bytes to accommodate a 3-DW header. Please note that there are no 4-DW completion headers. The number of entries in CPLH range from 8 to 16 depending on the lane width of link.

# 4.7.5 COMPLETION DATA (CPLD)

CPLD queue is used for storing completion data. If the received TLP is a CplD or CplDLk type and contained payload other than the header, the payload data would be put into CPLD queue. The size of CPLD queues range from 2KB to 4KB depending on the lane width of link.

## 4.8 TRANSACTION ORDERING

A set of ordering rules is defined to regulate the transactions on the PCI Express Switch including Memory, IO, Configuration and Messages, in order to avoid deadlocks and to support the Producer-Consumer model. The ordering rules defined in Table 4-2 apply within a single Traffic Class (TC). There is no ordering requirement among transactions within different TC labels. Since the transactions with the same TC label are not allowed to map into different virtual channels, it implies no ordering relationship between the traffic in VC0.

Table 4-3 Summary of PCI Express Ordering Rules

| Row Pass Column                | Posted<br>Request   | Read<br>Request  | Non-posted Write<br>Request | Read<br>Completion | Non-posted Write<br>Completion |
|--------------------------------|---------------------|------------------|-----------------------------|--------------------|--------------------------------|
| Posted Request                 | Yes/No1             | Yes <sup>5</sup> | Yes <sup>5</sup>            | Yes <sup>5</sup>   | Yes <sup>5</sup>               |
| Read Request                   | $No^2$              | Yes              | Yes                         | Yes                | Yes                            |
| Non-posted Write Request       | No <sup>2</sup>     | Yes              | Yes                         | Yes                | Yes                            |
| Read Completion                | Yes/No <sup>3</sup> | Yes              | Yes                         | Yes                | Yes                            |
| Non-Posted Write<br>Completion | Yes <sup>4</sup>    | Yes              | Yes                         | Yes                | Yes                            |

- When the Relaxed Ordering Attribute bit is cleared, the Posted Request transactions including memory write and
  message request must complete on the egress bus in the order in which they are received on the ingress bus. If the
  Relaxed Ordering Attribute bit is set, the Posted Request is permitted to pass over other Posted Requests occurring
  before it.
- 2. A Read Request transmitting in the same direction as a previously queued Posted Request transaction must push the posted write data ahead of it. The Posted Request transaction must complete on the egress bus before the Read Request can be attempted on the egress bus. The Read transaction can go to the same location as the Posted data. Posted read requests are not allowed to pass posted write transactions due to the concern that if the read and write are to the same location, the subsequent data returned from the read request would be stale data.





- 3. When the Relaxed Ordering Attribute bit is cleared, a Read completion must "pull" ahead of previously queued posted data transmitting in the same direction. In this case, the read data transmits in the same direction as the posted data, and the requestor of the read transaction is on the same side as the completer of the posted transaction. The posted transaction must deliver to the completer before the read data is returned to the requestor. If the Relaxed Ordering Attribute bit is set, then a read completion is permitted to pass a previously queued Memory Write or Message Request.
- 4. Non-Posted Write Completions are permitted to pass a previous Memory Write or Message Request transaction. Such transactions are actually transmitting in the opposite directions and hence have no ordering relationship.
- 5. Posted Request transactions must be given opportunities to pass Non-posted Read and Write Requests as well as Completions. Otherwise, deadlocks may occur when some older bridges, which do not support delayed transactions are mixed with PCIe Switch in the same system. A fairness algorithm is used to arbitrate between the Posted Write queue and the Non-posted transaction queue

## 4.9 PORT ARBITRATION

Among multiple ingress ports, the port arbitration built in the egress port determines which incoming packets to be forwarded to the output port. The switch supports hardware fixed Round Robin arbitration algorithm. The port arbitration is held within the Virtual Channel 0. At the upstream ports, in addition to the inter-port packets, the intraport packet such as configurations completion would also join the arbitration loop to get the service from Virtual Channel 0.

## 4.10 FLOW CONTROL

PCI Express employs Credit-Based Flow Control mechanism to make buffer utilization more efficient. The transaction layer transmitter ensures that it does not transmit a TLP to an opposite receiver unless the receiver has enough buffer space to accept the TLP. The transaction layer receiver has the responsibility to advertise the free buffer space to an opposite transmitter to avoid packet stale. In this Switch, each port has its own separate queues for different traffic types (Posted, Non Posted and Completion) and the credits of each type are continually updated via the data link layer on the fly. The data link layer compares the current available credits with the monitored ones and reports the updated credit to the counterpart. If no new credit is acquired, the credit reported is scheduled for every 30 us to prevent the link from entering retrain. On the other hand, the receiver at each egress port gets the usable credits from the opposite end in a link. The egress port notifies the usable credit information to all ingress ports to receive packets that are intended to that egress port.

# 4.11 TRANSATION LAYER TRANSMIT BLOCK (TLP ENCAPSULATION)

The transmit portion of transaction layer performs the following functions. They construct the all types of forwarded TLP generated from VC arbiter, respond with the completion packets when the local resource (i.e. configuration register) is accessed, and regenerate the message that terminates at receiver to RC if acting as an upstream port.

# 4.12 ACCESS CONTROL SERVICE (ACS)

Traditionally, the packet routing between the peer-to-peer downstream ports is determined by either the address or ID field embedded in the packet header. Access Control Service (ACS) provides a mechanism for customer to selectively control access between PCI Express Endpoints attached to the downstream ports of packet switch. If ACS is enabled in the ingress port, the peer-to-peer packet forwarding will follow the rule sets of ACS rather than the destination ID or





address. ACS is implemented as a set of capabilities and control registers in the associated hardware component. It brings the following benefits such as preventing the silent data corruption presented in Requests from being incorrectly routed to a peer Endpoint, validating every Request transaction between two downstream components and enabling direct routing of peer-to-peer Memory Requests whose addresses have been translated when ATS system is being used. ACS is usually enabled for directing all peer-to-peer traffic between downstream ports to upstream port. Please refer to ACS Extended Capability registers at offset 1C0h for more information.

#### 4.13 MULTICAST OPERATION

This is a PCIe optional feature allowing posted packets delivered to multiple endpoints with an efficient way. For some application, more than one target would receive the same packet. By using traditional unicast operation, this packet would be repeatedly transmitted until all targets receive the same packet. The multicast operation would only require one-time transmission to serve all targets. The PCIe spec defines a Multicast Capability structure containing a Multicast address range that is dividable into multiple Multicast Group (MCG) with the size of Multicast Window to enable multicast operation. The multicast address range must be in the same host domain. Multicast is not translated into other host domain address location for cross-domain multicast transactions.

When the incoming packet hits the dedicated MCG within the Multicast address range defined in the ingress port, it will be simultaneously forwarded to the selected egress ports, which have the corresponding MCG bit set in MC\_Receive register, if no blocking happens in ingress port. The ingress port also allows the multicast-hit packet being dropped by enabling the corresponding MCG bit in MC\_Block\_All or MC\_Block\_Untranslated register.

Please refer to Multicast Extended Capability registers at offset 1D0h for more information.



# 5 CHIP INITIZATION

## 5.1 PORT-LANE CONFIGURATION

## 5.1.1 MODE SELECTION

PI7C9X3G606GP can be configured into 3 Ports, 5 Ports, and 6 Ports across 6 Lanes by employing <u>PORTCFG[2:0]</u> pins.

**Table 5-1 Mode Selection** 

| PORTCFG[2] | PORTCFG[1] | PORTCFG[0] | Functional Mode            |
|------------|------------|------------|----------------------------|
| 0          | 0          | 0          | Reserved                   |
| 0          | 0          | 1          | Reserved                   |
| 0          | 1          | 0          | 3Port-6Lane Configuration  |
| 0          | 1          | 1          | Reserved                   |
| 1          | 0          | 0          | 5Port-6Lane Configuration  |
| 1          | 0          | 1          | 6-Port-6Lane Configuration |
| 1          | 1          | 0          | Reserved                   |
| 1          | 1          | 1          | Reserved                   |

## 5.1.2 LANE MAPPING

The table below shows the mapping of the lanes to the transmission and receive pairs.

**Table 5-2 Lane Mapping** 

| Lane   | TX Pair        | RX Pair        |
|--------|----------------|----------------|
| Lane 0 | PETP[0]PETN[0] | PERP[0]PERN[0] |
| Lane 1 | PETP[1]PETN[1] | PERP[1]PERN[1] |
| Lane 2 | PTTP[2]PETN[2] | PERP[2]PERN[2] |
| Lane 3 | PETP[3]PETN[3] | PERP[3]PERN[3] |
| Lane 4 | PETP[4]PETN[4] | PERP[4]PERN[4] |
| Lane 5 | PTTP[5]PETN[5] | PERP[5]PERN[5] |

## 5.1.3 PORT NUMERING

The port number is given in the port number field of link capability register. Each port has different link width capability, which is also defined in Maximum Link Width field of this capability register. Following table is the port number in the switch and the corresponding maximum link width.

**Table 5-3 Port Numbering** 

| Port Number | P0 | P1 | P4 | P5 | P6 | P7 |
|-------------|----|----|----|----|----|----|
| Link Width  | x2 | x1 | x2 | x2 | x1 | x1 |

## 5.1.4 PORT-LANE MAPPING

The table below shows the mapping of the lanes to ports in different functional modes.

**Table 5-4 Port-Lane Mapping** 

| Lane   | 3-Port | 5-Port | 6-Port |
|--------|--------|--------|--------|
| Lane 0 | P0     | P0     | P0     |





| Lane   | 3-Port | 5-Port | 6-Port |
|--------|--------|--------|--------|
| Lane 1 | P0     | P0     | P1     |
| Lane 2 | P4     | P4     | P4     |
| Lane 3 | P4     | P5     | P5     |
| Lane 4 | P5     | P6     | P6     |
| Lane 5 | P5     | P7     | P7     |

Note: Switch supports automatic lane reversal within a port.

#### 5.2 CLOCK SCHEME

## 5.2.1 REFERENCE CLOCK OPERATION MODES

The Switch supports two different reference clock operational modes defined by CKMODE. If CKMODE is tied to "0", the Switch sourced from reference clocks is operating under BASE mode. If CKMODE is tied to "1", the switch driven by reference clocks is operating under Cross Domain Separate Reference clock (CDSR) mode. The configured mode determines how the reference clock sources are connected to REFCLKP/N[1:0] input pins.

For example, when the Switch is configured to be in the BASE mode, all of the 6 lanes are driven by REFCLKP/N[0]. In this mode, REFCLKP/N[1] are recommended to be connected to the ground. When the Switch is set to be in CDSR mode, it allows two different reference clock sources to drive these 6 lanes. The users can decide how the reference clocks are connected to the appropriate ports based on the appropriate port lane mapping.

When Switch is configured to be in CDSR mode, chip operates in multiple reference clock domains. In this mode, some of ports work in one reference clock domain while others work in another domain. Each domain can turn on its own SSC function, and the Switch supports SSC isolation feature to allow ports in different SSC domains to transfer packets to each other correctly, given that the frequency differences are within 5600ppm.

The following table illustrates the connections of REFCLKP/N[1:0] in various use cases when CKMODE is set to BASE mode. The reference clock source comes from Root Complex (RC). The clock signal is distributed through buffer or generator to REFCLKP/N[1:0].

Table 5-5 REFCLKP/N[1:0] connections when BASE mode is chosen

| Usage Case        | REFCLK<br>Architecture | REFCLKP/N[0]     | REFCLKP/N[1] |
|-------------------|------------------------|------------------|--------------|
| Single<br>Fan-out | Common/<br>SRNS/SRIS   | RC for all ports | GND          |

If CKMODE is set to CDSR, the use case is similar to dual-host domain. The REFCLK architecture is viewed as in SSC isolation. The Switch can be splitted into 2 host domains with the host port of P0 and P4. These two host ports can be linked at x2 lane-width. The reference clock drives P0 via REFCLKP/N[0], which is the main clock for the entire chip. In this mode, REFCLKP/N[0] is isolated from REFCLKP/N[1], which is connected to P4. REFCLKP/N[0] and REFCLKP/N[1] are sourced differently from the RC\_x in their own host domains. The following table illustrates the connection of REFCLKP/N[1:0] in SSC isolation condition.

Table 5-6 REFCLKP/N[1:0] connections when CDSR mode is chosen

| Port 0 | Port 4 | REFCLKP/N[0] | REFCLKP/N[1] |
|--------|--------|--------------|--------------|
| X2     | X2     | RC           | RC_x         |

#### 5.2.2 INTEGRATED REFERENCE CLOCK BUFFER

The built-in Integrated Reference Clock Buffer of the PI7C9X3G606GP supports five reference clock outputs.





The clock buffer distributes a single 100 MHz reference clock input to five reference clock output paris, EFCLKOP/N[7:4;1].

The connection of REFCLKOP/N[7:4;1] pins of PI7C9X3G606GP and the reference clock input of downstream port devices have to follow the table shown below if L1.1 is implemented.

Table 5-7 Connection Map for REFCLKOP/N[7:4;1]

| Reference Clock  | REFCLKOP [1]  | REFCLKOP[4]  | REFCLKOP[5]   | REFCLKOP[6]   | REFCLKOP[7]   |
|------------------|---------------|--------------|---------------|---------------|---------------|
| Source Pins      | REFCLKON [1]  | REFCLKON[4]  | REFCLKON[5]   | REFCLKON[6]   | REFCLKON[7]   |
| Reference Clock  | Downstream    | Downstream   | Downstream    | Downstream    | Downstream    |
| Destination Pins | Port 1 device | Port4 device | Port 5 device | Port 6 device | Port 7 device |

The REFCLKOP/N[7:4;1] is controlled by CLKREQ\_L[7:4;1] pins and internal downstream-port device clock status individually based on L1 PM Substate rule. The output control signals for REFCLKOP/N[7:4;1] are mapped as the following tables.

Table 5-8 Output Control for REFCLKOP/N[7:4;1]

| Reference Clock               | External reference clock source | REFCLKOP[1] | REFCLKOP[4] | REFCLKOP[5] | REFCLKOP[6] | REFCLKOP[7] |
|-------------------------------|---------------------------------|-------------|-------------|-------------|-------------|-------------|
| Source Pins                   |                                 | REFCLKON[1] | REFCLKON[4] | REFCLKON[5] | REFCLKON[6] | REFCLKON[7] |
| Clock Request<br>Control Pins | CLKREQ_L[0]                     | CLKREQ_L[1] | CLKREQL[4]  | CLKREQL[5]  | CLKREQL[6]  | CLKREQL[7]  |

The CLKREQ\_L[0] is an upstream control signal that should be connected from the switch output with external pull-up to the CLKREQ\_L pin on the host chip (Root Complex). The switch combines the CLKREQ\_L[7:4;1] and drives the resulting signal out on the CLKREQ\_L[0]. When endpoints do not have any packets to transmit, the switch and endpoints will not drive CLKREQ\_L[7:4;1], CLKREQ\_L[7:4;1] will be high due to external pull-up resistor and the reference clock REFCLKOP/N[7:4;1] for down ports will stop. Then, the switch does not drive the CLKREQ\_L[0] low on its upstream port. If the Root Complex does not have any packets requiring transmission, it does not drive the CLKREQ\_L[0] either. In this case, the CLKREQ\_L[0] will be high due to external pull-up resistor to stop the reference clock source for the upstream port.

If desires to disable some specified Reference Clock Output Paris, it can be done by Port Clock Enable field in the Bifurcation Control Register (offset 55Ch. bit[31:24]) through I2C or EEPROM.





## 5.3 EEPROM INTERFACE

The EEPROM interface consists of four pins: EESK (EEPROM clock), EEDI (EEPROM serial data input), EEDO (EEPROM serial data output) and EECS\_L (EEPROM chip select). The Switch supports 2-, or 3-byte address SPI EEPROM parts and automatically determines the appropriate addressing mode. The EEPROM is used to initialize a number of registers before enumeration. This is accomplished after PERST\_L is de-asserted, at which time the data from the EEPROM is loaded. The EEPROM interface is organized into a 16-bit base, and the Switch supplies an 8-bit EEPROM word address.

## 5.3.1 EERPOM ACCESS MODES

The Switch may access the EEPROM in a WORD format by either utilizing the auto mode through a hardware sequencer or interactive mode through the host configuration commands. For auto mode, it only happens during chip initialization after system reset (Please refer to 5.3.2 for more details). As to interactive mode, it allows to read/write data from/into the EEPROM by giving the command, address and data via EEPROM Control, address and data configuration registers at offset 30Ch and 310h.

#### 5.3.2 EEPROM MODE AT RESET

During a reset, the Switch automatically loads the information/data from the EEPROM if the automatic load condition is met. The first offset in the EEPROM contains a signature. If the signature is recognized, the autoload initiates right after the reset.

During the autoload, the Switch will read sequential words from the EEPROM and write to the appropriate registers. Before the Switch registers can be accessed through the host, the autoload condition should be verified by reading bit [4] offset 308h (EEPROM Autoload Status). The host access is allowed only after the status of this bit is set to '1' which indicates that the autoload initialization sequence is completed.

## 5.3.3 EEPROM SPACE ADDRESS MAP

**Table 5-9 EEPROM Space Address Map** 

| EEPROM Address | Value            | Description                                                                                                           |
|----------------|------------------|-----------------------------------------------------------------------------------------------------------------------|
| 00h            | 1516h            | EEPROM signature                                                                                                      |
| 02h            | EEPROM_BYTE_SIZE | EEPROM size byte count                                                                                                |
| 04h            | CFG_PORT         | 1 <sup>st</sup> Configuration Port Address<br>Bit[7:0]: port number<br>Bit[15:8]: must fix to 00h                     |
| 06h            | CFG_OFFSET_ADDR  | 1 <sup>st</sup> Configuration Register Address<br>Bit [9:0]: configugration register address<br>Bit [15:10]: reserved |
| 08h            | CFG_LOW_DATA     | 1st Configuration Register Data (low word)                                                                            |
| 0Ah            | CFG_HIGH_DATA    | 1st Configuration Register Data (high word)                                                                           |
| 0Ch            | CFG_PORT         | 2 <sup>nd</sup> Configuration Port Address                                                                            |
| 0Eh            | CFG_OFFSET_ADDR  | 2 <sup>nd</sup> Configuration Register Address                                                                        |
| 10h            | CFG_LOW_DATA     | 2 <sup>nd</sup> Configuration Register Data (low word)                                                                |
| 12h            | CFG_HIGH_DATA    | 2 <sup>nd</sup> Configuration Register Data (high word)                                                               |
|                |                  |                                                                                                                       |
| FFF8h          | CFG_HIGH_DATA    | Last Configuration Register Data (high word)                                                                          |





#### 5.4 I2C INTERFACE

Inter-Integrated Circuit (I<sup>2</sup>C) is a bus used to connect Integrated Circuits (ICs). Multiple ICs can be connected to an I<sup>2</sup>C Bus, and I<sup>2</sup>C devices that have I<sup>2</sup>C mastering capability can initiate a Data transfer. I<sup>2</sup>C is used for Data transfers between ICs at relatively low rates (100 Kbps), and is used in a variety of applications. For further details regarding I<sup>2</sup>C Buses, refer to the I<sup>2</sup>C Bus v2.1.

The Switch is an I<sup>2</sup>C Slave. Slave operations allow the Switch's Configuration Registers to be read from or written to by an I<sup>2</sup>C Master, external from the device. I<sup>2</sup>C is a sideband mechanism that allows the device Configuration registers to be programmed, read from, or written to, independent of the PCI Express upstream Link.



Figure 5-1 Standard Devices to I2C Bus Connection Block Diagram

The I<sup>2</sup>C interface on the Packet Switch consists of a I<sup>2</sup>C clock pin (<u>SCL\_I2C</u>) and a I<sup>2</sup>C data pin (<u>SDA\_I2C</u>). The I<sup>2</sup>C clock pin provides or receives the clock signal. The I<sup>2</sup>C data pin facilitates the data transmission and reception. Both of the clock and data pins are bi-directional. The I<sup>2</sup>C address pins determine the address to which the Packet Switch responds to. The default setting for the Switch's I2C Slave address is "1101111b", software can change the I2C Slave address, by programming the I2C Control Register's I2C Device Address field (<u>offset 318h.bit[7:1]</u>), through CFG command or EEPROM.

#### 5.4.1 I2C REGISTER WRITE ACCESS

The Switch Configuration registers can be read from and written to, based upon I<sup>2</sup>C register Read and Write operations, respectively. An I<sup>2</sup>C Write packet consists of Address Phase bytes and Command Phase bytes, followed by one to four additional I<sup>2</sup>C Data bytes. Table 5-10 defines mapping of the I<sup>2</sup>C Data bytes to the Configuration register Data bytes.

The I<sup>2</sup>C packet starts with the S (START condition) bit. Data bytes are separated by the A (Acknowledge Control Packet (ACK)) or N (Negative Acknowledge (NAK)) bit. The packet ends with the P (STOP condition) bit. If the Master generates an invalid command, the targeted Switch register is not modified.

The Switch considers the 1st Data byte of the 4-byte Data phase, following the four Command bytes in the Command phase, as register Byte 3 (bits [31:24]). The next three Data bytes access register Bytes 2 through 0, respectively. Four Data bytes are required, regardless of the Byte Enable Settings in the Command phase. The Master can then generate either a STOP condition (to finish the transfer) or a repeated START condition (to start a new transfer). If the I<sup>2</sup>C Master sends more than the four Data bytes (violating Switch protocol), further details regarding J2C protocol, the Switch returns a NAK for the extra Data byte(s).





Table 5-10 describes each I<sup>2</sup>C Command byte for Write access. In the packet described in Figure 5-2, Command Bytes 0 through 3 for Writes follow the format specified in Table 5-11.

**Table 5-10 I2C Register Write Access** 

| I2C Data Byte Order | PCI Express Configuration Register Byte |
|---------------------|-----------------------------------------|
| 0                   | Written to register Byte 3              |
| 1                   | Written to register Byte 2              |
| 2                   | Written to register Byte 1              |
| 3                   | Written to register Byte 0              |

#### **Table 5-11 I2C Command Format for Write Access**

| Byte                | Bit(s) | Description                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                     | 7:3    | Reserved                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 1 <sup>st</sup> (0) | 2:0    | Command 011b = Write register                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                     | 7      | Reserved                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 2 <sup>nd</sup> (1) | 6:4    | Reserved. Must fix to 000b.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| - (-)               | 3:0    | Port Select [4:1] 2 <sup>nd</sup> Command byte, bits [3:0], and 3 <sup>rd</sup> Command byte, bit 7, combine to form a 5-bit Port Select.                                                                                                                                                                                                                                                  |  |  |  |  |
|                     | 7      | Port Select [0]  2nd Command byte, bits [3:0], and 3rd Command byte, bit 7, combine to form a 5-bit Port Select.  Port Select [4:0] is used to select Port to access.                                                                                                                                                                                                                      |  |  |  |  |
|                     | 6      | Reserved                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3 <sup>rd</sup> (2) | 5:2    | Bit Description  2 Byte Enable for Data Byte 4 (Switch register bits [7:0])  3 Byte Enable for Data Byte 3 (Switch register bits [15:8])  4 Byte Enable for Data Byte 2 (Switch register bits [23:16])  5 Byte Enable for Data Byte 1 (Switch register bits [31:24])  0 = Corresponding Switch register byte will not be modified  1 = Corresponding Switch register byte will be modified |  |  |  |  |
|                     | 1:0    | Switch Register Address [11:10]                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 4 <sup>th</sup> (3) | 7:0    | Switch Register Address [9:2] Note: Address bits [1:0] are fixed to 0.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |

## Figure 5-2 I2C Write Packet

## I<sup>2</sup>C Write Packet Address Phase Byte

| Address Cycle |                     |                                   |         |  |  |  |
|---------------|---------------------|-----------------------------------|---------|--|--|--|
| START         | 7654321             | 0                                 | ACK/NAK |  |  |  |
| S             | Slave Address [7:1] | Read/Write Bit $0 = \text{Write}$ | A       |  |  |  |

## **I2C Write Packet Command Phase Byte**

|                   | Command Cycle |                   |         |                   |         |                   |         |  |  |
|-------------------|---------------|-------------------|---------|-------------------|---------|-------------------|---------|--|--|
| 76543210          | ACK/NAK       | 76543210          | ACK/NAK | 76543210          | ACK/NAK | 76543210          | ACK/NAK |  |  |
| Command<br>Byte 0 | A             | Command<br>Byte 1 | A       | Command<br>Byte 2 | A       | Command<br>Byte 3 | A       |  |  |

## I<sup>2</sup>C Write Packet Data Phase Byte

| Write Cycle     |         |                 |         |                 |         |                 |         |      |  |
|-----------------|---------|-----------------|---------|-----------------|---------|-----------------|---------|------|--|
| 76543210        | ACK/NAK | 76543210        | ACK/NAK | 76543210        | ACK/NAK | 76543210        | ACK/NAK | STOP |  |
| Register Byte 3 | A       | Register Byte 2 | A       | Register Byte 1 | A       | Register Byte 0 | A       | P    |  |

The following tables illustrate a sample I2C packet for writing the Switch SSID/SSVID register (offset A8h) for Port 0, with data 1234\_5678h.





Note: The Switch has a default I<sup>2</sup>C Slave address [6:0] value of 68h. The byte sequence on the I<sup>2</sup>C Bus, as listed in the following tables, occurs after the START and before the STOP bits, by which the I<sup>2</sup>C Master frames the transfer.

#### Figure 5-3 I2C Register Write Access Example

I<sup>2</sup>C Register Write Access Example – Address Cycle

| Phase   | Value | Description                                                                                    |
|---------|-------|------------------------------------------------------------------------------------------------|
| Address | D0h   | Bits [7:1] for Switch I <sup>2</sup> C Slave Address (68h) with last bit (bit 0) for Write = 0 |

I<sup>2</sup>C Register Write Access Example – Command Cycle

|      | S register ++1100 1100055 Zimmpro Summand Sjere |                                             |  |
|------|-------------------------------------------------|---------------------------------------------|--|
| Byte | Value                                           | Description                                 |  |
| 0    | 03h                                             | [7:3] Reserved                              |  |
| U    | USII                                            | [2:0] Command, 011b = Write register        |  |
|      |                                                 | [7] Reserved                                |  |
| 1    | 00h for Port 0                                  | [6:4] must fix to 000b                      |  |
|      |                                                 | [3:0] Port Select[4:1]                      |  |
|      |                                                 | [7] Port Select[0]                          |  |
| 2    | 3Ch for Port 0                                  | [6] Reserved                                |  |
| 2    |                                                 | [5:2] Byte Enable, all active.              |  |
|      |                                                 | [1:0] Switch Register Address, Bits [11:10] |  |
| 3    | 2Ah                                             | [7:0] Switch Register Address, Bits [9:2]   |  |

I<sup>2</sup>C Register Write Access Example – Data Cycle

| Byte | Value | Description              |
|------|-------|--------------------------|
| 0    | 12h   | Data to Write for Byte 3 |
| 1    | 34h   | Data to Write for Byte 2 |
| 2    | 56h   | Data to Write for Byte 1 |
| 3    | 78h   | Data to Write for Byte 0 |

#### Figure 5-4 I2C Write Command Packet Example

I<sup>2</sup>C Write Packet Address Phase Bytes

| 1st Cycle |                         |                                   |   |  |  |  |
|-----------|-------------------------|-----------------------------------|---|--|--|--|
| START     | 7654321                 | 0 ACK/NAK                         |   |  |  |  |
| S         | Slave Address 1101_000b | Read/Write Bit $0 = \text{Write}$ | A |  |  |  |

## I<sup>2</sup>C Write Packet Command Phase Bytes

| Command Cycle |         |            |         |            |         |            |         |  |
|---------------|---------|------------|---------|------------|---------|------------|---------|--|
| 76543210      | ACK/NAK | 76543210   | ACK/NAK | 76543210   | ACK/NAK | 76543210   | ACK/NAK |  |
| Command       |         | Command    |         | Command    |         | Command    |         |  |
| Byte 0        | A       | Byte 1     | A       | Byte 2     | A       | Byte 3     | A       |  |
| 0000_0011b    |         | 0000_0000ь |         | 0011_1100b |         | 0010_1010b |         |  |

#### I<sup>2</sup>C Write Packet Data Phase Bytes

|                 | Write Cycle |                 |         |                 |         |                 |         |      |  |  |
|-----------------|-------------|-----------------|---------|-----------------|---------|-----------------|---------|------|--|--|
| 76543210        | ACK/NAK     | 76543210        | ACK/NAK | 76543210        | ACK/NAK | 76543210        | ACK/NAK | STOP |  |  |
| Register Byte 3 | A           | Register Byte 2 | A       | Register Byte 1 | A       | Register Byte 0 | A       | P    |  |  |

## 5.4.2 I2C REGISTER READ ACCESS

When the I<sup>2</sup>C Master attempts to read a Switch register, two packets are transmitted. The 1<sup>st</sup> packet consists of Address and Command Phase bytes to the Slave. The 2<sup>nd</sup> packet consists of Address and Data Phase bytes.

According to the I<sup>2</sup>C Bus, v2.1, a Read cycle is triggered when the Read/Write bit (bit 0) of the 1<sup>st</sup> cycle is Set. The Command phase reads the requested register content into the internal buffer. When the I<sup>2</sup>C Read access occurs, the internal buffer value is transferred on to the I<sup>2</sup>C Bus, starting from Byte 3 (bits [31: 24]), followed by the subsequent





bytes, with Byte 0 (bits [7:0]) being transferred last. If the I<sup>2</sup>C Master requests more than four bytes, the Switch retransmits the same byte sequence, starting from Byte 3 of the internal buffer.

The 1<sup>st</sup> and 2<sup>nd</sup> I<sup>2</sup>C Read packets perform the following functions:

- 1st packet Selects the register to read
- 2<sup>nd</sup> packet Reads the register (sample 2<sup>nd</sup> packet provided is for a 7-bit Switch I<sup>2</sup>C Slave address)

Although two packets gare shown for the  $I^2C$  Read, the  $I^2C$  Master can merge the two packets together into a single packet, by not generating the STOP at the end of the first packet (Master does not relinquish the bus) and generating REPEAT START.

In the packet described in

Figure 5-5, command Bytes 0 through 3 for Reads follow the format specified in Table 5-12

Table 5-12 I<sup>2</sup>C Command Format for Read Access

| Byte                | Bit(s) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1 <sup>st</sup> (0) | 7:3    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                     | 2:0    | Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|                     |        | 100b = Read register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 2 <sup>nd</sup> (1) | 7      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                     | 6:4    | Reserved. Must fix to 000b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                     | 3:0    | Port Select [4:1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|                     |        | 2 <sup>nd</sup> Command byte, bits [3:0], and 3 <sup>rd</sup> Command byte, bit 7, combine to form a 5-bit Port Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| $3^{rd}(2)$         | 7      | Port Select [0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                     |        | 2 <sup>nd</sup> Command byte, bits [3:0], and 3rd Command byte, bit 7, combine to form a 5-bit Port Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                     |        | Port Select [4:0] is used to select Port to access.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|                     | 6      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                     | 5:2    | Byte Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                     |        | The state of the s |  |  |  |  |  |
|                     |        | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                     |        | 2 Byte Enable for Data Byte 4 (Switch register bits [7:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                     |        | 3 Byte Enable for Data Byte 3 (Switch register bits [15:8]) 4 Byte Enable for Data Byte 2 (Switch register bits [23:16])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                     |        | 5 Byte Enable for Data Byte 2 (Switch register bits [23:10])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                     |        | 5 Byte Enable for Data Byte 1 (Switch register bits [51:24])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                     |        | 0 = Corresponding Switch register byte will not be modified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                     |        | 1 = Corresponding Switch register byte will be modified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|                     | 1:0    | Switch Register Address [11:10]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 4 <sup>th</sup> (3) | 7:0    | Switch Register Address [9:2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                     |        | Note: Address bits [1:0] are fixed to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |

## Figure 5-5 I2C Read Command Packet

I<sup>2</sup>C Read Command Packet Address Phase Byte (1<sup>st</sup> Packet)

| 1 <sup>st</sup> Cycle |                    |                                   |         |  |  |  |
|-----------------------|--------------------|-----------------------------------|---------|--|--|--|
| START                 | 7654321            | 0                                 | ACK/NAK |  |  |  |
| S                     | Slave Address[7:1] | Read/Write Bit $0 = \text{Write}$ | A       |  |  |  |

I<sup>2</sup>C Read Command Packet Command Phase Byte (1st Packet)

| C I I W C C C C C C C C C C C C C C C C |         |                   |         |                   |         |                   |         |  |  |  |
|-----------------------------------------|---------|-------------------|---------|-------------------|---------|-------------------|---------|--|--|--|
| Write Cycle                             |         |                   |         |                   |         |                   |         |  |  |  |
| 76543210                                | ACK/NAK | 76543210          | ACK/NAK | 76543210          | ACK/NAK | 76543210          | ACK/NAK |  |  |  |
| Command<br>Byte 0                       | A       | Command<br>Byte 1 | A       | Command<br>Byte 2 | A       | Command<br>Byte 3 | A       |  |  |  |







## I<sup>2</sup>C Read Data Packet Address Phase Byte (2<sup>nd</sup> Packet)

| 1st Cycle |                    |                            |         |  |  |  |  |
|-----------|--------------------|----------------------------|---------|--|--|--|--|
| START     | 7654321            | 0                          | ACK/NAK |  |  |  |  |
| S         | Slave Address[7:1] | Read/Write Bit<br>1 = Read | A       |  |  |  |  |

## I<sup>2</sup>C Read Data Packet Data Phase Byte (2<sup>nd</sup> Packet)

|                    | Write Cycle |                    |         |                    |         |                    |         |      |  |  |
|--------------------|-------------|--------------------|---------|--------------------|---------|--------------------|---------|------|--|--|
| 76543210           | ACK/NAK     | 76543210           | ACK/NAK | 76543210           | ACK/NAK | 76543210           | ACK/NAK | STOP |  |  |
| Register<br>Byte 3 | A           | Register<br>Byte 2 | A       | Register<br>Byte 1 | A       | Register<br>Byte 0 | A       | Р    |  |  |

The following tables illustrate a sample I2C packet for reading the Switch SSID/SSVID register (offset <u>A8h</u>) for Port 0. The default value for SSID/SSVID register is 0000\_0000h.

**Note:** The Switch has a default  $I^2C$  Slave address [6:0] value of 68h. The byte sequence on the  $I^2C$  Bus, as listed in the following tables, occurs after the START and before the STOP bits, by which the  $I^2C$  Master frames the transfer.

## Figure 5-6 I2C Register Read Access Example

## I<sup>2</sup>C Register Read Access Example – Address Cycle (1st Packet)

| Phase   | Value | Description                                                                          |
|---------|-------|--------------------------------------------------------------------------------------|
| Address | D0h   | Bits [7:1] for Switch $I^2C$ Slave Address (68h) with last bit (bit 0) for Write = 0 |

# I<sup>2</sup>C Register Read Access Example – Command Cycle (1st Packet)

| Byte         | Value          | Description                                 |  |  |  |
|--------------|----------------|---------------------------------------------|--|--|--|
| 0            | 04h            | [7:3] Reserved                              |  |  |  |
| U            | 0411           | [2:0] Command, 100b = Read register         |  |  |  |
|              |                | [7] Reserved                                |  |  |  |
| 1            | 00h for Port 0 | [6:4] must fix to 000b                      |  |  |  |
|              |                | [3:0] Port Select [4:1]                     |  |  |  |
|              |                | [7] Port Select [0]                         |  |  |  |
| 2            | 3Ch for Port 0 | [6] Reserved                                |  |  |  |
| \ \frac{2}{} | 3Cn for Port 0 | [5:2] Byte Enable, All active.              |  |  |  |
|              |                | [1:0] Switch Register Address, Bits [11:10] |  |  |  |
| 3            | 2Ah            | [7:0] Switch Register Address, Bits [9:2]   |  |  |  |

## I<sup>2</sup>C Register Read Access Example – 2<sup>nd</sup> Packet

| I C Register | C Register Read Access Example – 2 Tacket |                                                                                  |  |  |  |  |  |
|--------------|-------------------------------------------|----------------------------------------------------------------------------------|--|--|--|--|--|
| Phase        | Value                                     | Description                                                                      |  |  |  |  |  |
| Address      | D1h                                       | Bits [7:1] for Switch I2C Slave Address (68h) with last bit (bit 0) for Read = 1 |  |  |  |  |  |
|              | 00h                                       | Byte 3 of Register Read                                                          |  |  |  |  |  |
| DI           | 00h                                       | Byte 2 of Register Read                                                          |  |  |  |  |  |
| Read         | 00h                                       | Byte 1 of Register Read                                                          |  |  |  |  |  |
|              | 00h                                       | Byte 0 of Register Read                                                          |  |  |  |  |  |

## Figure 5-7 I2C Read Command Packet

#### I<sup>2</sup>C Read Command Packet Address Phase Bytes (1<sup>st</sup> Packet)

| 1 <sup>st</sup> Cycle |                         |                             |         |  |  |  |  |  |
|-----------------------|-------------------------|-----------------------------|---------|--|--|--|--|--|
| START                 | 7654321                 | 0                           | ACK/NAK |  |  |  |  |  |
| S                     | Slave Address 1101_000b | Read/Write Bit<br>0 = Write | A       |  |  |  |  |  |







PI7C9X3G606GP

## I<sup>2</sup>C Read Command Packet Command Phase Bytes (1<sup>st</sup> Packet)

|            | Command Cycle                                               |            |   |            |   |            |  |  |  |  |
|------------|-------------------------------------------------------------|------------|---|------------|---|------------|--|--|--|--|
| 76543210   | 76543210 ACK/NAK 76543210 ACK/NAK 76543210 ACK/NAK 76543210 |            |   |            |   |            |  |  |  |  |
| Command    |                                                             | Command    |   | Command    |   | Command    |  |  |  |  |
| Byte 0     | A                                                           | Byte 1     | A | Byte 2     | A | Byte 3     |  |  |  |  |
| 0000_0100b |                                                             | 0000_0000b |   | 0011_1100b |   | 0010_1010b |  |  |  |  |

# I<sup>2</sup>C Read Data Packet Address Phase Bytes (2<sup>nd</sup> Packet)

| 1st Cycle |                               |                            |         |  |  |  |  |
|-----------|-------------------------------|----------------------------|---------|--|--|--|--|
| START     | 7654321                       | 0                          | ACK/NAK |  |  |  |  |
| S         | Slave Address [7:1] 1101_000b | Read/Write Bit<br>1 = Read | A       |  |  |  |  |

# I<sup>2</sup>C Read Data Packet Data Phase Bytes (2<sup>nd</sup> Packet)

|                                                                  | Command Cycle |                              |   |                              |   |                               |      |  |  |  |
|------------------------------------------------------------------|---------------|------------------------------|---|------------------------------|---|-------------------------------|------|--|--|--|
| 76543210 ACK/NAK 76543210 ACK/NAK 76543210 ACK/NAK 76543210 Stop |               |                              |   |                              |   |                               | Stop |  |  |  |
| Register Byte3<br>0000_0000b                                     | A             | Register Byte2<br>0000_0000b | A | Register Byte1<br>0000_0000b | A | Register Byte0<br>0000_00000b | P    |  |  |  |





## 6 HOT PLUG SUPPORT

The hot plug usages can be classified into surprised and managed types depending on the application scenario. The switch implements both surprised/managed serial hot-plug types in the downstream ports. The <u>HOT PLUG EN L</u> strapping pin should be set to "0" to enable hot plug function in the downstream ports of the switch.

## 6.1 HOT PLUG TYPES

#### 6.1.1 SURPRISED SERIAL HOT PLUG

If the device is inserted or removed asynchronously from downstream port, it is called surprised hot plug. When Hot-Plug Surprise bit in Slot Capability Register is set to "1", the chip is operating under surprised hot plug mode.

#### • Hot Insertion Procedures:

- Present Detect Pin (i.e. PDC L[7:0]) is asserted
- The corresponding "Presence Detect Change" and "Present Detect State" in slot status reflect the card is in the slot
- Enable the corresponding reference clock output (i.e. REFCLKOP/N[7:4;1]) to the hot inserted device
- Issue INTx Message or MSI to notify software processing hot plug event
- Wait for 628 ms and then deassert the corresponding downstream reset (i.e. HP\_RST\_L[7:0])
- If DL\_UP is set, then generating INTx Message or MSI to notify software initiating configuration cycles to the hot inserted device

#### • Hot Removal Procedures

- The device is removed asynchronously or under abnormal condition (Ex. Human Error ...)
- Either in-band or out-band Present Detect sensing device being removed
- Commands LTSSM state machine to Detect.Quiet state
- Upstream port replies UR status that any TLP being sent to this downstream port
- Any packet stored in input queue of upstream port will be dropped silently
- Assert Present detect change Interrupt to system software
- Enable DPC trigger event and assert DPC interrupt and unmasked non-fatal message to system software
- Turn off the corresponding output clock buffer and assert the corresponding hot plug reset signal

During power-up, the chip scans IO Expander like devices through I2C clock and data signals (i.e. SHCL\_I2C and SHDA\_I2C). According to the reference design described in LED management, one set of I2C bus serves 4 CPLD, which converts the serial bus into 8-bit parallel bus. The 8-bit mapping is defined in Table 6-1.

Table 6-1 CPLD Signal Name Mapping for 8-bit IO Expander

| BIT | DIRECTION | CPLD SIGNAL NAME      |
|-----|-----------|-----------------------|
| 0   | 0         | FAULT                 |
| 1   | 0         | LOCATE                |
| 2   | N/A       | Not used (Debug Only) |
| 3   | N/A       | Not used (Debug Only) |
| 4   | I         | PRSNT_L               |
| 5   | N/A       | Not used (Debug Only) |
| 6   | N/A       | Not used (Debug Only) |
| 7   | N/A       | Not used (Debug Only) |





Among these signals, ATNLED and PWRLED defined in PCIe specification are repurposed to represent FAULT and LOCATE to be compliant with SFF-8489 for blinking LEDs. For details, please refer to LED Management specification.

The switch hot plug controller supports multiple I2C-like control interfaces. Each interface can serve up to 8 downstream ports. The I2C address for slave devices is started from 40h by default. In addition, this initial address is configurable through EEPROM to registers LTSSM/IOE CSR6 Bit[30] and LTSSM/IOE CSR7 Bit[6:0]. Each downstream port is correspondent to one equivalent 8-bit IO expander with the following Port/Address mapping table.

Table 6-2 Port/Address Mapping for 8-bit IO Expander

| Downstream Port<br>Number | P1  | P2  | Р3  | P4  | P5  | P6  | P7  | P8  |
|---------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Address                   | 40h | 41h | 42h | 43h | 44h | 45h | 46h | 47h |

#### 6.1.2 MANAGED SERIAL HOT PLUG

If the device is inserted or removed synchronously with hot-plug management software from downstream port, it is called managed hot plug. When Hot-Plug Surprise bit in Slot Capability Register is set to "0", the chip is operating under managed hot plug mode.

#### Hot Insertion Procedures:

- User inserts card
- User closes MRL
- User initiates hot-inserted sequence by pressing Attention Button
- System commands slot control register to drive indicators and power on slot
- System starts re-enumeration the hierarchy under the slot

#### Hot Removal Procedures:

- User initiates hot-removed sequence by pressing Attention Button
- System informs application/driver to complete current task
- System commands slot control register to drive indicators and power off slot
- System disabled the hierarchy under the slot
- User opens MRL and removes the card

During the process of hot insertion and removal, there are hot plug events corresponding to slot status bits ready for generation. When <u>Hot-Plug Interrupt Enable</u> bit is set, either MSI or INT message is issued to notify S/W for processing.

When power-up, the chip uses I2C clock and data signals to scan either 16-bit or 40-bit IO Expander dependent on the status of strapping pin (i.e. <u>IO\_EXP\_TYPE</u>). The IO Expander responds an interrupt (i.e. <u>HPCINT\_L</u>) to notify any hot plug signal status change and the chip will read back the status change in serial mode and reflect on slot status register. The 16-bit mapping of managed hot plug events for I2C bit sequence is defined in Table 6-3

Table 6-3 CPLD Signal Name Mapping for 16-bit IO Expander

| BIT | DIRECTION | CPLD SIGNAL NAME |
|-----|-----------|------------------|
| 0   | 0         | PWRLED_L         |
| 1   | 0         | ATNLED_L         |
| 2   | 0         | PWREN            |
| 3   | 0         | RECLKEN          |
| 4   | 0         | PERST_L          |
| 5   | 0         | INTERLOCK        |
| 6   | N/A       | N/A              |
| 7   | Ι         | SLOT#[0]         |





| BIT | DIRECTION | CPLD SIGNAL NAME |
|-----|-----------|------------------|
| 8   | I         | SLOT#[1]         |
| 9   | I         | SLOT#[2]         |
| 10  | Ι         | SLOT#[3]         |
| 11  | I         | PRSNT_L          |
| 12  | I         | MRL_L            |
| 13  | I         | ATNBTN_L         |
| 14  | Ι         | PWRFLT_L         |
| 15  | I         | PWRGOOD          |

Similar to Surprised Serial Hot Plug, each downstream port is correspondent to one equivalent 16-bit IO expander with the following Port/Address mapping table.

Table 6-4 Port/Address Mapping for 16-bit IO Expander

| Downstream Port<br>Number | P1  | P2  | Р3  | P4  | P5  | P6  | P7  | P8  |
|---------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Address                   | 40h | 42h | 44h | 46h | 48h | 4Ah | 4Ch | 4Eh |

## 6.2 TIMING SEQUENCE FOR SURPRISED HOT PLUG OPERATION

Two timing charts are shown below to illustrate surprised hot insertion or removal under different scenarios. The first chart presents the timing relationship between system reset/reference\_clock and individual downstream reset/reference\_clock under initial power-up condition. The second chart demonstrates the timing sequence of clock and reset for device inserted or removed under power active condition.



Figure 6-1 Timing Sequence for Surprised Hot Plug Insertion Operation





Figure 6-2 Timing Sequence for Surprised Hot Plug Removal Operation





## 7 CROSS-DOMAIN END-POINT

#### 7.1 GENERAL DESCRIPTION

The PCIe Packet Switch supports Cross-Domain End-Point (CDEP) function. The function, when working in conjunction with the software running on the Main Host, enables data exchange among multiple PCIe-based hosts. This feature allows the system to implement fail-over or co-processor functionalities. These two use cases are briefly described in the following sections with the suitable CDEP Mode Switch Model for the use case.

#### 7.1.1 FAIL-OVER

In an error resilient system, a Remote/Back-up Host is set up to take over the Main Host in the event when Main Host has failed and the failure is detected. The CDEP Mode Switch Model facilitates the data exchange across domains of the Main and Remote/Back-up hosts, and swaps the roles of the hosts in the event of the Main Host's failure. The CDEP Mode Switch Model used in the fail-over use case is shown in the illustration below.



Figure 7-1 Switch Reference Model Used in the Fail-Over Use Case

In the event when the Main Host is unable to send regular messages to the Remote/Back-up Host, the Remote/Back-up Host can swap its role to the Main Host and its CDLEP port being a agent of upstream port to handle the traffic to/from downstream ports. The previous Main Host's upstream port will be reset during the link-down process initiated by the previous Main Host. The Switch has to ensure that the reset does not propagate to the entire upstream hierarchy in the previous Main Host's, so that the new Main Host can seamlessly manage the original End-Points. As a result, the impacts to the entire system are minimal during the fail-over transition.

#### 7.1.2 CO-PROCESSOR

The Remote Host/Co-processor can be connected to the CDLEP port to off-load the computation on the Main Host. The illustration below shows a Remote Host/Co-processor unit (CP), which works with the Main Host to form a two-processor system. The DMA function of the Main Host's upstream port is enabled to move data among the Main Host and Remote Host/Co-processor to accelerate intensive computation tasks.





Figure 7-2 Switch Reference Model Used in the Co-Processor Use Case

#### 7.2 PORT CONFIGURATION

The Main Host can configure a link CDEP port as a generic PCIe End-Point. This allows the Remote Host(s) the ability to link to the switch CDEP port during PCIe enumeration. The enumeration process includes BIOS start-up, operating system start-up, and/or subsequent PCIe hot-plug or dynamic enumerations initiated by the host operating system.

Before the Main Host can enable the CDEP function, the Switch has to be configured into the CDEP mode and designate the CDEP port to as the upstream port of a generic end-point. The configuration is performed through EEPROM programming at power-up. In order to operate in the CDEP mode, the Switch is required to set Chip CD Mode and Switch CD Mode for the CDEP port configurations. The Chip CD Mode and Switch CD Mode are defined in the Device Configuration 0 and 2 Registers respectively.

In order to support the CDEP mode, the Switch has to contain a Cross-Domain Virtual End-Point (CDVEP). The CDVEP acts as an agent to bridge the Main Host and other host domain, and only exists in the Switch.

In addition to the CDVEP, the Switch has another type of End-Point, called Cross-Domain Line End-Point (CDLEP). The CDLEP is visible to the Remote Host (RH), but not the Main Host. The CDLEP bridges the communications between the Remote Host and other HOST. The table below describes the CDEP port's configurations by the Switch types.

**Table 7-1 CDEP Mode Configuration** 

| Switch CD Mode | CDEP Configuration               |
|----------------|----------------------------------|
| 0x             | Both CDEPs disabled              |
| 10             | Illeagal Configuration           |
| 11             | CDVEP enabled, and CDLEP enabled |

Only P4 can be designated as a CDLEP port.. Once the ports are chosen as CDLEP ports, the port numbers defined in Link Capability Register and MMIO Register offsets will be changed accordingly.

## 7.3 BAR TRANSLATION FOR REMOTE HOST DOMAIN

The Main Host configures a set of CDEP Link address translations to the Switch. The translations allow the Remote Host to access the CDEP Link's 64-bit BAR2/BAR3 and BAR4/BAR5 similar to accessing the other HOST locations. The Main Host software is responsible for managing the memory regions appropriately to implement and emulate the CDLEP end-point behaviors.

The Main Host defines either or both of a Direct Address Translation (DAT) range, and an Address Look-up Table (ALUT) for the BAR translations for the Remote Host to access to other HOST memory locations. The Main Host





configures these settings prior to enabling the CDLEP port. After the Main Host programs the CDLEP port's BARs, the Remote Host is able to read/write to the Main Host or other Remote Host memory locations.

# 7.3.1 DIRECT ADDRESS TRANSLATION (DAT)

The Main Host arranges a contiguous memory block in the Remote Host domain by setting BAR Configuration registers with the chosen DAT. The BAR2/BAR3 and BAR4/BAR5 have their own corresponding contiguous memory blocks. These memory blocks are characterized by the Base bits and Window Size bits. If the upper address of incoming TLP matches with the Base bits, the upper address will be replaced with the translated address stored in Base Translation Registers (BTR2/BTR3 and BTR4/BTR5). The lower address bits are defined by the Window Size bits and remain intact. They are considered to be an offset address from the base address. The Window Size is determined by the BAR configuration, and the minimum size is 1MB.

# 7.3.2 ADDRESS LOOK-UP TRANSLATION (ALUT)

In addition to the Direct Address Translation, the BAR2/BAR3 provides an alternative address translation mechanism, Address Look-Up Translation (ALUT). The ALUT allows multiple translated address blocks in a non-contiguous address range. The Window Size bits defined earlier can be partitioned into 7 index bits and the rest lower address bits can form Page Size bits. The minimum page size is 8KB (1MB divided by 128). The 7 index bits are used to access 128 entries. Each entry represents a translated address block and the host domain destination it is associated with.

The ALUT Access Control Registers at offset from 918h to 920h in the CDLEP is used to store 128 entries. When performing ALUT entry write, the software has to program the ALUT data into the CDLEP at offset 91Ch and 920h if the translated address is 64-bit. The software then updates the index and Command (set to write) fields of the CDLEP at offset 918h. When performing LUT entry read, the software has to program index and Command (set to read) fields of the CDLEP at offset 918h, and then read 91Ch and 920h to get the LUT data.

#### 7.3.3 ID TRANSLATION

In the event when a PCIe read or write is initiated in the Remote Host PCIe domain, and the read/write targets the Main Host memory or an end-point in the Main Host PCIe domain, the PCIe Requestor ID field in the TLP header that targets the Main Host must be *translated* into the PCIe Requestor ID of the CDVEP. This is to ensure that the IOMMU access permissions granted by the Main Host operating system, virtual machine, and/or end-point driver, apply to these translated TLPs. If the target is to another Remote Host PCIe domain, the PCIe Requestor ID has to be translated into the PCIe Requestor ID of the destination CDLEP to ensure that a legal ID is used by the destination Remote Host system. The domain id of the Main Host is 0. That of the Remote Host is 1.

## 7.4 BAR TRANSLATION FOR MAIN HOST DOMAIN

The Main Host also configures a set of CDEP Virtual address translations. The address translations allow accesses to a defined address range to be translated to the Remote Host memory addresses.

Similar to BAR Translation on the Remote Host domain described previously, the BAR Translation on the Main Host domain also supports two different approaches: the Direct Address Translation and the Address Look-Up table Translation. Please refer to the section of <u>CDVEP CONFIGURATION REGISTERS</u> for related BAR translation setup registers such as <u>BAR Configuration</u>, <u>BTR</u>, <u>ALUT Access Control</u>, and more.

The RID translation in Main Host domain is the same as the translation in the Remote Host domain. The only difference is in building the RID LUT. However, the <u>RID table</u> is programmed by the Main Host in the default setting, not by hardware automatically.





## 7.5 SCRATCHPADS AND DOORBELLS

The CDEP Link and virtual interfaces may provide a set of switch-specific scratchpad and doorbell registers for uses in Remote Host-to-Main Host/Host communication. By definition, custom driver or diagnostic code is required to run on the hosts. As a result, the Main Host or Remote Host must determine their visibility when a CDEP port emulates a generic End-Point. The registers must appear in PCIe configuration space in user-defined regions.

If the Main Host intends to make the scratchpad and doorbell registers visible to the host, the Main Host should define a CDEP Link property that enables a non-prefetchable 32-bit BAR0 containing these scratchpad and doorbell registers. A 4K range is allocated for CDLEP within the BAR0 at an offset address defined in the table in section 9.2.3 of the register reference document

In each CDLEP or CDVEP, there are 8 sets of 32-bit scratchpad registers (CDLEP at offset 9E4h~A00h, and CDVEP at offset 9E4h~A00h), and one set of 32-bit doorbell registers (CDLEP offset 9C4h~9D0h) and CDVEP offset 9C4h~9D0h). The scratchpad registers are used to store information for communication among Remote Hosts and Main Host. The doorbell registers are utilized to process (set/clear/mask/unmask) interrupt in order to notify the destination host to fetch the data stored in scratchpad registers of the source host. The scratchpad registers can only be written by the host in same domain while doorbell registers can be set/clear by both of hosts either in the same domain or in different domain. If the Main Host uses the PCIe configuration command to access scratchpad and doorbell registers, it keep track of its End-Point-defined region and restrict its range so it does not go over the offset 9C4h. If the memory commands are used to access these registers in the CDLEP, the Main Host has to enable a non-prefetchable 32-bit BAR3. A 4K range is allocated for CDLEP within the BAR0/1 at an offset address defined in the address table of Device Specific Memory Mapped Configuration Mechanism.





# 8 DIRECT MEMORY ACCESS

#### 8.1 GENERAL DESCRIPTION

The Switch provides two DMA engines. These are hardware blocks that includes a set of buffers to asynchronously read and write to I/O memory through the Switch's ports. Each DMA engine is configured through a corresponding PCIe Function, managed by a software device driver running on a connected Remote Host (RH) or Main Host (MH). The DMA engine is divided into single or multiple physical channels (2 per engine), providing a reserved portion of the buffer pool, and access to a set of virtual channels (2 per physical channel). The virtual channels allow the software initiator to submit lock-free requests, or partition access to the channel among a set of cooperating software subsystems. The initiator accesses the DMA engine using a physical/virtual channel (hereafter abbreviated as channel) to submit descriptors. Each descriptor tells the engine to read from a DMA source into one of the channel's internal buffers, and then performs a corresponding write to a DMA destination.

The Switch's DMA engines can be configured in a variety of ways, including:

- Device Status Collection: A host CPU can off-load blocking MMIO reads of device status registers to the DMA engine for asynchronous processing.
- Peer-to-Peer EP Transfer: A host CPU can off-load memory copies between a set of managed devices in the Switch.
- Peer-to-Peer Remote Host Transfer: A set of cooperating Remote Hosts connected through a pair of <u>CDEP</u> ports can use the DMA Engine as a RH-to-RH memory transport, implementing a message queue.

In this section, any description of register layouts and data formats uses little-endian ordering.

## 8.2 DMA CONFIGURATION

The Switch's EEPROM or a micro-controller connected via I2C interface first configures the Switch's DMA engines (functions), enabling the DMA functions to appear underneath appropriate ports. Then, the software attaches a DMA driver to the DMA function based on the software model for the switch deployment to initialize and manage the set of channels (descriptor queues), start/stop/restart the channels, and perform appropriate error handling.

#### 8.2.1 DMA FUNCTIONS

The Switch's EEPROM and switch configuration registers are set to indicate the ports under which the DMA functions will be visible to the connected RH or MH. This may include upstream ports, CDEP Link Ports, or virtual upstream ports.

The <u>Device Configuration #2 Register (offset 50Ch)</u> defined in upstream port (Port 0) is used to configure DMA function (Bit [19:18]) under various CD modes (Bit [17:16]) (Please refer to <u>CDEP chapter</u> for CD mode definition). The DMA mode definition is represented by the following table.



**Table 8-1 DMA Mode definition** 

| DMA Mode | DMA Configuration                                     |
|----------|-------------------------------------------------------|
| 0x       | DMA functions disabled                                |
| 10       | DMA functions enabled for P0 or P4 based upon CD mode |
| 11       | DMA functions enabled for P0 only                     |

#### 8.2.1.1 DMA MODE BIT DEFINITION

- Bit #1: Decides if DMA function is enabled in the port connected to RH or MH.
  - 0: DMA function is disabled
  - 1: DMA function is enabled
- Bit #0: Determines if DMA function only visible to the MH's domain
  - 0: DMA function is visible to its own remote host or the MH's domain
  - 1: DMA function is only visible to the MH's domain

#### 8.2.1.2 DMA MODE AND CD MODE

DMA function is defined in the various ports under different CD and DMA mode settings. These ports are respectively "P0 port" and "CDLEP port". A comprehensive table as shown below illustrates how the DMA functions (F1 or F2) being assigned to these three types of ports in terms of CD and DMA modes.

Table 8-2 DMA Function Definition in P0 and CDLEP Under Various Modes

| CD Mode | DMA Mode | P0/F0    | P0/F1/F2 | P4/F0     | P4/F1 |
|---------|----------|----------|----------|-----------|-------|
| 00      | 00       | Up-Port  | N/A      | Down-Port | N/A   |
| 00      | 01       | Up-Port  | N/A      | Down-Port | N/A   |
| 00      | 10       | Up-Port  | 2 DMAs   | Down-Port | N/A   |
| 00      | 11       | Up-Port  | 2 DMAs   | Down-Port | N/A   |
| 01      | 00       | Up-Port  | N/A      | Down-Port | N/A   |
| 01      | 01       | Up-Port  | N/A      | Down-Port | N/A   |
| 01      | 10       | Up-Port  | 2 DMAs   | Down-Port | N/A   |
| 01      | 11       | Up-Port  | 2 DMAs   | Down-Port | N/A   |
| 11      | 00       | Up-Port* | N/A      | CDLEP     | N/A   |
| 11      | 01       | Up-Port* | N/A      | CDLEP     | N/A   |
| 11      | 10       | Up-Port* | 1 DMA    | CDLEP     | 1 DMA |
| 11      | 11       | Up-Port* | 2 DMAs   | CDLEP     | N/A   |

Note: Up-Port\* means that CDVEP exists in the Up-Port host domain

## 8.2.1.3 ENUMERATION

The PCIe configuration space for each port that has been configured for DMA will enumerate one or more DMA Functions (Type0 configuration space headers), with a well-defined vendor, device, and class code indicating DMA, and a set of control registers associated with a non-prefetchable BAR. Software will enumerate each DMA Function and program BARs. These configuration registers for <u>function #1 or function #2</u> is defined in the chapter 9 of this document.

## 8.2.2 DMA CONTROL REGISTER

DMA engine (i.e. function) provides <u>a set of interface registers</u> for software to control the operation and monitor the status of DMA transfer for all channels managed by this function. These registers are accessed by mmio via a base address defined in non-prefetchable BAR0 and BAR1 registers associated with the channel and individual register





offset defined in the section 5 of this document. For each channel, it will add an additional 100h offset to indicate the interface registers of one channel located in a 256-byte block. Hence, the access to one particular interface register in one of channels requires to set the address offset as follows: register offset + (number of channel) x 100h. Software can check the Channel ID field (Bit 31:28) of DMA Control and Status Register 0 at offset 00h to see if it is accessing the desired channel.

#### 8.2.2.1 DMA DESCRIPTOR REGISTER

The DMA control register space will include a 64-bit pointer to the i/o address base of each channel's descriptor ring, and the size of the descriptor ring. Software will program the DMA registers to configure each descriptor ring, from which a channel will prefetch. The channel will support a total size for each descriptor ring of at most 4096 entries.

#### 8.2.2.1.1 DESCRIPTOR POINTER REGISTER

The I/O address base of each channel's descriptor ring is pointed by a 64-bit channel descriptor ring base pointer at register offset 0Ch and 10h. The software has to program these registers, so the hardware can prefetch the descriptors starting from there.

#### 8.2.2.1.2 DESCRIPTOR SIZE REGISTER

The size of descriptor ring can be programmed in register offset 24h (Bit 12:0 in Channel Descriptor Ring Size for Prefetch register). The maximum descriptor ring size is 4096 entries. The Bit 28:16 of this register indicates the next descriptor index is going to be prefetched.

#### 8.2.2.2 DMA OPERATIONAL REGISTER

The DMA control register space will include a control register (DMA Control and Status Register 1 at register offset 20h) for each channel to start, stop, abort, pause, and resume DMA activity for the channel. Software will update the control register to start the engine once it is ready to begin submitting requests. Software will update the control register if it needs to pause, stop, or otherwise reconfigure a channel.

After starting the DMA activity for that virtual channel (i.e. write "1" to Bit 0 of DMA Control and Status Register 1), the software can update the control register any time by commanding the DMA engine to pause, abort or stop operation. Following is a summary for these three operations.

#### 8.2.2.2.1 PAUSE (BIT 1)

When set, the DMA activity is paused to the next active descriptor after completing the processing on current descriptor. Then, the DMA Pause Done status (Bit 16) is turned on to represent the DMA is in "paused" condition. If DMA Pause Interrupt Enable (Bit 3) is set, an interrupt will be issued to notify the software when Bit 16 is set. For pause operation, there is no any descriptor or data being dropped and the DMA operation can be resumed any time by clearing the Pause Control (Bit 1).

#### 8.2.2.2.2 ABORT (BIT 2)

When set, the DMA activity drops the current active descriptor by flushing out all outstanding read commands and discarding all received completion data. The pointer will move to the next active descriptor. Then, the DMA Abort Done status (Bit 17) is turned on to represent the DMA is in "aborted" condition. If DMA Abort Interrupt Enable (Bit 6) is set, an interrupt will be issued to notify the software when Bit 17 is set. In abort condition, the DMA operation can be resumed any time by clearing the Abort Control (Bit 2) and setting DMA Start (Bit 0). Then, DMA begins to process the next active descriptor. In fact, the software is also allowed to reprogram interface registers for reinitialization and start from the base descriptor pointer.

## 8.2.2.2.3 STOP (BIT 7)

When set, the DMA activity drops the current active descriptor by flushing out all outstanding read commands and discarding all received completion data. The channel interface registers are all cleaned to default state except Interrupt flag bit if DMA stop enable is set earlier. Then, the DMA Stop Done status (Bit 18) is turned on to represent the DMA





is in "stopped" condition. If DMA Stop Interrupt Enable (Bit 5) is set, an interrupt will be issued to notify the software when Bit 18 is set. In stop condition, the data buffer contents pointed by the previous processed descriptor will be dropped as well, so the software needs to reprogram interface registers for re-initialization before resuming DMA activity by setting DMA Start (Bit 0).

## 8.3 DMA DESCRIPTORS AND TRANSFERS

Each DMA channel will initiate descriptor pre-fetch when the channel is enabled and its ownership register is updated, indicating the valid range of descriptors to prefetch. When a valid descriptor is found, a DMA transfer will be scheduled with the underlying DMA engine in a fair manner with respect to other descriptors from other channels. The descriptor will be re-written by the DMA engine when the DMA transfer is complete, or if the DMA transfer fails due to an error. The switch will also update the ownership register to indicate the range of completed descriptors. Software will then examine the completed descriptors and take appropriate action.

#### 8.3.1 DESCRIPTORS

Descriptors are located in the system memory. All of descriptors in a ring have to be concatenated together without gap (see figure 1. below). The switch will calculate the address offset automatically by adding the index of descriptor multiplied with the byte count of a single-descriptor to the ring base descriptor pointer for prefetch.



Figure 8-1 DMA Descriptor Map

#### 8.3.1.1 INITIALIZATION

Software will initialize a valid descriptor by writing it to memory at the next free location in a channel's descriptor ring. Software will ensure that the descriptor's valid bit is written only after all other descriptor fields have been initialized. Software will update the ownership register to schedule execution of all initialized descriptors with the DMA engine.

## 8.3.1.2 OWNERSHIP

After all descriptor fields have been initialized, Software will update the ownership registers located at the register offset 04h and 08h by setting valid status. The <u>descriptor ownership 0 register</u> (04h) represents the first 32 descriptors' valid status starting from bit 0 while the <u>descriptor ownership 1 register</u> (08h) stands for the next 32 descriptors' valid status. The switch will pre-fetch the descriptors with valid status turned on continuously until the descriptor with valid





status being cleared. After the descriptors have been processed, the switch will update the ownership registers by clearing valid status in the order it was received.

#### 8.3.1.3 PRE-FETCH

Software needs to update the Channel Descriptor Ring Size for Pre-fetch register at offset 24h by writing total descriptor numbers into Bit 12:0. Starting from the 1st descriptor pointed by ring base pointer register (0Ch and 10h), the descriptors will be pre-fetched by the switch continuously. The Channel Descriptor Current Pointer register at offset 14h indicates which descriptor is under processing. The switch will also take a residual function over the descriptor numbers divided by 64. If the remainder is less than or equal to 64, the switch will go back to prefetch the 1st descriptor after hitting the last descriptor.

When Software prepares to update the ownership registers during the DMA operation, it requires to check Descriptor current pointer (14h) viewed by the switch in order to update the correct 64-bit sliding window, which is advanced in terms of descriptor units.

#### 8.3.2 TRANSFER

Software will define in the descriptor a 64-bit i/o source address, 64-bit i/o destination address, and transfer length up to 8MB. Switch will divide the DMA transfer into appropriate pairs of Memory Read and Write TLPs based on the current switch settings for Max\_Payload\_Size and Max\_Read\_Request\_Size, along with any 4k boundaries crossed by the range of addresses. Other than 64-bit i/o source and 64-bit i/o destination address, Software will also define 4-bit source domain and 4-bit destination domain in the descriptor for moving data across domains. Switch needs to generate Read or Write TLPs with a translated RID if the TLP destined domain is different from the domain where the DMA function is located.

#### 8.3.2.1 LOCAL DOMAIN TRANSFER

For a local DMA transfer (i.e. no crossing host domains, the SDV and DDV must be "0" in the CTRL word of descriptors), the switch will refer to <u>Max Payload Size</u> and <u>Max Read Request Size</u> defined in PCIe configuration space in where the DMA function is resided for generating MRD and MWR TPLs along with any 4k boundaries crossed by the range of addresses.

#### 8.3.2.2 CROSS DOMAIN TRANSFER

As to a cross-host-domain DMA transfer (i.e. either SDV or DDV or both are "0"), the switch will refer to Max\_Payload\_Size and Max\_Read\_Request\_Size of other host domains defined in register offset 28h, 2Ch and 30h, which are usually programmed by Main Host. The switch will check the domain id carried in descriptor to choose the appropriate Max\_Payload\_Size and Max\_Read\_Request\_Size for creating MRD and MWR TLPs. Please note that the Main Host software has to program the correct values of Max\_Payload\_Size and Max\_Read\_Request\_Size for each domain by following the definition in PCIe configuration device control registers of that domain. Otherwise, it will cause undesired result in packet transfers.

As the DMA transfer source domain is different from destination domain, the Requester ID needs to be translated into a legal BDF ID of the destination domain. The software is required to program the captured bus number of CDV or CDL into domain bus number defined in register offset 34h, 38h and 3Ch. Regarding the captured bus number, the software can refer to CDEP data 0 register at offset A04h of CD port. The switch will check the domain id carried in descriptor to choose the appropriate bus number for creating RID of MRD and MWR TLPs.

#### 8.3.3 DESCRIPTOR LAYOUT

The descriptor is formed by an 8-DW data block. The Figure 2 (see below) presents the layout of these DWs containing control word, source domain/address, destination domain/address, transfer byte count and others.





Figure 8-2 DMA Descriptor Layout in an 8-DW block

#### 8.3.3.1 DOMAIN AND ADDRESS FIELD

The 64-bit I/O destination address and source address are located from the 3rd DW to 6th DW. They must be D-Word aligned. Also in the 7th DW, it defines the destination domain id (Bit  $7 \sim Bit 0$ ) and source domain id (Bit  $15 \sim Bit 8$ ) used for cross-domain DMA operation. Each domain id is expressed by LSB 4-bit that represents for 12 different host domain (0 ~ 1) supported by one packet switch. As to MSB 4-bit, they are reserved for future use.

#### 8.3.3.2 TRANSFER COUNT FIELD

The bit 22 ~ bit 0 in the 2nd DW stands for the transfer byte count for one descriptor can be up to 8MB.

## 8.3.3.3 CONTROL FILED

There are several bits defined in CTRL field of 1st DW for further formatting and enabling the source and destination locations. Please see Table 3 for illustrating bit definition in CTRL filed.

Table 8-3 Bit Definition in CTRL Field of the 1st DW

| Bit | Name  | Description                   |
|-----|-------|-------------------------------|
| 31  | EOT   | End of transfer               |
| 30  | INT   | Issue interrupt when DMA done |
| 29  | TPH   | TPH function enable           |
| 28  | NOP   | No operation                  |
| 27  | FLH   | Dlush any cached data         |
| 26  | SAV   | Source address is valid       |
| 25  | DAV   | Destination address is valid  |
| 24  | 64bit | Rnable 64 bit address         |
| 23  | SAV   | Source domain is valid        |
| 22  | DDV   | Destination domain is valid   |
| 21  | CRC   | Enable CRC checksum           |

- ♦ EOT(End of Transfer): Defined in bit-31. When set, it indicates the current DMA transfer is completed. The interpretation on EOT is various for different DMA modes. If the EOT valid bit defined in the DMA control register 0 is set, the switch will update the EOT bit in descriptor from 0 to 1 after transfer count indicated in descriptor is ended.
- ♦ 64bit: Defined in bit-24. When set, the I/O address is in 64-bit physical memory. Otherwise, it is in 32-bit physical memory.





- SAV: Defined in bit-26. When set, it means the I/O source address is valid. If cleared, the I/O source address is not valid, which is the condition that only destination DMA channel is enabled for executing host to host DMA.
- DAV: Defined in bit-25. When set, it means the I/O destination address is valid. If cleared, the I/O destination address is not valid, which is the condition that only source DMA channel is enabled for executing host to host DMA.
- SDV: Defined in bit-23. When set, it means the source domain id is valid and MRD will be issued to that domain by following its max payload size and read request size. It implies that DMA source and DMA function (or descriptors) are located in different domains. If cleared, it might be in the condition of either only DMA destination is positioned in a different domain from DMA function or just for a local (i.e. same domain) DMA transfer between source and destination.
- DDV: Defined in bit-22. When set, it means the destination domain id is valid and MWR will be issued to that domain by following its max payload size. It implies that DMA destination and DMA function (or descriptors) are located in different domains. If cleared, it might be in the condition of either only DMA source is positioned in a different domain from DMA function or just for a local (i.e. same domain) DMA transfer between source and destination.
- NOP: Defined in bit-28. Software can configure a no-op (zero length) descriptor by setting NOP of CTRL field. Once this bit is turned on, that performs no Reads or Writes, and
- FLH: Defined in bit-27. Software can configure a cache flush descriptor by setting FLH of CTRL field. A cache flush descriptor, that forces the DMA engine to flush its buffer cache, and cancel any outstanding DMA Reads (thereby avoiding lengthy Completion Timeout conditions). Once this bit is turned on, the DMA activity drops the current active descriptor by flushing out all outstanding read commands and discarding all received completion data. The channel interface registers are all cleaned to default state as well. Software can check if DMA Start (Bit 0 of register at offset 20h) is cleared to ensure "flush" event has completed. This "flush" feature provides a way for Software to restart DMA operation in terms of reinitializing the DMA ring buffer and interface registers.
- INT: Defined in bit-30. Software may configure a descriptor with a flag (setting INT of CTRL field) to interrupt the software device driver on the completion (or failure) of the corresponding descriptor, using an interrupt mechanism defined by the containing DMA Function's configuration registers. Software needs to clear the interrupt status by writing "1" to the Bit 31 (Interrupt Flag) of register at offset 20h.
- In DMA Engine (Function) Configuration registers for function 1 or 2, it defines various interrupt mechanisms such as INTx Interrupt message enabled by Bit-10 of command register at offset 04h (via configuration space), MSI/Multiple MSI enabled by Bit-16/Bit22:20 of MSI control register at offset 48h or MSI-X enabled by Bit-31 of MSI-X control register at offset B0h.
- TPH: Defined in bit-29. Software may configure a descriptor with a flag (setting TPH of CTRL field) to indicate that the posted memory writes issued by the DMA engine for this descriptor should include a set of TLP Processing Hints (TPH). The TPH will consist of setting the TH bit in each posted write's TLP header, and incorporating an 8-bit ST (7:0) steering tag data field that is found in the DMA descriptor. The steering tag in the TLP header is copied from ST value defined in Bit: 7~0 of 1st DW in descriptor.

#### 8.3.3.4 **ERR FIELD**

This 5-bit field can encode into 32 errors at most. In descriptor level, the DMA might detect the following errors such as Data Poison (encoded as 12, which is corresponding to bit-12 in AER), Completion Time-Out (bit-14), Completer Abort (Bit-15), ECRC error (Bit-19) and Unsupported Request (Bit-20). If there are more than two errors (included) happening at the same time, it always reports the error defined with the least bit.

#### ST FIELD 8.3.3.5

It represents 8-bit steering tag. This 8-bit data is valid only when TPH bit set in control field.

#### 8.3.3.6 CRC FIELD

Software may configure a descriptor with a flag to indicate that the DMA engine should compute a CRC-32 checksum of the data bytes (not including headers) that were read as part of the DMA transfer. The calculated CRC-32 will be written back to the descriptor on completion.





By setting CRC of CTRL field (bit-21 of the 1st DW), it enables DMA engine to compute a CRC-32 checksum over the raw data bytes of buffer pointed by the descriptor. It uses PCIe ECRC-32 polynomial and calculation is in a DW alignment. Upon the completion of descriptor processing, the final CRC-32 checksum result will be written back to the 8th DW of descriptor.

#### 8.4 ERROR REPORTING AND HANDLING

The software managing a DMA function and associated channels must be able to define appropriate error handling behaviors for the DMA processing, including the handling of DMA memory read failures. To implement appropriate error handling for DMA:

#### 8.4.1 ERROR REPORTING

Software will discover the Advanced Error Reporting (AER) capability in the configuration space of each DMA Function. Software will then enable AER, and configure the AERUCES, AERUCEM, AERUCESEV, AERCS, AERCEM, AERCC, AERHL, and AERTLP registers appropriately. The switch will update these registers and issue M\_ERR messages as the DMA engine detects errors when processing a descriptor from the corresponding function. The switch will also rewrite the descriptor affected by an error with an error status field, indicating the corresponding PCIe error that caused the DMA to fail (e.g. DP, ECRC, CTO).

#### 8.4.1.1 REPORTING VIA FUNCTION

In DMA Engine (Function) Configuration registers for function 1 or 2, it defines Advanced Error Reporting (AER) capability at byte offset 100h that followed by AERUCES, AERUCEM, AERUCESEV, AERCES, AERCEM, AERCC and AERHL registers from a byte offset 104h to 128h.

#### 8.4.1.2 REPORTING VIA CHANNEL

When processing any descriptor in all of channels assigned to that DMA function, it will issue UCE\_MSG If any of UCE is detected and also the corresponding UCE bit in AERUCEM is cleared. Meanwhile, the AERUCES would be copied to Channel UCES register defined in DMA interface register at offset 44h, so it will know which channel causing UCE. Furthermore, bit 25:24 of Channel UCES register will also indicate what type of DMA transaction running into Uncorrectable error. Bit-24 represents the detected error happening in fetching descriptor while Bit-25 shows that error detected in reading data into DMA buffer. The DMA engine will issue interrupt if UCE Interrupt Enable bit (bit 17 of DMA Control and Status 0) is turned on.

## 8.4.1.3 REPORTING VIA DESCRIPTOR

To continuously trace down from where the UCE is coming, the DMA engine will also write back the error status to the descriptor which is affected by an error with a 5-bit error status field (bit  $12 \sim 7$  of 1st DW in descriptor). A 5-bit error status field can represent any of the PCIe UEs defined in AERUCES (e.g. error field=12 in descriptor would mean DP because DP is the 12th bit of AERUCES). Once Multiple UEs happen simultaneously, the lowest bit position in AERUCES will be recorded. (e.g. if DP (Bit 12 in AERUCES) and Malformed TLP (Bit 18 in AERUCES) are detected, only the DP reported as error since it is a lowest bit)

## 8.4.2 ERROR LOGGING

The DMA Function will provide a default (or configurable) value for AERCAP + 18h AERCC.MHRC, and errors will be logged appropriately into AERHL and AERTLP as detected when processing a descriptor from the corresponding function. The default value for AERCC.MHRC is zero, so there is only one TLP header with error(s) will be logged into AERHL.





## 8.4.3 DATA INTEGRITY

The switch will implement ECRC checking and ECRC generation for TLPs passing through the DMA engine. As such, the DMA Function will set AERCC.ECC=1 and AEREGC=1 in the AER capability, DMA Reads will verify ECRC, and DMA Writes will generate ECRC.

In AERCC register of DMA function configuration space, it defines ECC (bit-7) and EGC (bit-5) as "1" so the system software can set ECE =1 (bit-8) and EGE = 1 (bit-6) to enable the switch to perform ECRC checking and ECRC generation for TLPs passing through the DMA engine.

#### 8.4.4 ERROR HANDLING FOR UNCORRECTABLE ERROR DETECTED

The switch will provide software the channel status to determine whether a particular detected error will automatically stop the channel, or simply mark the descriptor as being in error, and continue processing the next descriptor. Once detecting uncorrectable error, the DMA will write back error status into the descriptor which is affected by error(s). Also, the switch will take the following steps for two scenarios.

#### 8.4.4.1 ERROR IN DATA BUFFER

If the error occurs in the TLPs that are CPLDs for storing into DMA data buffer, the DMA activity drops the current active descriptor by flushing out all outstanding read commands and discarding all received completion data. The pointer will move to the next active descriptor and this would be treated like an H/W abort event. This channel is aborted and it is up to Software to restart DMA from the next descriptor or re-program the DMA control register to start from the base descriptor.

#### 8.4.4.2 ERROR IN DESCRIPTOR

If the error occurs in the TLPs that are CPLDs for storing into Prefetch descriptor cache, the DMA activity not only drops the current active descriptor by flushing out all outstanding read commands and discarding all received completion data, but also dumps the following descriptors since they are damaged as well. So this channel is stopped and requires Software to reprogram interface registers for re-initialization before resuming DMA activity by setting DMA Start (Bit 0).

#### 8.4.5 ERROR HANDLING FOR DMA READ

The switch will provide a register for the DMA function that software can use to determine whether an error on DMA Memory Read will cause the function and/or descriptor to report an error immediately (without writing), or will cause the function and/or descriptor to report an error only after writing to the DMA destination address a Poisoned (DP) Memory Write TLP for each corresponding Memory Read that failed.

If the UCE occurring in DMA read for CPLDs acquired from source address, the error report scheme (Bit-18 in DMA Control and Status Register 0) can be configured in two different modes.

- ♦ If Bit-18 is set, DMA reports UCE event after writing DP TLP to destination address. The DP TLP is generated for each corresponding memory read that failed.
- ♦ If Bit-18 is cleared, DMA reports UCE event immediately without writing DP TLP to destination address.





# 9 REGISTER DESCRIPTION

## 9.1 REGISTER TYPES

This chapter details the Packet Switch registers, including

- Bit names
- Description of register functions
- Type, refer to Table 9-1
- Whether the default value can be modified by EEPROM and/or I2C.
- Default value

**Table 9-1 Register Types** 

| REGISTER TYPE | DEFINITION                      |
|---------------|---------------------------------|
| HwInt         | Hardware Initialization         |
| RO            | Read Only                       |
| RW            | Read / Write                    |
| RW1C          | Read / Write 1 to Clear         |
| RW1O          | Read/Write 1 Only               |
| RsvdP         | RO and must return 0 when read. |

## 9.2 REGISTER ACCESS

Each Switch Port implements a 4-KB Configuration Space which includes the lower 256 bytes PCI-compatible Configuration Space, and the upper 3840 bytes PCI Express Extended Configuration Space. There are several mechanisims can access the Configuration Space:

- PCI-compatible Configuration Mechanism
- PCI Express Enhanced Configuration Access Mechanism
- Device-specific Memory Mapped Configuration Mechanism
- I2C Slave Interface

#### 9.2.1 PCI-COMPATIBLE CONFIGURATION MECHANISM

The PCI-compatible Configuration Mechanism provides standard access to the first 256 bytes of the PCI Express Configuration Space. The mechanism uses PCI Type 0 and Type 1 Configuration transactions to access the Packet Switch Configuration registers.

## 9.2.2 PCI EXPRESS ENHANCED CONFIGURATION ACCESS MECHANISM

The PCI Express Enhanced Configuration Access Mechanism is implemented on all PCI Express PCs. It provides a memory-mapped address space in the root complex, through which the root complex translates a memory access into one or more configuration requests. Device drivers normally use an application programming interface (API) provided by the Operating System (OS) to use this mechanism. The mechanism can access all Packet Switch registers.

# 9.2.3 DEVICE\_SPECIFIC MEMORY MAPPED CONFIGURATION MECHANISM

The Device-Specific memory-Mapped Configuration Mechanism provides a method to access the configuration registers of all ports in a single 512KBmemory map. The registers of each port are contained within a 4-KB range.





To use this mechanism, BIOS/OS needs to set BAR 0 and BAR 1 registers of up port at boot time. After BAR 0 and BAR 1 are enumerated, Port 0 registers can be access with Memory Reads from and Writes to the first 4 KB, Port 1 registers can be accessed with Memory Reads from and Writes to the  $2^{nd}$ , and so forth.

| Physical Location Index | Port Number | BAR 0/1 Offset |
|-------------------------|-------------|----------------|
| Port 0                  | 0000_0000Ь  | 0_000h         |
| Port 1                  | 0000_0001b  | 0_1000h        |
|                         |             |                |
| Port 7                  | 0000_0111b  | 0_7000h        |
| CDEP 1                  | 1001_0000ь  | 7_0000h        |
| CQ Header Location      | N/A         | 6_F000h        |

Note: "Port Number" is defined in link capabilities register (offset 74h) bit [31:24].

# 9.3 TRANSPARENT MODE CONFIGURATION REGISTERS

When the port of the Switch is set to operate at the transparent mode, it is represented by a logical PCI-to-PCI Bridge that implements type 1 configuration space header. The following table details the allocation of the register fields of the PCI 2.3 compatible type 1 configuration space header.

| 31 –24                  | 23 – 16                 | 15 – 8                   | 7 –0                      | BYTE OFFSET |
|-------------------------|-------------------------|--------------------------|---------------------------|-------------|
| <u>Device ID</u>        |                         | <u>Vendor ID</u>         |                           | 00h         |
| <u>Primar</u>           | y Status                | Com                      | mand                      | 04h         |
|                         | Class Code              |                          | Revision ID               | 08h         |
| Reserved                | <u>Header Type</u>      | Primary Latency Timer    | Cache Line Size           | 0Ch         |
|                         | Base Address 0 (U       | pstream Port Only)       |                           | 10h         |
|                         | Base Address 1 (U       | pstream Port Only)       |                           | 14h         |
| Secondary Latency Timer | Subordinate Bus Number  | Secondary Bus Number     | Primary Bus Number        | 18h         |
| Seconda                 | ry Status               | I/O Limit Address        | I/O Base Address          | 1Ch         |
| Memory Li               | mit Address             | Memory Ba                | ase Address               | 20h         |
| Prefetchable Men        | ory Limit Address       | Prefetchable Men         | nory Base Address         | 24h         |
|                         | Prefetchable Memory Ba  | ase Address Upper 32-bit |                           | 28h         |
|                         | Prefetchable Memory Lin | mit Address Upper 32-bit |                           | 2Ch         |
| I/O Limit Addr          | ess Upper 16-bit        | I/O Base Addre           | ess Upper 16-bit          | 30h         |
|                         | Reserved                |                          | Capability Pointer to 40h | 34h         |
|                         | Rese                    | erved                    |                           | 38h         |
| Bridge                  | Control                 | Interrupt Pin            | Interrupt Line            | 3Ch         |
| Power Manager           | nent Capabilities       | Next Item Pointer=48h    | Capability ID=01h         | 40h         |
| PM Data                 | PPB Support Extensions  | Power Mana               | gement Data               | 44h         |
| Message                 | e Control               | Next Item Pointer=68h    | Capability ID=05h         | 48h         |
|                         | Message                 | Address                  |                           | 4Ch         |
|                         | Message Up              | oper Address             |                           | 50h         |
| Rese                    | erved                   | Messas                   | ge Data                   | 54h         |
|                         | MSI                     | <u>Mask</u>              |                           | 58h         |
|                         | MSI P                   | ending                   |                           | 5Ch         |
|                         | Rese                    | erved                    |                           | 60h – 64h   |
| PCI Express Cap         | pabilities Register     | Next Item Pointer=A4h    | Capability ID=10h         | 68h         |
|                         | Device C                | apabilities              |                           | 6Ch         |
| Device                  | e Status                | Device                   | Control                   | 70h         |
|                         | Link Car                | pabilities               |                           | 74h         |
| Link                    | Status                  | Link Control             |                           | 78h         |
|                         | Slot Car                | pabilities               |                           | 7Ch         |
| Slot                    | Status                  | Slot Control             |                           | 80h         |
| Reserved                |                         |                          |                           | 84h- 88h    |
|                         | Device Ca               | pabilities 2             |                           | 8Ch         |
| Device                  | Status 2                | Device Control 2         |                           | 90h         |
|                         | Link Cap                | abilities 2              |                           | 94h         |
| Link S                  | Status 2                | Link Control 2           |                           | 98h         |
|                         | Slot Capa               | abilities 2              |                           | 9Ch         |
| Slot S                  | tatus 2                 | Slot Co                  | ontrol 2                  | A0h         |







| 31 –24                                     | 23 – 16       | 15 – 8                | 7 –0              | BYTE OFFSET |  |
|--------------------------------------------|---------------|-----------------------|-------------------|-------------|--|
| Rese                                       | erved         | Next Item Pointer=    | SSID/SSVID        | A4h         |  |
|                                            |               | <u>B0h (Up)</u>       | Capability ID=0Dh |             |  |
|                                            |               | <u>00h (Down)</u>     |                   |             |  |
| <u>SS</u>                                  | SID           | SSV                   | <u>VID</u>        | A8h         |  |
|                                            | Rese          | rved                  |                   | ACh         |  |
| MSI-X                                      | Control       | Next Item Pointer=00h | MSI-X             | B0h         |  |
|                                            |               |                       | Capability ID=11h |             |  |
|                                            | MSI-X Table O | ffset / Table BIR     |                   | B4h         |  |
|                                            | MSI-X PBA Of  | fset / PBA BIR        |                   | B8h         |  |
|                                            | Reserved      |                       |                   |             |  |
| BAR () Configuration (Upstream Port Only)  |               |                       |                   | E0h         |  |
| BAR 0-1 Configuration (Upstream Port Only) |               |                       |                   | E4h         |  |
|                                            | Rese          | rved                  |                   | E8h - FCh   |  |

Other than the PCI 2.3 compatible configuration space header, the Switch also implements PCI express extended configuration space header, which includes advanced error reporting, virtual channel, and power budgeting capability registers. The following table details the allocation of the register fields of PCI express extended capability space header. The first extended capability always begins at offset 100h with a PCI Express Enhanced Capability header and the rest of capabilities are located at an offset greater than 0FFh relative to the beginning of PCI compatible configuration space.

| 31 –24                           | 23 -                                                                              | - 16                          | 15 - 8                        | 7 –0                  | BYTE OFFSET  |  |
|----------------------------------|-----------------------------------------------------------------------------------|-------------------------------|-------------------------------|-----------------------|--------------|--|
| Next Capability Offse            | <del></del>                                                                       |                               |                               | 100h                  |              |  |
|                                  |                                                                                   | Version                       | T. Ct. t                      |                       | 104h         |  |
|                                  | Uncorrectable Error Status Uncorrectable Error Mask                               |                               |                               |                       |              |  |
|                                  | Uncorrectable Error Severity                                                      |                               |                               |                       |              |  |
|                                  |                                                                                   |                               | Error Status                  |                       | 10Ch<br>110h |  |
|                                  |                                                                                   | Correctable                   |                               |                       | 114h         |  |
|                                  | A dye                                                                             |                               | pabilities and Control        |                       | 118h         |  |
|                                  | Auva                                                                              |                               | Register 0                    |                       | 11Ch         |  |
|                                  |                                                                                   | Header Los                    |                               |                       | 120h         |  |
|                                  |                                                                                   | Header Los                    |                               |                       | 124h         |  |
|                                  |                                                                                   |                               | Register 3                    |                       | 128h         |  |
|                                  |                                                                                   | Rese                          |                               |                       | 12Ch         |  |
| Next Capability Offse            | et=1A0                                                                            | Cap.                          |                               | l Capability ID=0002h | 130h         |  |
| rtext capability offish          | <u>x=1710</u>                                                                     | Version                       | 1 CI Express Extended         | Cupuomity ID=0002m    | 13011        |  |
|                                  |                                                                                   | Port VC Capab                 | ility Register 1              |                       | 134h         |  |
| VC Arbitration Table             |                                                                                   |                               | Port VC Capability Register 2 |                       | 138h         |  |
| Offset=4h                        |                                                                                   |                               | * * *                         |                       |              |  |
| Port Vo                          | C Status                                                                          |                               | Port VC                       | Control               | 13Ch         |  |
| Port Arbitration Table           | Port Arbitration Table VC Resource Capability Register (0)                        |                               |                               |                       |              |  |
| Offset=5h                        |                                                                                   |                               |                               |                       |              |  |
|                                  |                                                                                   |                               | ntrol Register (0)            |                       | 144h         |  |
| VC Resource St                   | atus Register (0                                                                  |                               |                               | erved                 | 148h         |  |
|                                  |                                                                                   | Rese                          |                               |                       | 14Ch – 19Ch  |  |
| Next Capability Of               | <u>fset=</u>                                                                      | Cap.                          | PCI Express Extended          | l Capability ID=0003h | 1A0h         |  |
| <u>1B0h (Up)</u>                 |                                                                                   | Version                       |                               |                       |              |  |
| <u>1C0h (Down)</u>               |                                                                                   |                               |                               |                       |              |  |
|                                  |                                                                                   |                               | er Lower DW                   |                       | 1A4h         |  |
|                                  |                                                                                   |                               | er Upper DW                   |                       | 1A8h         |  |
| N G 1311 000                     | 150                                                                               | Rese                          |                               |                       | 1ACh         |  |
| Next Capability Offse            | <u>t=1D0h</u>                                                                     | <u>Cap.</u><br><u>Version</u> | PCI Express Extended          | l Capability ID=0004h | 1B0h         |  |
| Reserved <u>Data Select</u>      |                                                                                   |                               |                               |                       | 1B4h         |  |
| Power Budgeting Data             |                                                                                   |                               |                               |                       | 1B8h         |  |
| Reserved Power Budget Capability |                                                                                   |                               |                               |                       | 1BCh         |  |
| Next Capability Offse            | Next Capability Offset=1D0h Cap. PCI Express Extended Capability ID=000Dh Version |                               |                               |                       |              |  |
|                                  |                                                                                   | ACS Ca                        | pability                      |                       | 1C4h         |  |
|                                  | Rese                                                                              | erved                         |                               | Egress Control Vector | 1C8h         |  |
|                                  |                                                                                   | Rese                          | erved                         |                       | 1CCh         |  |





# PI7C9X3G606GP

| 31 –24                                                                                                    | 3 – 16                                                                                                                                                                                           | 15 - 8 7 -0                                                                                                                                                                                                                                | BYTE OFFSET                                                                                  |  |  |
|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|
| Next Capability Offset=                                                                                   | Cap.                                                                                                                                                                                             | PCI Express Extended Capability ID=0012h                                                                                                                                                                                                   | 1D0h                                                                                         |  |  |
| 200h (Up)                                                                                                 | Version                                                                                                                                                                                          |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| 210h (Down)                                                                                               |                                                                                                                                                                                                  |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| Multi-Case Control                                                                                        |                                                                                                                                                                                                  | Multi-Case Capability                                                                                                                                                                                                                      | 1D4h                                                                                         |  |  |
|                                                                                                           | 1D8h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 1DCh                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 1E0h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 1E4h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 1E8h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 1ECh                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 1F0h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| M                                                                                                         | 1F4h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 1F8h ~ 1FCh                                                                                                                                                                                      |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| Next Capability Offset=210h                                                                               | Reserved  Cap. PCI Express Extended Capability ID=00                                                                                                                                             |                                                                                                                                                                                                                                            | 200h                                                                                         |  |  |
| Tront Supusinty Siliser 2161                                                                              | Version                                                                                                                                                                                          | 1 of Empress Entended Supasinty 15 out on                                                                                                                                                                                                  | 20011                                                                                        |  |  |
| Max. No-Snoop Latency                                                                                     | <u>v Crision</u>                                                                                                                                                                                 | Max. Snoop Latency                                                                                                                                                                                                                         | 204h                                                                                         |  |  |
| Max. No Bhoop Eateney                                                                                     | Rese                                                                                                                                                                                             | erved                                                                                                                                                                                                                                      | 208h - 20Ch                                                                                  |  |  |
| Next Capability Offset=                                                                                   | Cap.                                                                                                                                                                                             | PCI Express Extended Capability ID=0019h                                                                                                                                                                                                   | 210h                                                                                         |  |  |
| 2B0h (Up)                                                                                                 | Version                                                                                                                                                                                          | 1 CI Express Extended Capability 113=001711                                                                                                                                                                                                | 21011                                                                                        |  |  |
| 2A0h (Down)                                                                                               | VEISIOII                                                                                                                                                                                         |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| ZAUII (DUWII)                                                                                             | Link C                                                                                                                                                                                           | ontrol 3                                                                                                                                                                                                                                   | 214h                                                                                         |  |  |
|                                                                                                           |                                                                                                                                                                                                  |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| T 15 0 0 0                                                                                                |                                                                                                                                                                                                  | or Status                                                                                                                                                                                                                                  | 218h                                                                                         |  |  |
| Lane 1 Equalization Contro                                                                                | 1                                                                                                                                                                                                | <u>Lane 0 Equalization Control</u>                                                                                                                                                                                                         | 21Ch                                                                                         |  |  |
| Reserved                                                                                                  |                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                   | 220h                                                                                         |  |  |
| Reserved                                                                                                  |                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                   | 224h                                                                                         |  |  |
| Reserved                                                                                                  |                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                   | 228h                                                                                         |  |  |
| Lane 3 Equalization Contro                                                                                |                                                                                                                                                                                                  | Lane 2 Equalization Control                                                                                                                                                                                                                | 22Ch                                                                                         |  |  |
| Lane 5 Equalization Control                                                                               |                                                                                                                                                                                                  | Lane 4 Equalization Control                                                                                                                                                                                                                | 230h                                                                                         |  |  |
| Reserved                                                                                                  |                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                   | 234h                                                                                         |  |  |
| Reserved                                                                                                  |                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                   | 238h                                                                                         |  |  |
|                                                                                                           | Rese                                                                                                                                                                                             | erved                                                                                                                                                                                                                                      | 23Ch – 29Ch                                                                                  |  |  |
| Next Capability Offset=2B0h                                                                               | Cap.                                                                                                                                                                                             | PCI Express Extended Capability ID=001Dh                                                                                                                                                                                                   | 2A0h                                                                                         |  |  |
| DDC Ct1                                                                                                   | Version                                                                                                                                                                                          | DPC Capability                                                                                                                                                                                                                             | 2 4 41-                                                                                      |  |  |
| DPC Control                                                                                               | 2A4h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| DPC Error Source ID                                                                                       | 2A8h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| N + C 1 111 OCC + 2001                                                                                    |                                                                                                                                                                                                  | erved                                                                                                                                                                                                                                      | 2ACh                                                                                         |  |  |
| Next Capability Offset=300h                                                                               | Cap.                                                                                                                                                                                             | PCI Express Extended Capability ID=001Eh                                                                                                                                                                                                   | 2B0h                                                                                         |  |  |
|                                                                                                           | Version                                                                                                                                                                                          |                                                                                                                                                                                                                                            | 2B4h                                                                                         |  |  |
|                                                                                                           | L1 PM Substates Capability L1 PM Substates Control 1                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | L1 PM Subst                                                                                                                                                                                      |                                                                                                                                                                                                                                            | 2B8h                                                                                         |  |  |
|                                                                                                           | 2BCh                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           |                                                                                                                                                                                                  | erved                                                                                                                                                                                                                                      | 2C0h ~ 2FCh                                                                                  |  |  |
| Next Capability Offset=000h                                                                               | Cap.                                                                                                                                                                                             | PCI Express Extended Capability ID=000Bh                                                                                                                                                                                                   | 300h                                                                                         |  |  |
| V4 C1C I4-                                                                                                | Version                                                                                                                                                                                          | V-nd-nCn-stf-ID                                                                                                                                                                                                                            | 2041-                                                                                        |  |  |
| Vendor-Specific Length                                                                                    | Revision  Revision                                                                                                                                                                               | <u>Vendor-Specific ID</u> Upstream Port Only)                                                                                                                                                                                              | 304h                                                                                         |  |  |
|                                                                                                           | 308h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| <u>EEPRO</u>                                                                                              | 30Ch                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 310h                                                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           | 314h<br>318h                                                                                                                                                                                     |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| · · · · · · · · · · · · · · · · · · ·                                                                     | I2C Control and Status (Port 0 Only)                                                                                                                                                             |                                                                                                                                                                                                                                            |                                                                                              |  |  |
|                                                                                                           |                                                                                                                                                                                                  |                                                                                                                                                                                                                                            |                                                                                              |  |  |
| <u>GPI</u>                                                                                                | O 0-15 Direction                                                                                                                                                                                 | Control (Port 0 Only)                                                                                                                                                                                                                      | 31Ch                                                                                         |  |  |
| <u>GPI</u>                                                                                                | O 0-15 Direction                                                                                                                                                                                 |                                                                                                                                                                                                                                            | 320h                                                                                         |  |  |
| GPI<br>GPI<br>(                                                                                           | O 0-15 Direction<br>O 16-31Direction<br>GPIO Input De-bo                                                                                                                                         | Control (Port 0 Only) Control (Port 0 Only) nunce (Port 0 Only)                                                                                                                                                                            | 320h<br>324h                                                                                 |  |  |
| GPI<br>GPI<br>(                                                                                           | O 0-15 Direction<br>O 16-31Direction<br>GPIO Input De-bo                                                                                                                                         | Control (Port 0 Only) Control (Port 0 Only)                                                                                                                                                                                                | 320h                                                                                         |  |  |
| GPI<br>GPI<br>(                                                                                           | O 0-15 Direction O 16-31Direction GPIO Input De-bo GPIO 0-15 Input                                                                                                                               | Control (Port 0 Only) Control (Port 0 Only) nunce (Port 0 Only)                                                                                                                                                                            | 320h<br>324h                                                                                 |  |  |
| <u>GPI</u><br>GPIO<br>( <u>C</u>                                                                          | O 0-15 Direction O 16-31Direction GPIO Input De-bo GPIO 0-15 Input GPIO 16-31 Input                                                                                                              | Control (Port 0 Only) Control (Port 0 Only) sunce (Port 0 Only) Data (Port 0 Only)                                                                                                                                                         | 320h<br>324h<br>328h                                                                         |  |  |
| GPI<br>GPI<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>( | O 0-15 Direction O 16-31 Direction O 16-31 Direction O 16-31 Input De-bo O 0-15 Input O 16-31 Input PIO 0-15 Output                                                                              | Control (Port 0 Only) Control (Port 0 Only) Bunce (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only)                                                                                                                                      | 320h<br>324h<br>328h<br>32Ch                                                                 |  |  |
| GPI<br>GPI<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>( | O 0-15 Direction<br>O 16-31Direction<br>PIO Input De-bo<br>PIO 0-15 Input<br>PIO 16-31 Input<br>PIO 0-15 Output<br>PIO 16-31 Output                                                              | Control (Port 0 Only) Control (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only)                                                                                                                    | 320h<br>324h<br>328h<br>32Ch<br>330h<br>334h                                                 |  |  |
| GPI<br>GPI<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>( | O 0-15 Direction O 16-31 Direction O 16-31 Direction O 16-31 Input O 16-31 Input PIO 0-15 Output PIO 16-31 Output O 0-31 Interrupt                                                               | Control (Port 0 Only) Control (Port 0 Only) Data (Port 0 Only) Polarity (Port 0 Only)                                                                          | 320h<br>324h<br>328h<br>32Ch<br>330h<br>334h<br>338h                                         |  |  |
| GPI<br>GPI<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>( | O 0-15 Direction O 16-31 Direction O 16-31 Direction O 16-31 Input O 0-15 Input O 0-15 Output O 0-31 Interrupt O 0-31 Interrupt O 0-31 Interrupt                                                 | Control (Port 0 Only) Control (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Polarit (Port 0 Only) t Data (Port 0 Only) Polarity (Port 0 Only) tterrupt Status                                  | 320h<br>324h<br>328h<br>32Ch<br>330h<br>334h<br>338h<br>33Ch                                 |  |  |
| GPI<br>GPI<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>( | O 0-15 Direction O 16-31 Direction O 16-31 Direction O 16-31 Input O 0-15 Input O 0-15 Output O 0-15 Output O 0-31 Interrupt GPIO 0-31 In GPIO 0-31 In                                           | Control (Port 0 Only) Control (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) t Data (Port 0 Only) Polarity (Port 0 Only) terrupt Status nterrupt Mask                                           | 320h<br>324h<br>328h<br>32Ch<br>330h<br>334h<br>338h<br>33Ch<br>340h                         |  |  |
| GPI<br>GPI<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>( | O 0-15 Direction O 16-31 Direction O 16-31 Direction O 16-31 Input O 0-15 Input O 0-15 Output PIO 0-15 Output O 0-31 Interrupt GPIO 0-31 In GPIO 0-31 In Rese                                    | Control (Port 0 Only) Control (Port 0 Only) Data (Port 0 Only) t Data (Port 0 Only) Polarity (Port 0 Only) aterrupt Status aterrupt Mask erved                 | 320h<br>324h<br>328h<br>32Ch<br>330h<br>334h<br>338h<br>33Ch<br>340h<br>344h                 |  |  |
| GPI GPI  C C C C G G G G G G G G G G G G G G G                                                            | O 0-15 Direction O 16-31 Direction O 16-31 Direction O 16-31 Input O 0-15 Input O 0-15 Output PIO 0-15 Output PIO 16-31 Output O 0-31 Interrupt GPIO 0-31 In GPIO 0-31 In Rese Operation Mod     | Control (Port 0 Only) Control (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) t Data (Port 0 Only) Polarity (Port 0 Only) terrupt Status nterrupt Mask erved le (Port 0 Only)                    | 320h<br>324h<br>328h<br>32Ch<br>330h<br>334h<br>338h<br>33Ch<br>340h<br>344h<br>348h         |  |  |
| GPI GPI  C C C C G G G G G G G G G G G G G G G                                                            | O 0-15 Direction O 16-31 Direction O 16-31 Direction O 16-31 Input O 0-15 Input O 0-15 Output PIO 0-15 Output PIO 16-31 Output O 0-31 Interrupt GPIO 0-31 In Rese Operation Mod Clock Buffer Cor | Control (Port 0 Only) Control (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) t Data (Port 0 Only) Polarity (Port 0 Only) terrupt Status nterrupt Mask erved le (Port 0 Only) trol (Port 0 Only) | 320h<br>324h<br>328h<br>32Ch<br>330h<br>334h<br>338h<br>33Ch<br>340h<br>344h<br>348h<br>34Ch |  |  |
| GPI GPI  C C C C G G G G G G G G G G G G G G G                                                            | O 0-15 Direction O 16-31 Direction O 16-31 Direction O 16-31 Input O 0-15 Input PIO 0-15 Output PIO 0-15 Output O 0-31 Interrupt GPIO 0-31 In GPIO 0-31 In Rese Operation Mod Clock Buffer Cor   | Control (Port 0 Only) Control (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) Data (Port 0 Only) t Data (Port 0 Only) Polarity (Port 0 Only) terrupt Status nterrupt Mask erved le (Port 0 Only)                    | 320h<br>324h<br>328h<br>32Ch<br>330h<br>334h<br>338h<br>33Ch<br>340h<br>344h<br>348h         |  |  |





PI7C9X3G606GP

| 31 –24                               | 23 – 16                                                       | 15 - 8 | 7 –0 | BYTE OFFSET  |  |
|--------------------------------------|---------------------------------------------------------------|--------|------|--------------|--|
|                                      | LTSSM CSR 1                                                   |        |      | 384h         |  |
|                                      | LTSSM CSR 2                                                   |        |      | 388h<br>38Ch |  |
|                                      | LTSSM CSR 3<br>LTSSM 0                                        |        |      |              |  |
|                                      | 390h                                                          |        |      |              |  |
|                                      | LTSSM 1                                                       |        |      | 394h         |  |
|                                      | LTSSM 2                                                       |        |      | 398h         |  |
|                                      | LTSSM 3                                                       |        |      | 39Ch         |  |
|                                      | LTSSM 4                                                       |        |      | 3A0h         |  |
|                                      | LTSSM 5                                                       |        |      | 3A4h         |  |
|                                      | LTSSM 6<br>LTSSM 7                                            |        |      | 3A8h<br>3ACh |  |
|                                      | LTSSM 8                                                       |        |      | 3B0h         |  |
|                                      | LTSSM 9                                                       |        |      | 3B4h         |  |
|                                      | <u>LTSSM 10</u>                                               |        |      | 3B8h         |  |
|                                      | LTSSM 10<br>LTSSM 11                                          |        |      | 3BCh         |  |
|                                      | LTSSM 12                                                      |        |      | 3C0h         |  |
|                                      | LTSSM 13                                                      |        |      | 3C4h         |  |
|                                      | LTSSM 14                                                      |        |      | 3C8h         |  |
|                                      | LTSSM 15                                                      |        |      | 3CCh         |  |
|                                      | Reserved                                                      |        |      | 3D0h ~ 41Ch  |  |
|                                      | DLL CSR 0                                                     |        |      | 420h         |  |
|                                      | DLL CSR 1                                                     |        |      | 424h         |  |
|                                      | DLL CSR 2                                                     |        |      | 428h         |  |
|                                      | DLL CSR 3                                                     |        |      | 42Ch         |  |
|                                      | DLL CSR 4                                                     |        |      | 430h         |  |
|                                      | DLL CSR 5                                                     |        |      | 434h         |  |
|                                      | <u>DLL CSR 6</u>                                              |        |      | 438h         |  |
|                                      | DLL CSR 7                                                     |        |      | 43Ch         |  |
|                                      | DLL CSR 8                                                     |        |      | 440h         |  |
|                                      | DLL CSR 9                                                     |        |      | 444h         |  |
|                                      | DLL CSR 10                                                    |        |      | 448h         |  |
|                                      | DLL CSR 11                                                    |        |      | 44Ch         |  |
|                                      | DLL CSR 12                                                    |        |      | 450h         |  |
|                                      | DLL CSR 13                                                    |        |      | 454h         |  |
|                                      | DLL CSR 14<br>DLL CSR 15                                      |        |      | 458h<br>45Ch |  |
|                                      | DLL CSR 15                                                    |        |      | 460h         |  |
|                                      | DLL CSR 17                                                    |        |      | 464h         |  |
|                                      | DLL CSR 18                                                    |        |      | 468h         |  |
|                                      | DLL CSR 19                                                    |        |      | 46Ch         |  |
|                                      | LA Debug                                                      |        |      | 470h         |  |
|                                      | Reserved                                                      |        |      | 474h ~ 4BCh  |  |
|                                      | TL CSR 0                                                      |        |      | 4C0h         |  |
|                                      | TL CSR 1                                                      |        |      | 4C4h         |  |
|                                      | TL CSR 2                                                      |        |      | 4C8h         |  |
|                                      | TL CSR 3 (Port 0 O                                            | nly)   |      | 4CCh         |  |
|                                      | TL CSR 4                                                      | ·      |      | 4D0h         |  |
|                                      | Reserved                                                      |        |      | 4D4h ~ 500h  |  |
|                                      | Device Configuration 0 (Po                                    |        |      | 504h         |  |
| Device Configuration 1 (Port 0 Only) |                                                               |        |      | 508h         |  |
| Device Configuration 2 (Port 0 Only) |                                                               |        |      | 50Ch         |  |
|                                      | Device Clock External Control                                 |        |      | 510h         |  |
| _                                    | Device SRIS Mode External Cont                                |        |      | 514h         |  |
| <u>Dev</u>                           | ice COMM Refclk Mode External                                 |        |      | 518h         |  |
|                                      | MBIST CFG Control (Por                                        |        |      | 51Ch         |  |
|                                      | MBIST CFG Status (Port                                        |        |      | 520h         |  |
|                                      | NOC BIST Control and Status                                   |        |      | 524h         |  |
|                                      | External Loopback PRBS Contro                                 |        |      | 528h         |  |
|                                      | PHY SRAM Program 1 (Po                                        |        |      | 52Ch         |  |
|                                      | PHY SRAM Program 1 (Port (Port of                             |        |      | 530h         |  |
|                                      | Failover Control (Port (                                      |        |      | 534h         |  |
|                                      | Thermal Sensor INT Mask and Sta<br>Thermal Sensor Control (Po |        |      | 538h<br>53Ch |  |
|                                      | Elastic Buffer Empty Mode Extern                              |        |      | 540h         |  |





PI7C9X3G606GP

| 31 –24   | 23 – 16                 | 15 - 8 7 -0                                                        | BYTE OFFSET         |
|----------|-------------------------|--------------------------------------------------------------------|---------------------|
|          |                         | sc (Port 0 Only)                                                   | 544h                |
|          | Re                      | eserved                                                            | 548h~ 554h          |
|          | Switch Domain Mo        | ode Control (Port 0 Only)                                          | 558h                |
|          | Port Clock Co           | ontrol (Port 0 Only)                                               | 55Ch                |
|          | Re                      | eserved                                                            | 560h ~ 568h         |
|          | Performance             | e Counter Control                                                  | 56Ch                |
|          |                         | ource Select                                                       | 570h                |
|          |                         | eserved                                                            | 574h ~ 59Ch         |
|          |                         | _ 0 (Port 0 Only)                                                  | 5A0h                |
|          |                         | L 1 (Port 0 Only)                                                  | 5A4h                |
|          |                         | 2 (Port 0 Only)                                                    | 5A8h                |
|          |                         | 2.3 (Port 0 Only)                                                  | 5ACh                |
|          |                         | _ 4 (Port 0 Only)                                                  | 5B0h                |
|          |                         | eserved<br>d Status (Port 0 Only)                                  | 5B4h ~ 5BCh<br>5C0h |
|          |                         | 0 (Port 0 Only)                                                    | 5C4h                |
|          |                         | 1 (Port 0 Only)                                                    | 5C8h                |
|          |                         | 2 (Port 0 Only)                                                    | 5CCh                |
|          |                         | 3 (Port 0 Only)                                                    | 5D0h                |
|          |                         | or Test (Port 0 Only)                                              | 5D4h                |
|          |                         | r Ctrl 0 (Port 0 Only)                                             | 5D4h                |
|          |                         | r Ctrl 1 (Port 0 Only)                                             | 5DCh                |
|          | •                       | r Ctrl 2 (Port 0 Only)                                             | 5E0h                |
|          |                         | eserved                                                            | 5E4h ~ 5FCh         |
|          | INGRESS Completio       | on TLP Packet Count[31:0]                                          | 600h                |
| Rese     | erved                   | INGRESS Completion TLP Packet Count[47:32]                         | 604h                |
|          | INGRESS Completion T    | TLP Payload Byte Count[31:0]                                       | 608h                |
| Rese     | erved                   | INGRESS Completion TLP Payload Byte Count[47:32]                   | 60Ch                |
|          | INGRESS Post T          | LP Packet Count[31:0]                                              | 610h                |
| Rese     | erved                   | INGRESS Post TLP Packet Count[47:32]                               | 614h                |
|          |                         | Payload Byte Count[31:0]                                           | 618h                |
| Rese     | erved                   | INGRESS Post TLP Payload Byte Count[47:32]                         | 61Ch                |
|          |                         | LP Packet Count[31:0]                                              | 620h                |
|          |                         | eserved                                                            | 624h                |
| Dag      |                         | t TLP Packet Count[31:0]  INCRESS Non-Post TLP Packet Count[47:22] | 628h                |
| Rese     | erved ECRESS Completies | INGRESS Non-Post TLP Packet Count[47:32] n TLP Packet Count[31:0]  | 62Ch<br>630h        |
| Page     | erved                   | EGRESS Completion TLP Packet Count[47:32]                          | 634h                |
| Kest     |                         | LP Pavload Byte Count[31:0]                                        | 638h                |
| Resi     | erved                   | EGRESS Completion TLP Payload Byte Count[47:32]                    | 63Ch                |
| KCS      |                         | LP Packet Count[31:0]                                              | 640h                |
| Rese     | erved                   | EGRESS Post TLP Packet Count[47:32]                                | 644h                |
| Resi     |                         | Payload Byte Count[31:0]                                           | 648h                |
| Rese     | erved                   | EGRESS Post TLP Payload Byte Count[47:32]                          | 64Ch                |
|          | erved                   | EGRESS Error TLP Packet Count[15:0]                                | 650h                |
|          |                         | eserved                                                            | 654h                |
|          |                         | TLP Packet Count[31:0]                                             | 658h                |
| Rese     | erved                   | EGRESS Non-Post TLP Packet Count[47:32]                            | 65Ch                |
| <u> </u> | TL/DLL/MAC/             | PHY Error Type Sel                                                 | 660h                |
|          |                         | PHY Error Count 0                                                  | 664h                |
|          |                         | /PHY Error Count 1                                                 | 668h                |
|          |                         | PHY Error Count 2                                                  | 66Ch                |
|          |                         | C/PHY Error Mask 0                                                 | 670h                |
|          |                         | C/PHY Error Mask 1                                                 | 674h                |
|          |                         | C/PHY Error Mask 2                                                 | 678h                |
|          |                         | or Counter Enable                                                  | 67Ch                |
|          |                         | eserved                                                            | 680h ~ 6FCh         |
|          |                         | lask (Port 0 Only)                                                 | 700h                |
|          |                         | lask (Port 0 Only)                                                 | 704h<br>708h        |
|          |                         | tting (Port 0 Only) tting (Port 0 Only)                            | 708h<br>70Ch        |
|          |                         | Setting (Port 0 Only)                                              | 70Cn<br>710h        |
|          |                         | Setting (Port 0 Only)                                              | 710h                |
|          | THESE A WIND            | comp (rong)                                                        | / 1711              |



| 31 –24 | 23 – 16                      | 15 - 8                     | 7 –0 | BYTE OFFSET |  |  |  |
|--------|------------------------------|----------------------------|------|-------------|--|--|--|
|        | Trigger 2 and/or Condition   | on Selection (Port 0 Only) |      | 71Ch        |  |  |  |
|        | Trigger Select (Port 0 Only) |                            |      |             |  |  |  |
|        | Trigger Position S           | elect (Port 0 Only)        |      | 724h        |  |  |  |
|        | Rese                         | erved                      |      | 728h        |  |  |  |
|        | Trigger Counter Se           | etting (Port 0 Only)       |      | 72Ch        |  |  |  |
|        | Trigger Start                | (Port 0 Only)              |      | 730h        |  |  |  |
|        | Read Waveform I              | Data (Port 0 Only)         |      | 734h        |  |  |  |
|        | Sample Rate Sett             | ring (Port 0 Only)         |      | 738h        |  |  |  |
|        | Waveform Output Por          | rt Select (Port 0 Only)    |      | 73Ch        |  |  |  |
|        | Rese                         | erved                      |      | 740h        |  |  |  |
|        | Rese                         | erved                      |      | 744h        |  |  |  |
|        | Waveform Read Ever           | nt Reset (Port 0 Only)     |      | 748h        |  |  |  |
|        | Dump Memory to GPIO I        | Rate Control (Port 0 Only) |      | 74Ch        |  |  |  |
|        | Dump Waveform                | Start (Port 0 Only)        |      | 750h        |  |  |  |
|        | Free Run Butto               | on (Port 0 Only)           |      | 754h        |  |  |  |
|        | Rese                         | erved                      |      | 758h ~ FFCh |  |  |  |

## 9.3.1 VENDOR ID REGISTER - OFFSET 00h

| BIT  | FUNCTION  | ТҮРЕ | DESCRIPTION                                     | EEPROM/<br>I2C | DEFAULT |
|------|-----------|------|-------------------------------------------------|----------------|---------|
| 15:0 | Vendor ID | RO   | Identifies Diodes as the vendor of this device. | Yes            | 12D8h   |

## 9.3.2 DEVICE ID REGISTER - OFFSET 00h

| BIT   | FUNCTION  | TYPE | DESCRIPTION             | EEPROM/<br>I2C | DEFAULT |
|-------|-----------|------|-------------------------|----------------|---------|
| 31:16 | Device ID | RO   | Identifies this device. | Yes            | C008h   |

#### 9.3.3 COMMAND REGISTER - OFFSET 04h

| BIT | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-----|---------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | I/O Space Enable                      | RW    | 0b: Ignores I/O transactions on the primary interface 1b: Enables responses to I/O transactions on the primary interface                                                                                                                                                                                                                                         | No/Yes         | 0       |
| 1   | Memory Space<br>Enable                | RW    | Ob: Ignores memory transactions on the primary interface     1b: Enables responses to memory transactions on the primary interface                                                                                                                                                                                                                               | No/Yes         | 0       |
| 2   | Bus Master Enable                     | RW    | Ob: Does not initiate memory or I/O transactions on the upstream port and handles asan Unsupported Request (UR) to memory and I/O transactions on the downstream port. For Non-Posted Requests, a completion with UR completion status must be returned  1b: Enables the Switch Port to forward memory and I/O Read/Write transactions in the upstream direction | No/Yes         | 0       |
| 3   | Special Cycle Enable                  | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 4   | Memory Write And<br>Invalidate Enable | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 5   | VGA Palette Snoop<br>Enable           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 6   | Parity Error<br>Response Enable       | RW    | Ob: Switch may ignore any parity errors that it detects and continue normal operation  1b: Switch must take its normal action when a parity error is detected                                                                                                                                                                                                    | No/Yes         | 0       |
| 7   | Wait Cycle Control                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 8   | SERR# enable                          | RW    | Ob: Disables the reporting of Non-fatal and Fatal errors detected by the Switch to the Root Complex  1b: Enables the Non-fatal and Fatal error reporting to Root Complex                                                                                                                                                                                         | No/Yes         | 0       |
| 9   | Fast Back-to-Back<br>Enable           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 10  | Interrupt Disable                     | RW    | Controls the ability of a PCI Express device to generate INTx<br>Interrupt Messages. In the Switch, this bit does not affect the                                                                                                                                                                                                                                 | No/Yes         | 0       |





| BIT   | FUNCTION | ТҮРЕ  | DESCRIPTION                                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|--------------------------------------------------------|----------------|---------|
|       |          |       | forwarding of INTx messages from the downstream ports. |                |         |
| 15:11 | Reserved | RsvdP | Not support.                                           | No             | 0000_0b |

## 9.3.4 PRIMARY STATUS REGISTER - OFFSET 04h

| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 18:16 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 000b    |
| 19    | Interrupt Status             | RO    | Indicates that an INTx Interrupt Message is pending internally to the device.  In the Switch, the forwarding of INTx messages from the downstream device of the Switch port is not reflected in this bit.  Must be hardwired to 0. | No             | 0       |
| 20    | Capabilities List            | RO    | Set to 1b to enable support for the capability list (offset 34h is the pointer to the data structure).                                                                                                                             | Yes/No         | 1       |
| 21    | 66MHz Capable                | RO    | Does not apply to PCI Express. Must be hardwired to 0.                                                                                                                                                                             | No             | 0       |
| 22    | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 23    | Fast Back-to-Back<br>Capable | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 24    | Master Data Parity<br>Error  | RW1C  | Set to 1b (by a requester) whenever a Parity error is detected or forwarded on the primary side of the port in a Switch.  If the Parity Error Response Enable bit is cleared, this bit is never set.                               | No/Yes         | 0       |
| 26:25 | DEVSEL# timing               | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 00b     |
| 27    | Signaled Target<br>Abort     | RW1C  | Set when the Secondary Side for Type 1 Configuration Space<br>header Function (for Requests completed by the Type 1 header<br>Function itself) completes a Posted or Non-Posted Request as a<br>Completer Abort error.             | No/Yes         | 0       |
| 28    | Received Target<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 29    | Received Master<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 30    | Signaled System<br>Error     | RW1C  | Set to 1b when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Command register is 1b.                                                                                                       | No/Yes         | 0       |
| 31    | Detected Parity Error        | RW1C  | Set to 1b whenever the primary side of the port in a Switch receives a Poisoned TLP.                                                                                                                                               | No/Yes         | 0       |

#### 9.3.5 REVISION ID REGISTER - OFFSET 08h

| BIT | FUNCTION | TYPE | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT                            |
|-----|----------|------|--------------------------------------|----------------|------------------------------------|
| 7:0 | Revision | RO   | Indicates revision number of device. | Yes            | 0Fh for Port 0<br>06h for Port 1-7 |

## 9.3.6 CLASS REGISTER - OFFSET 08h

| BIT   | FUNCTION                 | TYPE | DESCRIPTION                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|------|---------------------------------------------------------------------------------------------|----------------|---------|
| 15:8  | Programming<br>Interface | RO   | Read as 00h to indicate no programming interfaces have been defined for PCI-to-PCI Bridges. | Yes            | 00h     |
| 23:16 | Sub-Class Code           | RO   | Read as 04h to indicate device is a PCI-to-PCI Bridge.                                      | Yes            | 04h     |
| 31:24 | Base Class Code          | RO   | Read as 06h to indicate device is a Bridge device.                                          | Yes            | 06h     |

## 9.3.7 CACHE LINE REGISTER - OFFSET 0Ch

| BIT | FUNCTION        | ТҮРЕ | DESCRIPTION                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Cache Line Size | RW   | The cache line size register is set by the system firmware and the operating system cache line size. This field is implemented by PCI | No/Yes         | 00h     |





| BIT | FUNCTION | ТҮРЕ | DESCRIPTION                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-----|----------|------|-----------------------------------------------------------------------------------------------------------------------|----------------|---------|
|     |          |      | Express devices as a RW field for legacy compatibility, but it has no impact on any PCI Express device functionality. |                |         |

### 9.3.8 PRIMARY LATENCY TIMER REGISTER - OFFSET 0Ch

| BIT  | FUNCTION                 | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|--------------|----------------|---------|
| 15:8 | Primary Latency<br>Timer | RsvdP | Not support. | No             | 00h     |

#### 9.3.9 HEADER TYPE REGISTER - OFFSET 0Ch

| BIT   | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                                         | EEPROM/<br>I2C | DEFAULT                  |
|-------|--------------------------|------|-----------------------------------------------------------------------------------------------------|----------------|--------------------------|
| 22:16 | Header Type              | RO   | Read as 01h to indicate that the register layout conforms to the standard PCI-to-PCI Bridge layout. | No             | 01h                      |
| 23    | Multi-Function<br>Device | RO   | 0b: Single function device 1b: Multiple functions device                                            | No             | 0 if DMA=0<br>1 if DMA=1 |

## 9.3.10 BASE ADDRESS 0 REGISTER - OFFSET 10h (Upstream Port Only)

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|----------------------------------------------------------------------|----------------|---------|
| 0     | Memory Space<br>Indicator | RO    | Reset to 0 to indicate Memory Base address.                          | No             | 0       |
| 2:1   | 64-bit Addressing         | RO    | 00b: 32-bit addressing<br>10b: 64-bit addressing<br>Others: Reserved | No             | 00b     |
| 3     | Prefetchable              | RO    | 0b: Non-prefetchable 1b: Prefetchable                                | No             | 0       |
| 18:4  | Reserved                  | RsvdP | Not support.                                                         | No             | 0-0h    |
| 31:19 | Base Address 0<br>[31:19] | RW    | Use this Memory base address to map the packet switch registers.     | No/Yes         | 0-0h    |

## 9.3.11 BASE ADDRESS 1 REGISTER – OFFSET 14h (Upstream Port Only)

| BIT  | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
|      | Reserved                  | RO   | When the Base Address 0 register is not 64-bit addressing (offset 10h[2:1] is not 10b).                                                                | No             |            |
| 31:0 | Base Address 0<br>[63:32] | RW   | When the Base Address 0 register is 64-bit addressing. Base Address 1 is used to provide the upper 32 Address bits when offset 10h[2:1] is set to 10b. | No/Yes         | 0000_0000h |

#### 9.3.12 PRIMARY BUS NUMBER REGISTER - OFFSET 18h

| BIT | FUNCTION           | TYPE | DESCRIPTION                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Primary Bus Number | RW   | Indicates the number of the PCI bus to which the primary interface is connected. The value is set in software during configuration. | No/Yes         | 00h     |

## 9.3.13 SECONDARY BUS NUMBER REGISTER - OFFSET 18h

| BIT  | FUNCTION                | ТҮРЕ | DESCRIPTION                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|------|-------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:8 | Secondary Bus<br>Number | RW   | Indicates the number of the PCI bus to which the secondary interface is connected. The value is set in software during configuration. | No/Yes         | 00h     |



### 9.3.14 SUBORDINATE BUS NUMBER REGISTER - OFFSET 18h

| BIT   | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 23:16 | Subordinate Bus<br>Number | RW   | Indicates the number of the PCI bus with the highest number that is subordinate to the Bridge. The value is set in software during configuration. | No/Yes         | 00h     |

#### 9.3.15 SECONDARY LATENCY TIMER REGISTER - OFFSET 18h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|-------|--------------|----------------|---------|
| 31:24 | Secondary Latency<br>Timer | RsvdP | Not support. | No             | 00h     |

#### 9.3.16 I/O BASE ADDRESS REGISTER - OFFSET 1Ch

| BIT | FUNCTION                    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0 | 32-bit Indicator            | RO   | Read as 1h to indicate 32-bit I/O addressing.                                                                                                                                                                                                                                                                                                                                                                             | Yes            | 1h      |
| 7:4 | I/O Base Address<br>[15:12] | RW   | Defines the bottom address of the I/O address range for the Bridge to determine when to forward I/O transactions from one interface to the other. The upper 4 bits correspond to address bit[15:12] and are writable. The lower 12 bits corresponding to address bit[11:0] are assumed to be 0. The upper 16 bits corresponding to address bit[31:16] are defined in the I/O base address upper 16 bits address register. | No/Yes         | Fh      |

#### 9.3.17 I/O LIMIT ADDRESS REGISTER - OFFSET 1Ch

| BIT   | FUNCTION                     | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 11:8  | 32-bit Indicator             | RO   | Read as 1h to indicate 32-bit I/O addressing.                                                                                                                                                                                                                                                                                                                                                                              | Yes            | 1h      |
| 15:12 | I/O Limit Address<br>[15:12] | RW   | Defines the top address of the I/O address range for the Bridge to determine when to forward I/O transactions from one interface to the other. The upper 4 bits correspond to address bit[15:12] and are writable. The lower 12 bits corresponding to address bit[11:0] are assumed to be FFFh. The upper 16 bits corresponding to address bit[31:16] are defined in the I/O limit address upper 16 bits address register. | No/Yes         | 0h      |

### 9.3.18 SECONDARY STATUS REGISTER - OFFSET 1Ch

| BIT   | FUNCTION                     | TYPE  | DESCRIPTION                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 20:16 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                           | No             | 0_0000b |
| 21    | 66MHz Capable                | RsvdP | Not support.                                                                                                                                                                                                           | No             | 0       |
| 22    | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                           | No             | 0       |
| 23    | Fast Back-to-Back<br>Capable | RsvdP | Not support.                                                                                                                                                                                                           | No             | 0       |
| 24    | Master Data Parity<br>Error  | RW1C  | Set to 1b (by a requester) whenever a Parity error is detected or forwarded on the secondary side of the port in a Switch.  If the Parity Error Response Enable bit is cleared, this bit is never set.                 | No/Yes         | 0       |
| 26:25 | DEVSEL_L timing              | RsvdP | Not support.                                                                                                                                                                                                           | No             | 00b     |
| 27    | Signaled Target<br>Abort     | RW1C  | Set when the Secondary Side for Type 1 Configuration Space<br>header Function (for Requests completed by the Type 1 header<br>Function itself) completes a Posted or Non-Posted Request as a<br>Completer Abort error. | No/Yes         | 0       |
| 28    | Received Target<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                           | No             | 0       |



| BIT | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 29  | Received Master<br>Abort | RsvdP | Not support.                                                                                                                       | No             | 0       |
| 30  | Received System<br>Error | RW1C  | Set to 1b when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Bridge Control register is 1. | No/Yes         | 0       |
| 31  | Detected Parity Error    | RW1C  | Set to 1b whenever the secondary side of the port in a Switch receives a Poisoned TLP.                                             | No/Yes         | 0       |

### 9.3.19 MEMORY BASE ADDRESS REGISTER - OFFSET 20h

| BIT  | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|------|-------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0  | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                | No             | 0h      |
| 15:4 | Memory Base<br>Address [15:4] | RW    | Defines the bottom address of an address range for the Bridge to determine when to forward memory transactions from one interface to the other. The upper 12 bits correspond to address bit[31:20] and are able to be written to. The lower 20 bits corresponding to address bit[19:0] are assumed to be 0. | No/Yes         | 000h    |

#### 9.3.20 MEMORY LIMIT ADDRESS REGISTER - OFFSET 20h

| BIT   | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 19:16 | Reserved                        | RsvdP | Not support.                                                                                                                                                                                                                                                                                     | No             | 0h      |
| 31:20 | Memory Limit<br>Address [31:20] | RW    | Defines the top address of an address range for the Bridge to determine when to forward memory transactions from one interface to the other. The upper 12 bits correspond to address bit[31:20] and are writable. The lower 20 bits corresponding to address bit[19:0] are assumed to be FFFFFh. | No/Yes         | 000h    |

### 9.3.21 PREFETCHABLE MEMORY BASE ADDRESS REGISTER - OFFSET 24h

| BIT  | FUNCTION                                    | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0  | 64-bit addressing                           | RO   | Read as 1h to indicate 64-bit addressing.                                                                                                                                                                                                                                                                                                                     | No             | 1h      |
| 15:4 | Prefetchable Memory<br>Base Address [31:20] | RW   | Defines the bottom address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other. The upper 12 bits correspond to address bit[31:20] and are writable. The lower 20 bits are assumed to be 0. The memory base register upper 32 bits contain the upper half of the base address. | No/Yes         | 000h    |

#### 9.3.22 PREFETCHABLE MEMORY LIMIT ADDRESS REGISTER - OFFSET 24h

| BIT   | FUNCTION                        | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 19:16 | 64-bit addressing               | RO   | Read as 1h to indicate 64-bit addressing.                                                                                                                                                                                                                                                        | No             | 1h      |
| 31:20 | Memory Limit<br>Address [31:20] | RW   | Defines the top address of an address range for the Bridge to determine when to forward memory transactions from one interface to the other. The upper 12 bits correspond to address bit[31:20] and are writable. The lower 20 bits corresponding to address bit[19:0] are assumed to be FFFFFh. | No/Yes         | 000h    |

## 9.3.23 PREFETCHABLE MEMORY BASE ADDRESS UPPER 32-BITS REGISTER – OFFSET 28h

| BIT  | FUNCTION                                   | TYPE | DESCRIPTION                                                                                                                      | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Prefetchable Memory<br>Base Address, Upper | RW   | Defines the upper 32-bits of a 64-bit bottom address of an address range for the Bridge to determine when to forward memory read | No/Yes         | 0000_0000h |





| BIT | FUNCTION      | TYPE | DESCRIPTION                                             | EEPROM/<br>I2C | DEFAULT |
|-----|---------------|------|---------------------------------------------------------|----------------|---------|
|     | 32-bit[63:32] |      | and write transactions from one interface to the other. |                |         |

# 9.3.24 PREFETCHABLE MEMORY LIMIT ADDRESS UPPER 32-BITS REGISTER – OFFSET 2Ch

| BIT  | FUNCTION            | ТҮРЕ   | DESCRIPTION                                                           | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------|--------|-----------------------------------------------------------------------|----------------|------------|
| 24.0 | Prefetchable Memory | D. 17. | Defines the upper 32-bits of a 64-bit top address of an address range |                | 0000 0000  |
| 31:0 | Limit Address,      | RW     | for the Bridge to determine when to forward memory read and write     | No/Yes         | 0000_0000h |
|      | Upper 32-bit[63:32] |        | transactions from one interface to the other.                         |                |            |

#### 9.3.25 I/O BASE ADDRESS UPPER 16-BITS REGISTER - OFFSET 30h

| BIT  | FUNCTION                                 | TYPE | DESCRIPTION                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 15:0 | I/O Base Address,<br>Upper 16-bit[31:16] | RW   | Defines the upper 16-bits of a 32-bit bottom address of an address range for the Bridge to determine when to forward I/O transactions from one interface to the other. | No/Yes         | 0000_0000h |

#### 9.3.26 I/O LIMIT ADDRESS UPPER 16-BITS REGISTER - OFFSET 30h

| BIT   | FUNCTION                                  | ТҮРЕ | DESCRIPTION                                                                                                                                                         | EEPROM/<br>I2C | DEFAULT    |
|-------|-------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:16 | I/O Limit Address,<br>Upper 16-bit[31:16] | RW   | Defines the upper 16-bits of a 32-bit top address of an address range for the Bridge to determine when to forward I/O transactions from one interface to the other. | No/Yes         | 0000_0000h |

## 9.3.27 CAPABILITY POINTER REGISTER - OFFSET 34h

| BIT | FUNCTION           | ТҮРЕ | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------|------|---------------------------------------------------|----------------|---------|
| 7:0 | Capability Pointer | RO   | Pointer points to first PCI capability structure. | Yes            | 40h     |

#### 9.3.28 INTERRUPT LINE REGISTER - OFFSET 3Ch

| BIT | FUNCTION       | TYPE | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|-----|----------------|------|------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Interrupt Line | RW   | The interrupt line register communicates interrupt line routing information. | No/Yes         | 00h     |

#### 9.3.29 INTERRUPT PIN REGISTER - OFFSET 3Ch

| BIT  | FUNCTION      | ТҮРЕ | DESCRIPTION                                                                                                                                   | EEPROM/<br>I2C | DEFAULT                    |
|------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------|
| 15:8 | Interrupt Pin | RO   | The Switch implements INTA virtual wire interrupt signals to represent hot-plug events at downstream ports.  Ob: disable INTA 1b: enable INTA | Yes            | 00h for Up<br>01h for Down |

### 9.3.30 BRIDGE CONTROL REGISTER - OFFSET 3Ch

| BIT | FUNCTION                 | TYPE | DESCRIPTION                                                                                                                             | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16  | Parity Error<br>Response | RW   | Ob: Ignore Poisoned TLPs on the secondary interface     Secondary interface     TLPs reporting and detection on the secondary interface | No/Yes         | 0       |
| 17  | S_SERR# Enable           | RW   | 0b: Disables the forwarding of EER_COR, ERR_NONFATAL and                                                                                | No/Yes         | 0       |



| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|       |                               |       | ERR_FATAL from secondary to primary interface 1b: Enables the forwarding of EER_COR, ERR_NONFATAL and ERR_FATAL from secondary to primary interface                                                                                                                                                                   |                |         |
| 18    | ISA Enable                    | RW    | Ob: Forwards downstream all I/O addresses in the address range defined by the I/O Base, I/O Base, and Limit registers  1b: Forwards upstream all I/O addresses in the address range defined by the I/O Base and Limit registers that are in the first 64KB of PCI I/O address space (top 768 bytes of each 1KB block) | No/Yes         | 0       |
| 19    | VGA Enable                    | RW    | Ob: Ignores access to the VGA memory or IO address range 1b: Forwards transactions targeted at the VGA memory or IO address range  VGA memory range starts from 000A 0000h to 000B FFFFh VGA IO addresses are in the first 64KB of IO address space. AD [9:0] is in the ranges 3B0 to 3BBh and 3C0h to 3DFh.          | No/Yes         | 0       |
| 20    | VGA 16-bit Decode             | RW    | 0b: Executes 10-bit address decoding on VGA I/O accesses 1b: Executes 16-bit address decoding on VGA I/O accesses                                                                                                                                                                                                     | No/Yes         | 0       |
| 21    | Master Abort Mode             | RsvdP | Not support.                                                                                                                                                                                                                                                                                                          | No             | 0       |
| 22    | Secondary Bus Reset           | RW    | Ob: Does not trigger a hot reset on the corresponding PCI Express Port  1b: Triggers a hot reset on the corresponding PCI Express Port  At the downstream port, it asserts PORT_RST# to the attached downstream device.  At the upstream port, it asserts the PORT_RST# at all the downstream ports.                  | No/Yes         | 0       |
| 23    | Fast Back-to-Back<br>Enable   | RsvdP | Not support.                                                                                                                                                                                                                                                                                                          | No             | 0       |
| 24    | Primary Master<br>Timeout     | RsvdP | Not support.                                                                                                                                                                                                                                                                                                          | No             | 0       |
| 25    | Secondary Master<br>Timeout   | RsvdP | Not support.                                                                                                                                                                                                                                                                                                          | No             | 0       |
| 26    | Master Timeout<br>Status      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                          | No             | 0       |
| 27    | Discard Timer<br>SERR# Enable | RsvdP | Not support.                                                                                                                                                                                                                                                                                                          | No             | 0       |
| 31:28 | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                          | No             | 0h      |

#### 9.3.31 POWER MANAGEMENT CAPABILITIES REGISTER - OFFSET 40h

| BIT   | FUNCTION                          | ТҮРЕ  | DESCRIPTION                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID       | RO    | Read as 01h to indicate that this is power management capability register.                                                 | Yes            | 01h     |
| 15:8  | Next Item Pointer                 | RO    | Point to next capability structure.                                                                                        | Yes            | 48h     |
| 18:16 | Power Management<br>Revision      | RO    | Read as 011b to indicate the device is compliant to Revision 1.2 of <i>PCI Power Management Interface Specifications</i> . | No             | 011b    |
| 19    | PME# Clock                        | RO    | Does not apply to PCI Express. Must be hardwired to 0.                                                                     | No             | 0       |
| 20    | Reserved                          | RsvdP | Not support.                                                                                                               | No             | 0       |
| 21    | Device specific<br>Initialization | RO    | Read as 0b to indicate Switch does not have device specific initialization requirements.                                   | Yes            | 0       |
| 24:22 | AUX Current                       | RO    | Reset to 0.                                                                                                                | Yes            | 000b    |
| 25    | D1 Power State<br>Support         | RO    | Read as 0b to indicate Switch does Not support the D1 power management state.                                              | Yes            | 0       |
| 26    | D2 Power State<br>Support         | RO    | Read as 0b to indicate Switch does Not support the D2 power management state.                                              | Yes            | 0       |
| 31:27 | PME# Support                      | RO    | Read as 19h to indicate Switch supports the forwarding of PME# message in D0, D3 and D4 states.                            | Yes            | 19h     |





## 9.3.32 POWER MANAGEMENT DATA REGISTER - OFFSET 44h

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|       |               |       | Indicates the current power state of the Switch. Writing a value of D0 when the previous state was D3 cause a hot reset without asserting DWNRST_L.                                                |                |         |
| 1:0   | Power State   | RW    | 00b: D0 state<br>01b: D1 state                                                                                                                                                                     | No/Yes         | 00b     |
|       |               |       | 10b: D2 state                                                                                                                                                                                      |                |         |
|       | D 1           | D 1D  | 11b: D3 hot state                                                                                                                                                                                  | 27             | 0       |
| 2     | Reserved      | RsvdP | Not support.                                                                                                                                                                                       | No             | 0       |
| 3     | No_Soft_Reset | RO    | When set, this bit indicates that device transitioning from D3hot to D0 does not perform an internal reset. When clear, an internal reset is performed when power state transits from D3hot to D0. | Yes            | 1       |
| 7:4   | Reserved      | RsvdP | Not support.                                                                                                                                                                                       | No             | 0h      |
| 8     | PME# Enable   | RW    | When asserted, the Switch will generate the PME# message.                                                                                                                                          | No/Yes         | 0       |
| 12:9  | Data Select   | RW    | Select data registers.  RW if offset 4C4h[9]=1 and RO if offset 4C4h[9]=0.                                                                                                                         | No/Yes         | 0h      |
| 14:13 | Data Scale    | RO    | Reset to 00b.                                                                                                                                                                                      | No             | 00b     |
| 15    | PME Status    | RW1C  | Read as 0b as the PME# message is not implemented.                                                                                                                                                 | No/Yes         | 0       |

#### 9.3.33 PPB SUPPORT EXTENSIONS REGISTER - OFFSET 44h

| BIT   | FUNCTION                            | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|--------------|----------------|---------|
| 21:16 | Reserved                            | RsvdP | Not support. | No             | 00h     |
| 22    | B2_B3 Support for D3 <sub>HOT</sub> | RsvdP | Not support. | No             | 0       |
| 23    | Bus Power / Clock<br>Control Enable | RsvdP | Not support. | No             | 0       |

#### 9.3.34 DATA REGISTER- OFFSET 44h

| BIT   | FUNCTION      | TYPE | DESCRIPTION    | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|------|----------------|----------------|---------|
| 31:24 | Data Register | RO   | Data Register. | Yes            | 00h     |

### 9.3.35 MSI CAPABILITIES REGISTER - OFFSET 48h

| BIT   | FUNCTION                      | ТҮРЕ | DESCRIPTION                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID   | RO   | Read as 05h to indicate that this is message signal interrupt capability register.                                                                                             | No             | 05h     |
| 15:8  | Next Item Pointer             | RO   | Pointer points to next PCI capability structure.                                                                                                                               | Yes            | 68h     |
| 16    | MSI Enable                    | RW   | 0b: The function is prohibited from using MSI to request service<br>1b: The function is permitted to use MSI to request service and is<br>prohibited from using its INTx # pin | No/Yes         | 0       |
| 19:17 | Multiple Message<br>Capable   | RO   | Indicate the number of requested vectors.                                                                                                                                      | Yes            | 011b    |
| 22:20 | Multiple Message<br>Enable    | RW   | Software writes to this field to indicate the number of allocated vectors (equal to or less than the number of requested vectors.)                                             | No/Yes         | 000ь    |
| 23    | 64-bit address capable        | RO   | Ob: The function is not capable of generating a 64-bit message address  1b: The function is capable of generating a 64-bit message address                                     | Yes            | 1b      |
| 24    | Pre-vector Masking<br>Capable | RO   | 1b: the function supports MSI pre-vector masking. 0b: the function does Not support MSI pre-vector masking.                                                                    | Yes            | 1b      |
| 31:25 | Reserved                      | RO   | Not support.                                                                                                                                                                   | No             | 00h     |





### 9.3.36 MESSAGE ADDRESS REGISTER - OFFSET 4Ch

| BIT  | FUNCTION        | TYPE  | DESCRIPTION                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0  | Reserved        | RsvdP | Not support.                                                                                                                        | No             | 00b     |
| 31:2 | Message Address | RW    | If the message enable bit is set, the contents of this register specify the DWORD aligned address for MSI memory write transaction. | No/Yes         | 0-0h    |

#### 9.3.37 MESSAGE UPPER ADDRESS REGISTER - OFFSET 50h

| BIT  | FUNCTION                 | TYPE | DESCRIPTION                                                                             | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------|------|-----------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Message Upper<br>Address | RW   | This register is only effective if the device supports a 64-bit message address is set. | No/Yes         | 0000_0000h |

#### 9.3.38 MESSAGE DATA REGISTER - OFFSET 54h

| BIT  | FUNCTION     | TYPE | DESCRIPTION   | EEPROM/<br>I2C | DEFAULT |
|------|--------------|------|---------------|----------------|---------|
| 15:0 | Message Data | RW   | Message data. | No/Yes         | 0000h   |

### 9.3.39 MESSAGE MASK REGISTER - OFFSET 58h

| BIT  | FUNCTION                       | TYPE  | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT   |
|------|--------------------------------|-------|-----------------------------------------|----------------|-----------|
| 0    | MSI Mask for Hot<br>Plug       | RW    | MSI mask for Hot Plug interrupts.       | No/Yes         | 0         |
| 1    | MSI Mask for DPC               | RW    | MSI mask for DPC interrupts.            | No/Yes         | 0         |
| 2    | MSI Mask for DMA<br>and GPIO   | RW    | MSI mask for DMAGPIO interrupts.        | No/Yes         | 0         |
| 3    | MSI Mask for CDEP              | RW    | MSI mask for CDEP interrupts.           | No/Yes         | 0         |
| 4    | Reserved                       | RsvdP | Not support.                            | No             | 0         |
| 5    | MSI Mask for<br>thermal sensor | RW    | MSI mask for thermal sensor interrupts. | No/Yes         | 0         |
| 7:6  | Reserved                       | RW    | Not support.                            | No             | 00        |
| 31:8 | Reserved                       | RsvdP | Not support.                            | No             | 0000_000h |

#### 9.3.40 MESSAGE PENDING REGISTER – OFFSET 5Ch

| BIT  | FUNCTION                                        | ТҮРЕ  | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT   |
|------|-------------------------------------------------|-------|---------------------------------------------------|----------------|-----------|
| 0    | MSI Pending for Hot<br>Plug Interrupts          | RO    | MSI pending status for Hot Plug interrupts.       | No             | 0         |
| 1    | MSI Pending for DPC Interrupts                  | RO    | MSI pending status for DPC interrupts.            | No             | 0         |
| 2    | MSI Pending for<br>GPIO Interrupts              | RO    | MSI pending status for GPIO interrupts.           | No             | 0         |
| 3    | MSI Pending for<br>CDEP Interrupts              | RO    | MSI pending status for CDEP interrupts.           | No             | 0         |
| 4    | Reserved                                        | RsvdP | Not support.                                      | No             | 0         |
| 5    | MSI Pending for<br>thermal sensor<br>Interrupts | RO    | MSI pending status for thermal sensor interrupts. | No             | 0         |
| 31:6 | Reserved                                        | RsvdP | Not support.                                      | No             | 0000_000h |

## 9.3.41 PCI EXPRESS CAPABILITIES REGISTER - OFFSET 68h

| BIT | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                           | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------|------|-----------------------------------------------------------------------|----------------|---------|
| 7:0 | Enhanced<br>Capabilities ID | RO   | Read as 10h to indicate that this is PCI express capability register. | No             | 10h     |



| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT                  |
|-------|-----------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------|
| 15:8  | Next Item Pointer           | RO    | Point to next PCI capability structure.                                                                                                                                            | Yes            | A4h                      |
| 19:16 | Capability Version          | RO    | Read as 2h to indicate the device is compliant to Revision .2.0 of <i>PCI Express Base Specifications</i> .                                                                        | Yes            | 2h                       |
| 23:20 | Device/Port Type            | RO    | Indicates the type of PCI Express logical device.                                                                                                                                  | Yes            | 5h for Up<br>6h for Down |
| 24    | Slot Implemented            | RO    | Valid for downstream ports only.  When set, indicates that the PCIe Link associated with this Port is connected to a slot. This field is valid for downstream ports of the Switch. | Yes            | 0 for Up<br>1 for Down   |
| 29:25 | Interrupt Message<br>Number | RO    | Read as 0. No MSI messages are generated in the transparent mode.                                                                                                                  | No             | 00_000b                  |
| 31:30 | Reserved                    | RsvdP | Not support.                                                                                                                                                                       | No             | 00b                      |

## 9.3.42 CAPABILITIES REGISTER - OFFSET 6Ch

| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0   | Max_Payload_Size<br>Supported      | RO    | Indicates the maximum payload size that the device can support for TLPs. Each port of the Switch supports 512 bytes max payload size.                                                                                     | Yes            | 010b    |
| 4:3   | Phantom Functions<br>Supported     | RO    | Indicates the support for use of unclaimed function numbers as Phantom functions. Read as 00b, since the Switch does not act as a requester.                                                                              | No             | 00b     |
| 5     | Extended Tag Field<br>Supported    | RO    | Indicates the maximum supported size of Tag field as a Requester.<br>Read as 0, since the Switch does not act as a requester.                                                                                             | No             | 0       |
| 8:6   | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                              | No             | 000b    |
| 11:9  | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                              | No             | 000b    |
| 14:12 | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                              | No             | 000b    |
| 15    | Role_Based Error<br>Reporting      | RO    | When set, indicates that the device implements the functionality originally defined in the Error Reporting ECN.                                                                                                           | Yes            | 1       |
| 17:16 | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                              | No             | 00b     |
| 25:18 | Captured Slot Power<br>Limit Value | RO    | It applies to Upstream Port only.  In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot.  This value is set by the Set_Slot_Power_Limit message or hardwired to 00h. | No             | 00h     |
| 27:26 | Captured Slot Power<br>Limit Scale | RO    | It applies to Upstream Port only.  Specifies the scale used for the Slot Power Limit Value.  This value is set by the Set_Slot_Power_Limit message or hardwired to 00b.                                                   | No             | 00Ь     |
| 31:28 | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                              | No             | 0h      |

## 9.3.43 DEVICE CONTROL REGISTER - OFFSET 70h

| BIT | FUNCTION                                | TYPE  | DESCRIPTION                                                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | Correctable Error<br>Reporting Enable   | RW    | 0b: Disable Correctable Error Reporting 1b: Enable Correctable Error Reporting                                                                                                                                                                        | No/Yes         | 0       |
| 1   | Non-Fatal Error<br>Reporting Enable     | RW    | 0b: Disable Non-Fatal Error Reporting 1b: Enable Non-Fatal Error Reporting                                                                                                                                                                            | No/Yes         | 0       |
| 2   | Fatal Error Reporting<br>Enable         | RW    | 0b: Disable Fatal Error Reporting 1b: Enable Fatal Error Reporting                                                                                                                                                                                    | No/Yes         | 0       |
| 3   | Unsupported Request<br>Reporting Enable | RW    | 0b: Disable Unsupported Request Reporting 1b: Enable Unsupported Request Reporting                                                                                                                                                                    | No/Yes         | 0       |
| 4   | Enable Relaxed<br>Ordering              | RsvdP | When set, it permits the device to set the Relaxed Ordering bit in<br>the attribute field of transaction. Since the Switch can not either act<br>as a requester or alter the content of packet it forwards, this bit<br>always returns '0' when read. | No             | 0       |



| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:5   | Max_Payload_Size                   | RW    | This field sets maximum TLP payload size for the device.  Permissible values that can be programmed are indicated by the Max_Payload_Size Supported in the Device Capabilities register.  Any value exceeding the Max_Payload_Size Supported written to this register results into clamping to the Max_Payload_Size Supported value. | No/Yes         | 000Ь    |
| 8     | Extended Tag Field<br>Enable       | RsvdP | Does not apply to PCI Express Switch. Returns '0' when read.                                                                                                                                                                                                                                                                         | No             | 0       |
| 9     | Phantom Function<br>Enable         | RsvdP | Does not apply to PCI Express Switch. Returns '0' when read.                                                                                                                                                                                                                                                                         | No             | 0       |
| 10    | Auxiliary (AUX)<br>Power PM Enable | RO    | When set, indicates that a device is enabled to draw AUX power independent of PME AUX power.                                                                                                                                                                                                                                         | No             | 0       |
| 11    | Enable No Snoop                    | RsvdP | When set, it permits to set the No Snoop bit in the attribute field of transaction. Since the Switch can not either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read.                                                                                                            | No             | 0       |
| 14:12 | Max_Read_<br>Request_Size          | RsvdP | This field sets the maximum Read Request size for the device as a Requester. Since the Switch does not generate read request by itself, these bits are hardwired to 000b.                                                                                                                                                            | No             | 000ь    |
| 15    | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                         | No             | 0       |

## 9.3.44 DEVICE STATUS REGISTER - OFFSET 70h

| BIT   | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16    | Correctable Error<br>Detected   | RW1C  | Asserted when correctable error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.   | No/Yes         | 0       |
| 17    | Non-Fatal Error<br>Detected     | RW1C  | Asserted when non-fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.     | No/Yes         | 0       |
| 18    | Fatal Error Detected            | RW1C  | Asserted when fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.         | No/Yes         | 0       |
| 19    | Unsupported Request<br>Detected | RW1C  | Asserted when unsupported request is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. | No/Yes         | 0       |
| 20    | AUX Power<br>Detected           | RO    | Asserted when the AUX power is detected by the Switch                                                                                                                     | No             | 0       |
| 21    | Transactions Pending            | RO    | Each port of Switch does not issue Non-posted Requests on its own behalf, so this bit is hardwired to 0b.                                                                 | No             | 0       |
| 31:22 | Reserved                        | RsvdP | Not support.                                                                                                                                                              | No             | 0-0h    |

## 9.3.45 LINK CAPABILITIES REGISTER - OFFSET 74h

| BIT   | FUNCTION                                           | ТҮРЕ | DESCRIPTION                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT              |
|-------|----------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|
| 3:0   | Maximum Link<br>Speed                              | RO   | Indicate the maximum speed of the Express link is 8Gb/s, 5Gb/s and 2.5 Gb/s.  0001b: 2.5 Gb/s 0010b: 5.0 Gb/s 0011b: 8.0 Gb/s Others: Reserved                                       | Yes            | 3h                   |
| 9:4   | Maximum Link<br>Width                              | RO   | Indicates the maximum width of the given PCIe Link. 00_0001b: x1 lane width 00_0010b: x2 lane width                                                                                  | Yes            | Set by PORTCFG [2:0] |
| 11:10 | Active State Power<br>Management<br>(ASPM) Support | RO   | Indicates the level of ASPM supported on the given PCIe Link.  Each port of Switch supports L0s and L1 entry.  This switch does not support ASPM function. Please set 00b by eeprom. | Yes            | 10b                  |



| BIT   | FUNCTION                                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                         | EEPROM/<br>I2C | DEFAULT                                                          |
|-------|------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------|
| 14:12 | L0s Exit Latency                               | RO    | Indicates the L0s exit latency for the given PCIe Link. The length of time this port requires to complete transition from L0s to L0 is in the range of 256ns to less than 512ns.                                                                                                                                    | Yes            | 011b                                                             |
| 17:15 | L1 Exit<br>Latency                             | RO    | Indicates the L1 exit latency for the given PCIe Link.  The length of time this port requires to complete transition from L1 to L0 is less than 1us.                                                                                                                                                                | Yes            | 000ь                                                             |
| 18    | Clock Power<br>Management                      | RO    | For upstream port, a value of 1b indicates that component tolerates the removal of any reference clock via CLKREQ#.  For downstream ports, this bit must be hardwired to 0b.                                                                                                                                        | Yes            | 1 for Up<br>0 for Down                                           |
| 19    | Surprise Down Error<br>Reporting Capable       | RO    | For downstream port, this bit must be set if the component supports the optional capability of detecting and reporting a surprise down error condition.  For upstream port, this bit must be hardwired to 0b.                                                                                                       | Yes            | 0 for Up<br>1 for Down                                           |
| 20    | Data Link Layer<br>Active Reporting<br>Capable | RO    | For downstream ports, this bit must be set to 1b if the component supports the optional capability of reporting the DL_Active state of the Data Link Control and Management State Machine. For a hotplug capable downstream port, this bit must be set to 1b.  For upstream port, this bit must be hardwired to 0b. | Yes            | 0 for Up<br>1 for Down                                           |
| 21    | Link BW Notify<br>Cap.                         | RO    | Valid for downstream ports only.                                                                                                                                                                                                                                                                                    | Yes            | 0 for Up<br>1 for Down                                           |
| 22    | Reserved                                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                                        | No             | 1                                                                |
| 23    | Reserved                                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                                        | No             | 0                                                                |
| 31:24 | Port Number                                    | RO    | Indicates the PCIe Port Number for the given PCIe Link.                                                                                                                                                                                                                                                             | Yes            | 00h for Up<br>01h for Port 1<br>04h for Port 4<br>05h for Port 5 |

## 9.3.46 LINK CONTROL REGISTER - OFFSET 78h

| BIT | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0 | Reserved                                         | RsvdP | Not support.                                                                                                                                                                                             | No             | 00b     |
| 2   | Reserved                                         | RsvdP | Not support.                                                                                                                                                                                             | No             | 0       |
| 3   | Read Completion<br>Boundary (RCB)                | RsvdP | Not support.                                                                                                                                                                                             | No             | 0       |
| 4   | Link Disable                                     | RW    | At upstream port, it is not allowed to disable the link, so this bit is hardwired to '0'. For downstream ports, it disables the link when this bit is set.                                               | No/Yes         | 0       |
| 5   | Retrain Link                                     | RW    | At upstream port, it is not allowed to retrain the link, so this bit is hardwired to 0. For downstream ports, it initiates Link Retraining when this bit is set.  This bit always returns '0' when read. | No/Yes         | 0       |
| 6   | Common Clock<br>Configuration                    | RW    | Ob: The components at both ends of a link are operating with synchronous reference clock  1b: The components at both ends of a link are operating with a distributed common reference clock              | No/Yes         | 0       |
| 7   | Extended Synch                                   | RW    | When set, it transmits 4096 FTS ordered sets in the L0s state for entering L0 state and transmits 1024 TS1 ordered sets in the L1 state for entering L0 state.                                           | No/Yes         | 0       |
| 8   | Enable Clock Power<br>Management                 | RW    | Valid for upstream port only-  0b: clock power management is disabled and must hold CLKREQ# low  1b: device is permitted to use CLKREQ# to power manage Link clock                                       | No/Yes         | 0       |
| 9   | HW Autonomous<br>Width Disable                   | RW    | Reset to 0.                                                                                                                                                                                              | No/Yes         | 0       |
| 10  | Link Bandwidth<br>Management<br>Interrupt Enable | RW    | Valid for downstream ports only.                                                                                                                                                                         | No/Yes         | 0       |





PI7C9X3G606GP

| BIT   | FUNCTION                                   | ТҮРЕ  | DESCRIPTION                      | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------|-------|----------------------------------|----------------|---------|
| 11    | Link Autonomous Bandwidth Interrupt Enable | RW    | Valid for downstream ports only. | No/Yes         | 0       |
| 15:12 | Reserved                                   | RsvdP | Not support.                     | No             | 0h      |

## 9.3.47 LINK STATUS REGISTER - OFFSET 78h

| BIT   | FUNCTION                            | ТҮРЕ | DESCRIPTION                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT                |
|-------|-------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|
| 19:16 | Link Speed                          | RO   | Indicates the negotiated speed of the Express link.  0001b: 2.5 Gb/s 0010b: 5.0 Gb/s 0011b: 8.0 Gb/s Others: Reserved                                                                           | No             | 1h                     |
| 25:20 | Negotiated Link<br>Width            | RO   | Indicates the negotiated width of the given PCIe link.  00_0001b: x1 lane width  00_0010b: x2 lane width                                                                                        | No             | Set by PORTCFG [2:0]   |
| 26    | Training Error                      | RO   | When set, indicates a Link training error occurred.  This bit is cleared by hardware upon successful training of the link to the L0 link state.                                                 | No             | 0                      |
| 27    | Link Training                       | RO   | When set, indicates the link training is in progress. Hardware clears this bit once link training is complete.                                                                                  | No             | 0                      |
| 28    | Slot Clock<br>Configuration         | RO   | Ob: the Switch uses an independent clock irrespective of the presence of a reference on the connector  1b: the Switch uses the same reference clock that the platform provides on the connector | No             | 1 for Up<br>0 for Down |
| 29    | Data Link Layer<br>Link Active      | RO   | Indicates the status of the Data Link Control and Management State Machine.  1b: indicate the DL_Active state 0b: otherwise                                                                     | No             | 0                      |
| 30    | Link Bandwidth<br>Management Status | RW1C | Valid for downstream port only.                                                                                                                                                                 | No/Yes         | 0                      |
| 31    | Link Autonomous<br>Bandwidth Status | RW1C | Valid for downstream port only.                                                                                                                                                                 | No/Yes         | 0                      |

## 9.3.48 SLOT CAPABILITIES REGISTER - OFFSET 7Ch (Downstream Port Only)

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Attention Button<br>Present    | RO    | When set, it indicates that an Attention Button is implemented on the chassis for this slot.                                                                                                     | Yes            | 1       |
| 1     | Power Controller<br>Present    | RO    | When set, it indicates that a Power Controller is implemented for this slot.                                                                                                                     | Yes            | 1       |
| 2     | MRL Sensor Present             | RO    | When set, it indicates that a MRL Sensor is implemented for this slot.                                                                                                                           | Yes            | 1       |
| 3     | Attention Indicator<br>Present | RO    | When set, it indicates that an Attention Indicator is implemented on the chassis for this slot                                                                                                   | Yes            | 1       |
| 4     | Power Indicator<br>Present     | RO    | When set, it indicates that a Power Indicator is implemented on the chassis for this slot.                                                                                                       | Yes            | 1       |
| 5     | Hot-Plug Surprise              | RO    | When set, it indicates that a device present in this slot might be removed from the system without any prior notification.                                                                       | No/Yes         | 1       |
| 6     | Hot-Plug Capable               | RO    | When set, it indicates that this slot is capable of supporting Hot-<br>Plug operation.                                                                                                           | Yes            | 0       |
| 14:7  | Slot Power Limit<br>Value      | RO    | In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot. Writes to this register also cause the Port to send the Set_Slot_Power_Limit message. | Yes            | 19h     |
| 16:15 | Slot Power Limit<br>Scale      | RO    | Specifies the scale used for the Slot Power Limit Value. Writes to this register also cause the Port to send the Set_Slot_Power_Limit message.                                                   | Yes            | 00ь     |
| 17    | Reserved                       | RsvdP | Not Support.                                                                                                                                                                                     | No             | 0       |



| BIT   | FUNCTION                        | ТҮРЕ | DESCRIPTION                                                                                                                                   | EEPROM/<br>I2C | DEFAULT                                            |
|-------|---------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------|
| 18    | No Command<br>Completed Support | RO   | When set, it indicates that this slot does not generate software notification when an issued command is completed by the Hot-Plug Controller. | Yes            | 0                                                  |
| 31:19 | Physical Slot<br>Number         | RO   | It indicates the physical slot number attached to this Port.                                                                                  | Yes            | 01h for Port 1<br>04h for Port 4<br>05h for Port 5 |

## 9.3.49 SLOT CONTROL REGISTER - OFFSET 80h (Downstream Port Only)

| BIT   | FUNCTION                                   | ТҮРЕ  | DESCRIPTION                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT                            |
|-------|--------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------|
| 0     | Attention Button<br>Pressed Enable         | RW    | When set, it enables the generation of Hot-Plug interrupt or wakeup event on an attention button pressed event.                                                                  | No/Yes         | 0                                  |
| 1     | Power Fault Detected<br>Enable             | RW    | When set, it enables the generation of Hot-Plug interrupt or wakeup event on a power fault event.                                                                                | No/Yes         | 0                                  |
| 2     | MRL SENOR<br>ENABLE                        | RW    | When set, it enables the generation of Hot-Plug interrupt or wakeup even.                                                                                                        | No/Yes         | 0                                  |
| 3     | Presence Detect<br>Changed Enable          | RW    | When set, it enables the generation of Hot-Plug interrupt or wakeup event on a presence detect changed event.                                                                    | No/Yes         | 0                                  |
| 4     | Command<br>Completed Interrupt<br>Enable   | RW    | When set, it enables the generation of Hot-Plug interrupt when the Hot-Plug Controller completes a command. It is valid when offset 7Ch[18]=0b.                                  | No/Yes         | 0                                  |
| 5     | Hot-Plug Interrupt<br>Enable               | RW    | When set, it enables generation of Hot-Plug interrupt on enabled Hot-Plug events.                                                                                                | No/Yes         | 0                                  |
| 7:6   | Attention Indicator<br>Control             | RW    | Controls the display of Attention Indicator.  00b: Reserved 01b: On 10b: Blink 11b: Off  Writes to this register also cause the Port to send the ATTENTION_INDICATOR_* Messages. | No/Yes         | 11b                                |
| 9:8   | Power Indicator<br>Control                 | RW    | Controls the display of Power Indicator.  00b: Reserved 01b: On 10b: Blink 11b: Off  Writes to this register also cause the Port to send the POWER_INDICATOR_* Messages.         | No/Yes         | 11b if bit[2]=1<br>01b if bit[2]=0 |
| 10    | Power Controller<br>Control                | RW    | 0b: reset the power state of the slot (Power On) 1b: set the power state of the slot (Power Off)                                                                                 | No/Yes         | 1 if bit[2]=1<br>0 if bit[2]=0     |
| 11    | EM_INTRELOCK<br>Control                    | RW    | 0b: no effect.  1b: cause the state of the interlock to toggle.                                                                                                                  | No/Yes         | 0                                  |
| 12    | Data Link Layer<br>State Changed<br>Enable | RW    | If the Data Link Layer Link Active capability is implemented, when set to 1b, this field enables software notification when Data Link Layer Link Active field is changed.        | No/Yes         | 0                                  |
| 15:13 | Reserved                                   | RsvdP | Not support.                                                                                                                                                                     | No             | 000b                               |

## 9.3.50 SLOT STATUS REGISTER - OFFSET 80h (Downstream Port Only)

| BIT | FUNCTION                    | TYPE | DESCRIPTION                                                   | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------|------|---------------------------------------------------------------|----------------|---------|
| 16  | Attention Button<br>Pressed | RW1C | When set, it indicates the Attention Button is pressed.       | No/Yes         | 0       |
| 17  | Power Fault Detected        | RW1C | When set, it indicates a Power Fault is detected.             | No/Yes         | 0       |
| 18  | MRL Sensor<br>Changed       | RW1C | When set, it indicates a MRL Sensor Changed is detected.      | No/Yes         | 0       |
| 19  | Presence Detect<br>Changed  | RW1C | When set, it indicates a Presence Detect Changed is detected. | No/Yes         | 0       |



| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 20    | Command<br>Completed             | RW1C  | When set, it indicates the Hot-Plug Controller completes an issued command.                                                                                                                                                                                                                                          | No/Yes         | 0       |
| 21    | MRL Sensor State                 | RO    | Reflects the status of MRL Sensor.  0b: MRL Closed 1b: MRL Opened                                                                                                                                                                                                                                                    | No             | 0       |
| 22    | Presence Detect State            | RO    | Indicates the presence of a card in the slot.  Ob: Slot Empty 1b: Card Present in slot  This register is implemented on all downstream ports that implement slots. For downstream ports not connected to slots (where the Slot Implemented bit of the PCI Express Capabilities register is 0b), this bit returns 1b. | No             | 0       |
| 23    | EM_INTRELOCK<br>Status           | RO    | Indicates the Electromechanical Interlock's current status.  0b: Electromechanical Interlock is disengaged 1b: Electromechanical Interlock is engaged                                                                                                                                                                | No             | 0       |
| 24    | Data Link Layer<br>State Changed | RW1C  | This bit is set when the value reported in the Data Link Layer Link Active field of the Link Status register is changed.                                                                                                                                                                                             | No/Yes         | 0       |
| 31:25 | Reserved                         | RsvdP | Not support.                                                                                                                                                                                                                                                                                                         | No             | 0-0h    |

## 9.3.51 DEVICE CAPABILITIES REGISTER 2 - OFFSET 8Ch

| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                                                                                  | EEPROM/<br>I2C | DEFAULT                |
|-------|-------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|
| 4:0   | Reserved                      | RsvdP | Not support.                                                                                                                 | No             | 0_0000b                |
| 5     | ARI Forwarding<br>Supported   | RO    | 0b: ARI forwarding is Not supported 1b: ARI forwarding is supported  Valid for downstream ports only.                        | Yes            | 0 for Up<br>1 for Down |
| 6     | AtomicOp Routing<br>Supported | RO    | 0b: AtomicOp Routing is Not supported 1b: AtomicOp Routing is supported.                                                     | Yes            | 1                      |
| 10:7  | Reserved                      | RsvdP | Not support.                                                                                                                 | No             | 0-0h                   |
| 11    | LTR Mechanism<br>Supported    | RO    | A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR) mechanism.  Valid for upstream port only. | Yes            | 0                      |
| 17:12 | Reserved                      | RsvdP | Not support.                                                                                                                 | No             | 0-0h                   |
| 19:18 | OBFF Supported                | RO    | This field indicates if OBFF is supported.                                                                                   | Yes            | 00b                    |
| 31:20 | Reserved                      | RsvdP | Not support.                                                                                                                 | No             | 000h                   |

## 9.3.52 DEVICE CONTROL REGISTER 2 - OFFSET 90h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                              | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|-------|----------------------------------------------------------|----------------|---------|
| 4:0   | Reserved                   | RsvdP | Not support.                                             | No             | 0_0000b |
| 5     | ARI Forwarding<br>Enable   | RW    | 0b: Disable 1b: Enable  Valid for downstream ports only. | No/Yes         | 0       |
| 6     | AtomicOp Routing<br>Enable | RW    | Ob: Disable 1b: Enable                                   | No/Yes         | 0       |
| 7     | Reserved                   | RsvdP | Not support.                                             | No             | 0       |
| 9:8   | Reserved                   | RsvdP | Not support.                                             | No             | 00b     |
| 10    | LTR Mechanism<br>Enable    | RW    | Enable LTR Mechanism                                     | No/Yes         | 0       |
| 12:11 | Reserved                   | RsvdP | Not support.                                             | No             | 00b     |
| 14:13 | OBFF Enable                | RW    | Enable OBFF Mechanism and select the signaling method.   | No/Yes         | 00b     |
| 15    | Reserved                   | RsvdP | Not support.                                             | No             | 0       |





## 9.3.53 DEVICE STATUS REGISTER 2 - OFFSET 90h

| BIT   | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|--------------|----------------|---------|
| 31:16 | Reserved | RsvdP | Not support. | No             | 0000h   |

#### 9.3.54 LINK CAPABILITIES REGISTER 2 - OFFSET 94h

| BIT  | FUNCTION                        | TYPE  | DESCRIPTION                                                                                                                              | EEPROM/<br>I2C | DEFAULT   |
|------|---------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 0    | Reserved                        | RsvdP | Not support.                                                                                                                             | No             | 0         |
| 7:1  | Supported Link<br>Speeds Vector | RO    | This field indicates the supported Link speed of the associated Port.  bit[0] 2.5 GT/s bit[1] 5.0 GT/s bit[2] 8.0 GT/s bit[6:3] Reserved | Yes            | 0000_111b |
| 8    | Crosslink Supported             | RO    | 0b: Crosslink is Not supported 1b: Crosslink is supported                                                                                | Yes            | 0         |
| 31:9 | Reserved                        | RsvdP | Not support.                                                                                                                             | No             | 0-0b      |

#### 9.3.55 LINK CONTROL REGISTER 2 - OFFSET 98h

| BIT   | FUNCTION                         | TYPE | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT                |
|-------|----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|
| 3:0   | Target Link Speed                | RW   | 0001b: 2.5GT/s link speed is supported 0010b: 5.0GT/s link speed is supported 0011b: 8.0GT/s link speed is supported Others: reserved.                                                 | Yes            | 3h                     |
| 4     | Enter Compliance                 | RW   | 1b: enter compliance                                                                                                                                                                   | Yes            | 0                      |
| 5     | HW_AutoSpeed_Dis                 | RW   | When set, this bit disables hardware from changing the link speed<br>for device-specific reasons other than attempting to correct<br>unreliable link operation by reducing link speed. | Yes            | 0                      |
| 6     | Select_Deemp                     | RO   | Valid for downstream ports only.  0b: Select -3.5db de-emphasis 1b: Select -6.0 db de-emphasis                                                                                         | Yes            | 0 for Up<br>1 for Down |
| 9:7   | Tran_Margin                      | RW   | This field controls the value of the non-deemphasized voltage level at the transmitter pins.                                                                                           | Yes            | 000b                   |
| 10    | Enter Modify<br>Compliance       | RW   | Valid for upstream port only.  When set, the device transmits modified compliance pattern if the LTSSM enters Polling.Compliance substate.                                             | Yes            | 0                      |
| 11    | Compliance SOS                   | RW   | Valid for upstream port only.  When set, the LTSSM is required to send SKP Ordered Sets between sequences when sending the Compliance Pattern or Modified Compliance Pattern.          | Yes            | 0                      |
| 15:12 | Compliance<br>Preset/De-emphasis | RW   | This field is intended for debug and compliance testing purpose.                                                                                                                       | Yes            | 000ь                   |

## 9.3.56 LINK STATUS REGISTER 2 - OFFSET 98h

| BIT | FUNCTION                           | TYPE | DESCRIPTION                                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-----|------------------------------------|------|-------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16  | Current De-emphasis level          | RO   | 1b: -3.5dB<br>0b: -6 dB                                                                                           | No             | 1       |
| 17  | Equalization<br>Complete           | RO   | When set to 1b, this bit indicates that the Transmitter Equalization procedure has completed.                     | No             | 0       |
| 18  | Equalization Phase 1<br>Successful | RO   | When set to 1b, this bit indicates that Phase 1 of Transmitter Equalization procedure has successfully completed. | No             | 0       |
| 19  | Equalization Phase 2<br>Successful | RO   | When set to 1b, this bit indicates that Phase 2 of Transmitter Equalization procedure has successfully completed. | No             | 0       |



| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 20    | Equalization Phase 3<br>Successful | RO    | When set to 1b, this bit indicates that Phase 3 of Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                                     | No             | 0       |
| 21    | Link Equalization<br>Request       | RW1C  | This bit is set by hardware to request the Link equalization process to be performed on the link.                                                                                                                                                                                                                                                                     | No/Yes         | 0       |
| 27:22 | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                          | No             | 0-0b    |
| 30:28 | Downstream<br>Component Presence   | RO    | This field indicates the presence and DRS status for the Downstream Component.  000b: Link Down – Presence Not Determined 001b: Link Down – Component Not Present 010b: Link Down – Component Present 011b: Reserved 100b: Link Up – Component Present 101b: Link Up – Component Present and DRS Received 110b: Reserved 110b: Reserved 111b: Reserved 111b: Reserved | No             | 000Ь    |
| 31    | DRS Message<br>Received            | RW1C  | This bit must be set whenever the Port receives a DRS message.                                                                                                                                                                                                                                                                                                        | No/Yes         | 0       |

#### 9.3.57 SLOT CAPABILITIES REGISTER 2 - OFFSET 9Ch

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.3.58 SLOT CONTROL REGISTER 2 - OFFSET A0h

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 15:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.3.59 SLOT STATUS REGISTER 2 - OFFSET A0h

| BIT   | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|-------|----------|-------|--------------|----------------|------------|
| 31:16 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

### 9.3.60 SSID/SSVID CAPATILITIES REGISTER - OFFSET A4h

| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT                    |
|-------|-------------------------------|-------|----------------------------------------------------------------------|----------------|----------------------------|
| 7:0   | SSID/SSVID<br>Capabilities ID | RO    | Read as 0Dh to indicate that this is SSID/SSVID capability register. | Yes            | 0Dh                        |
| 15:8  | Next Item Pointer             | RO    | Point to next PCI capability structure.                              | Yes            | B0h for Up<br>00h for Down |
| 31:16 | Reserved                      | RsvdP | Not support.                                                         | No             | 0000h                      |

#### 9.3.61 SUBSYSTEM VENDOR ID REGISTER - OFFSET A8h

| BIT  | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|------|----------|------|----------------------------------------|----------------|---------|
| 15:0 | SSVID    | RO   | It indicates the sub-system vendor id. | Yes            | 12D8h   |

## 9.3.62 SYSTEM ID REGISTER - OFFSET A8h

| BIT   | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------|------|----------------------------------------|----------------|---------|
| 31:16 | SSID     | RO   | It indicates the sub-system device id. | Yes            | C008h   |





## 9.3.63 MSI-X CAPATILITIES REGISTER - OFFSET B0h (Upstream Port Only)

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | MSI-X Capabilities<br>ID | RO    | Read as 11h to indicate that this is MSI-X capability register.                                                                                                                                                                                                                 | No             | 11h     |
| 15:8  | Next Item Pointer        | RO    | Read as 00h. No other ECP registers.                                                                                                                                                                                                                                            | Yes            | 00h     |
| 26:16 | Table Size               | RO    | System software reads this field to determine the MSI-X Table Size N, which is encoded as N-1.                                                                                                                                                                                  | No             | 005h    |
| 29:27 | Reserved                 | RsvdP | Not support,                                                                                                                                                                                                                                                                    | No             | 000b    |
| 30    | Function Mask            | RW    | If set, all of the vectors associated with the function are masked, regardless of their per-vector mask bit values.  If clear, each vector's mask bit determines whether the vector is masked or not.                                                                           | No/Yes         | 0       |
| 31    | MSI-X Enable             | RW    | If set and the MSI Enable bit in the MSI Message Control register is clear, the function is permitted to use MSI-X to request service and is prohibited from using INTx interrupts (if implemented).  If clear, the function is prohibited from using MSI-X to request service. | No/Yes         | 0       |

# 9.3.64 MSI-X TABLE OFFSET/TABLE BIR REGISTER – OFFSET B4h (Upstream Port Only)

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                                                                     | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 2:0  | Table BIR    | RO   | Read as 000b to indicate Base Address 0 register (offset 10h in Configuration Space) is used to map the function MSI-X Table into Memory space. | Yes            | 000ь       |
| 31:3 | Table Offset | RO   | Used as an offset from the address contained by one of the function's Base Address registers to point to the base of the MSI-X Table.           | Yes            | 0000_FE00h |

# 9.3.65 MSI- X PBA OFFSET / PBA BIR REGISTER – OFFSET B8h (Upstream Port Only)

| BIT  | FUNCTION   | ТҮРЕ | DESCRIPTION                                                                                                                                   | EEPROM/<br>I2C | DEFAULT    |
|------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 2:0  | PBA BIR    | RO   | Read as 000b to indicate Base Address 0 register (offset 10h in Configuration Space) is used to map the function MSI-X PBA into Memory space. | Yes            | 000ь       |
| 31:3 | PBA Offset | RO   | Used as an offset from the address contained by one of the function's Base Address registers to point to the base of the MSI-X PBA.           | Yes            | 0000_FE10h |

## 9.3.66 BAR 0 CONFIGURATION REGISTER – OFFSET E0h (Upstream Port Only)

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTIO                          | DESCRIPTION                                                                                                               |     | DEFAULT |
|-------|---------------|-------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|---------|
| 0     | Type Selector | RsvdP | Not supported.                      |                                                                                                                           | No  | 0       |
| 2:1   | BAR 0 Type    | RW    |                                     | nplemented as a 32-bit Memory BAR<br>implemented as a 64-bit Memory BAR                                                   | Yes | 00b     |
| 3     | Prefetchable  | RW    | 0b: Non Prefetc<br>1b: Prefetchable |                                                                                                                           | Yes | 0       |
| 18:4  | Reserved      | RsvdP | Not supported.                      |                                                                                                                           | No  | 0-0b    |
| 30:19 | BAR 0 Size    | RW    | 0b: Correspond                      | o specify BAR0 size.  o: Corresponding BAR0 bits are RO bits that always return 0  o: Corresponding BAR0 bits are RW bits |     | FFFh    |
| 31    | BAR 0 Enable  | RW    | bit[2:1]=00b                        | 0b: Disable BAR0<br>1b: Enable BAR0                                                                                       | Yes | 1       |
| 31    | BAR 0 Size    | RW    | bit[2:1]=10b                        | Includes with bit[30:19] when this BAR is used as a 64-bit BAR (bit[2:1]=10b).                                            | ies | 1       |





## 9.3.67 BAR 0-1 CONFIGURATION REGISTER - OFFSET E4h (Upstream Port Only)

| BIT   | FUNCTION       | ТҮРЕ  | DESCRIPTION          | N                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|----------------|-------|----------------------|----------------------------------------------------------------------------------------|----------------|---------|
| 0     | Tours Calantan | RsvdP | <u>E0h[2:1]</u> =00b | Not support.                                                                           | No             | 0       |
| 0     | Type Selector  | RW    | E0h[2:1]=10b         | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0       |
| 2:1   | DAD 1 Tons     | RO    | E0h[2:1]=00b         | 00b: BAR1 is implemented as 32-bit Memory BAR.                                         | No             | 00b     |
| 2:1   | BAR 1 Type     | RW    | E0h[2:1]=10b         | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 00b     |
| 3     | Prefetchable   | RW    | E0h[2:1]=00b         | 0b: Non Prefetchable 1b: Prefetchable                                                  | NI - /N/       | 0       |
| 3     | Prefetchable   | RW    | <u>E0h[2:1]</u> =10b | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0       |
| 4     | Reserved       | RsvdP | E0h[2:1]=00b         | Not support.                                                                           | No             | 0       |
| 4     |                | RW    | <u>E0h[2:1]</u> =10b | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0       |
| 8:5   | Domain ID      | RW    | <u>E0h[2:1]</u> =00b | The valid number is from 0 to 1.                                                       | No/Yes         | 0000Ь   |
| 8:3   |                | RW    | <u>E0h[2:1]</u> =10b | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              |                |         |
| 19:9  | Reserved       | RsvdP | <u>E0h[2:1]</u> =00b | Not support.                                                                           | No             | 0-0b    |
| 19:9  | Reserved       | RW    | E0h[2:1]=10b         | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0-0b    |
|       |                |       | To specify BAR       | 11 size.                                                                               |                |         |
| 30:20 | BAR 1 Size     | RW    |                      | ing BAR1 bits are RO bits that always return 0 ing BAR1 bits are RW bits               | No/Yes         | No/Yes  |
| 31    | BAR 1 Enable   | RW    | E0h[2:1]=00b         | 0b: Disable BAR1<br>1b: Enable BAR1                                                    | No/Vos         | 0       |
| 31    | 64-Bit BAR     | RW    | <u>E0h[2:1]</u> =10b | 0b: BAR0/1 is disabled, all BAR0/1 bits read 0. 1b: BAR0/1 is enabled as a 64-bit BAR. | No/Yes         | 0       |

# 9.3.68 PCI EXPRESS ADVANCED ERROR REPORTING ENHANCED CAPABILITY HEADER REGISTER – OFFSET 100h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|--------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0001h to indicate that this is PCI express extended capability register for advance error reporting. | No             | 0001h   |
| 19:16 | Capability Version          | RO   | Read as 1h.                                                                                                  | No             | 1h      |
| 31:20 | Next Capability Offset      | RO   | Point to next PCI extended capability structure.                                                             | Yes            | 130h    |

#### 9.3.69 UNCORRECTABLE ERROR STATUS REGISTER – OFFSET 104h

| BIT  | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                            | EEPROM/<br>I2C | DEFAULT |
|------|------------------------------------|-------|--------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Status              | RW1C  | When set, indicates that the Training Error event has occurred.                                        | No/Yes         | 0       |
| 3:1  | Reserved                           | RsvdP | Not support.                                                                                           | No             | 000b    |
| 4    | Data Link Protocol<br>Error Status | RW1C  | When set, indicates that the Data Link Protocol Error event has occurred.                              | No/Yes         | 0       |
| 5    | Surprise Down Error<br>Status      | RW1C  | When set, indicates that the Surprise Down Error event has occurred.  Valid for Downstream ports only. | No/Yes         | 0       |
| 11:6 | Reserved                           | RsvdP | Not support.                                                                                           | No             | 0-0b    |
| 12   | Poisoned TLP Status                | RW1C  | When set, indicates that a Poisoned TLP has been received or generated.                                | No/Yes         | 0       |



| BIT   | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                     | EEPROM/<br>I2C | DEFAULT   |
|-------|---------------------------------------|-------|-------------------------------------------------------------------------------------------------|----------------|-----------|
| 13    | Flow Control<br>Protocol Error Status | RW1C  | When set, indicates that the Flow Control Protocol Error event has occurred.                    | No/Yes         | 0         |
| 14    | Completion Timeout<br>Status          | RW1C  | When set, indicates that the Completion Timeout event has occurred.                             | No/Yes         | 0         |
| 15    | Completer<br>AbortStatus              | RW1C  | When set, indicates that the Completer Abort event has occurred.                                | No/Yes         | 0         |
| 16    | Unexpected<br>Completion Status       | RW1C  | When set, indicates that the Unexpected Completion event has occurred.                          | No/Yes         | 0         |
| 17    | Receiver Overflow<br>Status           | RW1C  | When set, indicates that the Receiver Overflow event has occurred.                              | No/Yes         | 0         |
| 18    | Malformed TLP<br>Status               | RW1C  | When set, indicates that a Malformed TLP has been received.                                     | No/Yes         | 0         |
| 19    | ECRC Error Status                     | RW1C  | When set, indicates that an ECRC Error has been detected.                                       | No/Yes         | 0         |
| 20    | Unsupported Request<br>Error Status   | RW1C  | When set, indicates that an Unsupported Request event has occurred.                             | No/Yes         | 0         |
| 21    | ACS Violation Status                  | RW1C  | When set, indicates that an ACS Violation event has occurred.  Valid for Downstream ports only. | No/Yes         | 0         |
| 22    | Internal Error Status                 | RW1C  | When set, indicates that an internal error event has occurred.                                  | No/Yes         | 0         |
| 23    | MC Blocked TLP<br>Status              | RW1C  | When set, indicates that an MC Blocked TLP event has occurred.                                  | No/Yes         | 0         |
| 24    | AtomicOp Egress<br>Blocked Status     | RW1C  | When set, indicates that an AtomicOp Egress Blocked event has occurred.                         | No/Yes         | 0         |
| 31:25 | Reserved                              | RsvdP | Not support.                                                                                    | No             | 0000_000b |

## 9.3.70 UNCORRECTABLE ERROR MASK REGISTER - OFFSET 108h

| BIT  | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|------|-------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Mask                 | RW    | When set, the Training Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                                    | Yes            | 0       |
| 3:1  | Reserved                            | RsvdP | Not support.                                                                                                                                                    | No             | 000b    |
| 4    | Data Link Protocol<br>Error Mask    | RW    | When set, the Data Link Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                          | Yes            | 0       |
| 5    | Surprise Down Error<br>Mask         | RW    | When set, Surprise Down Error event is not logged in the Header Log register and not issued as an Error Message to RC either.  Valid for Downstream ports only. | Yes            | 0       |
| 11:6 | Reserved                            | RsvdP | Not support.                                                                                                                                                    | No             | 0-0b    |
| 12   | Poisoned TLP Mask                   | RW    | When set, an event of Poisoned TLP has been received or generated is not logged in the Header Log register and not issued as an Error Message to RC either.     | Yes            | 0       |
| 13   | Flow Control<br>Protocol Error Mask | RW    | When set, the Flow Control Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                       | Yes            | 0       |
| 14   | Completion Timeout<br>Mask          | RW    | When set, the Completion Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either.                                | Yes            | 0       |
| 15   | Completer<br>AbortMask              | RW    | When set, the Completer Abort event is not logged in the Header Log register and not issued as an Error Message to RC either.                                   | Yes            | 0       |
| 16   | Unexpected<br>Completion Mask       | RW    | When set, the Unexpected Completion event is not logged in the Header Log register and not issued as an Error Message to RC either.                             | Yes            | 0       |
| 17   | Receiver Overflow<br>Mask           | RW    | When set, the Receiver Overflow event is not logged in the Header Log register and not issued as an Error Message to RC either.                                 | Yes            | 0       |
| 18   | Malformed TLP<br>Mask               | RW    | When set, an event of Malformed TLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either.                 | Yes            | 0       |
| 19   | ECRC Error Mask                     | RW    | When set, an event of ECRC Error has been detected is not logged in the Header Log register and not issued as an Error Message to RC either.                    | Yes            | 0       |





PI7C9X3G606GP

| BIT   | FUNCTION                          | ТҮРЕ  | DESCRIPTION                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT   |
|-------|-----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 20    | Unsupported Request<br>Error Mask | RW    | When set, the Unsupported Request event is not logged in the Header Log register and not issued as an Error Message to RC either.                             | Yes            | 0         |
| 21    | ACS Violation Mask                | RW    | When set, the ACS Violation event is not logged in the Header Log register and not issued as an Error Message to RC either.  Valid for Downstream ports only. | Yes            | 0         |
| 22    | Internal Error Mask               | RW    | When set, the Internal Error has been detected is not logged in the Header Log register and not issued as an Error Message to RC either.                      | Yes            | 1         |
| 23    | MC Blocked TLP<br>Mask            | RW    | When set, the MC Blocked TLP event is not logged in the Header Log register and not issued as an Error Message to RC either.                                  | Yes            | 0         |
| 24    | AtomicOp Egress<br>Blocked Mask   | RW    | When set, the AtomicOp Egress Blocked event is not logged in the Header Log register and not issued as an Error Message to RC either.                         | Yes            | 0         |
| 31:25 | Reserved                          | RsvdP | Not support.                                                                                                                                                  | No             | 0000_000b |

## 9.3.71 UNCORRECTABLE ERROR SEVERITY REGISTER - OFFSET 10Ch

| BIT   | FUNCTION                                   | ТҮРЕ  | DESCRIPTION                                               | EEPROM/<br>I2C | DEFAULT                |
|-------|--------------------------------------------|-------|-----------------------------------------------------------|----------------|------------------------|
| 0     | Training Error<br>Severity                 | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 1                      |
| 3:1   | Reserved                                   | RsvdP | Not support.                                              | No             | 000b                   |
| 4     | Data Link Protocol<br>Error Severity       | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 1                      |
| 5     | Surprise Down Error<br>Severity            | RW    | 0b: Non-Fatal 1b: Fatal  Valid for Downstream ports only. | Yes            | 0 for Up<br>1 for Down |
| 11:6  | Reserved                                   | RsvdP | Not support.                                              | No             | 0-0b                   |
| 12    | Poisoned TLP<br>Severity                   | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 0                      |
| 13    | Flow Control<br>Protocol Error<br>Severity | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 1                      |
| 14    | Completion Timeout<br>Error Severity       | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 0                      |
| 15    | Completer<br>AbortSeverity                 | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 0                      |
| 16    | Unexpected<br>Completion Severity          | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 0                      |
| 17    | Receiver Overflow<br>Severity              | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 1                      |
| 18    | Malformed TLP<br>Severity                  | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 1                      |
| 19    | ECRC Error Severity                        | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 0                      |
| 20    | Unsupported Request<br>Error Severity      | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 0                      |
| 21    | ACS Violation<br>Severity                  | RW    | 0b: Non-Fatal 1b: Fatal  Valid for Downstream ports only. | Yes            | 0                      |
| 22    | Internal Error<br>Severity                 | RW    | 0b: Non-Fatal 1b: Fatal                                   | Yes            | 1                      |
| 23    | MC Blocked TLP<br>Severity                 | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 0                      |
| 24    | AtomicOp Egress<br>Blocked Severity        | RW    | 0b: Non-Fatal<br>1b: Fatal                                | Yes            | 0                      |
| 31:25 | Reserved                                   | RsvdP | Not support.                                              | No             | 0000_000b              |



## 9.3.72 CORRECTABLE ERROR STATUS REGISTER - OFFSET 110h

| BIT   | FUNCTION                           | TYPE  | DESCRIPTION                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|----------------------------------------------------------------|----------------|---------|
| 0     | Receiver Error Status              | RW1C  | When set, the Receiver Error event is detected.                | No/Yes         | 0       |
| 5:1   | Reserved                           | RsvdP | Not support.                                                   | No             | 0_000b  |
| 6     | Bad TLP Status                     | RW1C  | When set, the event of Bad TLP has been received is detected.  | No/Yes         | 0       |
| 7     | Bad DLLP Status                    | RW1C  | When set, the event of Bad DLLP has been received is detected. | No/Yes         | 0       |
| 8     | REPLAY_NUM<br>Rollover Status      | RW1C  | When set, the REPLAY_NUM Rollover event is detected.           | No/Yes         | 0       |
| 11:9  | Reserved                           | RsvdP | Not support.                                                   | No             | 000b    |
| 12    | Replay Timer<br>Timeout Status     | RW1C  | When set, the Replay Timer Timeout event is detected.          | No/Yes         | 0       |
| 13    | Advisory Non-Fatal<br>Error Status | RW1C  | When set, the Advisory Non-Fatal Error event is detected.      | No/Yes         | 0       |
| 14    | Corrected Internal<br>Error Status | RW1C  | When set, the Corrected Internal Error event is detected.      | No/Yes         | 0       |
| 31:15 | Reserved                           | RsvdP | Not support.                                                   | No             | 0-0h    |

## 9.3.73 CORRECTABLE ERROR MASK REGISTER - OFFSET 114h

| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                                                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Receiver Error Mask              | RW    | When set, the Receiver Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                      | Yes            | 0       |
| 5:1   | Reserved                         | RsvdP | Not support.                                                                                                                                      | No             | 0_000b  |
| 6     | Bad TLPMask                      | RW    | When set, the event of Bad TLP has been received is not logged in<br>the Header Log register and not issued as an Error Message to RC<br>either.  | Yes            | 0       |
| 7     | Bad DLLP Mask                    | RW    | When set, the event of Bad DLLP has been received is not logged in<br>the Header Log register and not issued as an Error Message to RC<br>either. | Yes            | 0       |
| 8     | REPLAY_NUM<br>Rollover Mask      | RW    | When set, the REPLAY_NUM Rollover event is not logged in the Header Log register and not issued as an Error Message to RC either.                 | Yes            | 0       |
| 11:9  | Reserved                         | RsvdP | Not support.                                                                                                                                      | No             | 000b    |
| 12    | Replay Timer<br>Timeout Mask     | RW    | When set, the Replay Timer Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either.                | Yes            | 0       |
| 13    | Advisory Non-Fatal<br>Error Mask | RW    | When set, the Advisory Non-Fatal Error event is not logged in the Header Long register and not issued as an Error Message to RC either.           | Yes            | 1       |
| 14    | Corrected Internal<br>Error Mask | RW    | When set, the corrected internal error event is not logged in the Header Log register and not issued as an Error Message to RC either.            | Yes            | 1       |
| 31:15 | Reserved                         | RsvdP | Not support.                                                                                                                                      | No             | 0-0h    |

# 9.3.74 ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h

| BIT  | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                                                           | EEPROM/<br>I2C | DEFAULT |
|------|----------------------------|-------|-------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0  | First Error Pointer        | RO    | It indicates the bit position of the first error reported in the Uncorrectable Error Status register. | No             | 0_0000b |
| 5    | ECRC Generation<br>Capable | RO    | When set, it indicates the Switch has the capability to generate ECRC.                                | Yes            | 1       |
| 6    | ECRC Generation<br>Enable  | RW    | When set, it enables the generation of ECRC when needed.                                              | Yes            | 0       |
| 7    | ECRC Check<br>Capable      | RO    | When set, it indicates the Switch has the capability to check ECRC.                                   | Yes            | 1       |
| 8    | ECRC Check Enable          | RW    | When set, the function of checking ECRC is enabled                                                    | Yes            | 0       |
| 31:9 | Reserved                   | RsvdP | Not support.                                                                                          | No             | 0-0h    |



### 9.3.75 HEADER LOG REGISTER - OFFSET From 11Ch to 128h

| BIT    | FUNCTION              | ТҮРЕ | DESCRIPTION                                                       | EEPROM/<br>I2C | DEFAULT    |
|--------|-----------------------|------|-------------------------------------------------------------------|----------------|------------|
| 31:0   | 1st DWORD             | RO   | Hold the 1st DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 63:32  | 2 <sup>nd</sup> DWORD | RO   | Hold the 2nd DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 95:64  | 3 <sup>rd</sup> DWORD | RO   | Hold the 3rd DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 127:96 | 4 <sup>th</sup> DWORD | RO   | Hold the 4th DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |

## 9.3.76 PCI EXPRESS VIRTUAL CHANNEL ENHANCED CAPABILITYHEADER REGISTER – OFFSET 130h

| BIT   | FUNCTION                    | TYPE | DESCRIPTION                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|----------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 02h to indicate that this is PCI express extended capability register for virtual channel. | No             | 02h     |
| 19:16 | Capability Version          | RO   | Read as 1h.                                                                                        | No             | 01h     |
| 31:20 | Next Capability<br>Offset   | RO   | Point to next PCI extended capability structure.                                                   | Yes            | 1A0h    |

#### 9.3.77 PORT VC CAPABILITY REGISTER 1 - OFFSET 134h

| BIT        | FUNCTION                             | ТҮРЕ  | DESCRIPTION                                                                                                                                             | EEPROM/<br>I2C | DEFAULT |
|------------|--------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0        | Extended VC Count                    | RO    | It indicates the number of extended Virtual Channels in addition to the default VC supported by the Switch.                                             | No             | 000ь    |
| 3 Reserved |                                      | RO    | Not support.                                                                                                                                            | No             | 0       |
| 6:4        | Low Priority Extended VC Count       | RO    | It indicates the number of extended Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group.                       | No             | 000ь    |
| 7          | Reserved                             | RO    | Not support.                                                                                                                                            | No             | 0       |
| 9:8        | Reference Clock                      | RO    | It indicates the reference clock for Virtual Channels that support time-based WRR Port Arbitration. Defined encoding is 00b for 100 ns reference clock. | No             | 00Ь     |
| 11:10      | Port Arbitration<br>Table Entry Size | RO    | Read as 10b to indicate the size of Port Arbitration table entry in the device is 4 bits.                                                               | No             | 10b     |
| 31:12      | Reserved                             | RsvdP | Not support.                                                                                                                                            | No             | 0000_0h |

## 9.3.78 PORT VC CAPABILITY REGISTER 2 - OFFSET 138h

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | VC Arbitration<br>Capability   | RO    | It indicates the types of VC Arbitration supported by the device for the LPVC group. This field is valid when LPVC is greater than 0. The Switch supports Hardware fixed arbitration scheme, e.g., Round Robin and Weight Round Robin arbitration with 32 phases in LPVC. | No             | 00h     |
| 23:8  | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                              | No             | 0000h   |
| 31:24 | VC Arbitration Table<br>Offset | RO    | It indicates the location of the VC Arbitration Table as an offset from the base address of the Virtual Channel Capability register in the unit of DOWD (16 bytes).                                                                                                       | No             | 00h     |

### 9.3.79 PORT VC CONTROL REGISTER - OFFSET 13Ch

| BIT | FUNCTION                     | TYPE | DESCRIPTION                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|-----|------------------------------|------|-----------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | Load VC Arbitration<br>Table | WO   | When set, the programmed VC Arbitration Table is applied to the hardware. This bit always returns 0b when read. | Yes            | 0       |



| BIT  | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:1  | VC Arbitration<br>Select | RW    | This field is used to configure the VC Arbitration by selecting one of the supported VC Arbitration schemes. The valid values for the schemes supported by Switch are 0b and 1b. Other value than these written into this register will be treated as default. | No/Yes         | 000b    |
| 15:4 | Reserved                 | RsvdP | Not support.                                                                                                                                                                                                                                                   | No             | 000h    |

## 9.3.80 PORT VC STATUS REGISTER - OFFSET 13Ch

| BIT   | FUNCTION                       | TYPE  | DESCRIPTION                                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16    | VC Arbitration Table<br>Status | RO    | When set, it indicates that any entry of the VC Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the VC Arbitration Table after the bit of "Load VC Arbitration Table" is set. | No             | 0       |
| 31:17 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                | No             | 0-0h    |

## 9.3.81 VC RESOURCE CAPABILITY REGISTER (0) - OFFSET 140h

| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT  |
|-------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|
| 7:0   | Port Arbitration<br>Capability   | RO    | It indicates the types of Port Arbitration supported by the VC resource. The Switch supports Round Robin Hardware fixed arbitration scheme.                               | No             | 01h      |
| 13:8  | Reserved                         | RsvdP | Not support.                                                                                                                                                              | No             | 00_0000h |
| 14    | Advanced Packet<br>Switching     | RO    | When set, it indicates the VC resource only supports transaction optimized for Advanced Packet Switching (AS).                                                            | No             | 0        |
| 15    | Reject Snoop<br>Transactions     | RsvdP | Not support.                                                                                                                                                              | No             | 0        |
| 22:16 | Maximum Time<br>Slots            | RO    | It indicates the maximum numbers of time slots (minus one) are allocated for Isochronous traffic.                                                                         | No             | 3Fh      |
| 23    | Reserved                         | RsvdP | Not support.                                                                                                                                                              | No             | 0        |
| 31:24 | Port Arbitration<br>Table Offset | RO    | It indicates the location of the Port Arbitration Table (n) as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes). | No             | 05h      |

## 9.3.82 VC RESOURCE CONTROL REGISTER (0) - OFFSET 144h

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | TC/VC Map                      | RW    | This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. When the bits in this field are set, it means that the corresponding TCs are mapped to the VC resource. Bit 0 of this filed is read-only and must be set to "1" for the VC0. | No/Yes         | FFh     |
| 15:8  | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                           | No             | 00h     |
| 16    | Load Port Arbitration<br>Table | RW    | When set, the programmed Port Arbitration Table is applied to the hardware.  This bit always returns 0b when read.                                                                                                                                                                                     | No/Yes         | 0       |
| 19:17 | Port Arbitration<br>Select     | RW    | This field is used to configure the Port Arbitration by selecting one of the supported Port Arbitration schemes. The permissible values for the schemes supported by Switch are 000b and 011b at VC0, other value than these written into this register will be treated as default.                    | No/Yes         | 000Ь    |
| 23:20 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                           | No             | 0h      |
| 26:24 | VC ID                          | RO    | This field assigns a VC ID to the VC resource.                                                                                                                                                                                                                                                         | No             | 000b    |
| 30:27 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                           | No             | 0h      |
| 31    | VC Enable                      | RW    | 0b: it disables this Virtual Channel 1b: it enables this Virtual Channel                                                                                                                                                                                                                               | No/Yes         | 1       |





## 9.3.83 VC RESOURCE STATUS REGISTER (0) - OFFSET 148h

| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Reserved                         | RsvdP | Not support.                                                                                                                                                                                                                                      | No             | 0000h   |
| 16    | Port Arbitration<br>Table Status | RO    | When set, it indicates that any entry of the Port Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the Port Arbitration Table after the bit of "Load Port Arbitration Table" is set. | No             | 0       |
| 17    | VC Negotiation<br>Pending        | RO    | When set, it indicates that the VC resource is still in the process of negotiation. This bit is cleared after the VC negotiation is complete.                                                                                                     | No             | 1       |
| 31:18 | Reserved                         | RsvdP | Not support.                                                                                                                                                                                                                                      | No             | 0-0h    |

## 9.3.84 DEVICE SERIAL NUMBER ENHANCED CAPABILITY HEADER REGISTER – OFFSET 1A0h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                               | EEPROM/<br>I2C | DEFAULT                      |
|-------|-----------------------------|------|-----------------------------------------------------------------------------------------------------------|----------------|------------------------------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0003h to indicate that this is PCI express extended capability register for device serial number. | No             | 0003h                        |
| 19:16 | Capability Version          | RO   | Must be 1h for this version.                                                                              | No             | 1h                           |
| 31:20 | Next Capability Offset      | RO   | Point to next PCI extended capability structure.                                                          | Yes            | 1B0h for Up<br>1C0h for Down |

#### 9.3.85 DEVICE SERIAL NUMBER LOWER DW REGISTER - OFFSET 1A4h

| BIT  | FUNCTION                    | TYPE | DESCRIPTION                           | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------|------|---------------------------------------|----------------|------------|
| 31:0 | Device serial number 1st DW | RO   | First dword for device serial number. | Yes            | 0000_12D8h |

#### 9.3.86 DEVICE SERIAL NUMBER HIGHER DW REGISTER - OFFSET 1A8h

| BIT  | FUNCTION                                | ТҮРЕ | DESCRIPTION                                     | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------------------|------|-------------------------------------------------|----------------|------------|
| 31:0 | Device serial number 2 <sup>nd</sup> DW | RO   | 2 <sup>nd</sup> dword for device serial number. | Yes            | 0816_4896h |

# 9.3.87 PCI EXPRESS POWER BUDGETING ENHANCED CAPABILITY HEADER REGISTER – OFFSET 1B0h (Upstream Port Only)

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0004h to indicate that this is PCI express extended capability register for power budgeting. | No             | 0004h   |
| 19:16 | Capability Version          | RO   | Must be 1h for this version.                                                                         | No             | 01h     |
| 31:20 | Next Capability<br>Offset   | RO   | Point to next PCI extended capability structure.                                                     | Yes            | 1D0h    |

## 9.3.88 DATA SELECT REGISTER – OFFSET 1B4h (Upstream Port Only)

| BIT | FUNCTION       | TYPE | DESCRIPTION                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-----|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Data Selection | RW   | It indexes the power budgeting data reported through the data register.  When 00h, it selects D0 Max power budget When 01h, it selects D0 Sustained power budget Other values would return zero power budgets, which means Not supported. | No/Yes         | 00h     |





| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|------|----------|-------|--------------|----------------|---------|
| 31:8 | Reserved | RsvdP | Not support. | No             | 0-0h    |

## 9.3.89 POWER BUDGETING DATA REGISTER – OFFSET 1B8h (Upstream Port Only)

| BIT   | FUNCTION     | ТҮРЕ  | DESCRIPTION                                                                                                                                                             | EEPROM/<br>I2C | DEFAULT                                                      |
|-------|--------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------|
| 7:0   | Base Power   | RO    | It specifies the base power value in watts. This value represents<br>the required power budget in the given operation condition.                                        | Yes            | 04h if <u>13Ch.bit[0]</u> =0<br>03h if <u>13Ch.bit[0]</u> =1 |
| 9:8   | Data Scale   | RO    | It specifies the scale to apply to the base power value.                                                                                                                | Yes            | 00b                                                          |
| 12:10 | PM Sub State | RO    | It specifies the power management sub state of the given operation condition. It is initialized to the default sub state.                                               | Yes            | 000ь                                                         |
| 14:13 | PM State     | RO    | It specifies the power management state of the given operation condition. It defaults to the D0 power state.                                                            | Yes            | 00b                                                          |
| 17:15 | Туре         | RO    | It specifies the type of the given operation condition which is controlled by offset <a href="mailto:13Ch[7:0]">13Ch[7:0]</a> . It defaults to the Maximum power state. | Yes            | 7h if <u>13Ch.bit[0]</u> =0<br>3h if <u>13Ch.bit[0]</u> =1   |
| 20:18 | Power Rail   | RO    | It specifies the power rail of the given operation condition.                                                                                                           | Yes            | 010b                                                         |
| 31:21 | Reserved     | RsvdP | Not support.                                                                                                                                                            | No             | 0-0h                                                         |

# 9.3.90 POWER BUDGET CAPABILITY REGISTER – OFFSET 1BCh (Upstream Port Only)

| BIT  | FUNCTION         | ТҮРЕ  | DESCRIPTION                                                                                             | EEPROM/<br>I2C | DEFAULT |
|------|------------------|-------|---------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | System Allocated | RO    | When set, it indicates that the power budget for the device is included within the system power budget. | Yes            | 1       |
| 31:1 | Reserved         | RsvdP | Not support.                                                                                            | No             | 0-0h    |

# 9.3.91 ACS ENHANCED CAPABILITY HEADER REGISTER – OFFSET 1C0h (Downstream Port Only)

| BIT   | FUNCTION                                 | TYPE | DESCRIPTION                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------------|------|------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | PCI Express<br>Extended Capability<br>ID | RO   | Read as 000Dh to indicate that this is PCI Express Extended Capability register for ACS. | No             | 000Dh   |
| 19:16 | Capability Version                       | RO   | Must be 1h for this version.                                                             | No             | 1h      |
| 31:20 | Next Capability ID                       | RO   | Point to next PCI extended capability structure.                                         | Yes            | 1D0h    |

## 9.3.92 ACS CAPABILITY REGISTER – OFFSET 1C4h (Downstream Port Only)

| BIT  | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                      | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------------|-------|--------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | ACS Source<br>Validation       | RO    | Indicated the implements of ACS Source Validation.                                               | Yes            | 1       |
| 1    | ACS Translation<br>Blocking    | RO    | Indicated the implements of ACS Translation Blocking.                                            | Yes            | 1       |
| 2    | ACS P2P Request<br>Redirect    | RO    | Indicated the implements of ACS P2P Request Redirect.                                            | Yes            | 1       |
| 3    | ACS P2P<br>Completion Redirect | RO    | Indicated the implements of ACS P2P Completion Redirect                                          | Yes            | 1       |
| 4    | ACS Upstream<br>Forwarding     | RO    | Indicated the implements of ACS Upstream Forwarding.                                             | Yes            | 1       |
| 5    | ACS P2P Egress<br>control      | RO    | Indicated the implements of ACS P2P Egress control.                                              | Yes            | 1       |
| 6    | ACS Direct<br>Translated P2P   | RO    | Indicated the implements of ACS Direct Translated P2P.                                           | Yes            | 1       |
| 7    | Reserved                       | RsvdP | Not support.                                                                                     | No             | 0       |
| 15:8 | Egress Control<br>Vector Size  | RO    | Encodings 01h – FFh directly indicate the number of applicable bits in theEgress Control Vector. | Yes            | 10h     |







| BIT   | FUNCTION                                 | ТҮРЕ  | DESCRIPTION                         | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------------|-------|-------------------------------------|----------------|---------|
| 16    | ACS Source<br>Validation Enable          | RW    | Enable the source validation.       | No/Yes         | 0       |
| 17    | ACS Translation<br>Blocking Enable       | RW    | Enable ACS Translation Blocking.    | No/Yes         | 0       |
| 18    | ACS P2P Request<br>Redirect              | RW    | Enable ACS P2P Request Redirect.    | No/Yes         | 0       |
| 19    | ACS P2P<br>Completion Redirect<br>Enable | RW    | Enable ACS P2P Completion Redirect. | No/Yes         | 0       |
| 20    | ACS Upstream<br>Forwarding Enable        | RW    | Enable ACS Upstream Forwarding.     | No/Yes         | 0       |
| 21    | ACS P2P Egress<br>control Enable         | RW    | Enable ACS P2P Egress control.      | No/Yes         | 0       |
| 22    | ACS Direct<br>Translated P2P<br>Enable   | RW    | Enable ACS Direct Translated P2P.   | No/Yes         | 0       |
| 31:23 | Reserved                                 | RsvdP | Not support.                        | No             | 00h     |

# 9.3.93 EGRESS CONTROL VECTOR REGISTER – OFFSET 1C8h (Downstream Port Only)

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                                                                             | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|---------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Egress Control<br>Vector | RW    | When a given bit is set, peer-to-peer requests targeting the associated Port are blocked or redirected. | No/Yes         | 0000h   |
| 31:16 | Reserved                 | RsvdP | Not support.                                                                                            | No             | 0000h   |

### 9.3.94 MULTI-CAST ENHANCED CAPABILITY HEADER REGISTER - OFFSET 1D0h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                     | EEPROM/<br>I2C | DEFAULT                                                        |
|-------|-----------------------------|------|-------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0012h to indicate that this is PCI express extended capability register for multi-cast. | No             | 0012h                                                          |
| 19:16 | Capability Version          | RO   | Read as 1h.                                                                                     | No             | 1h                                                             |
| 31:20 | Next Capability Offset      | RO   | Point to next PCI extended capability structure.                                                | Yes            | 210h if <u>8Ch.bit[11]</u> =0<br>200h if <u>8Ch.bit[11]</u> =1 |

## 9.3.95 MULTI-CAST CAPABILITY REGISTER - OFFSET 1D4h

| BIT  | FUNCTION                               | ТҮРЕ | DESCRIPTION                                                                      | EEPROM/<br>I2C | DEFAULT  |
|------|----------------------------------------|------|----------------------------------------------------------------------------------|----------------|----------|
| 5:0  | MC_Max_Group                           | RO   | Value indicates the max. number of Multicast Groups that the component supports. | No             | 11_1111b |
| 14:6 | Reserved                               | RO   | Not support.                                                                     | No             | 0        |
| 15   | MC_ECRC_<br>Regeneration_<br>Supported | RO   | If set, indicates that ECRC regeneration is supported.                           | No             | 0        |

## 9.3.96 MULTI-CAST CONTROL REGISTER - OFFSET 1D4h

| BIT   | FUNCTION     | ТҮРЕ  | DESCRIPTION                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|--------------|-------|--------------------------------------------------------------------|----------------|---------|
| 21:16 | MC_Num_Group | RW    | Value indicates the number of Multicast Groups configured for use. | No/Yes         | 00_000b |
| 30:22 | Reserved     | RsvdP | Not support.                                                       | No             | 0-0h    |
| 31    | MC_Enable    | RW    | When set, the Multicast mechanism is enabled for the component.    | No/Yes         | 0       |



#### 9.3.97 MULTI-CAST BASE ADDRESS 0 REGISTER - OFFSET 1D8h

| BIT   | FUNCTION                | ТҮРЕ  | DESCRIPTION                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------|-------|---------------------------------------------------------------------------|----------------|---------|
| 5:0   | MC_Index_Position       | RW    | The location of the LSB of the Multicast Group number within the address. | No/Yes         | 00h     |
| 11:6  | Reserved                | RsvdP | Not support.                                                              | No             | 00h     |
| 31:12 | MC_Base_Address [31:12] | RW    | The base address of the Multicast address range.                          | No/Yes         | 0-0h    |

#### 9.3.98 MULTI-CAST BASE ADDRESS 1 REGISTER – OFFSET 1DCh

| BIT  | FUNCTION                | TYPE | DESCRIPTION                                      | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------------|------|--------------------------------------------------|----------------|------------|
| 31:0 | MC_Base_Address [63:32] | RW   | The base address of the Multicast address range. | No/Yes         | 0000-0000h |

## 9.3.99 MULTI-CAST RECEIVER REGISTER - OFFSET 1E0h

| BIT  | FUNCTION         | TYPE | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT    |
|------|------------------|------|--------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | MC_Receive[31:0] | RW   | For each bit that's set, this Function gets a copy of any Multicast TLPs for the associated Multicast Group. | No/Yes         | 0000_0000h |

#### 9.3.100 MULTI-CAST RECEIVER UPPER 32-BITS REGISTER - OFFSET 1E4h

| BIT  | FUNCTION          | ТҮРЕ | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------|------|--------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | MC_Receive[63:32] | RW   | For each bit that's set, this Function gets a copy of any Multicast TLPs for the associated Multicast Group. | No/Yes         | 0000_0000h |

#### 9.3.101 MULTI-CAST BLOCK ALL REGISTER - OFFSET 1E8h

| BIT  | FUNCTION           | TYPE | DESCRIPTION                                                                                             | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------|------|---------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | MC_Block_All[31:0] | RW   | For each bit that is set, this Function is blocked from sending TLPs to the associated Multicast Group. | No/Yes         | 0000_0000h |

#### 9.3.102 MULTI-CAST BLOCK ALL UPPER 32-BITS REGISTER - OFFSET 1ECh

| BIT  | FUNCTION            | ТҮРЕ | DESCRIPTION                                                                                             | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------|------|---------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | MC_Block_All[63:32] | RW   | For each bit that is set, this Function is blocked from sending TLPs to the associated Multicast Group. | No/Yes         | 0000_0000h |

#### 9.3.103 MULTI-CAST BLOCK UNTRANSLATED REGISTER - OFFSET 1F0h

| BIT  | FUNCTION                        | ТҮРЕ | DESCRIPTION                                                                                                                   | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | MC_Block_<br>Untranslated[31:0] | RW   | For each bit that is set, this Function is blocked from sending TLPs containing Untranslated Addresses to the associated MCG. | No/Yes         | 0000_0000h |

## 9.3.104 MULTI-CAST BLOCK UNTRANSLATED UPPER 32-BITS REGISTER – OFFSET 1F4h

| BIT  | FUNCTION                         | ТҮРЕ | DESCRIPTION                                                                                                                   | EEPROM/<br>I2C | DEFAULT    |
|------|----------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | MC_Block_<br>Untranslated[63:32] | RW   | For each bit that is set, this Function is blocked from sending TLPs containing Untranslated Addresses to the associated MCG. | No/Yes         | 0000_0000h |







## 9.3.105 LTR EXTENDED CAPABILITY HEADER - OFFSET 200h (Upstream Port Only)

| BIT   | FUNCTION                           | ТҮРЕ | DESCRIPTION                                                                              | EEPROM/<br>I2C | DEFAULT                                                          |
|-------|------------------------------------|------|------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------|
| 15:0  | PCI Express Extended Capability ID | RO   | Read as 0018h to indicate that this is PCI Express Extended Capability register for LTR. | No             | 0018h if <u>8Ch.bit[11]</u> =1<br>0000h if <u>8Ch.bit[11]</u> =0 |
| 19:16 | Capability Version                 | RO   | Must be 1h for this version.                                                             | No             | 1h if <u>8Ch.bit[11]</u> =1<br>0h if <u>8Ch.bit[11]</u> =0       |
| 31:20 | Next Capability ID                 | RO   | Point to next PCI extended capability structure.                                         | Yes            | 210h if <u>8Ch.bit[11]</u> =1<br>000h if <u>8Ch.bit[11]</u> =0   |

## 9.3.106 MAX SNOOP LATENCY REGISTER - OFFSET 204h (Upstream Port Only)

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                                                      | EEPROM/<br>I2C | DEFAULT                                                        |
|-------|----------------------------|-------|--------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------|
| 9:0   | Max Snoop Latency<br>Value | RW    | Specifies the maximumsnoop latency that a device is permitted to request                         | No/Yes         | 0D0h if <u>8Ch.bit[11]</u> =1<br>000h if <u>8Ch.bit[11]</u> =0 |
| 12:10 | Max Snoop Latency<br>Scale | RW    | This register provides a scalefor the value contained within the Maximum SnoopLatencyValue field | No/Yes         | 000ь                                                           |
| 15:13 | Reserved                   | RsvdP | Not support.                                                                                     | No             | 000b                                                           |

## 9.3.107 MAX NO-SNOOP LATENCY REGISTER - OFFSET 204h (Upstream Port Only)

| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                                                         | EEPROM/<br>I2C | DEFAULT                                                        |
|-------|-------------------------------|-------|-----------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------|
| 25:16 | Max No-Snoop<br>Latency Value | RW    | Specifies the maximum no-snoop latency that a device is permitted to request                        | No/Yes         | 0D0h if <u>8Ch.bit[11]</u> =1<br>000h if <u>8Ch.bit[11]</u> =0 |
| 28:26 | Max No-Snoop<br>Latency Scale | RW    | This register provides a scalefor the value contained within the Maximum No-SnoopLatencyValue field | No/Yes         | 000ь                                                           |
| 31:29 | Reserved                      | RsvdP | Not support.                                                                                        | No             | 000b                                                           |

## 9.3.108 SECONDARY PCI EXPRESS EXTENDED CAPABILITY HEADER – OFFSET 210h

| BIT   | FUNCTION                                 | TYPE | DESCRIPTION                                                                                                | EEPROM/<br>I2C | DEFAULT                      |
|-------|------------------------------------------|------|------------------------------------------------------------------------------------------------------------|----------------|------------------------------|
| 15:0  | PCI Express<br>Extended Capability<br>ID | RO   | Read as 0019h to indicate that this is PCI Express Extended Capability register for Secondary PCI Express. | No             | 0019h                        |
| 19:16 | Capability Version                       | RO   | Must be 1h for this version.                                                                               | No             | 1h                           |
| 31:20 | Next Capability ID                       | RO   | Point to next PCI extended capability structure.                                                           | Yes            | 2B0h for Up<br>2A0h for Down |

#### 9.3.109 LINK CONTROL 3 REGISTER - OFFSET 214h

| BIT  | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Perform Equalization                             | RW    | When this bit is 1b and a 1b is written to the Retrain Link bit with the Target Link Speed field set to 8.0 GT/s, the downstream port must perform Link Equalization. | No/Yes         | 0       |
| 1    | Link Equalization<br>Request Interrupt<br>Enable | RW    | When set, this bit enables the generation of an interrupt to indicate that the Link Equalization bit has been set.                                                    | No/Yes         | 0       |
| 31:2 | Reserved                                         | RsvdP | Not support.                                                                                                                                                          | No             | 0000h   |





### 9.3.110 LANE ERROR STATUS REGISTER - OFFSET 218h

| BIT  | FUNCTION          | TYPE | DESCRIPTION                                                              | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------|------|--------------------------------------------------------------------------|----------------|------------|
| 31:0 | Lane Error Status | RW1C | Each bit indicates if the corresponding Lane detected a Lane-base error. | No/Yes         | 0000_0000h |

#### 9.3.111 LANE EQUALIZATION CONTROL REGISTER - OFFSET 21Ch/22C/230h

**Table 9-2 Lane Equalization Control Register Locations** 

| CFG_OFFSET | Lane Number |
|------------|-------------|
| 21Ch       | 0           |
| 21Eh       | 1           |
| 22Ch       | 2           |
| 22Eh       | 3           |
| 230h       | 4           |
| 232h       | 5           |

**Table 9-3 Lane Equalization Control Register Definitions** 

| BIT   | FUNCTION                                | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT                  |
|-------|-----------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------|
| 3:0   | Downstream Port<br>Transmitter Preset   | RW    | Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port.                             | No/Yes         | Oh for Up<br>8h for Down |
| 7:4   | Downstream Port<br>Receiver Preset Hint | RW    | Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | No/Yes         | Oh for Up<br>2h for Down |
| 11:8  | Upstream Port<br>Transmitter Preset     | RO    | For downstream ports, Field contains the Transmit Preset value sent or received during Link Equalization.  For upstream port, it is debugged used only.                                                  | Yes            | Oh for Up<br>8h for Down |
| 14:12 | Upstream Port<br>Receiver Preset Hint   | RO    | For downstream ports, Field contains the Receiver Preset Hint value sent or received during Link Equalization.  For upstream port, it is debugged used only.                                             | Yes            | Oh for Up<br>8h for Down |
| 15    | Reserved                                | RsvdP | Not support.                                                                                                                                                                                             | No             | 0                        |

# 9.3.112 DPC EXTENDED CAPABILITY HEADER – OFFSET 2A0h (Downstream Port Only)

| BIT   | FUNCTION                           | TYPE | DESCRIPTION                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|------|------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | PCI Express Extended Capability ID | RO   | Read as 001Dh to indicate that this is PCI Express Extended Capability register for DPC. | No             | 001Dh   |
| 19:16 | Capability Version                 | RO   | Must be 1h for this version.                                                             | No             | 1h      |
| 31:20 | Next Capability ID                 | RO   | Point to next PCI extended capability structure.                                         | Yes            | 2B0h    |

## 9.3.113 DPC CAPABILITY REGISTER - OFFSET 2A4h (Downstream Port Only)

| BIT  | FUNCTION                        | TYPE  | DESCRIPTION                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0  | DPC Interrupt<br>Message Number | RO    | This field indicates which MSI/MSI-X vector is used for the interrupt message generated in association with the DPC Capability structure. | No             | 01h     |
| 15:5 | Reserved                        | RsvdP | Not support.                                                                                                                              | No             | 0-0h    |



## 9.3.114 DPC CONTROL REGISTER - OFFSET 2A4h (Downstream Port Only)

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 17:16 | DPC Trigger Enable        | RW    | This field enables DPC and controls the conditions that cause DPC to be triggered.  00b DPC is disabled 01b DPC is enabled and is triggered when the Downstream port detects and unmasked uncorrectable error or when the Downstream port receives an ERR_FATAL message.  10b DPC is enabled and is triggered when the Downstream port detects an unmasked uncorrectable error or when the Downstream port receives an ERR_NONFATAL or ERR_FATAL message | No/Yes         | 00Ь     |
| 18    | DPC Completion<br>Control | RW    | This bit controls the Completion Status for Completions formed during DPC.  Ob: Completer Abort (CA) Completion Status 1b: Unsupported Request (UR) Completion Status                                                                                                                                                                                                                                                                                    | No/Yes         | 0       |
| 19    | DPC Interrupt<br>Enable   | RW    | When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered.                                                                                                                                                                                                                                                                                                                                                       | No/Yes         | 0       |
| 20    | DPC ERR_COR<br>Enable     | RW    | When set, this bit enables the sending of an ERR_COR message to indicate that DPC has been triggered.                                                                                                                                                                                                                                                                                                                                                    | No/Yes         | 0       |
| 31:21 | Reserved                  | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                             | No             | 0-0h    |

## 9.3.115 DPC STATUS REGISTER - OFFSET 2A8h (Downstream Port Only)

| BIT  | FUNCTION             | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|------|----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | DPC Trigger Status   | RW1C  | When set, this bit indicates that DPC has been triggered.                                                                                                                                                                              | No/Yes         | 0       |
| 2:1  | DPC Trigger Reason   | RW1C  | This field indicates why DPC has been triggered.  00b DPC was triggered due to an unmasked uncorrectable error 01b DPC was triggered due to receiving an ERR_NONFATAL 10b DPC was triggered due to receiving an ERR_FATAL 11b Reserved | No/Yes         | 00Ъ     |
| 3    | DPC Interrupt Status | RW1C  | This bit is set if DPC is triggered while the DPC interrupt Enable bit is set.                                                                                                                                                         | No/Yes         | 0       |
| 15:4 | Reserved             | RsvdP | Not support.                                                                                                                                                                                                                           | No             | 0-0h    |

## 9.3.116 DPC ERROR SOURCE ID REGISTER – OFFSET 2A8h (Downstream Port Only)

| BIT   | FUNCTION            | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 31:16 | DPC Error Source ID | RO   | When the DPC Trigger Reason field indicates that DPC was triggered due to the reception of an ERR_NONFATAL or ERR_FATAL, this register contains the Requester ID of the received message. Otherwise, the value of this register is undefined. | No             | 0000h   |

## 9.3.117 LI PM SUBSTATES ENHANCED CAPABILITY HEADER - OFFSET 2B0h

| BIT   | FUNCTION                           | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | PCI Express Extended Capability ID | RO   | Read as 001Eh to indicate that this is PCI Express Extended Capability register for L1 PM Substates. | No             | 001Eh   |
| 19:16 | Capability Version                 | RO   | Must be 1h for this version.                                                                         | No             | 1h      |
| 31:20 | Next Capability ID                 | RO   | Point to next PCI extended capability structure.                                                     | Yes            | 300h    |



### 9.3.118 L1 PM SUBSTATES CAPABILITY REGISTER - OFFSET 2B4h

| BIT  | FUNCTION                     | TYPE  | DESCRIPTION                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|------|------------------------------|-------|----------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | PCI-PM L1.2<br>Supported     | RO    | When set this bit indicates that PCI-PM L1.2 is supported.                                                           | Yes            | 0       |
| 1    | PCI-PM L1.1<br>Supported     | RO    | When set this bit indicates that PCI-PM L1.1 is supported and must be set by all ports implementing L1 PM Substates. | Yes            | 0       |
| 2    | Reserved                     | RsvdP | Not support.                                                                                                         | No             | 0       |
| 3    | Reserved                     | RsvdP | Not support.                                                                                                         | No             | 0       |
| 4    | L1 PM Substates<br>Supported | RO    | When set this bit indicates that this port supports L1 PM Substates.                                                 | Yes            | 1       |
| 31:5 | Reserved                     | RsvdP | Not support.                                                                                                         | No             | 0-0h    |

## 9.3.119 L1 PM SUBSTATES CONTROL 1 REGISTER - OFFSET 2B8h

| BIT  | FUNCTION           | TYPE  | DESCRIPTION                                                                             | EEPROM/<br>I2C | DEFAULT |
|------|--------------------|-------|-----------------------------------------------------------------------------------------|----------------|---------|
| 0    | PCI-PM L1.2 Enable | RW    | When set this bit enables PCI-PM L1.2. Required for both upstream and downstream ports. | No/Yes         | 0       |
| 1    | PCI-PM L1.1 Enable | RW    | When set this bit enables PCI-PM L1.1. Required for both upstream and downstream ports. | No/Yes         | 0       |
| 31:2 | Reserved           | RsvdP | Not support.                                                                            | No             | 0-0h    |

#### 9.3.120 L1 PM SUBSTATES CONTROL 2 REGISTER - OFFSET 2BCh

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.3.121 VENDOR-SPECIFIC ENHANCED CAPABILITY HEADER - OFFSET 300h

| BIT   | FUNCTION                           | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | PCI Express Extended Capability ID | RO   | Read as 000Bh to indicate that this is PCI Express Extended Capability register for Vendor-Specific. | No             | 000Bh   |
| 19:16 | Capability Version                 | RO   | Must be 1h for this version.                                                                         | No             | 1h      |
| 31:20 | Next Capability ID                 | RO   | Points to 000h.                                                                                      | No             | 000h    |

### 9.3.122 VENDOR-SPECIFIC HEADER - OFFSET 304h

| BIT   | FUNCTION    | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | VSEC ID     | RO   | This field is a vendor-defined ID number that indicates the nature and format of the VSEC structure. | Yes            | 0000h   |
| 19:16 | VSEC Rev    | RO   | This field is a vendor-defined version number that indicates the version of the VSEC structure.      | No             | Oh      |
| 31:20 | VSEC Length | RO   | This field indicates the number of bytes in the entire VSEC structure.                               | Yes            | 560h    |

## 9.3.123 EEPROM CONTROL REGISTER - OFFSET 308h (Upstream Port Only)

| BIT | FUNCTION     | ТҮРЕ  | DESCRIPTION                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-----|--------------|-------|-------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | EEPROM Start | RW    | Starts the EEPROM read or write cycle. This bit will auto Clear to 0 when access is completed.  1b: start read or write cycle | Yes            | 0       |
| 3:1 | Reserved     | RsvdP | Not support.                                                                                                                  | No             | 000b    |



| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 4     | EEPROM Autoload<br>Status     | RO    | 0b: EEPROM autoload is unsuccessful or is disabled 1b: EEPROM autoload occurred successfully after PERST_L.                                                               | No             | 0       |
| 5     | EEPROM is in programming mode | RO    | 0b: EEPROM is in auto-load mode 1b: EEPROM is in programming mode                                                                                                         | Yes            | 1       |
| 7:6   | EEPROM Clock<br>Rate          | RW    | Determines the frequency of the EEPROM clock which is derived from the primary clock.  00b: 500MHz/128 01b: 500MHz/(128*2) 10b: 500MHz/(128*4) 11b: 500MHz/(128*8)        | Yes            | 00ь     |
| 15:8  | EEPROM Status                 | RO    | Indicate the eeprom status reflected by EEPROM read.                                                                                                                      | No             | 00h     |
| 23:16 | EEPROM Command                | RW    | 01h: write STATUS register 02h: EEPROM write 03h: EEPROM read 04h: disable write operation 05h: read STATUS register 06h: enable write operation C7h: erase entire EEPROM | Yes            | 00h     |
| 30:24 | Reserved                      | RsvdP | Not support.                                                                                                                                                              | No             | 00h     |
| 31    | Size 64K Mode                 | RW    | 0b: EEPROM size is less or equal to 64K<br>1b: EEPROM size is larger 64K                                                                                                  | Yes            | 0       |

# 9.3.124 EEPROM ADDRESS AND DATA REGISTER – OFFSET 30Ch (Upstream Port Only)

| BIT   | FUNCTION       | ТҮРЕ | DESCRIPTION                  | EEPROM/<br>I2C | DEFAULT |
|-------|----------------|------|------------------------------|----------------|---------|
| 15:0  | EEPROM Address | RW   | Contains the EEPROM address. | Yes            | 0000h   |
| 31:16 | EEPROM Data    | RW   | Contains the EEPROM data.    | Yes            | 0000h   |

## 9.3.125 DEBUGOUT CONTROL REGISTER - OFFSET 310h (Port 0 Only)

| BIT   | FUNCTION                | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0   | Debug Mode Select       | RW    | Debug mode select. Selects a signal group for probing the current internal status. For example, "0" represents LTSSM signal group. As to other values, please inquire internal team for further information, | Yes            | 0_0000ь |
| 7:5   | Debug<br>Port_Select_S1 | RW    | Debug port select s1. Selects a port number for monitoring at a given signal group.                                                                                                                          | Yes            | 000b    |
| 8     | DebugPort_<br>Select_S2 | RW    | Debugport select s2.                                                                                                                                                                                         | Yes            | 0       |
| 9     | Debug Output Start      | RW    | Start to capture debug output data.                                                                                                                                                                          | Yes            | 0       |
| 31:10 | Reserved                | RsvdP | Not support.                                                                                                                                                                                                 | No             | 0-0h    |

## 9.3.126 DEBUGOUT DATA REGISTER - OFFSET 314h (Port 0 Only)

| BIT | FUNCTION          | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 9:0 | Debug Output Data | RO   | Content of the debug output data.  For example, if LTSSM signal group is selected, the meaning of debug output data is as follows.  001h: detect 002h: polling 004h: configuration 008h: L0 010h: L1 020h: L2 040h: disable | No             | 000h    |







| BIT   | FUNCTION | ТҮРЕ  | DESCRIPTION      | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|------------------|----------------|---------|
|       |          |       | 080h: hot-reset  |                |         |
|       |          |       | 100h: loopback   |                |         |
|       |          |       | 200h: recovery   |                |         |
|       |          |       | Others: Reserved |                |         |
| 31:10 | Reserved | RsvdP | Not support      | No             | 0000_0h |

## 9.3.127 I2C CONTROL AND STATUS REGISTER - OFFSET 318h (Port 0 Only)

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                            | EEPROM/<br>I2C | DEFAULT   |
|-------|----------------------------|-------|--------------------------------------------------------|----------------|-----------|
| 0     | Reserved                   | RsvdP | Not support.                                           | No             | 0         |
| 7:1   | I2C Address [6:0]          | RW    | Set I2C Address [6:0]                                  | Yes            | 1101_111b |
| 8     | ARP_Disable                | RW    | Test used only.                                        | Yes            | 1         |
| 9     | PEC Check Disable          | RW    | 0b: enable PEC check 1b: disable PEC check             | Yes            | 1         |
| 10    | AV Flag                    | RW    | Test used only.                                        | Yes            | 0         |
| 11    | AR Flag                    | RW    | Test used only.                                        | Yes            | 0         |
| 13:12 | UDID Addr Type             | RW    | Test used only.                                        | Yes            | 00b       |
| 14    | UDID PEC Support           | RW    | Test used only.                                        | Yes            | 1         |
| 15    | Cross Strapping<br>Done    | RO    | Test used only.                                        | No             | 0         |
| 23:16 | UDID Vendor ID             | RW    | Test used only.                                        | Yes            | B0h       |
| 26:24 | UDID Revision ID           | RW    | Test used only.                                        | Yes            | 001b      |
| 27    | Fty Test 0                 | RW    | Test used only.                                        | Yes            | 0         |
| 28    | I2C In Progress            | RO    | 0b: I2C interface is idle<br>1b: I2C interface is busy | No             | 1         |
| 29    | PEC Check Fail             | RO    | 0b: PEC check successfully 1b: PEC check failed        | No             | 0         |
| 30    | Unsupported I2C<br>Command | RO    | 0b: supported command 1b: unsupported command          | No             | 0         |
| 31    | Reserved                   | RO    | Not support.                                           | No             | 1         |

## 9.3.128 GPIO 0-15 DIRECTION CONTROL REGISTER – OFFSET 31Ch (Port 0 Only)

| BIT | FUNCTION                      | ТҮРЕ | DESCRIPTION                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | GPIO[0]<br>Source/Destination | RW   | As Input:  0b: Input Data Register (offset 328h[0])  1b: General Interrupt (INTx, MSI)  As Output:  0b: From GPIO[0] Output Data register (offset 330h[0])  1b: Reserved | Yes            | 0       |
| 1   | GPIO[0] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                  | Yes            | 0       |
| 2   | GPIO[1]<br>Source/Destination | RW   | As Input: 0b: Input Data Register (offset 328h[1]) 1b: General Interrupt (INTx, MSI) As Output: 0b: From GPIO[1] Output Data register (offset 330h[1]) 1b: Reserved      | Yes            | 0       |
| 3   | GPIO[1] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                  | Yes            | 0       |
| 4   | GPIO[2]<br>Source/Destination | RW   | As Input:  0b: Input Data Register (offset 328h[2])  1b: General Interrupt (INTx, MSI)  As Output:  0b: From GPIO[2] Output Data register (offset 330h[2])  1b: Reserved | Yes            | 0       |
| 5   | GPIO[2] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                  | Yes            | 0       |





PI7C9X3G606GP

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 6     | GPIO[3]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[3])  1b: General Interrupt (INTx, MSI)  As Output:  0b: From GPIO[3] Output Data register (offset 330h[3])  1b: Reserved       | Yes            | 0       |
| 7     | GPIO[3] Direction<br>Control   | RW    | Ob: Input 1b: Output                                                                                                                                                           | Yes            | 0       |
| 8     | GPIO[4]<br>Source/Destination  | RW    | As Input:  Ob: Input Data Register (offset 328h[4])  1b: General Interrupt (INTx, MSI)  As Output:  Ob: From GPIO[4] Output Data register (offset 330h[4])  1b: Reserved       | Yes            | 0       |
| 9     | GPIO[4] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                        | Yes            | 0       |
| 10    | GPIO[5]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[5])  1b: General Interrupt (INTx, MSI)  As Output:  0b: From GPIO[5] Output Data register (offset 330h[5])  1b: Reserved       | Yes            | 0       |
| 11    | GPIO[5] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                        | Yes            | 0       |
| 12    | GPIO[6]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[6])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[6] Output Data register (offset 330h[6])  1b: Reserved     | Yes            | 0       |
| 13    | GPIO[6] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                        | Yes            | 0       |
| 14    | GPIO[7]<br>Source/Destination  | RW    | As Input:  Ob: Input Data Register (offset 328h[7])  1b: General Interrupt (INTx or MSI)  As Output:  Ob: From GPIO[7] Output Data register (offset 330h[7])  1b: Reserved     | Yes            | 0       |
| 15    | GPIO[7] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                        | Yes            | 0       |
| 16    | GPIO[8]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[8])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[8] Output Data register (offset 330h[8])  1b: Reserved     | Yes            | 0       |
| 17    | GPIO[8] Direction<br>Control   | RW    | Ob: Input 1b: Output                                                                                                                                                           | Yes            | 0       |
| 18    | GPIO[9]<br>Source/Destination  | RW    | As Input:  Ob: Input Data Register (offset 328h[9])  1b: General Interrupt (INTx or MSI)  As Output:  Ob: From GPIO[9] Output Data register (offset 330h[9])  1b: Resrved      | Yes            | 0       |
| 19    | GPIO[9] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                        | Yes            | 0       |
| 23:20 | Reserved                       | RsvdP | Not support.                                                                                                                                                                   | No             | 0h      |
| 24    | GPIO[12]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 328h[12]))  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[12] Output Data register (offset 330h[12])  1b: Reserved | Yes            | 0       |
| 25    | GPIO[12] Direction<br>Control  | RW    | 0b: Input 1b: Output                                                                                                                                                           | Yes            | 0       |





| BIT | FUNCTION                       | ТҮРЕ | DESCRIPTION                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 26  | GPIO[13]<br>Source/Destination | RW   | As Input: 0b: Input Data Register (offset 328h[13]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[13] Output Data register (offset 330h[13]) 1b: Reserved | Yes            | 0       |
| 27  | GPIO[13] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                  | Yes            | 0       |
| 28  | GPIO[14]<br>Source/Destination | RW   | As Input: 0b: Input Data Register (offset 328h[14]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[14] Output Data register (offset 330h[14]) 1b: Reserved | Yes            | 0       |
| 29  | GPIO[14] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                  | Yes            | 0       |
| 30  | GPIO[15]<br>Source/Destination | RW   | As Input: 0b: Input Data Register (offset 328h[15]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[15] Output Data register (offset 330h[15]) 1b: Reserved | Yes            | 0       |
| 31  | GPIO[15] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                  | Yes            | 0       |

## 9.3.129 GPIO 16-31 DIRECTION CONTROL REGISTER - OFFSET 320h (Port 0 Only)

| BIT | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | Reserved                       | RsvdP | Not support.                                                                                                                                                                | No             | 0       |
| 1   | Reserved                       | RsvdP | Not support.                                                                                                                                                                | No             | 0       |
| 2   | GPIO[17]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 32Ch[1])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[17] Output Data register (offset 334h[1])  1b: Reserved | Yes            | 0       |
| 3   | GPIO[17] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 4   | GPIO[18]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 32Ch[2])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[18] Output Data register (offset 334h[2])  1b: Reserved | Yes            | 0       |
| 5   | GPIO[18] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 6   | GPIO[19]<br>Source/Destination | RW    | As Input: 0b: Input Data Register (offset 32Ch[3]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[19] Output Data register (offset 334h[3]) 1b: Reserved      | Yes            | 0       |
| 7   | GPIO[19] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 8   | GPIO[20]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 32Ch[4])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[20] Output Data register (offset 334h[4])  1b: Reserved | Yes            | 0       |
| 9   | GPIO[20] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |





| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 10    | GPIO[21]<br>Source/Destination | RW    | As Input: 0b: Input Data Register (offset 32Ch[5]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[21] Output Data register (offset 334h[5]) 1b: Reserved | Yes            | 0       |
| 11    | GPIO[21] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                | Yes            | 0       |
| 12    | GPIO[22]<br>Source/Destination | RW    | As Input: 0b: Input Data Register (offset 32Ch[6]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[22] Output Data register (offset 334h[6]) 1b: Reserved | Yes            | 0       |
| 13    | GPIO[22] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                | Yes            | 0       |
| 14    | GPIO[23]<br>Source/Destination | RW    | As Input: 0b: Input Data Register (offset 32Ch[7]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[23] Output Data register (offset 334h[7]) 1b: Reserved | Yes            | 0       |
| 15    | GPIO[23] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                | Yes            | 0       |
| 31:16 | Reserved                       | RsvdP | Not support.                                                                                                                                                           | No             | 0000h   |

## 9.3.130 GPIO INPUT DE-BOUNCE REGISTER - OFFSET 324h (Port 0 Only)

| BIT  | FUNCTION                          | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | GPIOx Input De-<br>Bounce Control | RW   | Controls de-bounce when the corresponding GPIOx signal is configured as an input. Bit[31:0] correspond to GPIO[31:0], respectively.  Ob: GPIOx input is not de-bounced 1b: GPIOx input is de-bounced For 3G606, bit[31:24;16;11:10] are reserved | Yes            | 0000_0000h |

## 9.3.131 GPIO 0-15 INPUT DATA REGISTER - OFFSET 328h (Port 0 Only)

| BIT | FUNCTION           | ТҮРЕ | DESCRIPTION                                                                                                                                                                  | EEPROM/<br>I2C | DEFAULT           |
|-----|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|
| 0   | GPIO[0] Input Data | RO   | GPIO[0] Input Data Return 0 if GPIO[0] is configured as an output (offset 31Ch[1]=1) Return the state of GPIO[0] pin if GPIO[0] is configured as an input (offset 31Ch[1]=0) | No             | Set by<br>GPIO[0] |
| 1   | GPIO[1] Input Data | RO   | GPIO[1] Input Data Return 0 if GPIO[1] is configured as an output (offset 31Ch[3]=1) Return the state of GPIO[1] pin if GPIO[1] is configured as an input (offset 31Ch[3]=0) | No             | Set by<br>GPIO[1] |
| 2   | GPIO[2] Input Data | RO   | GPIO[2] Input Data Return 0 if GPIO[2] is configured as an output (offset 31Ch[5]=1) Return the state of GPIO[2] pin if GPIO[2] is configured as an input (offset 31Ch[5]=0) | No             | Set by<br>GPIO[2] |
| 3   | GPIO[3] Input Data | RO   | GPIO[3] Input Data Return 0 if GPIO[3] is configured as an output (offset 31Ch[7]=1) Return the state of GPIO[3] pin if GPIO[3] is configured as an input (offset 31Ch[7]=0) | No             | Set by<br>GPIO[3] |
| 4   | GPIO[4] Input Data | RO   | GPIO[4] Input Data Return 0 if GPIO[4] is configured as an output (offset 31Ch[9]=1) Return the state of GPIO[4] pin if GPIO[4] is configured as an input (offset 31Ch[9]=0) | No             | Set by<br>GPIO[4] |



| BIT | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT            |
|-----|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|
| 5   | GPIO[5] Input Data  | RO    | GPIO[5] Input Data Return 0 if GPIO[5] is configured as an output (offset 31Ch[11]=1) Return the state of GPIO[5] pin if GPIO[5] is configured as an input (offset 31Ch[11]=0)     | No             | Set by<br>GPIO[5]  |
| 6   | GPIO[6] Input Data  | RO    | GPIO[6] Input Data Return 0 if GPIO[6] is configured as an output (offset 31Ch[13]=1) Return the state of GPIO[6] pin if GPIO[6] is configured as an input (offset 31Ch[13]=0)     | No             | Set by<br>GPIO[6]  |
| 7   | GPIO[7] Input Data  | RO    | GPIO[7] Input Data Return 0 if GPIO[7] is configured as an output (offset 31Ch[15]=1) Return the state of GPIO[7] pin if GPIO[7] is configured as an input (offset 31Ch[15]=0)     | No             | Set by<br>GPIO[7]  |
| 8   | GPIO[8] Input Data  | RO    | GPIO[8] Input Data Return 0 if GPIO[8] is configured as an output (offset 31Ch[17]=1) Return the state of GPIO[8] pin if GPIO[8] is configured as an input (offset 31Ch[17]=0)     | No             | Set by<br>GPIO[8]  |
| 9   | GPIO[9] Input Data  | RO    | GPIO[9] Input Data Return 0 if GPIO[9] is configured as an output (offset 31Ch[19]=1) Return the state of GPIO[9] pin if GPIO[9] is configured as an input (offset 31Ch[19]=0)     | No             | Set by<br>GPIO[9]  |
| 10  | Reserved            | RsvdP | Not support.                                                                                                                                                                       | No             | 0                  |
| 11  | Reserved            | RsvdP | Not support.                                                                                                                                                                       | No             | 0                  |
| 12  | GPIO[12] Input Data | RO    | GPIO[12] Input Data Return 0 if GPIO[12] is configured as an output (offset 31Ch[25]=1) Return the state of GPIO[12] pin if GPIO[12] is configured as an input (offset 31Ch[25]=0) | No             | Set by<br>GPIO[12] |
| 13  | GPIO[13] Input Data | RO    | GPIO[13] Input Data Return 0 if GPIO[13] is configured as an output (offset 31Ch[27]=1) Return the state of GPIO[13] pin if GPIO[13] is configured as an input (offset 31Ch[27]=0) | No             | Set by<br>GPIO[13] |
| 14  | GPIO[14] Input Data | RO    | GPIO[14] Input Data Return 0 if GPIO[14] is configured as an output (offset 31Ch[29]=1) Return the state of GPIO[14] pin if GPIO[14] is configured as an input (offset 31Ch[29]=0) | No             | Set by<br>GPIO[14] |
| 15  | GPIO[15] Input Data | RO    | GPIO[15] Input Data Return 0 if GPIO[15] is configured as an output (offset 31Ch[31]=1) Return the state of GPIO[15] pin if GPIO[15] is configured as an input (offset 31Ch[31]=0) | No             | Set by<br>GPIO[15] |
|     |                     |       |                                                                                                                                                                                    |                |                    |

## 9.3.132 GPIO 16-31 INPUT DATA REGISTER - OFFSET 32Ch (Port 0 Only)

| BIT | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT            |
|-----|---------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|
| 0   | Reserved            | RsvdP | Not support.                                                                                                                                                                     | No             | 0                  |
| 1   | GPIO[17] Input Data | RO    | GPIO[17] Input Data Return 0 if GPIO[17] is configured as an output (offset 320h[3]=1) Return the state of GPIO[17] pin if GPIO[17] is configured as an input (offset 320h[3]=0) | Yes            | Set by<br>GPIO[17] |
| 2   | GPIO[18] Input Data | RO    | GPIO[18] Input Data Return 0 if GPIO[18] is configured as an output (offset 320h[5]=1) Return the state of GPIO[18] pin if GPIO[18] is configured as an input (offset 320h[5]=0) | Yes            | Set by<br>GPIO[18] |
| 3   | GPIO[19] Input Data | RO    | GPIO[19] Input Data Return 0 if GPIO[19] is configured as an output (offset 320h[7]=1) Return the state of GPIO[19] pin if GPIO[19] is configured as an input (offset 320h[7]=0) | Yes            | Set by<br>GPIO[19] |
| 4   | GPIO[20] Input Data | RO    | GPIO[20] Input Data Return 0 if GPIO[20] is configured as an output (offset 320h[9]=1) Return the state of GPIO[20] pin if GPIO[20] is configured as an input (offset 320h[9]=0) | Yes            | Set by<br>GPIO[20] |



| PI7 | C9X: | 3G60 | 6GP |
|-----|------|------|-----|

| BIT  | FUNCTION            | TYPE  | DESCRIPTION                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT            |
|------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|
| 5    | GPIO[21] Input Data | RO    | GPIO[21] Input Data Return 0 if GPIO[21] is configured as an output (offset 320h[11]=1) Return the state of GPIO[21] pin if GPIO[21] is configured as an input (offset 320h[11]=0) | Yes            | Set by<br>GPIO[21] |
| 6    | GPIO[22] Input Data | RO    | GPIO[22] Input Data Return 0 if GPIO[22] is configured as an output (offset 320h[13]=1) Return the state of GPIO[22] pin if GPIO[22] is configured as an input (offset 320h[13]=0) | Yes            | Set by<br>GPIO[22] |
| 7    | GPIO[23] Input Data | RO    | GPIO[23] Input Data Return 0 if GPIO[23] is configured as an output (offset 320h[15]=1) Return the state of GPIO[23] pin if GPIO[23] is configured as an input (offset 320h[15]=0) | Yes            | Set by<br>GPIO[23] |
| 31:8 | Reserved            | RsvdP | Not support.                                                                                                                                                                       | Yes            | 0000_00h           |

## 9.3.133 GPIO 0-15 OUTPUT DATA REGISTER - OFFSET 330h (Port 0 Only)

| BIT   | FUNCTION                | TYPE  | DESCRIPTION                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | GPIO[0] Output Data     | RW    | GPIO[0] Output Data The value written to this bit is driven to GPIO[0] output if GPIO[0] is configured as an output (offset 31Ch[1]=1)     | Yes            | 0       |
| 1     | GPIO[1] Output Data     | RW    | GPIO[1] Output Data  The value written to this bit is driven to GPIO[1] output if GPIO[1] is configured as an output (offset 31Ch[3]=1)    | Yes            | 0       |
| 2     | GPIO[2] Output Data     | RW    | GPIO[2] Output Data  The value written to this bit is driven to GPIO[2] output if GPIO[2] is configured as an output (offset 31Ch[5]=1)    | Yes            | 0       |
| 3     | GPIO[3] Output Data     | RW    | GPIO[3] Output Data  The value written to this bit is driven to GPIO[3] output if GPIO[3] is configured as an output (offset 31Ch[7]=1)    | Yes            | 0       |
| 4     | GPIO[4] Output Data     | RW    | GPIO[4] Output Data  The value written to this bit is driven to GPIO[4] output if GPIO[4] is configured as an output (offset 31Ch[9]=1)    | Yes            | 0       |
| 5     | GPIO[5] Output Data     | RW    | GPIO[5] Output Data The value written to this bit is driven to GPIO[5] output if GPIO[5] is configured as an output (offset 31Ch[11]=1)    | Yes            | 0       |
| 6     | GPIO[6] Output Data     | RW    | GPIO[6] Output Data  The value written to this bit is driven to GPIO[6] output if GPIO[6] is configured as an output (offset 31Ch[13]=1)   | Yes            | 0       |
| 7     | GPIO[7] Output Data     | RW    | GPIO[7] Output Data  The value written to this bit is driven to GPIO[7] output if GPIO[7] is configured as an output (offset 31Ch[15]=1)   | Yes            | 0       |
| 8     | GPIO[8] Output Data     | RW    | GPIO[8] Output Data  The value written to this bit is driven to GPIO[8] output if GPIO[8] is configured as an output (offset 31Ch[17]=1)   | Yes            | 0       |
| 9     | GPIO[9] Output Data     | RW    | GPIO[9] Output Data The value written to this bit is driven to GPIO[9] output if GPIO[9] is configured as an output (offset 31Ch[19]=1)    | Yes            | 0       |
| 10    | Reserved                | RsvdP | Not support.                                                                                                                               | No             | 0       |
| 11    | Reserved                | RsvdP | Not support.                                                                                                                               | No             | 0       |
| 12    | GPIO[12] Output<br>Data | RW    | GPIO[12] Output Data The value written to this bit is driven to GPIO[12] output if GPIO[12] is configured as an output (offset 31Ch[25]=1) | Yes            | 0       |
| 13    | GPIO[13] Output<br>Data | RW    | GPIO[13] Output Data The value written to this bit is driven to GPIO[13] output if GPIO[13] is configured as an output (offset 31Ch[27]=1) | Yes            | 0       |
| 14    | GPIO[14] Output<br>Data | RW    | GPIO[14] Output Data The value written to this bit is driven to GPIO[14] output if GPIO[14] is configured as an output (offset 31Ch[29]=1) | Yes            | 0       |
| 15    | GPIO[15] Output<br>Data | RW    | GPIO[15] Output Data The value written to this bit is driven to GPIO[15] output if GPIO[15] is configured as an output (offset 31Ch[31]=1) | Yes            | 0       |
| 31:16 | Reserved                | RsvdP | Not support.                                                                                                                               | No             | 0000h   |



## 9.3.134 GPIO 16-31 OUTPUT DATA REGISTER - OFFSET 334h (Port 0 Only)

| BIT  | FUNCTION                | ТҮРЕ  | DESCRIPTION                                                                                                                                 | EEPROM/<br>I2C | DEFAULT  |
|------|-------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|
| 0    | Reserved                | RsvdP | Not support.                                                                                                                                | No             | 0        |
| 1    | GPIO[17] Output<br>Data | RW    | GPIO[17] Output Data The value written to this bit is driven to GPIO[17] output if GPIO[17] is configured as an output (offset 320h[3]=1)   | Yes            | 0        |
| 2    | GPIO[18] Output<br>Data | RW    | GPIO[18] Output Data The value written to this bit is driven to GPIO[18] output if GPIO[18] is configured as an output (offset 320h[5]=1)   | Yes            | 0        |
| 3    | GPIO[19] Output<br>Data | RW    | GPIO[19] Output Data  The value written to this bit is driven to GPIO[19] output if GPIO[19] is configured as an output (offset 320h[7]=1)  | Yes            | 0        |
| 4    | GPIO[20] Output<br>Data | RW    | GPIO[20] Output Data The value written to this bit is driven to GPIO[20] output if GPIO[20] is configured as an output (offset 320h[9]=1)   | Yes            | 0        |
| 5    | GPIO[21] Output<br>Data | RW    | GPIO[21] Output Data  The value written to this bit is driven to GPIO[21] output if GPIO[21] is configured as an output (offset 320h[11]=1) | Yes            | 0        |
| 6    | GPIO[22] Output<br>Data | RW    | GPIO[22] Output Data The value written to this bit is driven to GPIO[22] output if GPIO[22] is configured as an output (offset 320h[13]=1)  | Yes            | 0        |
| 7    | GPIO[23] Output<br>Data | RW    | GPIO[23] Output Data The value written to this bit is driven to GPIO[23] output if GPIO[23] is configured as an output (offset 320h[15]=1)  | Yes            | 0        |
| 31:8 | Reserved                | RsvdP | Not support.                                                                                                                                | No             | 0000_00h |

## 9.3.135 GPIO 0-31 INTERRUPT POLARITY REGISTER - OFFSET 338h (Port 0 Only)

| BIT  | FUNCTION                   | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                             | EEPROM/<br>I2C | DEFAULT    |
|------|----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | GPIO Interrupt<br>Polarity | RW   | Controls whether GPIO Interrupt input is Active-Low or Active-High for the corresponding GPIOx signal. Bit[31:0] correspond to GPIO[31:0], respectively.  0b: GPIOx Interrupt input is Active-Low 1b: GPIOx Interrupt input is Active-High  For 3G606. bit[31:24:16:11:10] are reserved | Yes            | 0000_0000h |

## 9.3.136 GPIO 0-31 INTERRUPT STATUS REGISTER - OFFSET 33Ch (Port 0 Only)

| BIT  | FUNCTION                 | TYPE | DESCRIPTION                                                                                                                                                                                                                                             | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | GPIO Interrupt<br>Status | RO   | Indicates whether GPIO interrupt are inactive or active for the corresponding GPIOx signal. Bit[31:0] correspond to GPIO[31:0] respectively.  Ob: GPIOx interrupt is inactive 1b: GPIOx interrupt is active For 3G606, bit[31:24;16;11:10] are reserved | No             | 0000_0000h |

### 9.3.137 GPIO 0-31 INTERRUPT MASK REGISTER - OFFSET 340h (Port 0 Only)

| BIT  | FUNCTION            | TYPE | DESCRIPTION                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | GPIO Interrupt Mask | RW   | Indicates whether GPIO interrupts are masked or not masked for the corresponding GPIOx signal. Bit[31:0] correspond to GPIO[31:0], respectively.  0b: GPIOx interrupt is unmasked 1b: GPIOx interrupt is masked | Yes            | 0000_0000h |







| BIT | FUNCTION | ТҮРЕ | DESCRIPTION                                 | EEPROM/<br>I2C | DEFAULT |
|-----|----------|------|---------------------------------------------|----------------|---------|
|     |          |      | For 3G606, bit[31:24;16;11:10] are reserved |                |         |

## 9.3.138 OPERATION MODE REGISTER - OFFSET 348h (Port 0 Only)

| BIT   | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT                     |
|-------|-----------------|-------|--------------------------------------------------------------------------------------------------------------|----------------|-----------------------------|
| 2:0   | Reserved        | RsvdP | Not support                                                                                                  | No             | 000b                        |
| 5:3   | pkgsel          | RO    | Package Bonding option.                                                                                      | No             | 000b                        |
| 8:6   | portcfg         | RO    | Port/lane configuration settings.  010b: 3 x2 ports 100b: 1 x2, 4 x1 ports 101b: 6 x1 ports Others: Reserved | No             | Set by PORTCFG [2:0]        |
| 10:9  | chipmode        | RO    | Chip operation mode selection.  00b: Normal mode 01b: iddq/mbist mode 10b: AC JTAG mode 11b: phy_mode        | No             | Set by<br>CHIPMODE[<br>1:0] |
| 12:11 | Reserved        | RsvdP | Not support                                                                                                  | No             | 00b                         |
| 13    | ckmode          | RO    | Reference clock modes.  0b: base mode 1b: CDEP separate reference mode                                       | No             | Set by<br>CKMODE            |
| 14    | dma_mode        | RO    | 0b: disable DMA<br>1b: enable DMA                                                                            | No             | 0                           |
| 20:15 | upport_sel      | RO    | Upstream port selection.                                                                                     | No             | 0000_00b                    |
| 21    | CDEP_mode       | RO    | 0b: disable CDEP<br>1b: enable CDEP                                                                          | No             | 0                           |
| 22    | scan_tm         | RO    | 0b: normal mode<br>1b: scan mode                                                                             | No             | 0                           |
| 23    | hotplug_pin_en  | RO    | 0b: GPIO[23:17;15:12;9:0] are GPIO pins<br>1b: GPIO[23:17;15:12;9:0] are used as hot plug pins               | No             | Set by HOT_PLUG EN_L        |
| 24    | surprised_hp_en | RO    | 0b: disable surprise hot-plug 1b: enable surprise hot-plug                                                   | No             | 1                           |
| 25    | ioe_40bit_en    | RO    | 0b: support 16 bit IOE<br>1b: support 40 bit IOE                                                             | No             | 0                           |
| 26    | clkbuf_pd       | RO    | 0b: clock buffer is in normal mode 1b: clock buffer is in power down mode                                    | No             | 0                           |
| 27    | pm_11_1_en      | RO    | 0b: GPIO[15:12;9:8] are GPIO pins<br>1b: GPIO[15:12;9:8] are used as CLKREQ_L[7:4;1:0]                       | No             | Set by PM_L11_EN _L         |
| 30:28 | i2caddr_out     | RO    | Indicate I2C address.                                                                                        | No             | 111b                        |
| 31    | Reserved        | RO    | Not support                                                                                                  | No             | 1                           |

## 9.3.139 CLOCK BUFFER CONTROL REGISTER - OFFSET 34Ch (Port 0 Only)

| BIT   | FUNCTION         | ТҮРЕ  | DESCRIPTION                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Clock OE Control | RW    | 0b disable clock output 1b enable clock output                                                                                | Yes            | FFh     |
| 8     | Clock Power Down | RW    | 0b power on<br>1b power down                                                                                                  | Yes            | 0       |
| 9     | Control Enable   | RW    | 0b disable to use this register control clock buffer output 1b enable to use this register control clock buffer output        | Yes            | 0       |
| 10    | Clock Source Sel | RW    | 0b input clock buffer source is from differential clock pad 1b input clock buffer source is from CMOS single end clock source | Yes            | 0       |
| 23:11 | Reserved         | RsvdP | Not support.                                                                                                                  | No             | 0_0h    |
| 31:24 | Revision ID      | RO    | Revision id.                                                                                                                  | No             | 00h     |



#### 9.3.140 LTSSM CSR 0 REGISTER - OFFSET 380h

| BIT   | FUNCTION                  | TYPE | DESCRIPTION                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|-----------------------------------------------------------------------------------|----------------|---------|
| 3:0   | eq_preset_uplimited_<br>0 | RW   | Define EQ evaluate upper limiter range of preset. This value is defined per lane. | Yes            | Ah      |
| 7:4   | eq_preset_dnlimited_<br>0 | RW   | Define EQ evaluate down limiter range of preset. This value is defined per lane.  | Yes            | 5h      |
| 11:8  | eq_preset_uplimited_<br>1 | RW   | Define EQ evaluate upper limiter range of preset. This value is defined per lane. | Yes            | Ah      |
| 15:12 | eq_preset_dnlimited_<br>1 | RW   | Define EQ evaluate down limiter range of preset. This value is defined per lane.  | Yes            | 5h      |
| 19:16 | eq_preset_uplimited_<br>2 | RW   | Define EQ evaluate upper limiter range of preset. This value is defined per lane. | Yes            | Ah      |
| 23:20 | eq_preset_dnlimited_<br>2 | RW   | Define EQ evaluate down limiter range of preset. This value is defined per lane.  | Yes            | 5h      |
| 27:24 | eq_preset_uplimited_ 3    | RW   | Define EQ evaluate upper limiter range of preset. This value is defined per lane. | Yes            | Ah      |
| 31:28 | eq_preset_dnlimited_ 3    | RW   | Define EQ evaluate down limiter range of preset. This value is defined per lane.  | Yes            | 5h      |

#### 9.3.141 LTSSM CSR 1 REGISTER - OFFSET 384h

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 5A5A_5A5Ah |

#### 9.3.142 LTSSM CSR 2 REGISTER - OFFSET 388h

| BIT   | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|-----------------------------------------------------------------------------------|----------------|---------|
| 3:0   | eq_preset_uplimited_<br>4 | RW   | Define EQ evaluate upper limiter range of preset. This value is defined per lane. | Yes            | Ah      |
| 7:4   | eq_preset_dnlimited_<br>4 | RW   | Define EQ evaluate down limiter range of preset. This value is defined per lane.  | Yes            | 5h      |
| 11:8  | eq_preset_uplimited_<br>5 | RW   | Define EQ evaluate upper limiter range of preset. This value is defined per lane. | Yes            | Ah      |
| 15:12 | eq_preset_dnlimited_<br>5 | RW   | Define EQ evaluate down limiter range of preset. This value is defined per lane.  | Yes            | 5h      |
| 19:16 | eq_preset_uplimited_<br>6 | RW   | Define EQ evaluate upper limiter range of preset. This value is defined per lane. | Yes            | Ah      |
| 23:20 | eq_preset_dnlimited_<br>6 | RW   | Define EQ evaluate down limiter range of preset. This value is defined per lane.  | Yes            | 5h      |
| 27:24 | eq_preset_uplimited_<br>7 | RW   | Define EQ evaluate upper limiter range of preset. This value is defined per lane. | Yes            | Ah      |
| 31:28 | eq_preset_dnlimited_<br>7 | RW   | Define EQ evaluate down limiter range of preset. This value is defined per lane.  | Yes            | 5h      |

#### 9.3.143 LTSSM CSR 3 REGISTER - OFFSET 38Ch

| ВІ | T  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|----|----|----------|-------|--------------|----------------|------------|
| 31 | :0 | Reserved | RsvdP | Not support. | No             | 5A5A_5A5Ah |



#### 9.3.144 LTSSM 0 REGISTER - OFFSET 390h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|-------|---------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0   | det_times                  | RW    | Used to set how many detect times will LTSSM execute. Max times =3 and Mini times is 1.                       | Yes            | 11b     |
| 2     | force2detect               | RW    | Force LTSSM state stay in detect state.                                                                       | Yes            | 0       |
| 3     | force2compliance           | RW    | Force LTSSM send compliance pattern.                                                                          | Yes            | 0       |
| 5:4   | force_comp_rate            | RW    | Force LTSSM compliance in forced compliance mode.                                                             | Yes            | 00b     |
| 9:6   | force_comp_deep_<br>preset | RW    | Force LTSSM GEN3 compliance mode's preset value.                                                              | Yes            | 0h      |
| 10    | comp_parity_en             | RW    | Force GEN 1/GEN2 compliance parity. Debug only.                                                               | Yes            | 0       |
| 11    | force2loop                 | RW    | Force LTSSM to loopback mode                                                                                  | Yes            | 0       |
| 12    | upconfig_capable           | RW    | Enable upconfig capability                                                                                    | Yes            | 0       |
| 13    | lane_disable               | RW    | 1: lane will be disable when it is a unused lane.                                                             | Yes            | 0       |
| 17:14 | sh_reset_time_sel          | RW    | Assert reset period on hot plug power on/power off sequence.  00b: 100 ms 01b: 300 ms 10b: 500 ms 11b: 600 ms | Yes            | 3h      |
| 19:18 | Reserved                   | RsvdP | Not support.                                                                                                  | No             | 00b     |
| 27:20 | tx_nfts_num                | RW    | NFTS NUMBER.                                                                                                  | Yes            | F0h     |
| 28    | Reserved                   | RsvdP | Not support.                                                                                                  | No             | 0       |
| 29    | chg_ln_width               | RW    | Enable change link width                                                                                      | Yes            | 0       |
| 30    | up_speed_ctrl_chx          | RW    | Enable upstream port speed change when DL_UP in GEN 3 speed.                                                  | Yes            | 0       |
| 31    | ltssm_debug_sel            | RW    | 0b: the output of offset 734h is for embedded LA 1b: the output of offset 734h is for LTSSM flow              | Yes            | 1       |

## 9.3.145 LTSSM 1 REGISTER - OFFSET 394h

| BIT   | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------|-------|-------------------------------------------------------------------|----------------|---------|
| 1:0   | recv_eq_process_sel | RW    | EQ evaluated mode. Debug only.                                    | Yes            | 01b     |
| 2     | comp_recv_bit_set   | RW    | Send compliance receive bit in loopback mode.                     | Yes            | 0       |
| 3     | mrlpdc_ctrl_in      | RW    | Enable D3 dilink function                                         | Yes            | 0       |
| 8:4   | eq_eval_time        | RW    | Evaluate process timer selection. Debug only.                     | Yes            | 0_0000b |
| 10:9  | mrlpdc_tmr_sel      | RW    | When D3 dlink function is enable. This timer set PDC enable time. | Yes            | 00b     |
| 11    | enter_loop_back     | RW    | LOOPBACK master enable.                                           | Yes            | 0       |
| 12    | infer_eidle_en      | RW    | Enable infer eidle function.                                      | Yes            | 1       |
| 13    | Reserved            | RsvdP | Not support.                                                      | No             | 0       |
| 14    | Hp_hot_ctr_en_reg   | RW    | Force mrlpdc =0. Debug only                                       | Yes            | 0h      |
| 15    | Hp_hot_clk_en_reg   | RW    | Enable clock buffer. Colock do not control by SHP control.        | Yes            | 0h      |
| 19:16 | Reserved            | RsvdP | Not support.                                                      | No             | 0-0b    |
| 22:20 | Any_phy_sts         | RW    | Control physts align time. Internal used only.                    | Yes            | 0       |
| 23    | ??                  | ??    | ??                                                                |                |         |
| 31:24 | ltssm_debug_sel     | RW    | Internal used only.                                               | Yes            | 00h     |

### 9.3.146 LTSSM 2 REGISTER - OFFSET 398h

| BIT   | FUNCTION           | TYPE | DESCRIPTION                                                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | detect_timer_sel   | RW   | Define two ltssmtxdetect space. Debug only                                                                                                                                                                                         | Yes            | 0000h   |
| 23:16 | sel_linkevalfigure | RW   | Set good FOM value threshold                                                                                                                                                                                                       | Yes            | F0h     |
| 26:24 | lane_good_sel      | RW   | Selection lane good condition.  00b: coefficient do not need change 01b: FOM!=00b and coefficient did not need change 10b: FOM=threshold or coefficient did not need change 11b: FOM=threshold and coefficient did not need change | Yes            | 000Ь    |
| 28:27 | Eidle_sel_reg      | RW   | 1b: Use PHY generate electrical 0b: Use internal electrical                                                                                                                                                                        | Yes            | 0       |
| 29    | sh_extra_reset     | RW   | Internal used only.                                                                                                                                                                                                                | Yes            | 0       |







| BIT | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-----|--------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 30  | ioe_addr_sel | RW   | Use register setting register to match outside IOE address.  0b: internal 1b: register setting value | Yes            | 0       |
| 31  | Ioe_40       | RW   | 1b: Use 40 pin IOE<br>0b: Use 16 pin IOE                                                             | Yes            | 0       |

#### 9.3.147 LTSSM 3 REGISTER - OFFSET 39Ch

| BIT   | FUNCTION          | TYPE  | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|-------|--------------------------------------|----------------|---------|
| 6:0   | cfg_address_in    | RW    | IOE address defined by register.     | Yes            | 00h     |
| 7     | hp_scl_clk_sel_in | RW    | I2C clock rate.  0b: 62Khz 1b: 31Khz | Yes            | 0       |
| 15:8  | Reserved          | RsvdP | Not support.                         | No             | 08h     |
| 31:16 | Reserved          | RsvdP | Not support.                         | No             | 0FFFh   |

#### 9.3.148 LTSSM 4 REGISTER - OFFSET 3A0h

| BIT   | FUNCTION           | ТҮРЕ | DESCRIPTION                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|------|--------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | tx_swing           | RW   | TX swing setting by register value.                                                                    | Yes            | 0000h   |
| 17:16 | Eios_cnt           | RW   | Polling compliance exit condition.                                                                     | Yes            | 01b     |
| 18    | Bypass_detect      | RW   | Ignore LTSSM detect result and use max lane width.                                                     | Yes            | 0       |
| 19    | Detection_option   | RW   | 1b: use detection result 0b: use modify detection result                                               | Yes            | 0       |
| 20    | Stand_by           | RW   | Used to control whether the PHY rx is active when PHY is in P0 or P0s.  1b: Active 0b: Standby         | Yes            | 0       |
| 21    | In_progress        | RW   | Set rxeqprocess behavior. Internal used only.                                                          | Yes            | 0       |
| 22    | Deskew_rxeqval     | RW   | Set deskew behavior in EQ period. Internal used only.                                                  | Yes            | 0       |
| 23    | Ltssm_cfg2loop_sel | RW   | Cfg go to loopback condition.  0b : see any loopback bit 1b: see all loopback bit. Internal used only. | Yes            | 0       |
| 27:24 | Recv_eq_optionl    | RW   | Eq_option.  bit[0] set eq_valid =1                                                                     | Yes            | 0001b   |
| 31:28 | Ltssm_cfg_reversal | RW   | Select reversal condition. Internal used only.                                                         | Yes            | 0       |

#### 9.3.149 LTSSM 5 REGISTER - OFFSET 3A4h

| BIT   | FUNCTION         | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|------|-----------------------------------------|----------------|---------|
| 15:0  | tskp_gen1_n0_reg | RW   | When sris support, use this skip value. | Yes            | 004Bh   |
| 31:16 | skp_gen1_reg     | RW   | When sris disable, use the skip value.  | Yes            | 0258h   |

#### 9.3.150 LTSSM 6 REGISTER - OFFSET 3A8h

| BIT   | FUNCTION         | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|------|-----------------------------------------|----------------|---------|
| 15:0  | tskp_gen3_n0_reg | RW   | When sris support, use this skip value. | Yes            | 011Ch   |
| 31:16 | tskp_gen3_reg    | RW   | When sris disable, use the skip value.  | Yes            | 0BBEh   |







### 9.3.151 LTSSM 7 REGISTER - OFFSET 3ACh

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0   | ltssm_rx_mask_reg              | RW    | bit[0] mask hot reset bit bit[1] mask disable bit bit[2] mask loopback bit bit[3] mask disable scrambling bit bit[4] mask compliance bit | Yes            | 0_0000Ь |
| 5     | ltssm_port_split_ctr_<br>reg   | RW    | 0b: enable port split<br>1b: disable port split                                                                                          | Yes            | 0       |
| 9:6   | ltssm_lg_idle_cnt_<br>reg      | RW    | Used to set idle data receive date number.                                                                                               | Yes            | 6h      |
| 10    | ltssm_chg_rate_ms_<br>reg      | RW    | Used to control down port change rate as a master.                                                                                       | Yes            | 0       |
| 11    | gpio_in_reg_tmp                | RW    | In external I2C IOE bit[6],it is GPIO bit.                                                                                               | Yes            | 0       |
| 15:12 | ltssm_config_rev_<br>num_reg   | RW    | bit[1:0] cfg.linkaccept to cfg.linkwait couter selection.<br>bit[3:2] cfg.lanenum to cfg.cpl counter selection                           | Yes            | 0000ь   |
| 16    | ltssm_config_delay_<br>cnt_reg | RW    | cfg.start delay time to cfg.linkaccept. Use this delay time to decide partial lane detection.                                            | Yes            | 0       |
| 17    | disable_cfg_lane_<br>chg_reg   | RW    | disable cfg.linkaccept state change lane.                                                                                                | Yes            | 0       |
| 18    | disable_cfg_lane_<br>time_reg  | RW    | disable cfg.lanenum to detect state.                                                                                                     | Yes            | 0       |
| 22:19 | partial_lane_sel_reg           | RW    | bit[1:0] decide partial lane reverse<br>bit[2] Reserved<br>bit[3] delay cfg.start to cfg.linaccept sate for cross link                   | Yes            | 0001b   |
| 23    | enable_becon_l2_reg            | RW    | Used to enable L2 send becon signal.                                                                                                     | Yes            | 0       |
| 24    | Reserved                       | RsvdP | Not support.                                                                                                                             | No             | 0       |
| 26:25 | lane_change_ctr_reg            | RW    | Used to control lane number change in cfg state.                                                                                         | Yes            | 00b     |
| 28:27 | poll_exit_comp_cnt_<br>reg     | RW    | Used to set poll.compliance exit counter.                                                                                                | Yes            | 11b     |
| 29    | led_mode_prsnt_sel_<br>reg     | RW    | Used to select present detect pin come from IOE or IO pin in surprise mode.                                                              | Yes            | 1       |
| 30    | shp_rest_ctr_reg               | RW    | Used to control ip_core reset pin come from reset_top or shp generation.  0b: come from shp generation 1b: come from reset_top           | Yes            | 0       |
| 31    | always_wait_linkup_<br>reg     | RW    | In shp control, shp try to link up device always.                                                                                        | Yes            | 0       |

## 9.3.152 LTSSM 8 REGISTER - OFFSET 3B0h

| BIT   | FUNCTION                          | TYPE | DESCRIPTION                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | dpc_error_latch                   | RW   | When dpc error occurs, Itssm will entry to disable state.  Ob: dpc error signal will be latched until Itssm go to disable state.  1b: dpc error signal will not be latched. | Yes            | 1       |
| 1     | any_phy_sts_tmp_sel<br>_reg       | RW   | 0b: come from all phy_sts 1b: combine with lane detetion.                                                                                                                   | Yes            | 0       |
| 5:2   | cfg_stat_ctr_reg                  | RW   | cfg_start option selection.                                                                                                                                                 | Yes            | 0000b   |
| 19:6  | rate_chg_ctr_reg                  | RW   | Used to control rate change behavior.                                                                                                                                       | Yes            | 0-0b    |
| 23:20 | loop_test_ctr_reg                 | RW   | loop test behavior control.                                                                                                                                                 | Yes            | 0h      |
| 25:24 | I0_power_dn_wait_<br>reg          | RW   | When receive/transmitter eios, pm control wait 50 cycle time to L1/L0s/L2.  00b: 50 01b: 1Fh 10b: FFh 11b: FFFFh                                                            | Yes            | 00Ь     |
| 26    | gen3_phy_pm_eidle_<br>control_reg | RW   | 0b: use rxeidle in PM 1b: ignore rxeidle in PM                                                                                                                              | Yes            | 0       |
| 27    | eq1to0_eval_reg                   | RW   | 0b: disble skip eq23<br>1b: skip eq23                                                                                                                                       | Yes            | 0       |



| BIT   | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------|-------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 30:28 | debunce_sel_reg | RW    | bit[1:0] attention button/present detection de-bounce timer.  00b: C00h  01b: FFFh  10b: 600h  11b: 0FFh  bit[2] de-bounce enable | Yes            | 100b    |
| 31    | Reserved        | RsvdP | Not support                                                                                                                       | No             | 0       |

## 9.3.153 LTSSM 9 REGISTER - OFFSET 3B4h

| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                             | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|---------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | clear_rx_sts_err_<br>counter | WO    | Reading returns 0 always. Writing 1 will celar rx status error counter.                                 | Yes            | 0       |
| 1     | redo_eq_ctrl                 | RW    | 1b: redo eq when rx error > static_counter set by bit[15:8] in GEN3                                     | Yes            | 0       |
| 2     | static_enable_reg            | RW    | 1b: enable perform downstream port eq when error                                                        | Yes            | 0       |
| 3     | perform_eq_<br>err_reg       | RW    | 1b: when rx error occurred enable to perform redo eq<br>0b: disable                                     | Yes            | 0       |
| 4     | static_enable_up_reg         | RW    | 1b: enable up port execute eq when rx error count > static_counter set by bit[15:8]                     | Yes            | 0       |
| 7:5   | Reserved                     | RsvdP | Not support.                                                                                            | No             | 000b    |
| 15:8  | static_ctrl_sel_num          | RW    | Used to set static_counter.                                                                             | Yes            | 01h     |
| 31:16 | rx_sts_err_counter           | RO    | Reading returns rx status error counter value. Writing this register will result in undefined behavior. | No             | 0000h   |

#### 9.3.154 LTSSM 10 REGISTER - OFFSET 3B8h

| BIT   | FUNCTION              | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 19:0  | CLKREQ_L Wait<br>Time | RW    | Once entering L1.1 power state, the port will deassert CLKREQ_L immediately. However, CLKREQ_L signal is an open-drain wire-or signal with the link partner. If the link partner does not deassert CLKREQ_L for a certain period of time, which is defined by CLKREQ_L Wait Time, the port will assert CLKREQ_L again to resume back to L1 state.  The CLKREQ_L wait time decides how long the switch will wait for CLKREQ_L being deasserted by the link partner. The unit is "10 ns".  Reset to F_FF00h. It is about 10 ms. | Yes            | F_FF00h |
| 20    | up_entry_11.1         | RW    | 0b: enable up port can entry to L1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Yes            | 0       |
| 21    | dn_entry_11.1         | RW    | 0b: enable down port can entry to L1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Yes            | 0       |
| 31:22 | Reserved              | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | No             | 000h    |

## 9.3.155 LTSSM 11 REGISTER - OFFSET 3BCh

| BIT   | FUNCTION                       | ТҮРЕ | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|------|------------------------------------------------------------------------------|----------------|---------|
| 0     | hp_scl_clk_sel_in_<br>dly_tmp  | RW   | Used to set hp_i2c delay counter.                                            | Yes            | 0       |
| 2:1   | recv_tor_ts12_num_<br>reg      | RW   | Used to set receive change bit number that fire rec.cfg change to rec.speed. | Yes            | 10b     |
| 3     | poll_exit_comp_cnt_<br>sel_reg | RW   | Used to control poll.compliance exit.                                        | Yes            | 0       |
| 6:4   | loop_test_ctr_eios_<br>reg     | RW   | Used to set receive eios number in loop.exit state.                          | Yes            | 010b    |
| 7     | shp_command_dis_<br>em_reg     | RW   | Used to check electromechanical control combine with set slot command.       | Yes            | 0       |
| 15:8  | pm_phy_rxeidle_cnt<br>_sel_reg | RW   | Used to control Pm phy rxeidle counter.                                      | Yes            | 01h     |
| 31:16 | cfg_cnt_ctr_reg                | RW   | Used to control ltssm cfg state.                                             | Yes            | 9C49h   |



#### 9.3.156 LTSSM 12 REGISTER - OFFSET 3C0h

| BIT   | FUNCTION                        | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | dis_ini_hw_dis                  | RW   | 0b: disable hardware autonomous speed bit in link control 2 register 1b: enable                                                                                                                                                                          | Yes            | 0       |
| 1     | up_hot_reset                    | RW   | 0b: upstream port does not send hot reset go through recovery 1b: upstream port send hot reset go through recovery                                                                                                                                       | Yes            | 0       |
| 2     | rev_ext                         | RW   | When enable it,pm will check recovery state and pm sate is 0 then exit to 10.                                                                                                                                                                            | Yes            | 0       |
| 3     | rev_ext1                        | RW   | When enable it ,ltssm check rxeidle in ltssm 11 state. If rxeidle is low,ltssm 11 will jump to 10.                                                                                                                                                       | Yes            | 0       |
| 7:4   | par_eidle_sel                   | RW   | bit[0]: when set, ignore fts packet to generate gen3 rxeidle. bit[1]: when set, ignore ts1 packet to generate gen3 rxeidle. bit[2]: when set, ignore ts2 packet to generate gen3 rxeidle. bit[3]: when set, ignore eios packet to generate gen3 rxeidle. | Yes            | 1000Ь   |
| 15:8  | 11_rev_ext1_cnt                 | RW   | When wire 11_rev_ext1_reg is enabled, the counter use to evaluate high for rxeidle.                                                                                                                                                                      | Yes            | 1Fh     |
| 23:16 | pm_phy_rxeidle_cnt<br>_sel1_reg | RW   | Stay in 11 counter; 11 to 10 counter. It make sure all conditions are meet. It is used for test mode only.                                                                                                                                               | Yes            | 06h     |
| 24    | ack_nak_empty_o_<br>reg         | RW   | 0b: check ack or nack is empty when l0 to 11.  1b: do not check ack or nack is empty when l0 to 11.                                                                                                                                                      | Yes            | 0       |
| 25    | eq_start_ctrl_reg               | RW   | 0b: get coefficient do not check whether state in eq state.  1b: get coefficient check whether state in eq state.                                                                                                                                        | Yes            | 0       |
| 26    | dis_change_rate_<br>coef_reg    | RW   | 0b: enable change lane width change function. 1b: disable lane width change function.                                                                                                                                                                    | Yes            | 0       |
| 28:27 | eios_ctrl_reg_0                 | RW   | Used to check receive eios counter in change rate stage.                                                                                                                                                                                                 | Yes            | 00b     |
| 31:29 | eios_ctrl_reg_1                 | RW   | Used to send eios number in change rate.                                                                                                                                                                                                                 | Yes            | 100b    |

#### 9.3.157 LTSSM 13 REGISTER - OFFSET 3C4h

| BIT   | FUNCTION                          | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | transmit idle data<br>number[7:0] | RW    | Used to set transmit idle data number.                                                                                                                                                                                                | Yes            | 08h     |
| 11:8  | receive idle data[3:0]            | RW    | Used to set receive idle data.                                                                                                                                                                                                        | Yes            | 8h      |
| 12    | disable_pol2loop_reg              | RW    | 1b: enable pol2loop<br>0b: disable pol2loop                                                                                                                                                                                           | Yes            | 0       |
| 14:13 | Reserved                          | RsvdP | Not support.                                                                                                                                                                                                                          | No             | 10b     |
| 15    | Forced to Gen 3                   | RW    | Forced the downstream port trying to link at Gen 3 speed if the link partner reporting Gen 3 link capability.  Ob: No trying (i.e. linked at whatever speed per standard flow)  1b: Keep trying to change rate to Gen 3 until success | Yes            | 0       |
| 23:16 | cfg_ctrl_sub_reg [7:0]            | RW    | Used to set cfg_ctrl_sub register.                                                                                                                                                                                                    | Yes            | 06h     |
| 25:24 | rate_eq_ctr2_reg [1:0]            | RW    | Used to set rate_eq_ctr2 register.                                                                                                                                                                                                    | Yes            | 00b     |
| 29:26 | eq_done_8g_ctr_<br>reg[3:0]       | RW    | Used to set eq_done_8g_ctrl register.                                                                                                                                                                                                 | Yes            | 0110b   |
| 31:30 | up_have_rcv_eq1_<br>reg[1:0]      | RW    | Used to set up_have_rcv_eq1 register.                                                                                                                                                                                                 | Yes            | 00b     |

#### 9.3.158 LTSSM 14 REGISTER - OFFSET 3C8h

| BIT   | FUNCTION                  | TYPE | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|----------------------------------------------------------------------|----------------|---------|
| 3:0   | lane_sel_cnt              | RW   | Select lane preset which eq negotiate result.                        | Yes            | 0h      |
| 7:4   | sphp_ctrl_reg             | RW   | Serial hot plug controller for power control option 0.               | Yes            | 0h      |
| 9:8   | pme_to_ack_timer_<br>reg  | RW   | Pme to ack response timer selection.                                 | Yes            | 00b     |
| 10    | send_pack_on_time_<br>reg | RW   | Send link up/all port enter eidle message to main tie at fixed time. | Yes            | 0       |
| 19:11 | disable_eios_reg          | RW   | Pm eidle option.                                                     | Yes            | 0-0b    |



| BIT   | FUNCTION             | ТҮРЕ | DESCRIPTION                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------|------|---------------------------------------------------------------------------------------------------|----------------|---------|
| 20    | diable_hot_reset_reg | RW   | 0b: hotreset state send ts1 after sds send at recovery state 1b: hotreset state send ts1 directly | Yes            | 0       |
| 23:21 | recovery_idle_count  | RW   | Used to configure recovery idle send amount of additional idle symbol number.                     | Yes            | 000ь    |
| 27:24 | eq_number_ask        | RO   | EQ number that DUT ask number to link partner.                                                    | No             | 0h      |
| 31:28 | eq_number_applied    | RO   | EQ number that come from link partner.                                                            | No             | 0h      |

#### 9.3.159 LTSSM 15 REGISTER - OFFSET 3CCh

| BIT   | FUNCTION           | TYPE  | DESCRIPTION                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | pwr_det_ctrl       | RW    | Used to enable power saing function at empty port.  0b: disable power saving function at empty port 1b: enable power saving function at empty port | Yes            | 0       |
| 1     | recovery_ctrl      | RW    | When set 1, entry to recovery will ignore rx is in l0s.                                                                                            | Yes            | 0       |
| 2     | fake_oder_set_done | RW    | When set 1, ltssm will auto generate order set done sinal when ltssm set pipe_tx_os signal large than ff cycle time.                               | Yes            | 0       |
| 3     | disable_skip_at_l0 | RW    | When set 1, send skip signal will extend until send skip packet done.                                                                              | Yes            | 0       |
| 7:4   | disable_reject     | RW    | Used to control reject bit behavior on ts order set at eq process.                                                                                 | Yes            | 0h      |
| 23:8  | comp_ctrl_gen1/2   | WO    | Used to control compliance pattern behavior on gen1/gen2.                                                                                          | Yes            | 0000h   |
| 31:24 | Reserved           | RsvdP | Not support.                                                                                                                                       | No             | 00h     |

#### 9.3.160 DLL CSR 0 REGISTER - OFFSET 420h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                      | EEPROM/<br>I2C | DEFAULT                         |
|-------|----------------------------|-------|------------------------------------------------------------------|----------------|---------------------------------|
| 11:0  | GEN1_ACK_<br>LATENCY_CTRL  | RW    | bit[11]: user enable<br>bit[10:0]: user define ACK latency value | Yes            | 800h for up<br>000h for<br>down |
| 15:12 | Reserved                   | RsvdP | Not support.                                                     | No             | 0h                              |
| 16    | BLOCK_BUMP_<br>DET         | RO    | Block list has been overrun.                                     | No             | 0                               |
| 27:17 | Reserved                   | RsvdP | Not support.                                                     | No             | 0_0b                            |
| 28    | TLP_NO_EOF_ERR<br>_DFT     | RO    | Detecting TLP has no end of frame.                               | No             | 0                               |
| 29    | TLP_HEADER_<br>ERR_DET     | RO    | Detecting header of TLP is wrong.                                | No             | 0                               |
| 30    | FIFO_LTH_ERR_A<br>BORT_DET | RO    | Detecting total length of TLP is abort.                          | No             | 0                               |
| 31    | FIFO_LTH_ERR_<br>DET       | RO    | Detecting total length of TLP is wrong.                          | No             | 0                               |

#### 9.3.161 DLL CSR 1 REGISTER - OFFSET 424h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                      | EEPROM/<br>I2C | DEFAULT                         |
|-------|----------------------------|-------|------------------------------------------------------------------|----------------|---------------------------------|
| 11:0  | GEN2_ACK_<br>LATENCY_CTRL  | RW    | Bit[11]: user enable<br>Bit[10:0]: user define ACK latency value | Yes            | 800h for up<br>000h for<br>down |
| 15:12 | Reserved                   | RsvdP | Not support.                                                     | No             | 0h                              |
| 16    | BLOCK_BUMP_<br>DET         | RO    | Block list has been overrun.                                     | No             | 0                               |
| 27:17 | Reserved                   | RsvdP | Not support.                                                     | No             | 0_0b                            |
| 28    | TLP_NO_EOF_ERR<br>_DFT     | RO    | Detecting TLP has no end of frame.                               | No             | 0                               |
| 29    | TLP_HEADER_<br>ERR_DET     | RO    | Detecting header of TLP is wrong.                                | No             | 0                               |
| 30    | FIFO_LTH_ERR_A<br>BORT_DET | RO    | Detecting total length of TLP is abort.                          | No             | 0                               |







| BIT | FUNCTION             | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-----|----------------------|------|-----------------------------------------|----------------|---------|
| 31  | FIFO_LTH_ERR_<br>DET | RO   | Detecting total length of TLP is wrong. | No             | 0       |

#### 9.3.162 DLL CSR 2 REGISTER - OFFSET 428h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                      | EEPROM/<br>I2C | DEFAULT                         |
|-------|----------------------------|-------|------------------------------------------------------------------|----------------|---------------------------------|
| 11:0  | GEN3_ACK_<br>LATENCY_CTRL  | RW    | bit[11]: user enable<br>bit[10:0]: user define ACK latency value | Yes            | 800h for up<br>000h for<br>down |
| 15:12 | Reserved                   | RsvdP | Not support.                                                     | No             | 0h                              |
| 16    | BLOCK_BUMP_<br>DET         | RO    | Block list has been overrun.                                     | No             | 0                               |
| 27:17 | Reserved                   | RsvdP | Not support.                                                     | No             | 0_0b                            |
| 28    | TLP_NO_EOF_ERR<br>_DFT     | RO    | Detecting TLP has no end of frame.                               | No             | 0                               |
| 29    | TLP_HEADER_<br>ERR_DET     | RO    | Detecting header of TLP is wrong.                                | No             | 0                               |
| 30    | FIFO_LTH_ERR_A<br>BORT_DET | RO    | Detecting total length of TLP is abort.                          | No             | 0                               |
| 31    | FIFO_LTH_ERR_<br>DET       | RO    | Detecting total length of TLP is wrong.                          | No             | 0                               |

#### 9.3.163 DLL CSR 3 REGISTER - OFFSET 42Ch

| BIT   | FUNCTION                                            | ТҮРЕ | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------------------|------|----------------------------------------------------------------------------------------------|----------------|---------|
| 11:0  | GEN1_REPLAY_<br>TIMER_CTRL                          | RW   | User defined replay timeout value for GEN1.                                                  | Yes            | 000h    |
| 12    | User_define_GEN1_<br>REPLAY_TIMER                   | RW   | 0b: disable user defined replay timer for GEN1 1b: enable user defined replay timer for GEN1 | Yes            | 0b      |
| 21:13 | retry buffer threshold<br>for 128                   | RW   | Used to set retry buffer threshould for 128 payload.                                         | Yes            | 1F1h    |
| 30:22 | retry buffer threshold for 256                      | RW   | Used to set retry buffer threshold for 256 payload.                                          | Yes            | 1F0h    |
| 31    | tx ready non valid<br>error by transaction<br>layer | RW1C | For internal used.                                                                           | Yes            | 0       |

## 9.3.164 DLL CSR 4 REGISTER - OFFSET 430h

| BIT   | FUNCTION                          | ТҮРЕ | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|------|----------------------------------------------------------------------------------------------|----------------|---------|
| 11:0  | GEN2_REPLAY_<br>TIMER_CTRL        | RW   | User defined replay timeout value for GEN2.                                                  | Yes            | 000h    |
| 12    | User_define_GEN2_<br>REPLAY_TIMER | RW   | 0b: disable user defined replay timer for GEN2 1b: enable user defined replay timer for GEN2 | Yes            | 0b      |
| 21:13 | retry buffer threshold<br>for 512 | RW   | Used to set retry buffer threshould for 512 payload.                                         | Yes            | 1E0h    |
| 23:22 | External dlp_tx_block_ctrl        | RW   | Internal used only.                                                                          | Yes            | 11b     |
| 31:24 | Internal dlp_tx_block_ctrl        | RW   | Internal used only                                                                           | Yes            | FBh     |

## 9.3.165 DLL CSR 5 REGISTER - OFFSET 434h

| BIT  | FUNCTION                   | ТҮРЕ | DESCRIPTION                                | EEPROM/<br>I2C | DEFAULT |
|------|----------------------------|------|--------------------------------------------|----------------|---------|
| 11:0 | GEN3_REPLAY_<br>TIMER_CTRL | RW   | User defined replay timeout value for GEN2 | Yes            | 000h    |





| BIT   | FUNCTION                          | ТҮРЕ | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|------|----------------------------------------------------------------------------------------------|----------------|---------|
| 12    | User_define_GEN3_<br>REPLAY_TIMER | RW   | 0b: disable user defined replay timer for GEN3 1b: enable user defined replay timer for GEN3 | Yes            | 0b      |
| 13    | reserved                          | RO   | Not support                                                                                  | No             | 0b      |
| 15:14 | Loopback<br>synchronous signal    | RO   | Internal used only.                                                                          | No             | 0h      |
| 27:16 | Loopback error count              | RW1C | Only bit 16 write one to clear count.                                                        | No             | 0h      |
| 29:28 | DLP TX control                    | RW   | Internal used only.                                                                          | Yes            | 01b     |
| 30    | Loopback insert error             | RW   | User insert error to loopback                                                                | Yes            | 0b      |
| 31    | Loopback packet start             | RW   | Start loopback packet.                                                                       | Yes            | 0b      |

#### 9.3.166 DLL CSR 6 REGISTER - OFFSET 438h

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 6:0   | INI_FLOW_CTRL            | RW    | bit[2:0]: The value of firing initial flow control after getting flow control from frond end bit[3]: user enable bit[4]: enable to make initial flow control 1 transfer to initial flow control 2 early by getting any TLP or initial flow control 2 bit[5]: enable to make initial flow control 2 transfer to initial done by getting any TLP bit[6]: enable to make initial flow control to initial done by getting any good TLP or update flow control | Yes            | 70h     |
| 7     | INI_FLOW2_EN             | RW    | Don't need initial flow control 2.                                                                                                                                                                                                                                                                                                                                                                                                                        | Yes            | 0       |
| 8     | Dis_replaytimer_rx       | RW    | Used to disable Replay timer enable in RX L0s.                                                                                                                                                                                                                                                                                                                                                                                                            | Yes            | 1       |
| 9     | Dis_replaytimer_tx       | RW    | Used to disable Replay timer enable in TX L0s.                                                                                                                                                                                                                                                                                                                                                                                                            | Yes            | 0       |
| 10    | En_duplicate_seq_<br>nak | RW    | Used to enable duplicate sequence number for NAK.                                                                                                                                                                                                                                                                                                                                                                                                         | Yes            | 0       |
| 11    | En_bypass_flowctrl       | RW    | Used to bypass initial flow control 1 to TL.                                                                                                                                                                                                                                                                                                                                                                                                              | Yes            | 1       |
| 12    | Rx_polarity_force_<br>en | RW    | Used to enable RX polarity force.                                                                                                                                                                                                                                                                                                                                                                                                                         | Yes            | 0       |
| 15:13 | Reserved                 | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                              | No             | 000b    |
| 31:16 | Rx_polarity_value        | RW    | Used to set rx polarity value for 16 lanes.                                                                                                                                                                                                                                                                                                                                                                                                               | Yes            | 0000h   |

## 9.3.167 DLL CSR 7 REGISTER - OFFSET 43Ch

| BIT   | FUNCTION                             | TYPE  | DESCRIPTION                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 8:0   | DLL_DEBUG_SEL                        | RW    | Data link layer debug select.                                                                                                                               | Yes            | 0_0b    |
| 9     | DLL Error Enable                     | RW    | Used to enable or disable DLL Error report to AER.  0b: disable 1b: enable                                                                                  | Yes            | 1       |
| 10    | TLP Error Enable                     | RW    | Used to enable or disable TLP Error report to AER.                                                                                                          | Yes            | 1       |
| 11    | DLL Protocol Error<br>Enable_Disable | RW    | Used to enable or disable DLL Protocol Error report to AER.  0b: disable for P1~P7 and enable for P0 and P4  1b: enable for P1~P7 and disable for P0 and P4 | Yes            | 1       |
| 12    | Receive Error Enable                 | RW    | Used to enable or disable Receive Error to AER.  0b: disable 1b: enable                                                                                     | Yes            | 1       |
| 16:13 | MAC ERR extend control               | RW    | Internal used only.                                                                                                                                         | Yes            | 7h      |
| 18:17 | EIOS amount control                  | RW    | Internal used only.                                                                                                                                         | Yes            | 00b     |
| 24:19 | DLL rx control                       | RW    | Internal used only.                                                                                                                                         | Yes            | 7h      |
| 29:25 | Reserved                             | RsvdP | Not support.                                                                                                                                                | No             | 0_0h    |
| 31:30 | Loopback mode status                 | RO    | Indicate loopback mode status.                                                                                                                              | No             | 00b     |



#### 9.3.168 DLL CSR 8 REGISTER - OFFSET 440h

| BIT   | FUNCTION                           | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 12:0  | ERR_CTRL_500M                      | RW   | bit[0]: EIEOS error status enable bit[1]: SKIP on data stream error status enable bit[2]: NFTS error status enable bit[3]: SKIP framing error status enable bit[4]: GEN3 logical idle error status enable bit[5]: EDS token to get FTS error status enable bit[6]: GEN3 FCRC error status enable bit[7]: GEN3 EDB token error status enable bit[8]: GEN3 TLP framing error status enable bit[9]: TLP Framing check enable bit[10]: GEN1/2 TLP framing error status error enable bit[11]: GEN1/2 PAD framing error status enable bit[12]: GEN1/2 SDP framing error status enable | Yes            | 000h    |
| 13    | GEN1/2_framing_err<br>_en          | RW   | GEN1/2 framing error enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Yes            | 0       |
| 14    | Recovery_enable_for<br>_err_detect | RW   | Recovery enable for error detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Yes            | 1       |
| 15    | Recovery_for_replay _rollover      | RW   | Replay rollover to recovery enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Yes            | 1       |
| 16    | GEN3_sync_header_<br>err_detect    | RW   | GEN3 synchronous header error detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Yes            | 1       |
| 17    | PHY_err_detect_en                  | RW   | PHY status error detect enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Yes            | 1       |
| 18    | GEN3_skip_back2<br>back_err_detect | RW   | GEN3 SKIP back 2 back error detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Yes            | 0       |
| 19    | Elastic_buf_overrun_<br>detect     | RW   | Elastic buffer overrun detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Yes            | 0       |
| 20    | Elastic_buf_underrun<br>_detect    | RW   | Elastic buffer underrun detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Yes            | 0       |
| 21    | GEN3_decode_error<br>_detect       | RW   | GEN3 decode error detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Yes            | 0       |
| 22    | Recovery_lane_<br>detect_error_en  | RW   | Enable Lane detect error to recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Yes            | 1       |
| 23    | Recovery_ordered_<br>set_error_en  | RW   | Enable ordered set error to recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Yes            | 0       |
| 31:24 | Recovery_rx_error_<br>amount       | RW   | RX status error amount to recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Yes            | 03h     |

#### 9.3.169 DLL CSR 9 REGISTER - OFFSET 444h

| BIT   | FUNCTION                   | TYPE | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | GEN3_FC_LIFE_<br>CTRL_POST | RW   | bit[15]: user define update flow control life cycle enable for post<br>bit[14]: reserved<br>bit[13:2]: user define update flow control life cycle value for post<br>bit[1:0]: reserved | Yes            | 0000h   |
| 31:16 | GEN2_FC_LIFE_<br>CTRL_POST | RW   | bit[15]: user define update flow control life cycle enable for post<br>bit[14]: reserved<br>bit[13:2]: user define update flow control life cycle value for post<br>bit[1:0]: reserved | Yes            | 0000h   |

## 9.3.170 DLL CSR 10 REGISTER - OFFSET 448h

| BIT  | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0 | GEN3_FC_LIFE_<br>CTRL_NP | RW   | bit[15]: user define update flow control life cycle enable for non-<br>post<br>bit[14]: reserved<br>bit[13:2]: user define update flow control life cycle value for non-<br>post<br>bit[1:0]: reserved | Yes            | 0000h   |





| BIT   | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 31:16 | GEN2_FC_LIFE_<br>CTRL_NP | RW   | bit[15]: user define update flow control life cycle enable for non-<br>post<br>bit[14]: reserved<br>bit[13:2]: user define update flow control life cycle value for non-<br>post<br>bit[1:0]: reserved | Yes            | 0000h   |

#### 9.3.171 DLL CSR 11 REGISTER - OFFSET 44Ch

| BIT   | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | GEN3_FC_LIFE_<br>CTRL_CPL | RW   | bit[15]: user define update flow control life cycle enable for completion bit[14]: reserved bit[13:2]: user define update flow control life cycle vaule for completion bit[1:0]: reserved | Yes            | 0000h   |
| 31:16 | GEN2_FC_LIFE_<br>CTRL_CPL | RW   | bit[15]: user define update flow control life cycle enable for completion bit[14]: reserved bit[13:2]: user define update flow control life cycle value for completion bit[1:0]: reserved | Yes            | 0000h   |

#### 9.3.172 DLL CSR 12 REGISTER - OFFSET 450h

| BIT   | FUNCTION                       | TYPE  | DESCRIPTION                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|--------------------------------------------------------|----------------|---------|
| 0     | SKIP_LFSR_CTRL_<br>500M        | RW    | GEN3 LFSR value correct enable by SKIP.                | Yes            | 1       |
| 1     | tlp_payload_ignore_<br>detect  | RW    | TLP payload ignore detect.                             | Yes            | 0       |
| 2     | x16_tlp_back2back_<br>cal_en   | RW    | For x16 TLP back 2 back calculate enable for receiver. | Yes            | 0       |
| 3     | Force_disable_tlp_<br>send     | RW    | Force to disable TLP sent when TLP empty.              | Yes            | 1       |
| 6:4   | GEN3_de-<br>skew_reset_count   | RW    | GEN3 de-skew reset count.                              | Yes            | 111b    |
| 7     | GEN3_rx_eidle_en               | RW    | GEN3 RX electric idle enable for data valid or not.    | Yes            | 1       |
| 10:8  | GEN1/2_de-<br>skew_reset_count | RW    | GEN1/2 de-skew reset count.                            | Yes            | 111b    |
| 27:11 | Reserved                       | RsvdP | Not support.                                           | No             | 0050h   |
| 31:28 | x16_tlp_back2back_<br>count    | RO    | x16 TLP back 2 back count. Use bit 2 to clear.         | Yes            | 0h      |

#### 9.3.173 DLL CSR 13 REGISTER - OFFSET 454h

| BIT | FUNCTION                | ТҮРЕ | DESCRIPTION                                      | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------|------|--------------------------------------------------|----------------|---------|
| 0   | NULLIFIED_FLAG<br>_500M | RO   | Nullified TLP detect.                            | No             | 0       |
| 1   | ENDING_FLAG_<br>500M    | RO   | Ending of TLP is not consistent to total length. | No             | 0       |
| 2   | SEQ_NUM_ERR_<br>DET     | RO   | Sequel number wrong.                             | No             | 0       |
| 3   | BUFFER_FULL_<br>DET     | RO   | Retry buffer is full.                            | No             | 0       |
| 4   | ECC_Correct             | RO   | ECC correctable detect error.                    | No             | 0       |
| 5   | ECC_Uncorrect           | RO   | ECC uncorrectable detect error.                  | No             | 0       |
| 6   | REPLAY_DET              | RO   | Replay timeout detect.                           | No             | 0       |
| 7   | CRC16_DET               | RO   | SDP of data link layer of CRC error detect.      | No             | 0       |
| 8   | CRC32_DET               | RO   | TLP of data link layer of CRC error detect.      | No             | 0       |





| BIT   | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                                                         | EEPROM/<br>I2C | DEFAULT              |
|-------|---------------------|-------|-----------------------------------------------------------------------------------------------------|----------------|----------------------|
| 9     | CRC32_NULL_DET      | RO    | TLP of data link layer of nullified CRC detect.                                                     | No             | 0                    |
| 11:10 | Reserved            | RsvdP | Not support.                                                                                        | No             | 00b                  |
| 14:12 | RX PM ACK<br>Number | RW    | Used to set rx PM ACK number. The range is from 0 to 6.                                             | Yes            | 011b                 |
| 15    | Reserved            | RsvdP | Not support.                                                                                        | No             | 1                    |
| 18:16 | TX PM ACK<br>Number | RW    | Used to send tx PM ACK number. The range is from 0 to 6.                                            | Yes            | 000ь                 |
| 31:19 | Reserved            | RsvdP | Not support.  If the link is x16, the default value is 11E3h. Otherwise, the default value is 01E3h | No             | 03E3h<br>or<br>01E3h |

#### 9.3.174 DLL CSR 14 REGISTER - OFFSET 458h

| BIT   | FUNCTION           | ТҮРЕ  | DESCRIPTION                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|-------|---------------------------------------------|----------------|---------|
| 11:0  | RX_NAK_SEQ_<br>NUM | RO    | NAK sequence number record for receiver.    | Yes            | 000h    |
| 14:12 | Reserved           | RsvdP | Not support.                                | No             | 000b    |
| 15    | RX_NAK_FLAG        | RO    | NAK flag asserted of receiver.              | No             | 0       |
| 27:16 | TX_NAK_SEQ_<br>NUM | RO    | NAK sequence number record for transmitter. | Yes            | 000h    |
| 30:28 | Reserved           | RsvdP | Not support.                                | No             | 000b    |
| 31    | TX_NAK_FLAG        | RO    | NAK flag asserted of transmitter.           | No             | 0       |

## 9.3.175 DLL CSR 15 REGISTER - OFFSET 45Ch

| BIT   | FUNCTION                                             | ТҮРЕ  | DESCRIPTION                                        | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------------------------|-------|----------------------------------------------------|----------------|---------|
| 0     | Nullified Enable                                     | RW    | When set, enable to generated nullified packet.    | Yes            | 1       |
| 1     | Data Link Layer<br>Reset                             | RW1C  | Reset of data link layer.                          | Yes            | 0       |
| 2     | TLP Ending Choice                                    | RW    | TLP of Ending choice by length or write to buffer. | Yes            | 0       |
| 3     | Block List Full<br>Select                            | RW    | TLP Block list full select enable.                 | Yes            | 0       |
| 7:4   | RxReceive Threshold<br>Value                         | RW    | Rx receive threshold value.                        | Yes            | 8h      |
| 8     | x16 Low Latency<br>Enable                            | RW    | x16 low latency enable when common mode.           | Yes            | 0       |
| 9     | x16 Synchronous<br>Mode                              | RW    | x16 Tx synchronous enable when common mode.        | Yes            | 0       |
| 12:10 | GEN1_FTS_skew_<br>Range_value                        | RW    | GEN1 FTS skew range value.                         | Yes            | 011b    |
| 15:13 | GEN2_FTS_skew_<br>Range_value                        | RW    | GEN2 FTS skew range value.                         | Yes            | 001b    |
| 19:16 | GEN1_de-skew_<br>range_value                         | RW    | GEN1 de-skew range value.                          | Yes            | Ch      |
| 23:20 | GEN2_de-skew_<br>range_value                         | RW    | GEN2 de-skew range value.                          | Yes            | Ch      |
| 27:24 | GEN3_de-skew_<br>Rnage_value                         | RW    | GEN3 de-skew range value.                          | Yes            | Ch      |
| 28    | L0 State and Non<br>valid for Surprise<br>Disconnect | RW    | Internal used only.                                | Yes            | 0       |
| 29    | Port Bifurcating<br>Enable                           | RW    | When set, enable port bifurcating function.        | Yes            | 0       |
| 30    | Skip_mask_select_en                                  | RW    | SKIP mask select enable for DLP.                   | Yes            | 0       |
| 31    | Reserved                                             | RsvdP | Not support.                                       | No             | 0       |





#### 9.3.176 DLL CSR 16 REGISTER - OFFSET 460h

| BIT  | FUNCTION       | TYPE | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|---------------------|----------------|------------|
| 31:0 | DLL TX DEBUG i | RO   | Internal used only. | No             | 0000 0070h |

#### 9.3.177 DLL CSR 17 REGISTER - OFFSET 464h

| BIT  | FUNCTION       | ТҮРЕ | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|---------------------|----------------|------------|
| 31:0 | DLL_RX_DEBUG_i | RO   | Internal used only. | No             | 0000_0000h |

#### 9.3.178 DLL CSR 18 REGISTER - OFFSET 468h

| BIT  | FUNCTION           | TYPE | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------|------|---------------------|----------------|------------|
| 31:0 | MAC_TX_DEBUG_<br>i | RO   | Internal used only. | No             | 0098_0029h |

#### 9.3.179 DLL CSR 19 REGISTER - OFFSET 46Ch

| BIT  | FUNCTION           | TYPE | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------|------|---------------------|----------------|------------|
| 31:0 | MAC_RX_DEBUG_<br>i | RO   | Internal used only. | No             | 0000_0000h |

#### 9.3.180 LA DEBUG REGISTER - OFFSET 470h

| BIT  | FUNCTION                               | ТҮРЕ | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT  |
|------|----------------------------------------|------|---------------------|----------------|----------|
| 3:0  | initial flow control 2                 | RW   | Internal used only. | Yes            | 1011b    |
| 4    | flow control life<br>cycle synchronous | RW   | Internal used only. | Yes            | 0        |
| 5    | initial flow control 2 expire enable   | RW   | Internal used only. | Yes            | 0        |
| 6    | GEN3 auto change lane width            | RW   | Internal used only. | Yes            | 1        |
| 7    | de-skew delay time<br>disable          | RW   | Internal used only. | Yes            | 1        |
| 31:8 | msic                                   | RW   | Internal used only. | Yes            | 7000_00h |

#### 9.3.181 TL CSR 0 REGISTER - OFFSET 4C0h

| BIT | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | decode_vga               | RW    | 0b: disable VGA decode 1b: enable VGA decode                                                                                | Yes            | 1       |
| 1   | msi_cap_dis              | RO    | 0b: enable MSI capability 1b: disable MSI capability                                                                        | Yes            | 0       |
| 2   | pwr_cap_dis              | RO    | 0b: enable power capability 1b: disable power capability                                                                    | Yes            | 0       |
| 3   | mf_credit_update_<br>dis | RO    | Internal used only.                                                                                                         | Yes            | 0       |
| 4   | mc_cap_dis               | RO    | Internal used only.                                                                                                         | Yes            | 0       |
| 5   | mem_sharing_dis          | RO    | 0b: enable memory sharing 1b: disable memory sharing  It is set by Port 0 only. When set, it will affect the entire switch. | Yes            | 0       |
| 7:6 | Reserved                 | RsvdP | Not support.                                                                                                                | No             | 00b     |
| 8   | p_inta_slot              | RW    | Internal used only.                                                                                                         | Yes            | 0       |
| 9   | p_inta_gpio              | RW    | Internal used only.                                                                                                         | Yes            | 0       |







| BIT   | FUNCTION                    | TYPE  | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|---------------------|----------------|---------|
| 10    | p_inta_ntl                  | RW    | Internal used only. | Yes            | 0       |
| 11    | Reserved                    | RsvdP | Not support.        | No             | 0       |
| 13:12 | initial credit<br>threshold | RO    | Internal used only. | Yes            | 00b     |
| 31:14 | Reserved                    | RsvdP | Not support.        | No             | 0-0h    |

## 9.3.182 TL CSR 1 REGISTER - OFFSET 4C4h

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | store_en                       | RW    | When set, a store-forward mode is used. Otherwise, the chip is working under cut-through mode.                                                                                                                                                                                                                             | Yes            | 0       |
|       |                                |       | It is valid for upstream port only.                                                                                                                                                                                                                                                                                        |                |         |
| 3:1   | cut-through threshold          | RW    | Cut-through Threshold.  00b: the threshold is set at the middle of forwarding packet 01b: the threshold is set ahead 1-cycle of middle point 10b: the threshold is set ahead 2-cycle of middle point 11b: the threshold is set ahead 3-cycle of middle point It is valid for upstream port only.                           | Yes            | 100Ь    |
| 4     | port_arb_mode                  | RW    | When set, the round-robin arbitration will stay in the arbitrated port even if the credit is not enough but request is pending.  When clear, the round-robin arbitration will always go to the requesting port, which the outgoing credit is enough for the packet queued in the port.  It is valid for upstream port only | Yes            | 0       |
|       |                                |       | When set, there is forced ordering rule on packets for different                                                                                                                                                                                                                                                           |                |         |
| 5     | port_order                     | RW    | egress port.                                                                                                                                                                                                                                                                                                               | Yes            | 0       |
|       |                                |       | It is valid for upstream port only.                                                                                                                                                                                                                                                                                        |                |         |
| 6     | cpl_order                      | RW    | When set, there is forced ordering rule between completion packet with different tag.                                                                                                                                                                                                                                      | Yes            | 0       |
|       |                                |       | It is valid for upstream port only.  When set, for Non-post TLP store-forward mode is used.                                                                                                                                                                                                                                |                |         |
| 7     | np_store_en                    | RW    | Otherwise, Non-post TLP is working under cut-through mode.                                                                                                                                                                                                                                                                 | Yes            | 0       |
| 8     | Reserved                       | RW    | It is valid for upstream port only.  Internal used only.                                                                                                                                                                                                                                                                   | Yes            | 0       |
| 9     | datasel_rw_en                  | RO    | When set, PM data register's DATA SEL is R/W.                                                                                                                                                                                                                                                                              | Yes            | 0       |
| 10    | Reserved                       | RW    | Internal used only.                                                                                                                                                                                                                                                                                                        | Yes            | 0       |
| 11    | 4k_boundary_check_<br>en       | RW    | 0b: disable 1b: enable 4KB boundary check                                                                                                                                                                                                                                                                                  | Yes            | 0       |
| 12    | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                                               | No             | 0       |
| 13    | order_rule5_en                 | RW    | When set, Post packet cannot pass Non-post Packet.                                                                                                                                                                                                                                                                         | Yes            | 0       |
| 14    | ordering_forzen_p_<br>dis      | RW    | For Post packets.                                                                                                                                                                                                                                                                                                          | Yes            | 0       |
| 15    | ordering_forzen_np_<br>dis     | RW    | For Non-Post packets.                                                                                                                                                                                                                                                                                                      | Yes            | 1       |
| 16    | RX Poison TLP<br>mode          | RW    | Internal used only.                                                                                                                                                                                                                                                                                                        | Yes            | 0       |
| 17    | RX ECRC TLP<br>mode            | RW    | Internal used only.                                                                                                                                                                                                                                                                                                        | Yes            | 0       |
| 18    | RX MC overlay TLP<br>ECRC mode | RW    | Internal used only.                                                                                                                                                                                                                                                                                                        | Yes            | 0       |
| 31:19 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                                               | No             | 0-0h    |



#### 9.3.183 TL CSR 2 REGISTER - OFFSET 4C8h

| BIT  | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|------|------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | dma_cap                            | RO    | When Set, DMA is enabled.                                                                                           | Yes            | 0       |
| 1    | non_trans_                         | RO    | When Set, non transparent mode is enabled.                                                                          | Yes            | 0       |
| 2    | Power_saving_en                    | RO    | When set power saving mode is enabled.  It is set by Port 0 only. When set, it will affect the entire switch.       | Yes            | 1       |
| 3    | Reserved                           | RsvdP | Not support.                                                                                                        | No             | 0       |
| 4    | overlay_tlp_fc_<br>update_mode     | RW    | When set, overlay tlp fc update mode is set.  It is set by Port 0 only. When set, it will affect the entire switch. | Yes            | 1       |
| 5    | egress_tlp_request _<br>mode       | RW    | When set, egress tlp request mode is set.                                                                           | Yes            | 0       |
| 6    | emulate RD<br>TRACKING<br>TX_READY | RW    | Internal used only.                                                                                                 | Yes            | 0       |
| 7    | broadcast CFGWR1 mode              | RW    | Internal used only.                                                                                                 | Yes            | 0       |
| 31:8 | Reserved                           | RsvdP | Not support.                                                                                                        | No             | 0_0h    |

## 9.3.184 TL CSR 3 REGISTER - OFFSET 4CCh (Port 0 Only)

| BIT  | FUNCTION                 | ТҮРЕ  | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|---------------------|----------------|---------|
| 3:0  | vp port ring_csr         | RO    | Internal used only. | Yes            | 1010b   |
| 4    | vp port cut through ctrl | RO    | Internal used only. | Yes            | 0       |
| 5    | Reserved                 | RsvdP | Internal used only. | No             | 0       |
| 31:6 | Reserved                 | RsvdP | Not support.        | No             | 0_0h    |

#### 9.3.185 TL CSR 4 REGISTER - OFFSET 4D0h

| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT  |
|-------|-------------------------------|-------|---------------------|----------------|----------|
| 23:0  | Reserved                      | RsvdP | Not support.        | No             | 00_0000h |
| 31:24 | specific TL debug<br>mode_sel | RW    | Internal used only. | Yes            | 00h      |

### 9.3.186 DEVICE CONFIGURATION 0 REGISTER - OFFSET 504h (Port 0 Only)

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTION                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT                       |
|-------|-------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------|
| 2:0   | Up Port Selection | RO    | Used to do up port selection.  It is valid for transparent mode only.                                                                                                              | Yes            | 000ь                          |
| 5:3   | Reserved          | RsvdP | Not support.                                                                                                                                                                       | No             | 000b                          |
| 6     | Chip CD Mode      | RO    | Used to enable CD mode for the whole chip.  1: enable Chip CD mode (i.e. switch operates in cross-domain mode)  0: disable Chip CD mode (i.e. switch operates in transparent mode) | Yes            | 0                             |
| 7     | Reserved          | RsvdP | Not support.                                                                                                                                                                       | No             | 0                             |
| 10:8  | I2C Address       | RO    | Used to set I2C Address.                                                                                                                                                           | Yes            | 111b                          |
| 11    | Debug_Mode        | RO    | 0b: disable debug mode<br>1b: enable debug mode                                                                                                                                    | Yes            | Set by<br>DEBUG_M<br>ODE_EN_L |
| 31:12 | Reserved          | RsvdP | Not support.                                                                                                                                                                       | No             | 0000_0h                       |





## 9.3.187 DEVICE CONFIGURATION 1 REGISTER - OFFSET 508h (Port 0 Only)

| BIT  | FUNCTION  | ТҮРЕ  | DESCRIPTION                                                        | EEPROM/<br>I2C | DEFAULT                     |
|------|-----------|-------|--------------------------------------------------------------------|----------------|-----------------------------|
| 1:0  | Reserved  | RsvdP | Not support.                                                       | No             | 00b                         |
| 4:2  | PORTCFG   | RO    | Used to set PORTCFG[2:0] strap pins.                               | Yes            | Set by PORTCFG [2:0]        |
| 6:5  | Chip Mode | RO    | Used to set CHIPMODE[1:0] strap pins.                              | Yes            | Set by<br>CHIPMODE<br>[1:0] |
| 7    | Fast Mode | RO    | 0b: disable fast mode 1b: enable fast mode, for internal used only | Yes            | 0                           |
| 8    | Ckmode    | RO    | Used to set <u>CKMODE</u> strap pin.                               | Yes            | Set by<br>CKMODE            |
| 31:9 | Reserved  | RsvdP | Not support.                                                       | No             | 0-0b                        |

## 9.3.188 DEVICE CONFIGURATION 2 REGISTER - OFFSET 50Ch (Port 0 Only)

| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT              |
|-------|-------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|
| 0     | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                           | No             | 0                    |
| 1     | HotPlug_Enable                | RO    | Used toenab;e/disable hot plug function.  Ob: disable 1b: enable                                                                                                                                                                                                                                                                                                                       | Yes            | Set by HOT_PLUG EN_L |
| 2     | Surprise_Hot_Plug_<br>Disable | RO    | Used to select surprise or managed hot plug function.  0b: enable 1b: disable                                                                                                                                                                                                                                                                                                          | No             | 0                    |
| 3     | IOE_40Bit_Disable             | RO    | Used to set IOE is 16 bit or 40 bit.  0b: 40 bit IOE 1b: 16 bit IOE                                                                                                                                                                                                                                                                                                                    | Yes            | 0                    |
| 4     | Pm_L1_1_Enable                | RO    | Used to enable/disable PM L1.1 function.  0b: disable 1b: enable                                                                                                                                                                                                                                                                                                                       | Yes            | Set by PM L11 EN L   |
| 7:5   | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                           | No             | 111b                 |
| 8     | CLKBUF_PD                     | RO    | Used topower down or off internal clock buffer  0b: disable 1b: enable.                                                                                                                                                                                                                                                                                                                | Yes            | 0                    |
| 14:9  | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                           | No             | 000000b              |
| 15    | P4_RID_Auto_Set               | RO    | Used to set RID table being automatically built and maintained by the switch hardware in CDLEP Port 4.                                                                                                                                                                                                                                                                                 | Yes            | 1b                   |
| 17:16 | Switch CD Mode                | RO    | Used to configure CDEP Port for this switch.  0xb: no CDEP ports configured in this switch 10b: not support 11b: one CDVEP port and one CDLEP port  The setting in Switch CD Mode can be ignored if Chip CD Mode is disabled.                                                                                                                                                          | Yes            | 00Ь                  |
| 19:18 | DMA Mode                      | RO    | Used to configure DMA Mode for this switch.  0xb: DMA functions are disabled in this switch  10b: DMA function s enabled under its own main or remote hosts  Switch CD Mode = 0x: DMA functions are at P0 only  Switch CD Mode = 11: DMA functions are at P0 and P4  respectively  11b: DMA function only enabled under the main host domain and  DMA functions are enabled at P0 only | Yes            | 00Ь                  |
| 20    | CLKBUF_CTL_EN                 | RO    | Used to enable internal clock buffer outputs control.                                                                                                                                                                                                                                                                                                                                  | Yes            | 0                    |
| 21    | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                           | No             | 0                    |
| 22    | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                           | No             | 0                    |





| BIT   | FUNCTION             | ТҮРЕ  | DESCRIPTION                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 23    | Reserved             | RsvdP | Not support.                                                                                                                           | No             | 0       |
| 31:24 | CLKBUF_Output_<br>En | RO    | Used to enable/disable internal clock buffer outputs  REFCLKOP/N[7:4:1].  0b: disable 1b: enable  These bits are valid when bit[20]=1. | Yes            | FFh     |

# 9.3.189 DEVICE CLOCK EXTERNAL CONTROL REGISTER - OFFSET 510h (Port 0 Only)

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                           | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|-------------------------------------------------------|----------------|---------|
| 15:0  | EE_Ext_Pclk_Req          | RO    | Device Ext_Pclk_Req Control from EEPROM.              | Yes/No         | 0000h   |
| 19:16 | EE_Mplla_Force_En        | RO    | Device Mplla_Force_En able Control from EEPROM.       | Yes/No         | 0h      |
| 23:20 | EE_Ref_Use_Pad           | RO    | Device Ref_Use_Pad _Enable Control from EEPROM.       | Yes/No         | 0h      |
| 27:24 | EE_Ref_Repeat_Clk<br>_En | RO    | Device Ref_Repeat_Clk_Enable Control from EEPROM.     | Yes/No         | 0h      |
| 28    | EE_Phy_Control_En        | RO    | Device Phy Clock External Control Enable from EEPROM. | Yes/No         | 0       |
| 29    | Valid for bit[19:16]     | RO    | 1b: bit[19:16] are valid.                             | Yes/No         | 0       |
| 30    | Valid for bit[23:20]     | RO    | 1b: bit[23:20] are valid.                             | Yes/No         | 0       |
| 31    | Reserved                 | RsvdP | Not support.                                          | No             | 0       |

# 9.3.190 DEVICE SRIS MODE EXTERNAL CONTROL REGISTER – OFFSET 514h (Port 0 Only)

| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                   | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|-----------------------------------------------|----------------|---------|
| 0     | lane 0_Sris_Mode            | RO    | Lane 0_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 1     | lane 1_Sris_Mode            | RO    | Lane 1_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 7:2   | Reserved                    | RsvdP | Not support.                                  | No             | 0-0b    |
| 8     | lane 2_Sris_Mode            | RO    | Lane 2_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 9     | lane 3_Sris_Mode            | RO    | Lane 3_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 10    | lane 4_Sris_Mode            | RO    | Lane 4_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 11    | lane 5_Sris_Mode            | RO    | Lane 5_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 30:12 | Reserved                    | RsvdP | Not support.                                  | No             | 0-0b    |
| 31    | Sris External Control<br>En | RO    | Device Sris External Control Enble.           | Yes/No         | 0       |

# 9.3.191 DEVICE COMM REFCLK MODE EXTERNAL CONTROL REGISTER – OFFSET 518h (Port 0 Only)

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                           | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|-------|-------------------------------------------------------|----------------|---------|
| 0     | lane 0_Cmn_Refclk_<br>Mode | RO    | Lane 0_Cmm Refclk Mode External Control from EEPROM.  | Yes/No         | 0       |
| 1     | lane 1_Cmn_Refclk_<br>Mode | RO    | Lane 1_Cmm Refclk Mode External Control from EEPROM.  | Yes/No         | 0       |
| 7:2   | Reserved                   | RsvdP | Not support.                                          | No             | 0-0b    |
| 8     | lane 2_Cmn_Refclk_<br>Mode | RO    | Lane 2_ Cmm Refclk Mode External Control from EEPROM. | Yes/No         | 0       |
| 9     | lane 3_Cmn_Refclk_<br>Mode | RO    | Lane 3_ Cmm Refclk Mode External Control from EEPROM. | Yes/No         | 0       |
| 10    | lane 4_Cmn_Refclk_<br>Mode | RO    | Lane 4_ Cmm Refclk Mode External Control from EEPROM. | Yes/No         | 0       |
| 11    | lane 5_Cmn_Refclk_<br>Mode | RO    | Lane 5_ Cmm Refclk Mode External Control from EEPROM. | Yes/No         | 0       |
| 30:12 | Rserved                    | RsvdP | Not support.                                          | No             | 0-0b    |





| BIT | FUNCTION                               | ТҮРЕ | DESCRIPTION                                    | EEPROM/<br>I2C | DEFAULT |
|-----|----------------------------------------|------|------------------------------------------------|----------------|---------|
| 31  | Cmn_Refclk_Mode<br>External Control En | RO   | Device Cmm Refclk Mode External Control Enble. | Yes/No         | 0       |

## 9.3.192 MBIST CFG CONTROL REGISTER - OFFSET 51Ch (Port 0 Only)

| BIT  | FUNCTION       | ТҮРЕ | DESCRIPTION                                | EEPROM/<br>I2C | DEFAULT |
|------|----------------|------|--------------------------------------------|----------------|---------|
| 0    | Cfg_Mbist_En   | RW   | Used to set Mbist Enable from CFG Control. | Yes            | 0000h   |
| 1    | Cfg_Mbist_mode | RW   | Used to set Mbist En from Pin or CFG.      | Yes            | 0h      |
| 31:2 | Cfg_Mbist_done | RO   | Used to indicate Mbist test Done.          | No             | 0-0h    |

## 9.3.193 MBIST CFG STATUS REGISTER – OFFSET 520h (Port 0 Only)

| BIT   | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------|-------|-------------------------------------------------------------|----------------|---------|
| 29:0  | Cfg_Mbist_Error | RO    | Used to indicate Mbist error. It can be read from I2C only. | No             | 0-0h    |
| 31:30 | Reserved        | RsvdP | Not support.                                                | No             | 00b     |

## 9.3.194 NOC BIST CONTROL REGISTER - OFFSET 524h (Port 0 Only)

| BIT   | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------|-------|------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Noc Bist Enable     | RO    | Used to enable Noc Bist Test.                                                            | Yes/No         | 0       |
| 1     | Noc_Bist_Enable_sel | RO    | Used to select the NOC Bist Enable Source.  1: Noc Bist Control Register bit[0]  0: Jtag | Yes/No         | 0       |
| 23:2  | Reserved            | RsvdP | Not support.                                                                             | No             | 0-0b    |
| 31:24 | Noc Bist Status     | RO    | Noc Bist Status. It can be read from I2C only.                                           | No             | 0       |

# 9.3.195 EXTERNAL LOOPBACK PRBS CONTROL REGISTER – OFFSET 528h (Port 0 Only)

| BIT | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-----|------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0 | Lane 1-0 PRBS Rate           | RW    | Choose Lane 1-0 PRBS Rate.  00b: GEN1 01b: GEN2 10b: GEN3 11b: Reserved                                                                                                                                                                                              | Yes            | 00Ъ     |
| 3:2 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                                                         | No             | 00b     |
| 5:4 | Lane 5-2 PRBS Rate           | RW    | Choose Lane 5-2 PRBS Rate.  00b: GEN1 01b: GEN2 10b: GEN3 11b: Reserved                                                                                                                                                                                              | Yes            | 00Ъ     |
| 7:6 | Reserved                     | RsvdP | Not Support.                                                                                                                                                                                                                                                         |                | 00b     |
| 8   | Lane 1-0 PRBS<br>Rate Enable | RW    | When enabled, Lane 1-0 is set to PRBS rate as indicated in bit[1:0] to run loopback test.  Please note an external test fixture must be provided to loopback TX to RX. Also, please follow PRBS Appnote to set TXEQ PRESET value at GEN3 speed through CR interface. | Yes            | 0       |
| 9   | Reserved                     | RsvdP | Not Support.                                                                                                                                                                                                                                                         | No             | 0       |





| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 10    | Lane 5-2 PRBS<br>Rate Enable | RW    | When enabled, Lane 5-2 is set to PRBS rate as indicated in bit[5:4] to run loopback test.  Please note an external test fixture must be provided to loopback TX to RX. Also, please follow PRBS Appnote to set TXEQ PRESET value at GEN3 speed through CR interface. | Yes            | 0       |
| 31:11 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                                                         | No             | 0000_0h |

#### 9.3.196 PHY SRAM PROGRAM 0 REGISER - OFFSET 52Ch (Port 0 Only)

| BIT   | FUNCTION           | TYPE | DESCRIPTION      | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|------|------------------|----------------|---------|
| 15:0  | PHY SRAM DATA      | RO   | PHY SRAM DATA.   | Yes/No         | 0000h   |
| 31:16 | PHY SRAM<br>OFFSET | RO   | PHY SRAM OFFSET. | Yes/No         | 0000h   |

### 9.3.197 PHY SRAM PROGRAM 1 REGISTER - OFFSET 530h (Port 0 Only)

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION              | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|-------|--------------------------|----------------|---------|
| 0     | PHY SRAM<br>Program Enable | RO    | Start PHY SRAM Program.  | Yes/No         | 0       |
| 1     | PHY SRAM<br>Program Done   | RO    | Finish PHY SRAM Program. | Yes/No         | 0       |
| 16:2  | ??                         | ??    | ??                       |                |         |
| 31:17 | Reserved                   | RsvdP | Not support.             | No             | 0-0h    |

#### 9.3.198 FAILOVER CONTROL REGISTER – OFFSET 534h (Port 0 Only)

| BIT  | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                           | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|---------------------------------------------------------------------------------------|----------------|---------|
| 0    | Reserved        | RsvdP | Not support.                                                                          | No             | 0       |
| 1    | dis_dn_hotreset | RW    | Used to disable up link down, fire down port hot-reset event.  0b: enable 1b: disable | Yes            | 0       |
| 2    | En_up_keep_enum | RW    | Used to enable up link down, keep up port enum data.  0b: disable 1b: enable          | Yes            | 0       |
| 31:3 | Reserved        | ResvP | Not support.                                                                          | No             | 0-0b    |

# 9.3.199 THERMAL SENSOR INT MASK AND STATUS REGISTER – OFFSET 538h (Port 0 Only)

| BIT   | FUNCTION                             | ТҮРЕ  | DESCRIPTION                        | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------|-------|------------------------------------|----------------|---------|
| 2:0   | thermal sensor 2~0<br>status         | RW1C  | Thermal sensor 2~0 status.         | Yes            | 000ь    |
| 15:3  | Reserved                             | RsvdP | Not support.                       | No             | 0-0b    |
| 18:16 | thermal sersor 2~0<br>interrupt mask | RW    | Thermal sersor 2~0 interrupt mask. | Yes            | 111b    |
| 31:19 | Reserved                             | RsvdP | Not support.                       | No             | 0-0b    |

## 9.3.200 THERMAL SENSOR CONTROL REGISTER - OFFSET 53Ch (Port 0 Only)

| BIT | FUNCTION                   | ТҮРЕ | DESCRIPTION                                  | EEPROM/<br>I2C | DEFAULT |
|-----|----------------------------|------|----------------------------------------------|----------------|---------|
| 0   | Thermal Sensor 0<br>Status | RO   | Used to indicate the temp over the Threshold | No             | 0b      |



| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|-------|-----------------------------------------------------------------------------------|----------------|---------|
| 1     | Thermal Sensor 1<br>Status    | RO    | Used to indicate the temp over the Threshold                                      | No             | 0b      |
| 2     | Thermal Sensor 2<br>Status    | RO    | Used to indicate the temp over the Threshold                                      | No             | 0b      |
| 23:3  | Reserved                      | RsvdP | Not support.                                                                      | No             | 0_0h    |
| 25:24 | Thermal Sensor 0<br>Threshold | RW    | Used to set the threshold of chip temperature.  00b:110 01b:120 10b: 130 11b: 140 | Yes            | 0       |
| 27:26 | Thermal Sensor 1<br>Threshold | RW    | Used to set the threshold of chip temperature.  00b:110 01b:120 10b: 130 11b: 140 | Yes            | 0       |
| 29:28 | Thermal Sensor 2<br>Threshold | RW    | Used to set the threshold of chip temperature.  00b:110 01b:120 10b: 130 11b: 140 | Yes            | 0       |
| 30    | Reserved                      | RsvdP | Not support.                                                                      | No             | 0       |
| 31    | Auto Test Temp.               | RW    | Used to set Thermal Sensor burst test Enable                                      | Yes            | 0       |

# 9.3.201 DEVICE ELASTIC BUFFER EMPTY MODE EXTERNAL CONTROL REGISTER – OFFSET 540h (Port 0 Only)

| BIT   | FUNCTION                             | ТҮРЕ  | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------|-------|-----------------------------------------------------|----------------|---------|
| 0     | lane 0_Eb_Empty_<br>Mode             | RO    | Lane 0_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 1     | lane 1_Eb_Empty_<br>Mode             | RO    | Lane 1_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 7:2   | Reserved                             | RsvdP | Not support.                                        | No             | 0-0b    |
| 8     | lane 2_Eb_Empty_<br>Mode             | RO    | Lane 2_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 9     | lane 3_Eb_Empty_<br>Mode             | RO    | Lane 3_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 10    | lane 4_Eb_Empty_<br>Mode             | RO    | Lane 4_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 11    | lane 5_Eb_Empty_<br>Mode             | RO    | Lane 5_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 30:12 | Rserved                              | RsvdP | Not support.                                        | No             | 0-0b    |
| 31    | Eb_Empty_Mode<br>External Control En | RO    | Device Cmm Refclk Mode External Control Enble.      | Yes/No         | 0       |

## 9.3.202 DEVICE MISC REGISTER - OFFSET 544h (Port 0 Only)

| BIT  | FUNCTION     | ТҮРЕ  | DESCRIPTION                                   | EEPROM/<br>I2C | DEFAULT |
|------|--------------|-------|-----------------------------------------------|----------------|---------|
| 0    | HW_Init_Load | RO    | When set, it means eeprom preloading is done. | Yes/No         | 0       |
| 31:1 | Rserved      | RsvdP | Not support.                                  | No             | 0-0b    |

## 9.3.203 SWITCH DOMAIN MODE CONTROL REGISTER - OFFSET 558h (Port 0 Only)

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTION                                              | EEPROM/<br>I2C | DEFAULT  |
|-------|---------------|-------|----------------------------------------------------------|----------------|----------|
| 7:0   | Reserved      | RsvdP | Not support.                                             | No             | 04h      |
| 13:8  | Broadcast idx | RW    | Used to enable destination switch for broadcast message. | Yes            | 00_0011b |
| 31:14 | Reserved      | RsvdP | Not support.                                             | No             | 0-0h     |



## 9.3.204 PORT CLOCK CONTROL REGISTER - OFFSET 55Ch (Port 0 Only)

| BIT   | FUNCTION                     | ТҮРЕ   | DESCRIPTION                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Rserved?                     | RsvdP? | Not support.?                                                                                                                  | No?            | 0000h?  |
| 15:8  | Rserved                      | RsvdP  | Not support.                                                                                                                   | No             | 0000h   |
| 16    | Port Clock control<br>Enable | RW     | Used to enable Port Clock control function.                                                                                    | Yes            | 0       |
| 23:17 | Rserved                      | RsvdP  | Not support.                                                                                                                   | No             | 0-0h    |
| 31:24 | Port Clock Enable            | RW     | Used to set Port Clock Enable. (No bifurcation, why need enable)  0b: disable 1b: enable  These bits are valid when bit[16]=1. | Yes            | FFh     |

#### 9.3.205 PERFORMANCE COUNTER CONTROL REGISTER - OFFSET 56Ch

| BIT  | FUNCTION           | ТҮРЕ  | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|------|--------------------|-------|--------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | counter_start_stop | RW    | 1b: Performance counter start counting 0b: Performace counter stop counting                                  | Yes            | 0       |
| 1    | counter_clear      | WO    | 1b: clear performace counter.  It is valid when bit[4]=1 and is always read as 0b.                           | Yes            | 0       |
| 3:2  | Reserved           | RsvdP | Not support.                                                                                                 | No             | 00b     |
| 4    | counter_enable     | RW    | 1b: Performance counter is controlled by s/w (bit[0]) 0b: Performance counter is controlled by h/w (autorun) | No             | 0       |
| 31:5 | Reserved           | RsvdP | Not support.                                                                                                 | No             | 0-0h    |

#### 9.3.206 PHY SOURCE SELECT REGISTER - OFFSET 570h

| BIT  | FUNCTION                 | ТҮРЕ  | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|------------------------|----------------|---------|
| 7:0  | Lanexx phy_source select | RW    | Internal used only.    | Yes            | 00h     |
| 8    | Valid for bit[7:1]       | RW    | 1b: bit[7:0] are valid | Yes            | 0       |
| 31:9 | Reserved                 | RsvdP | Not support.           | No             | 0-0h    |

## 9.3.207 NIC CTRL 0 REGISTER - OFFSET 5A0h (Port 0 Only)

| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                 | EEPROM/<br>I2C | DEFAULT  |
|-------|------------------------------|-------|-----------------------------------------------------------------------------|----------------|----------|
| 7:0   | Debug Select                 | RW    | Select Debug Nic Signal.                                                    | Yes            | 00h      |
| 9:8   | Cmd Arbiter Delay            | RW    | Delay cycles for next cmd arbiter start.                                    | Yes            | 00b      |
| 15:10 | Reserved                     | RW    | Internal used only.                                                         | Yes            | 0000_00b |
| 16    | Destination Credit<br>Wait   | RW    | Wait until destination credit is enough to transmit packet.  0b: OFF 1b: ON | Yes            | 0        |
| 17    | Reserved                     | RsvdP | Not support.                                                                | No             | 0        |
| 20:18 | Time Based RR<br>Time Period | RW    | Time Period Selection for Time based Round Robin.                           | Yes            | 000b     |
| 23:21 | Reserved                     | RW    | Internal used only.                                                         | No             | 000b     |
| 31:24 | Reserved                     | RsvdP | Not support.                                                                | No             | 00h      |

## 9.3.208 NIC CTRL 1 REGISTER – OFFSET 5A4h (Port 0 Only)

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |



## 9.3.209 NIC CTRL 2 REGISTER - OFFSET 5A8h (Port 0 Only)

| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                              | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|-------|----------------------------------------------------------|----------------|---------|
| 1:0   | NIC Router Arbiter<br>Delay      | RW    | Delay cycles for next arbiter start.                     | Yes            | 00b     |
| 2     | NIC Out Router<br>Arbiter Delay  | RW    | Delay cycles for next arbiter start.                     | Yes            | 1       |
| 3     | msic                             | RW    | Internal used only.                                      | Yes            | 0       |
| 6:4   | noc_buffer_empty<br>for speed up | RW    | Internal used only.                                      | Yes            | 010b    |
| 7     | nic_speed_up_en                  | RW    | Internal used only.                                      | Yes            | 0       |
| 15:8  | Reserved                         | RsvdP | Not support.                                             | No             | 00h     |
| 18:16 | Adaptive Weight RR<br>Period     | RW    | Time Period Selection for Adaptive Weight Round Robin.   | Yes            | 000ь    |
| 21:19 | Adaptive Weight<br>Ignore Period | RW    | Time Period Selection for Reduce Weights of Round Robin. | Yes            | 000ь    |
| 22    | phase_tag_arbiter_en             | RW    | Internal used only.                                      | Yes            | 0       |
| 23    | Reserved                         | RsvdP | Not support.                                             | No             | 0       |
| 28:24 | phase_tag_timer                  | RW    | Internal used only.                                      | Yes            | 0_0010b |
| 31:29 | Reserved                         | RsvdP | Not support                                              | No             | 000b    |

### 9.3.210 NIC CTRL 3 REGISTER - OFFSET 5ACh (Port 0 Only)

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

## 9.3.211 NIC CTRL 4 REGISTER – OFFSET 5B0h (Port 0 Only)

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

### 9.3.212 CR RW CTRL AND STATUS REGISTER - OFFSET 5C0h (Port 0 Only)

| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|------------------------------------------------------------------------------|----------------|---------|
| 0     | Write Enable for Lane 1-0   | RW    | Write enable bit for Lane 1-0.                                               | No/Yes         | 0       |
| 1     | Reserved                    | RsvdP | Not support.                                                                 | No             | 0       |
| 2     | Write Enable for Lane 5-2   | RW    | Write enable bit for Lane 5-2.                                               | No/Yes         | 0       |
| 7:3   | Reserved                    | RsvdP | Not support.                                                                 | No             | 0000_0b |
| 8     | Read Enable for<br>Lane 1-0 | RW    | Read enable bit for Lane 1-0.                                                | No/Yes         | 0       |
| 9     | Reserved                    | RsvdP | Not support.                                                                 | No             | 0       |
| 10    | Read Enable for<br>Lane 5-2 | RW    | Read enable bit for Lane 5-2.                                                | No/Yes         | 0       |
| 12:11 | Reserved                    | RsvdP | Not support.                                                                 | No             | 0       |
| 15:13 | Reserved                    | RsvdP | Not support.                                                                 | No             | 0000_0b |
| 19:16 | RW Ready Status             | RO    | Indicates whether Lane 1-0 or Lane 5-2 is ready for the Read or Write cycle. | No             | 1111h   |
| 31:20 | Reserved                    | RsvdP | Not support.                                                                 | No             | 000h    |

### 9.3.213 CR CTRL 0 REGISTER - OFFSET 5C4h (Port 0 Only)

| BIT   | FUNCTION          | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|------|-----------------------------------------|----------------|---------|
| 15:0  | Lane 1-0 Data     | RW   | Contains the Lane 1-0 register data.    | Yes            | 0000h   |
| 31:16 | Lane 1-0 Register | RW   | Contains the Lane 1-0 register address. | Yes            | 0000h   |





## 9.3.214 CR CTRL 1 REGISTER - OFFSET 5C8h (Port 0 Only)

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

## 9.3.215 CR CTRL 2 REGISTER - OFFSET 5CCh (Port 0 Only)

| BIT   | FUNCTION          | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|------|-----------------------------------------|----------------|---------|
| 15:0  | Lane 5-2 Data     | RW   | Contains the Lane 5-2 register data.    | Yes            | 0000h   |
| 31:16 | Lane 5-2 Register | RW   | Contains the Lane 5-2 register address. | Yes            | 0000h   |

### 9.3.216 CR CTRL 3 REGISTER - OFFSET 5D0h (Port 0 Only)

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

### 9.3.217 THERMAL SENSOR TEST REGISTER - OFFSET 5D4h (Port 0 Only)

| BIT   | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0   | Thermal Sensor Test<br>Access Control | RW    | Select Thermal Sensor Test Items.                                                                                     | Yes            | 0h      |
| 5:4   | Thermal Sensor Chip<br>Select         | RW    | Chip Select for Thermal Sensor Test.  00b: Thermal Sensor 0 01b: Thermal Sensor 1 10b: Thermal Sensor 2 11b: Reserved | Yes            | 00Ъ     |
| 6     | Software Digital Test<br>Mode         | RW    | Digital Test Enable.  0b: Disable 1b: Enable                                                                          | Yes            | 0       |
| 7     | Reserved                              | RsvdP | Not support.                                                                                                          | No             | 0       |
| 8     | Digital Test Status                   | RO    | Indicate Success or Fail Status of Digital Test.  0b: Fail 1b: Success                                                | No             | 0       |
| 9     | Digital Test Mode 8<br>Status         | RO    | Indicate Success or Fail Status of Digital Test Mode 8.  0b: Fail 1b: Success                                         | No             | 0       |
| 10    | Digital Test Mode 9<br>Status         | RO    | Indicate Success or Fail Status of Digital Test Mode 9.  0b: Fail 1b: Success                                         | No             | 0       |
| 14:11 | Reserved                              | RsvdP | Not support.                                                                                                          | No             | 0h      |
| 15    | Digital Test Done                     | RO    | Thermal Sensor Digital Test Done Status.  0b: Test no complete 1b: Test complete                                      | No             | 0       |
| 16    | EEPROM Single<br>Read                 | RW    | Internal used only.                                                                                                   | No             | 0       |
| 31:17 | Reserved                              | RsvdP | Not support.                                                                                                          | No             | 0000h   |





## 9.3.218 THERMAL SENSOR CTRL 0 REGISTER - OFFSET 5D8h (Port 0 Only)

| BIT   | FUNCTION                                    | TYPE  | DESCRIPTION                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------|-------|------------------------------------------------------------------------|----------------|---------|
| 0     | Thermal Sensor<br>Burst Run                 | RW    | Ob: OFF 1b: ON                                                         | Yes            | 0       |
| 1     | Thermal Sensor<br>Single Run                | RW    | Ob: OFF 1b: ON                                                         | Yes            | 0       |
| 2     | Thermal Sensor<br>Power Down                | RW    | Trun off Thermal Sensor.  0b: disable power down 1b: enable power down | Yes            | 0       |
| 7:3   | Reserved                                    | RsvdP | Not support.                                                           | No             | 0_0b    |
| 19:8  | Thermal Sensor<br>Conversion Data<br>Output | RO    | Thermal Sensor Results.                                                | No             | 000h    |
| 22:20 | Reserved                                    | RsvdP | Not support.                                                           | No             | 000b    |
| 23    | Thermal Sensor<br>Conversion Done           | RO    | Ob: Conversion not complete 1b: Conversion complete                    | No             | 0       |
| 31:24 | Reserved                                    | RsvdP | Not support.                                                           | No             | 00h     |

### 9.3.219 THERMAL SENSOR CTRL 1 REGISTER – OFFSET 5DCh (Port 0 Only)

| BIT   | FUNCTION                                    | TYPE  | DESCRIPTION                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------|-------|------------------------------------------------------------------------|----------------|---------|
| 0     | Thermal Sensor<br>Burst Run                 | RW    | Ob: OFF 1b: ON                                                         | Yes            | 0       |
| 1     | Thermal Sensor<br>Single Run                | RW    | Ob: OFF 1b: ON                                                         | Yes            | 0       |
| 2     | Thermal Sensor<br>Power Down                | RW    | Trun off Thermal Sensor.  0b: disable power down 1b: enable power down | Yes            | 0       |
| 7:3   | Reserved                                    | RsvdP | Not support.                                                           | No             | 0_0b    |
| 19:8  | Thermal Sensor<br>Conversion Data<br>Output | RO    | Thermal Sensor Result.                                                 | No             | 000h    |
| 22:20 | Reserved                                    | RsvdP | Not support.                                                           | No             | 000b    |
| 23    | Thermal Sensor<br>Conversion Done           | RO    | Ob: Conversion not complete 1b: Conversion complete                    | No             | 0       |
| 31:24 | Reserved                                    | RsvdP | Not support.                                                           | No             | 00h     |

## 9.3.220 THERMAL SENSOR CTRL 2 REGISTER - OFFSET 5E0h (Port 0 Only)

| BIT | FUNCTION                    | TYPE | DESCRIPTION                                      | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------|------|--------------------------------------------------|----------------|---------|
| 0   | Thermal Sensor<br>Burst Run | RW   | Get Thermal Result periodically.  0b: OFF 1b: ON | Yes            | 0       |







| BIT   | FUNCTION                                    | TYPE  | DESCRIPTION                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------|-------|------------------------------------------------------------------------|----------------|---------|
| 1     | Thermal Sensor<br>Single Run                | RW    | Get Thermal Result Once.  0b: OFF 1b: ON                               | Yes            | 0       |
| 2     | Thermal Sensor<br>Power Down                | RW    | Trun off Thermal Sensor.  0b: disable power down 1b: enable power down | Yes            | 0       |
| 7:3   | Reserved                                    | RsvdP | Not support.                                                           | No             | 0_0b    |
| 19:8  | Thermal Sensor<br>Conversion Data<br>Output | RO    | Thermal Sensor Result.                                                 | No             | 000h    |
| 22:20 | Reserved                                    | RsvdP | Not support.                                                           | No             | 000b    |
| 23    | Thermal Sensor<br>Conversion Done           | RO    | Ob: Conversion not complete  1b: Conversion complete                   | No             | 0       |
| 31:24 | Reserved                                    | RsvdP | Not support.                                                           | No             | 00h     |

## 9.3.221 INGRESS COMPLETION TLP PACKET COUNT[31:0] REGISTER – OFFSET 600h

| I | BIT  | FUNCTION                                         | ТҮРЕ | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT    |
|---|------|--------------------------------------------------|------|-----------------------------------------------------|----------------|------------|
| 3 | 31:0 | Ingress Completion<br>TLP Packet Count<br>[31:0] | RC   | Records received completion TLP packet count[31:0]. | No             | 0000_0000h |

## 9.3.222 INGRESS COMPLETION TLP PACKET COUNT[47:32] REGISTER – OFFSET 604h

| BIT   | FUNCTION                                          | ТҮРЕ  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 15:0  | Ingress Completion<br>TLP Packet Count<br>[47:32] | RC    | Records received completion TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                          | RsvdP | Not support.                                         | No             | 0000h   |

## 9.3.223 INGRESS COMPLETION TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 608h

| BIT  | FUNCTION                                                    | TYPE | DESCRIPTION                                               | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------------------------------------------------|------|-----------------------------------------------------------|----------------|------------|
| 31:0 | Ingress Completion<br>TLP Payload Byte<br>Count Count[31:0] | RC   | Records received completion TLP payload byte count[31:0]. | No             | 0000_0000h |

## 9.3.224 INGRESS COMPLETION TLP PAYLOAD BYTE COUNT[47:32] REGITER – OFFSET 60Ch

| BIT   | FUNCTION                                               | ТҮРЕ  | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------------|-------|------------------------------------------------------------|----------------|---------|
| 15:0  | Ingress Completion<br>TLP Payload Byte<br>Count[47:32] | RC    | Records received completion TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                               | RsvdP | Not support.                                               | No             | 0000h   |





## 9.3.225 INGRESS POST TLP PACKET COUNT[31:0] REGISTER - OFFSET 610h

| BIT  | FUNCTION                               | ТҮРЕ | DESCRIPTION                                   | EEPROM/<br>I2C | DEFAULT    |
|------|----------------------------------------|------|-----------------------------------------------|----------------|------------|
| 31:0 | Ingress Post TLP<br>Packet Count[31:0] | RC   | Records received post TLP packet count[31:0]. | No             | 0000_0000h |

#### 9.3.226 INGRESS POST TLP PACKET COUNT[47:32] REGISTER - OFFSET 614h

| BIT   | FUNCTION                                | ТҮРЕ  | DESCRIPTION                                    | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------|-------|------------------------------------------------|----------------|---------|
| 15:0  | Ingress Post TLP<br>Packet Count[47:32] | RC    | Records received post TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                | RsvdP | Not support.                                   | No             | 0000h   |

## 9.3.227 INGRESS POST TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 618h

| BIT  | FUNCTION                                   | TYPE | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------------------------|------|-----------------------------------------------------|----------------|------------|
| 31:0 | Ingress Post TLP Payload Byte Count [31:0] | RC   | Records received post TLP payload byte count[31:0]. | No             | 0000_0000h |

## 9.3.228 INGRESS POST TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 61Ch

| BIT   | FUNCTION                                          | TYPE  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 15:0  | Ingress Post TLP<br>Payload Byte Count<br>[47:32] | RC    | Records received post TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                          | RsvdP | Not support.                                         | No             | 0000h   |

#### 9.3.229 INGRESS BAD TLP PACKET COUNT[31:0] REGISTER - OFFSET 620h

| ] | BIT  | FUNCTION                                          | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT    |
|---|------|---------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
|   | 31:0 | Ingress Error TLP<br>Payload Byte Count<br>[31:0] | RC   | Records received error TLP packet count bit[31:0].  The counter is increased by one as receiving a TLP contaminated with errors that are enabled in <u>Ingress error counter enable register</u> at offset 67Ch | No             | 0000_0000h |

## 9.3.230 INGRESS NON-POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 628h

| BIT  | FUNCTION                                       | ТҮРЕ | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT    |
|------|------------------------------------------------|------|---------------------------------------------------|----------------|------------|
| 31:0 | Ingress Non-Post<br>TLP Packet Count<br>[31:0] | RC   | Records received non-post TLP packet count[31:0]. | No             | 0000_0000h |





## 9.3.231 INGRESS NON-POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 62Ch

| BIT   | FUNCTION                                        | ТҮРЕ  | DESCRIPTION                                        | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------------------|-------|----------------------------------------------------|----------------|---------|
| 15:0  | Ingress Non-Post<br>TLP Packet Count<br>[47:32] | RC    | Records received non-post TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                        | RsvdP | Not support.                                       | No             | 0000h   |

## 9.3.232 EGRESS COMPLETION TLP PACKET COUNT[31:0] REGISTER - OFFSET 630h

| BIT  | FUNCTION                                        | ТҮРЕ | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------------------------------------|------|-----------------------------------------------------|----------------|------------|
| 31:0 | Egress Completion<br>TLP Packet Count<br>[31:0] | RC   | Records transmit completion TLP packet count[31:0]. | No             | 0000_0000h |

## 9.3.233 EGRESS COMPLETION TLP PACKET COUNT[47:32] REGISTER – OFFSET 634h

| BIT   | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 15:0  | Egress Completion<br>TLP Packet Count<br>[47:32] | RC    | Records transmit completion TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                         | RsvdP | Not support.                                         | No             | 0000h   |

## 9.3.234 EGRESS COMPLETION TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 638h

| BIT  | FUNCTION                                             | ТҮРЕ | DESCRIPTION                                               | EEPROM/<br>I2C | DEFAULT    |
|------|------------------------------------------------------|------|-----------------------------------------------------------|----------------|------------|
| 31:0 | Egress Completion<br>TLP Payload Byte<br>Count[31:0] | RC   | Records transmit completion TLP payload byte count[31:0]. | No             | 0000_0000h |

## 9.3.235 EGRESS COMPLETION TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 63Ch

| BIT   | FUNCTION                                              | TYPE  | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------------------------|-------|------------------------------------------------------------|----------------|---------|
| 15:0  | Egress Completion<br>TLP Payload Byte<br>Count[47:32] | RC    | Records transmit completion TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                              | RsvdP | Not support.                                               | No             | 0000h   |

## 9.3.236 EGRESS POST TLP PACKET COUNT[31:0] REGISTER - OFFSET 640h

| BIT  | FUNCTION                              | TYPE | DESCRIPTION                                  | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------------------------|------|----------------------------------------------|----------------|------------|
| 31:0 | Egress Post TLP<br>Packet Count[31:0] | RC   | Records transmit post TLP packet count[31:0] | No             | 0000_0000h |





## 9.3.237 EGRESS POST TLP PACKET BYTE COUNT[47:32] REGISTER – OFFSET 644h

| BIT   | FUNCTION                               | ТҮРЕ  | DESCRIPTION                                    | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------------|-------|------------------------------------------------|----------------|---------|
| 15:0  | Egress Post TLP<br>Packet Count[47:32] | RC    | Records transmit post TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                               | RsvdP | Not support.                                   | No             | 0000h   |

## 9.3.238 EGRESS POST TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 648h

| BIT  | FUNCTION                                        | ТҮРЕ | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------------------------------------|------|-----------------------------------------------------|----------------|------------|
| 31:0 | Egress Post TLP<br>Payload Byte Count<br>[31:0] | RC   | Records transmit post TLP payload byte count[31:0]. | No             | 0000_0000h |

## 9.3.239 EGRESS POST TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 64Ch

| BIT   | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 15:0  | Egress Post TLP<br>Payload Byte Count<br>[47:32] | RC    | Records transmit post TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                         | RsvdP | Not support.                                         | No             | 0000h   |

## 9.3.240 EGRESS ERROR TLP PACKET COUNT[15:0] REGISTER - OFFSET 650h

| BIT  | FUNCTION                                         | TYPE | DESCRIPTION                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0 | Egress Error TLP<br>Payload Byte Count<br>[15:0] | RC   | Records transmit error TLP packet count[15:0].  A switch internal error such as ECC non-correctable error is detected when the packet reaches an egress port. | No             | 0000h   |

## 9.3.241 EGRESS ERROR TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 654h

| BIT   | FUNCTION                                          | ТҮРЕ  | DESCRIPTION                                           | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------------|-------|-------------------------------------------------------|----------------|---------|
| 15:0  | Egress Error TLP<br>Payload Byte Count<br>[47:32] | RC    | Records transmit error TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                          | RsvdP | Not support.                                          | No             | 0000h   |

## 9.3.242 EGRESS NON-POST TLP PACKET COUNT[31:0] REGISTER - OFFSET 658h

| BIT  | FUNCTION                                      | TYPE | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------------------------|------|---------------------------------------------------|----------------|------------|
| 31:0 | Egress Non-Post<br>TLP Packet Count<br>[31:0] | RC   | Records transmit non-post TLP packet count[31:0]. | No             | 0000_0000h |





## 9.3.243 EGRESS NON-POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 65Ch

| BIT   | FUNCTION                                      | ТҮРЕ  | DESCRIPTION                                            | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------------|-------|--------------------------------------------------------|----------------|---------|
| 15:0  | Egress Non-Post<br>TLP Packet<br>Count[47:32] | RC    | Records transmit non-post TLP packet count bit[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                      | RsvdP | Not support.                                           | No             | 0000h   |

#### 9.3.244 TL/DLL/MAC/PHY ERROR TYPE SEL REGISTER - OFFSET 660h

| BIT | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-----|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Reg_664h_Sel | RW   | bit[1:0]: Reg_664h_Sel_Type 00b Reg_664h_Sel[7:2] are used as dll_mac_err_sel_0[5:0] 01b Reg_664h_Sel[7:2] are used as tl_err_sel_0[5:0] 10b Reg_664h_Sel[7:2] are used as noc_err_sel_0[5:0] 11b Reserved  dll_mac_err_sel_x[5:0] (x=0, 1 or 2): 00h seq_err 01h fcfail_retrain 02h retry buffer full 03h retry buffer ecc one bit error 04h retry buffer ecc two bit error 05h tx nullify 06h replay timer expired 07h replay no roll over 08h retrain link 09h nack seq_err 0Ah tlp tx fifo length error (tlp tx protocol error (redundant sof/eof, length error) 0Bh tlp tx fifo abort 0Ch tlp tx no EOF error 0Eh crc16 error 0Ph crc32 error 10h nullify cr detect 11h receive packet abort(tlp_rx_abort = 1) 12h receive nack 13h framing error 14h retrain link 15h recv_ts_speed_change 16h recv_bot_reset_bit 17h recv_disable_link 18h recv_loopback 19h recv_dis screamb 1Ah recv_dis screamb 1Ah recv_comp 1Bh goto retrain by MAC 1Ch goto retrain by DUT LTSSM 1Dh goto retrain by Toot 1Eh PHY status error 1Fh~3Eh reserved 3Fh wrire or errors that corresponding mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK 0 Register. | Yes            | FEh     |





| BIT   | FUNCTION     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|--------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Reg_664h_Sel | RW    | tl_err_sel_x[5:0] (x=0, 1 or 2): 00hTL_ERR_STA[0] 01hTRAIN_ERR_SET 02hDLLP_ERR_SET 03hRX_ERR_SET 04hBAD_TLP_SET 05hBAD_DLLP_SET 06hREPLAY_ROLLOVER_SET 07hREPLAY_TIMEOUT_SET 08hUR_ERR_SET_all 09hECRC_ERR_SET_all 09hECRC_ERR_SET_all 09hECRC_ERR_SET_all 09hFC_ERR_SET_all 09hFC_ERR_SET_all 09hFC_ERR_SET_all 00hFC_ERR_SET_all 00hFC_ERR_SET_A[2] 10hTL_ECC[1] (P/NP/CPLD buffer 1 bit ecc error OR) 11h~12h Reserved 13hTL_ERR_STA[2] 15hTL_ERR_STA[2] 15hTL_ERR_STA[3] 16h~3Eh Reserved 3Fh wire or errors that corresponding mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK 0 Register.  10c_err_sel_x[5:0] (x=0, 1 or 2): 00h~01h r_ buffer one/two bit ecc error 04h~05h l_buffer one/two bit ecc error 06h~07h d_buffer one/two bit ecc error 06h~07h d_buffer one/two bit ecc error 06h~09h dma noc r_buffer one/two bit ecc error 06h~07h dma noc l_buffer one/two bit ecc error 06h~07h dma noc d_buffer one/two bit ecc error | Yes            | FEh     |
| 15:8  | Reg_668h_Sel | RW    | bit[1:0]: Reg_668h_Sel_Type.  00b Reg_668h_Sel[15:10] are used as dll_mac_err_sel_1[5:0]  01b Reg_668h_Sel[15:10] are used as tl_err_sel_1[5:0]  10b Reg_668h_Sel[15:10] are used as noc_err_sel_1[5:0]  11bReserved  If Reg_668h_Sel[15:10] = 3Fh, wire or errors that corresponding mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK 1  Register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Yes            | FDh     |
| 23:16 | Reg_66Ch_Sel | RW    | bit[1:0]: Reg_66Ch_Sel_Type.  00b Reg_66Ch_Sel[23:18] are used as dll_mac_err_sel_2[5:0]  01b Reg_66Ch_Sel[23:18] are used as tl_err_sel_2[5:0]  10b Reg_66Ch_Sel[23:18] are used as noc_err_sel_2[5:0]  11bReserved  If Reg_66Ch_Sel[23:18] = 3Fh, wire or errors that corresponding mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK 2  Register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Yes            | FCh     |
|       | Reserved     | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | No             | 00h     |





#### 9.3.245 TL/DLL/MAC/PHY ERROR COUNT 0 REGISTER - OFFSET 664h

| BIT  | FUNCTION                        | ТҮРЕ | DESCRIPTION                   | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------|------|-------------------------------|----------------|---------|
| 15:0 | TL/DLL/MAC/PHY<br>Error Count 0 | RW1C | TL/DLL/MAC/PHY Error count 0. | Yes            | 0000h   |

#### 9.3.246 TL/DLL/MAC/PHY ERROR COUNT 1 REGISTER - OFFSET 668h

| BIT  | FUNCTION                        | ТҮРЕ | DESCRIPTION                   | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------|------|-------------------------------|----------------|---------|
| 15:0 | TL/DLL/MAC/PHY<br>Error Count 1 | RW1C | TL/DLL/MAC/PHY Error count 1. | Yes            | 0000h   |

#### 9.3.247 TL/DLL/MAC/PHY ERROR COUNT 2 REGISTER - OFFSET 66Ch

| BIT  | FUNCTION                        | ТҮРЕ | DESCRIPTION                   | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------|------|-------------------------------|----------------|---------|
| 15:0 | TL/DLL/MAC/PHY<br>Error Count 2 | RW1C | TL/DLL/MAC/PHY Error count 2. | Yes            | 0000h   |

#### 9.3.248 TL/DLL/MAC/PHY ERROR MASK 0 REGISTER - OFFSET 670h

| BIT  | FUNCTION           | ТҮРЕ | DESCRIPTION                                        | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------|------|----------------------------------------------------|----------------|------------|
| 31:0 | Reg_664 Error Mask | RW   | Used for reg_664_sel[7:2]=6'h3f error mask.purpose | Yes            | FFF0_0000h |

#### 9.3.249 TL/DLL/MAC/PHY ERROR MASK 1 REGISTER - OFFSET 674h

| BIT  | FUNCTION           | TYPE | DESCRIPTION                                        | EEPROM/<br>I2C | DEFAULT        |
|------|--------------------|------|----------------------------------------------------|----------------|----------------|
| 31:0 | Reg_668 Error Mask | RW   | Used for reg_668_sel[7:2]=6'h3f error mask.purpose | Yes            | FB3F_C1FF<br>h |

#### 9.3.250 TL/DLL/MAC/PHY ERROR MASK 2 REGISTER - OFFSET 678h

| BIT  | FUNCTION           | ТҮРЕ | DESCRIPTION                                        | EEPROM/<br>I2C | DEFAULT        |
|------|--------------------|------|----------------------------------------------------|----------------|----------------|
| 31:0 | Reg_66C Error Mask | RW   | Used for reg_66C_sel[7:2]=6'h3f error mask.purpose | Yes            | BFFB_389F<br>h |

#### 9.3.251 INGRESS ERROR COUNTER ENABLE REGISTER - OFFSET 67Ch

| BIT  | FUNCTION                                 | ТҮРЕ  | DESCRIPTION                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|------|------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Enable                    | RW    | When set, the Training Error event is counted in <u>ingress bad TLP</u> packet counter at offset 620h.           | Yes            | 0       |
| 1    | Reserved                                 | RsvdP | Not support.                                                                                                     | No             | 0       |
| 2    | MWR Error Enable                         | RW    | When set, the Memory write error event is counted in <u>ingress bad</u> TLP packet counter at offset 620h.       | Yes            | 1       |
| 3    | MRD Error Enable                         | RW    | When set, the Memory read clpd error event is counted in <u>ingress</u> bad TLP packet counter at offset 620h.   | Yes            | 1       |
| 4    | Data Link Protocol<br>Error Enable       | RW    | When set, the Data Link Protocol Error event is counted in <u>ingress</u> bad TLP packet counter at offset 620h. | Yes            | 0       |
| 5    | Surprise Down Error<br>Enable            | RW    | When set, Surprise Down Error event is counted in <u>ingress bad TLP</u> packet counter at offset 620h.          | Yes            | 0       |
| 11:6 | Reserved                                 | RsvdP | Not support.                                                                                                     | Yes            | 0       |
| 12   | Poisoned TLP<br>Enable                   | RW    | When set, an event of Poisoned TLP is counted in <u>ingress bad TLP</u> packet counter at offset 620h.           | Yes            | 0       |
| 13   | Flow Control<br>Protocol Error<br>Enable | RW    | When set, the Flow Control Protocol Error event is counted in ingress bad TLP packet counter at offset 620h.     | Yes            | 0       |



| BIT | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------------------|-------|------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 14  | Completion Timeout<br>Enable        | RW    | When set, the Completion Timeout event is counted in <u>ingress bad</u> TLP packet counter at offset 620h.       | Yes            | 0       |
| 15  | Completer Abort<br>Enable           | RW    | When set, the Completer Abort event is counted in <u>ingress bad TLP</u> packet counter at offset 620h.          | Yes            | 0       |
| 16  | Unexpected<br>Completion Enable     | RW    | When set, the Unexpected Completion event is counted in <u>ingress</u> bad TLP packet counter at offset 620h.    | Yes            | 0       |
| 17  | Receiver Overflow<br>Enable         | RW    | When set, the Receiver Overflow event is counted in <u>ingress bad</u> TLP packet counter at offset 620h.        | Yes            | 0       |
| 18  | Malformed TLP<br>Enable             | RW    | When set, an event of Malformed TLP is counted in <u>ingress bad</u> TLP packet counter at offset 620h.          | Yes            | 0       |
| 19  | ECRC Error Enable                   | RW    | When set, an event of ECRC Error is counted in <u>ingress bad TLP</u> packet counter at offset 620h.             | Yes            | 0       |
| 20  | Unsupported Request<br>Error Enable | RW    | When set, the Unsupported Request event is counted in <u>ingress bad</u> TLP packet counter at offset 620h.      | Yes            | 0       |
| 21  | ACS Violation<br>Enable             | RW    | When set, the ACS Violation event is counted in <u>ingress bad TLP</u> packet counter at offset 620h.            | Yes            | 0       |
| 22  | Reserved                            | RsvdP | Not support.                                                                                                     | Yes            | 0       |
| 23  | MC Blocked TLP<br>Enable            | RW    | When set, the MC Blocked TLP event is counted in <u>ingress bad</u> TLP packet counter at offset 620h.           | Yes            | 0       |
| 24  | AtomicOp Egress<br>Blocked Enable   | RW    | When set, the AtomicOp Egress Blocked event is counted in <u>ingress</u> bad TLP packet counter at offset 620h.  | Yes            | 0       |
| 25  | Bad TLP Enable                      | RW    | When set, the event of Bad TLP has been received is counted in ingress bad TLP packet counter at offset 620h.    | Yes            | 0       |
| 26  | Bad DLLP Enable                     | RW    | When set, the event of Bad DLLP has been received is counted in ingress bad TLP packet counter at offset 620h.   | Yes            | 0       |
| 27  | REPLAY_NUM<br>Rollover Enable       | RW    | When set, the REPLAY_NUM Rollover event is counted in <u>ingress</u> bad TLP packet counter at offset 620h.      | Yes            | 0       |
| 28  | Replay Timer<br>Timeout Enable      | RW    | When set, the Replay Timer Timeout event is counted in <u>ingress</u> bad TLP packet counter at offset 620h.     | Yes            | 0       |
| 29  | Advisory Non-Fatal<br>Error Enable  | RW    | When set, the Advisory Non-Fatal Error event is counted in <u>ingress</u> bad TLP packet counter at offset 620h. | Yes            | 0       |
| 30  | One bit ECC Error<br>Enable         | RW    | When set, the One-bit ECC Error event is counted in <u>ingress bad</u> TLP packet counter at offset 620h.        | Yes            | 0       |
| 31  | Two bit ECC Error<br>Enable         | RW    | When set, the Two-bit ECC Error event is counted in <u>ingress bad</u> TLP packet counter at offset 620h.        | Yes            | 1       |

## 9.3.252 TRIGGER 1 MASK REGISTER - OFFSET 700h (Port 0 Only)

| BIT  | FUNCTION       | ТҮРЕ | DESCRIPTION                                | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|--------------------------------------------|----------------|------------|
| 31:0 | Trigger 1 Mask | RW   | 1b: enable corresponding offset 708h bits. | Yes            | 0000_0000h |

### 9.3.253 TRIGGER 2 MASK REGISTER - OFFSET 704h (Port 0 Only)

| BIT  | FUNCTION       | TYPE | DESCRIPTION                                | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|--------------------------------------------|----------------|------------|
| 31:0 | Trigger 2 Mask | RW   | 1b: enable corresponding offset 70Ch bits. | Yes            | 0000_0000h |

## 9.3.254 PATTERN 1 SETTING REGISTER - OFFSET 708h (Port 0 Only)

| BIT  | FUNCTION          | TYPE | DESCRIPTION                                                                      | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------|------|----------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Pattern 1 Setting | RW   | Set bit[31:0] pattern to match internal selected debug_out[31:0] by offset 710h. | Yes            | 0000_0000h |

## 9.3.255 PATTERN 2 SETING REGISTER – OFFSET 70Ch (Port 0 Only)

| віт  | FUNCTION          | ТҮРЕ | DESCRIPTION                                                                      | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------|------|----------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Pattern 2 Setting | RW   | Set bit[31:0] pattern to match internal selected debug_out[31:0] by offset 714h. | Yes            | 0000_0000h |





# 9.3.256 TRIGGER 1 DEBUG\_OUT MODE SELECTION REGISTER – OFFSET 710h (Port 0 Only)

| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT  |
|-------|-----------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|
| 4:0   | Mode 1 Setting              | RW    | Used as debug_out mode_sel[4:0].  When offset 390h.bit[31]=0 (embedded LA) bit[4]=0, used for MAC debug out signals bit[4]=1 and bit[3:0]=0~14 are used for TLP debug out signals bit[4]=1 and bit[3:0]=15 are used for power saving debug signals  When offset 390h.bit31]=1 (LTSSM flow) bit[4] is used to reset read/write counter | Yes            | 0_0000Ь  |
| 7:5   | Reserved                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                          | No             | 000b     |
| 13:8  | Trigger 1 port<br>Selection | RW    | Used to set trigger 1 port.                                                                                                                                                                                                                                                                                                           | Yes            | 00_0000ь |
| 31:14 | Reserved                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                          | No             | 0_0h     |

# 9.3.257 TRIGGER 2 DEBUG\_OUT MODE SELECTION REGISTER – OFFSET 714h (Port 0 Only)

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION                      | EEPROM/<br>I2C | DEFAULT  |
|-------|--------------------------|-------|----------------------------------|----------------|----------|
| 4:0   | Mode 2 Setting           | RW    | Used as debug_out mode_sel[4:0]. | Yes            | 0_0000b  |
| 7:5   | Reserved                 | RsvdP | Not support.                     | No             | 000b     |
| 13:8  | Trigger 2 port selection | RW    | Used to set trigger 2 port.      | Yes            | 00_0000ь |
| 31:14 | Reserved                 | RsvdP | Not support.                     | No             | 0_0h     |

# 9.3.258 TRIGGER 1 AND/OR CONDITION SELECTION REGISTER – OFFSET 718h (Port 0 Only)

| BIT  | FUNCTION        | TYPE  | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|------------------------------------------------------------|----------------|---------|
| 0    | And/Or Select 1 | RW    | 0b: OR logical for trigger 1 1b: AND logical for trigger 1 | Yes            | 1       |
| 31:1 | Reserved        | RsvdP | Not support.                                               | No             | 0_0h    |

# 9.3.259 TRIGGER 2 AND/OR CONDITION SELECTION REGISTER – OFFSET 71Ch (Port 0 Only)

| BIT  | FUNCTION        | TYPE  | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|------------------------------------------------------------|----------------|---------|
| 0    | And/Or Select 2 | RW    | 0b: OR logical for trigger 1 1b: AND logical for trigger 1 | Yes            | 1       |
| 31:1 | Reserved        | RsvdP | Not support.                                               | No             | 0_0h    |

## 9.3.260 TRIGGER SELECT REGISTER - OFFSET 720h (Port 0 Only)

| BIT   | FUNCTION              | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0   | Trigger Select        | RW    | 000b: select offset 708h trigger pattern as trigger 001b: select offset 70Ch trigger pattern as trigger 010b: select offset 708h and 70Ch trigger patterns as trigger 011b: select offset 708h or 70Ch trigger pattern as trigger 100b: if offset 708h match then go to offset 70Ch trigger pattern Others: Reserved | Yes            | 000Ь    |
| 7:3   | Reserved              | RsvdP | Not support.                                                                                                                                                                                                                                                                                                         | No             | 0000_0b |
| 10:8  | External port trigger | RW    | Internal used only.                                                                                                                                                                                                                                                                                                  | Yes            | 000b    |
| 31:11 | Reserved              | RsvdP | Not support.                                                                                                                                                                                                                                                                                                         | No             | 0_0h    |





## 9.3.261 TRIGGER POSITION SELECT REGISTER - OFFSET 724h (Port 0 Only)

| BIT  | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                                                 | EEPROM/<br>I2C | DEFAULT |
|------|----------------------------|-------|---------------------------------------------------------------------------------------------|----------------|---------|
| 6:0  | Trigger Position<br>Select | RW    | Used to select the trigger address, where 00h is from header (0%) and 7Fh is ending (100%). | Yes            | 20h     |
| 31:7 | Reserved                   | RsvdP | Not support.                                                                                | No             | 0_0h    |

## 9.3.262 TRIGGER COUNTER SETTING REGISTER - OFFSET 72Ch (Port 0 Only)

| BIT  | FUNCTION | TYPE  | DESCRIPTION                                                         | EEPROM/<br>I2C | DEFAULT   |
|------|----------|-------|---------------------------------------------------------------------|----------------|-----------|
| 3:0  | Counter  | RW    | Used to set trigger amount when trigger achieves the trigger count. | Yes            | 0h        |
| 31:4 | Reserved | RsvdP | Not support.                                                        | No             | 0000_000h |

## 9.3.263 TRIGGER START REGISTER - OFFSET 730h (Port 0 Only)

| BIT   | FUNCTION               | ТҮРЕ  | DESCRIPTION                       | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------|-------|-----------------------------------|----------------|---------|
| 0     | Trigger Start          | RW    | When set, start the trigger.      | Yes            | 0       |
| 1     | Debug_to_use_LA_<br>en | RW    | When set, enable debug to use LA. | Yes            | 0       |
| 15:2  | Reserved               | RsvdP | Not support.                      | No             | 0-0b    |
| 29:16 | Cycle Left             | RO    | Show how many cycles left.        | No             | 3FFFh   |
| 31:30 | Reserved               | RsvdP | Not support.                      | No             | 00b     |

## 9.3.264 READ WAVEFORM DATA REGISTER - OFFSET 734h (Port 0 Only)

| BIT  | FUNCTION              | ТҮРЕ | DESCRIPTION                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Read Waveform<br>Data | RO   | Used tooutput embedded debug memory data.  Total 4096 cycles can be read and read out is in sequence from cycle 0. Each offset 734h read command will advance 1 cycle automatically. | No             | 0000_0000h |

## 9.3.265 SAMPLE RATE SETTING REGISTER - OFFSET 738h (Port 0 Only)

| BIT  | FUNCTION            | TYPE  | DESCRIPTION                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 3:0  | Sample Rate Setting | RW    | Used to set the embedded LA sampling rate.  0h: 500MHz sampling rate 1h: 250MHz sampling rate 2h: 125MHz sampling rate | Yes            | 0000_0000h |
| 31:4 | Reserved            | RsvdP | Not support.                                                                                                           | No             | 0-0h       |

# 9.3.266 WAVEFORM OUTPUT PORT SELECT REGISTER – OFFSET 73Ch (Port 0 Only)

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                      | EEPROM/<br>I2C | DEFAULT  |
|-------|-------------------------------------|-------|--------------------------------------------------------------------------------------------------|----------------|----------|
| 5:0   | Waveform Output<br>Port Select      | RW    | Used to select which port's debug_out[23:17;15:12;9:0] can be dumped into embedded debug memory. | Yes            | 00_0000ь |
| 7:6   | Reserved                            | RsvdP | Not support.                                                                                     | No             | 00b      |
| 12:8  | Waveform Output<br>Model_Sel Select | RW    | Used to select which model_sel[4:0] debug_out can be dumped into embedded debug memory.          | Yes            | 0-0b     |
| 15:13 | Reserved                            | RsvdP | Not support.                                                                                     | No             | 000b     |





| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16    | Switch Output Singal<br>Source | RW    | When set, it will switch debug_mode GPIO[23:17;15:12;9:0] output signal source from internal debug_out to debug memory stored debug_out data. | Yes            | 0       |
| 17    | Enable User-Defined<br>Mode    | RW    | When set, it will select internal debug_out port_sel/mode_sel to bit[5:0]/bit[12:8] port_sel/mode_sel value.                                  | Yes            | 0       |
| 18    | PORT_GOOD<br>Setting           | RW    | When set, it will switch PORT_GOOD_L[7:4;1:0] output from original link status to internal error status.                                      | Yes            | 0       |
| 31:19 | Reserved                       | RsvdP | Not support.                                                                                                                                  | No             | 0-0h    |

## 9.3.267 WAVEFORM READ EVENT RESET REGISTER - OFFSET 748h (Port 0 Only)

| BIT  | FUNCTION                    | TYPE  | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|------|-----------------------------|-------|----------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Back to waveform by CFG/I2C | WO    | When set, the read point will back to the header of the waveform.  Reading returns 0 always. | Yes            | 0       |
| 31:1 | Reserved                    | RsvdP | Not support.                                                                                 | No             | 0-0h    |

# 9.3.268 DUMP MEMORY TO GPIO RATE CONTROL REGISTER – OFFSET 74Ch (Port 0 Only)

| BIT  | FUNCTION                                      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|------|-----------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0  | Dump Waveform to<br>LA Sample Rate<br>Setting | RW    | Used to set the debug memory 32 bits data output to GPIO[23:17;15:12;9:0] rate.  0h: output to GPIO[23:17;15:12;9:0] as 500MHz clock rate 1h: output to GPIO[23:17;15:12;9:0] as 250HHz clock rate 2h: output to GPIO[23:17;15:12;9:0] as 125MHz clock rate | Yes            | 0h      |
| 31:4 | Reserved                                      | RsvdP | Not support.                                                                                                                                                                                                                                                | No             | 0-0h    |

### 9.3.269 DUMP WAVEFORM START REGISTER – OFFSET 750h (Port 0 Only)

| BIT  | FUNCTION               | ТҮРЕ  | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|------|------------------------|-------|-----------------------------------------|----------------|---------|
| 0    | Dump Waveform<br>Start | RW    | When set, start to dump waveform to LA. | Yes            | 0       |
| 31:1 | Reserved               | RsvdP | Not support.                            | No             | 0-0h    |

## 9.3.270 FREE RUN BUTTON REGISTER - OFFSET 754h (Port 0 Only)

| BIT  | FUNCTION        | TYPE  | DESCRIPTION                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Free Run Button | RW    | When set, debug memory will store pre-defined internal debug_out[23:17;15:12;9:0] data, and output to GPIO[23:17;15:12;9:0] automatically. | Yes            | 0       |
| 31:1 | Reserved        | RsvdP | Not support.                                                                                                                               | No             | 0-0h    |





#### 9.4 CDLEP CONFIGURATION REGISTERS

When the port of the Switch is set to operate at the cross-domain end point mode, it is represented by an Other Bridge that implementstype 0configuration space header. The following table details the allocation of the register fields of the PCI 2.3 compatible type 0 configuration space header.

Please be aware of those registers marked as port 0 only, which are defined for management purpose.

| 31 –24          | 23 – 16                              | 15 – 8                  | 7 –0                      | BYTE OFFSET |  |  |  |  |
|-----------------|--------------------------------------|-------------------------|---------------------------|-------------|--|--|--|--|
| <u>Devi</u>     | <u>Device ID</u> <u>Vendor ID</u>    |                         |                           |             |  |  |  |  |
| Primar          | <u>Primary Status</u> <u>Command</u> |                         |                           |             |  |  |  |  |
|                 | Class Code                           |                         | Revision ID               | 08h         |  |  |  |  |
| Reserved        | <u>Header Type</u>                   | Primary Latency Timer   | Cache Line Size           | 0Ch         |  |  |  |  |
|                 |                                      | <u>IR 0</u>             |                           | 10h         |  |  |  |  |
|                 |                                      | <u>.R 1</u>             |                           | 14h         |  |  |  |  |
|                 |                                      | <u>IR 2</u>             |                           | 18h         |  |  |  |  |
|                 |                                      | <u>IR 3</u>             |                           | 1Ch         |  |  |  |  |
|                 |                                      | <u> </u>                |                           | 20h         |  |  |  |  |
|                 |                                      | <u>IR 5</u>             |                           | 24h         |  |  |  |  |
|                 |                                      | erved                   |                           | 28h         |  |  |  |  |
| SS              | <u>ID</u>                            | SSY                     | <u>VID</u>                | 2Ch         |  |  |  |  |
|                 |                                      | erved                   |                           | 30h         |  |  |  |  |
|                 | Reserved                             |                         | Capability Pointer to 40h | 34h         |  |  |  |  |
|                 |                                      | erved                   |                           | 38h         |  |  |  |  |
|                 | erved                                | Interrupt Pin           | Interrupt Line            | 3Ch         |  |  |  |  |
|                 | nent Capabilities                    | Next Item Pointer=48h   | Capability ID=01h         | 40h         |  |  |  |  |
| PM Data         | PPB Support Extensions               | Power Mana              |                           | 44h         |  |  |  |  |
| Message         | <u>Control</u>                       | Next Item Pointer=68h   | Capability ID=05h         | 48h         |  |  |  |  |
|                 |                                      | Address                 |                           | 4Ch         |  |  |  |  |
| _               |                                      | pper Address            | _                         | 50h         |  |  |  |  |
| Rese            | erved                                | Messas                  | ge Data                   | 54h         |  |  |  |  |
|                 |                                      | Mask                    |                           | 58h         |  |  |  |  |
|                 |                                      | <u>ending</u>           |                           | 5Ch         |  |  |  |  |
| DOLD O          |                                      | erved                   | G 1311 TB 101             | 60h – 64h   |  |  |  |  |
| PCI Express Cap | abilities Register                   | Next Item Pointer=A4h   | Capability ID=10h         | 68h         |  |  |  |  |
|                 |                                      | apabilities             | G I                       | 6Ch         |  |  |  |  |
| Device          | Status                               | <u>Device</u>           | Control                   | 70h         |  |  |  |  |
| T . 1           |                                      | <u>pabilities</u>       | N 1                       | 74h         |  |  |  |  |
| Link            | Status                               | Link C                  | Control                   | 78h         |  |  |  |  |
| C1-4 6          |                                      | <u>pabilities</u>       | C41                       | 7Ch<br>80h  |  |  |  |  |
| Slot            | <u>Status</u>                        | Slot C                  | ontrol                    |             |  |  |  |  |
|                 |                                      | pabilities 2            |                           | 84h– 88h    |  |  |  |  |
| Desiles         |                                      |                         | 7                         | 8Ch         |  |  |  |  |
| Device          | Status 2                             | Device Coabilities 2    | Control 2                 | 90h<br>94h  |  |  |  |  |
| Link            | tatus 2                              | Link Co                 | ontrol 2                  | 98h         |  |  |  |  |
| Link S          |                                      | abilities 2             | ontrof <u>Z</u>           | 98n<br>9Ch  |  |  |  |  |
| Clat C          | tatus 2                              | Slot Co                 | ontrol 2                  | A0h         |  |  |  |  |
|                 | erved                                | Next Item Pointer=B0h   | SSID/SSVID                | A4h         |  |  |  |  |
| Kesc            | rved                                 | Next Item I office Boli | Capability ID=0Dh         | 7411        |  |  |  |  |
| SS              | ID                                   | SSV                     |                           | A8h         |  |  |  |  |
| 55              |                                      | erved                   | ,                         | ACh         |  |  |  |  |
| MSI-X           | Control                              | Next Item Pointer=C8h   | MSI-X                     | B0h         |  |  |  |  |
| 14151 11        | <u>Control</u>                       | 1 toxt Hein 1 omter Con | Capability ID=11h         | Bon         |  |  |  |  |
|                 | MSI-X Table O                        | ffset / Table BIR       |                           | B4h         |  |  |  |  |
|                 |                                      | ffset / PBA BIR         | 1                         | B8h         |  |  |  |  |
|                 |                                      | erved                   |                           | BCh – C4h   |  |  |  |  |
| Ler             | ngth                                 | Next Item Pointer=00h   | Vendor Specific           | C8h         |  |  |  |  |
|                 |                                      |                         | Capability ID=09h         |             |  |  |  |  |
|                 | Rese                                 | erved                   |                           | CCh - DCh   |  |  |  |  |
|                 |                                      | <u>nfiguration</u>      |                           | E0h         |  |  |  |  |
|                 | BAR 0-1 C                            | onfiguration_           |                           | E4h         |  |  |  |  |







| 31 –24 | 31 – 24 23 – 16 15 – 8 7 – 0 |       |  |           |  |
|--------|------------------------------|-------|--|-----------|--|
|        | E8h                          |       |  |           |  |
|        | ECh                          |       |  |           |  |
|        | F0h                          |       |  |           |  |
|        | F4h                          |       |  |           |  |
|        | Rese                         | erved |  | F8h - FCh |  |

Other than the PCI 2.3 compatible configuration space header, the Switch also implements PCI express extended configuration space header, which includes advanced error reporting, virtual channel, and power budgeting capability registers. The following table details the allocation of the register fields of PCI express extended capability space header. The first extended capability always begins at offset 100h with a PCI Express Enhanced Capability header and the rest of capabilities are located at an offset greater than 0FFh relative to the beginning of PCI compatible configuration space.

| Next Capability Offset=130h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 31 –24                                                                                            | 23 -                             | - 16                                  | 15 - 8                       | 7 –0                     | BYTE OFFSET |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------|------------------------------|--------------------------|-------------|--|
| Uncorrectable Error Matsk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Next Capability Offse                                                                             | t=130h                           |                                       | PCI Express Extended         | l Capability ID=0001h    | 100h        |  |
| Uncorrectable Error Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                   |                                  |                                       | e Error Status               |                          | 104h        |  |
| Uncorrectable Error Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Correctable Error Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Correctable Error Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Advanced Error Capabilities and Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Header Log Register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                   | Adva                             |                                       |                              |                          |             |  |
| Header Log Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                   | 11010                            |                                       |                              |                          |             |  |
| Header Log Register 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Header Log Register 3   128h   Reserved   12Ch   Next Capability Offset=1A0h   Cap   PCI Express Extended Capability ID=0002h   130h   Version   134h   VC Arbitration Table   Port VC Capability I   134h   VC Arbitration Table   Port VC Capability I   134h   VC Arbitration Table   Port VC Status   Port VC Control   13Ch   Port Arbitration Table   VC Resource Capability Register (0)   140h   Offset=5h   VC Resource Capability Register (0)   144h   VC Resource Status Register (0)   Reserved   148h   VC Resource Status Register (0)   Reserved   14Ch - 19Ch   Next Capability Offset=1B0h   Cap   PCI Express Extended Capability ID=0003h   1A0h   Version   Serial Number Lower DW   1A4h   Serial Number Upper DW   1A8h   Reserved   1ACh   Next Capability Offset=210h   Cap   PCI Express Extended Capability ID=0004h   1B0h   Reserved   Data Select   1B4h   Power Budgeting Data   1B8h   Reserved   Power Budget Capability IBCh   Reserved   1C0h - 20Ch   Next Capability Offset=2B0h   Cap   PCI Express Extended Capability ID=0019h   210h   Power Budget Capability ID=0019h   210 |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Next Capability Offset=IA0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Next Capability Offset=1A0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Next Capability Office                                                                            | t-1 A Oh                         |                                       |                              | Capability ID=0002h      |             |  |
| VC Arbitration Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ivext Capability Offse                                                                            | t=1A0II                          | Version                               | •                            | т Сарабину пр=000211     |             |  |
| Offset=4h         Port VC Status         Port VC Control         13Ch           Port Arbitration Table Offset=5h         VC Resource Control Register (0)         144h           VC Resource Status Register (0)         Reserved         148h           VC Resource Status Register (0)         Reserved         148h           Reserved         14Ch − 19Ch           Next Capability Offset=1B0h         Cap. Version         PCI Express Extended Capability ID=0003h         1A0h           Serial Number Lower DW         1A8h           Serial Number Upper DW         1A8h           Reserved         1ACh           Next Capability Offset=210h         Cap. PCI Express Extended Capability ID=0004h         1B0h           Reserved         Power Budget Capability         1BCh           Reserved         PCI Express Extended Capability ID=0019h         210h           Version         PCI Express Extended Capability ID=0019h         210h           Next Capability Offset=2B0h         Cap. PCI Express Extended Capability ID=0019h         210h           Version         PCI Express Extended Capability ID=0019h         210h           Version         214h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                   |                                  | Port VC C                             |                              |                          |             |  |
| Dott Arbitration Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                   |                                  |                                       | Port VC Capability 2         |                          | 138h        |  |
| VC Resource Status Register (0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Port VO                                                                                           | C Status                         |                                       | Port VC                      | Control                  | 13Ch        |  |
| VC Resource Status Register (0)   Reserved   144h     VC Resource Status Register (0)   Reserved   148h     Reserved   Reserved   14Ch – 19Ch     Next Capability Offset=1B0h   Cap.   PCI Express Extended Capability ID=0003h   1A0h     Version   Serial Number Lower DW   1A8h     Reserved   1ACh     Next Capability Offset=210h   Cap.   PCI Express Extended Capability ID=0004h   1B0h     Reserved   Data Select   1B4h     Power Budgeting Data   1B8h     Reserved   Power Budget Capability   1BCh     Reserved   Power Budget Capability   1BCh     Reserved   PCI Express Extended Capability ID=0019h   1C0h - 20Ch     Next Capability Offset=2B0h   Cap.   PCI Express Extended Capability ID=0019h   210h     Version   Version   214h     Lane 1 Equalization Control   Lane 0 Equalization Control   21Ch     Reserved   Reserved   220h     Reserved   Reserved   222h     Reserved   Reserved   222h     Reserved   Reserved   222h     Reserved   Reserved   222h     Lane 3 Equalization Control   Lane 2 Equalization Control   230h     Reserved   Reserved   234h     Reserved   Reserved   238h     Reserved   Reserved   238 |                                                                                                   |                                  | VC                                    | Resource Capability Register | (0)                      | 140h        |  |
| Next Capability Offset=1B0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                   |                                  |                                       |                              |                          | 144h        |  |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                   |                                  |                                       |                              | erved                    |             |  |
| Next Capability Offset=1B0h         Cap. Version         PCI Express Extended Capability ID=0003h         1 A0h           Serial Number Lower DW         1 A4h           Serial Number Upper DW         1 A8h           Reserved         1 ACh           Next Capability Offset=210h         Cap. Version         PCI Express Extended Capability ID=0004h         1 B0h           Reserved         Power Budget Capability ID=0004h         1 B8h           Reserved         Power Budget Capability ID=0004h         1 BCh           Reserved         1 B8h           Reserved         1 C0h - 20Ch           Next Capability Offset=2B0h         Cap. PCI Express Extended Capability ID=0019h         2 10h           Version         PCI Express Extended Capability ID=0019h         2 10h           Version         PCI Express Extended Capability ID=0019h         2 10h           Link Control 3         2 14h           Lane 1 Equalization Control         2 12h           Lane 2 Equalization Control         2 10h           Reserved         2 22h           Reserved         2 22h           Reserved         2 22h <td colsp<="" td=""><td></td><td>, , , , , , , , , , , , , , , , , , ,</td><td>_</td><td></td><td></td><td></td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <td></td> <td>, , , , , , , , , , , , , , , , , , ,</td> <td>_</td> <td></td> <td></td> <td></td> |                                  | , , , , , , , , , , , , , , , , , , , | _                            |                          |             |  |
| Serial Number Lower DW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Next Capability Offse                                                                             | t=1B0h                           | Cap.                                  |                              | l Capability ID=0003h    |             |  |
| Serial Number Upper DW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                   |                                  |                                       | er Lower DW                  |                          | 1 A 4 h     |  |
| Next Capability Offset=210h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                   |                                  | _                                     |                              |                          |             |  |
| Next Capability Offset=210h         Cap. Version         PCI Express Extended Capability ID=0004h         1B0h           Reserved         Data Select         1B4h           Power Budgeting Data         1B8h           Reserved         Power Budget Capability         1BCh           Next Capability Offset=2B0h         Cap. Version         PCI Express Extended Capability ID=0019h         210h           Next Capability Offset=2B0h         Cap. Version         PCI Express Extended Capability ID=0019h         210h           Version         Link Control 3         214h           Lane 1 Equalization Control 3         214h           Lane 2 Equalization Control 4         218h           Reserved 5         Reserved 6           Reserved 6         220h           Reserved 7         224h           Reserved 8         224h           Reserved 9         228h           Lane 3 Equalization Control 4         Lane 2 Equalization Control 5         220h           Lane 5 Equalization Control 5         Lane 4 Equalization Control 6         230h           Reserved 8         Reserved 7         234h           Reserved 9         234h         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Reserved         Data Select         1B4h           Power Budgeting Data         1B8h           Reserved         Power Budget Capability         1BCh           Reserved         1C0h - 20Ch           Next Capability Offset=2B0h         Cap. PCI Express Extended Capability ID=0019h         210h           Link Control 3         214h           Lane 1 Equalization Control         Lane Error Status         218h           Lane 1 Equalization Control         218h           Reserved         Reserved         220h           Reserved         Reserved         224h           Reserved         Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Next Capability Offse                                                                             | t=210h                           | Cap.                                  |                              | l Capability ID=0004h    |             |  |
| Power Budgeting Data         1B8h           Reserved         Power Budget Capability         1BCh           Reserved         1C0h - 20Ch           Next Capability Offset=2B0h         Cap. PCI Express Extended Capability ID=0019h         210h           Link Control 3         214h           Lane 1 Equalization Control 3         214h           Lane 1 Equalization Control 4         218h           Lane 1 Equalization Control 4         210h           Reserved         220h           Reserved         224h           Reserved         224h           Reserved         228h           Lane 3 Equalization Control 4         220h           Lane 4 Equalization Control 4         230h           Reserved         234h           Reserved         234h           Reserved         234h           Reserved         234h           Reserved         234h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                   | Paga                             |                                       |                              | Data Salaat              | 1D/h        |  |
| Reserved         Power Budget Capability         1BCh           Next Capability Offset=2B0h         Cap.         PCI Express Extended Capability ID=0019h         210h           Link Control 3         214h           Lane 1 Equalization Control         218h           Lane 1 Equalization Control         210h           Reserved         220h           Reserved         Reserved         224h           Reserved         Reserved         224h           Lane 3 Equalization Control         Lane 2 Equalization Control         220h           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         234h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                   | Kese                             |                                       | gating Data                  | Data Sciect              |             |  |
| Reserved         1C0h - 20Ch           Next Capability Offset=2B0h         Cap. Version         PCI Express Extended Capability ID=0019h         210h           Link Control 3         214h           Lane 1 Equalization Control         218h           Lane 1 Equalization Control         21Ch           Reserved         220h           Reserved         Reserved         224h           Reserved         Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         230h           Lane 5 Equalization Control         Reserved         234h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                   | Paga                             |                                       | getting Data                 | Power Rudget Canability  |             |  |
| Next Capability Offset=2B0h         Cap. Version         PCI Express Extended Capability ID=0019h         210h           Link Control 3         214h           Lane Error Status         218h           Lane 1 Equalization Control         21Ch           Reserved         220h           Reserved         Reserved         224h           Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         22Ch           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                   | Rese                             |                                       | erved                        | 1 Ower Budget Capability |             |  |
| Link Control 3         214h           Lane 1 Equalization Control         Lane 0 Equalization Control         218h           Lane 1 Equalization Control         21Ch           Reserved         220h           Reserved         224h           Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         22Ch           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Next Capability Offse                                                                             | Next Capability Offset=2B0h Cap. |                                       |                              |                          |             |  |
| Lane 1 Equalization Control         Lane 0 Equalization Control         218h           Reserved         Reserved         220h           Reserved         Reserved         224h           Reserved         Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         22Ch           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                   |                                  |                                       | ontrol 3                     |                          | 214h        |  |
| Lane 1 Equalization Control         Lane 0 Equalization Control         21Ch           Reserved         Reserved         220h           Reserved         Reserved         224h           Reserved         Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         22Ch           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Reserved         Reserved         220h           Reserved         Reserved         224h           Reserved         Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         22Ch           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Lane 1 Fougli                                                                                     |                                  |                                       |                              | zation Control           |             |  |
| Reserved         Reserved         224h           Reserved         Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         22Ch           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Reserved         Reserved         228h           Lane 3 Equalization Control         Lane 2 Equalization Control         22Ch           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Lane 3 Equalization Control         Lane 2 Equalization Control         22Ch           Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Lane 5 Equalization Control         Lane 4 Equalization Control         230h           Reserved         Reserved         234h           Reserved         Reserved         238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Reserved Reserved 234h Reserved Reserved 238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                   |                                  |                                       |                              |                          |             |  |
| Reserved Reserved 238h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                   |                                  |                                       |                              |                          |             |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                   |                                  |                                       |                              |                          |             |  |
| NESELVELI I /3L D ~ /AL D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Resc                                                                                              |                                  | Rese                                  |                              | · - <del></del>          | 23Ch ~ 2ACh |  |





| Next Capability Offset=300h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | h<br>h<br>h |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| L1 PM Substates Capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | h           |
| L1 PM Substates Control 1   288                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | h           |
| L1 PM Substates Control 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |
| CDEP Data 2   Reserved   Reserved   224h -     Next Capability Offset=900h   Cap.   PCI Express Extended Capability ID=000Bh   300     Vendor-Specific Length   Revision   Vendor-Specific ID   304     Reserved   308   Reserved   308     Reserved   300   300     Debug Control (Port 0 Only)   310     Debug Data (Port 0 Only)   314     12C Control and Status (Port 0 Only)   318     GPIO 0-15 Direction Control (Port 0 Only)   324     GPIO 16-31 Direction Control (Port 0 Only)   324     GPIO 15 Input Data (Port 0 Only)   328     GPIO 15 Input Data (Port 0 Only)   328     GPIO 15 Input Data (Port 0 Only)   338     GPIO 0-15 Input Data (Port 0 Only)   339     GPIO 1-31 Interrupt Polarity (Port 0 Only)   334     GPIO 0-31 Interrupt Polarity (Port 0 Only)   338     GPIO 0-31 Interrupt Polarity (Port 0 Only)   338     GPIO 0-31 Interrupt Polarity (Port 0 Only)   340     Reserved   344     Operation Mode (Port 0 Only)   348     Clock Buffer Control (Port 0 Only)   348     Clock Buffer Control (Port 0 Only)   348     Clock Buffer Control (Port 0 Only)   348     LTSSM CSR 0   380     LTSSM CSR 2   388     LTSSM CSR 2   388     LTSSM CSR 2   388     LTSSM CSR 3   360     LTSSM SSM 4   300     LTSSM 4   300     LTSSM 5   300     LTSSM 5   300     LTSSM 6   300     LTSSM 6   300     LTSSM 6   300     LTSSM 8   300     LTSSM 9   300     LTSSM 9   300     LTSSM 9   300     LTSSM 1   300     LTSSM 9   300     LTSSM 1   300     LTSSM 1   300     LTSSM 9   300     LTSSM 1   300     LTSSM 9   300     LTSSM 1   300     LTSSM 1   300     LTSSM 1   300     LTSSM 9   300     LTSSM 1   300     LTSSM 9   300     LTSSM 1   300     L |             |
| Next Capability Offset=900h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |
| Vendor-Specific Length                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2FCh        |
| Vendor-Specific Length         Reserved         304           Reserved         306           Reserved         307           Debug Control (Port 0 Only)         310           Debug Data (Port 0 Only)         314           BC Control and Status (Port 0 Only)         318           GPIO 0-15 Direction Control (Port 0 Only)         310           GPIO 16-31 Direction Control (Port 0 Only)         320           GPIO 15-15 Input Data (Port 0 Only)         324           GPIO 0-15 Input Data (Port 0 Only)         328           GPIO 0-15 Input Data (Port 0 Only)         330           GPIO 16-31 Unitary Data (Port 0 Only)         330           GPIO 0-31 Interrupt Data (Port 0 Only)         334           GPIO 0-31 Interrupt Status (Port 0 Only)         338           GPIO 0-31 Interrupt Mask (Port 0 Only)         340           GPIO 0-31 Interrupt Mask (Port 0 Only)         344           Operation Mode (Port 0 Only)         348           Clock Buffer Control (Port 0 Only)         348           LTSSM CSR 0         380           LTSSM CSR 1         384           LTSSM CSR 2         388           LTSSM 1         394           LTSSM 1         394           LTSSM 4         300                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | n           |
| Reserved   308     Reserved   30C     Debug Control (Port 0 Only)   31C     Debug Data (Port 0 Only)   314     Debug Data (Port 0 Only)   314     Debug Data (Port 0 Only)   314     Debug Data (Port 0 Only)   318     GPIO 0-15 Direction Control (Port 0 Only)   32C     GPIO 1-5 Direction Control (Port 0 Only)   32Q     GPIO 1-15 Direction Control (Port 0 Only)   324     GPIO 0-15 Direction Control (Port 0 Only)   324     GPIO 0-15 Input Data (Port 0 Only)   328     GPIO 0-15 Input Data (Port 0 Only)   328     GPIO 0-15 Input Data (Port 0 Only)   330     GPIO 0-15 Input Data (Port 0 Only)   330     GPIO 0-31 Interrupt Polarity (Port 0 Only)   334     GPIO 0-31 Interrupt Mask (Port 0 Only)   334     GPIO 0-31 Interrupt Mask (Port 0 Only)   344     Operation Mode (Port 0 Only)   344     Operation Mode (Port 0 Only)   345     Clock Buffer Control (Port 0 Only)   346     Clock Buffer Control (Port 0 Only)   347     Clock Buffer Control (Port 0 Only)   348     Clock Buffer Control (Port 0 Only)   349     Clock Buffer Control (Port 0 Only)   349     LTSSM CSR 0   380     LTSSM CSR 1   384     LTSSM CSR 2   388     LTSSM CSR 3   380     LTSSM 1   394     LTSSM 1   394     LTSSM 4   304     LTSSM 4   304     LTSSM 5   304     LTSSM 5   306     LTSSM 6   307     LTSSM 6   308     LTSSM 6   308     LTSSM 7   308     LTSSM 9   308     LTSSM 1   308     LTSSM 9   308     LTSSM 1   308     LTSSM 9   308     LTSSM 1   308     LTSSM 9   308     LTSSM 1   308     | h           |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |
| Debug Data (Port 0 Only)   314     Debug Data (Port 0 Only)   318     GPIO 0-15 Direction Control (Port 0 Only)   31C     GPIO 16-31 Direction Control (Port 0 Only)   320     GPIO Input De-bounce (Port 0 Only)   324     GPIO 0-15 Input Data (Port 0 Only)   328     GPIO 16-31 Input Data (Port 0 Only)   328     GPIO 0-15 Input Data (Port 0 Only)   320     GPIO 0-15 Input Data (Port 0 Only)   320     GPIO 0-15 Output Data (Port 0 Only)   330     GPIO 0-15 Output Data (Port 0 Only)   330     GPIO 16-31 Interrupt Data (Port 0 Only)   334     GPIO 0-31 Interrupt Polarity (Port 0 Only)   338     GPIO 0-31 Interrupt Status (Port 0 Only)   340     GPIO 0-31 Interrupt Mask (Port 0 Only)   344     GPIO 0-31 Interrupt Mask (Port 0 Only)   348     GPIO 0-31 Interrupt Mask (Port 0 Only)   348     Clock Buffer Control (Port 0 Only)   349     Clock Buffer Control (Port 0 Only)   340     Reserved   3344   344   344     Operation Mode (Port 0 Only)   340     LTSSM CSR 0   380   155   380     LTSSM CSR 1   384   155   380     LTSSM CSR 2   388   155   380   390     LTSSM CSR 3   380   390   390     LTSSM 1   394   155   394   155   394     LTSSM 1   394   155   394   155   394     LTSSM 1   396   155   396   396     LTSSM 4   396   396   155   396   396     LTSSM 5   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   396   3 |             |
| 12C Control and Status (Port 0 Only)   318     GPIO 0-15 Direction Control (Port 0 Only)   31C     GPIO 16-31 Direction Control (Port 0 Only)   320     GPIO Input De-bounce (Port 0 Only)   324     GPIO 0-15 Input Data (Port 0 Only)   328     GPIO 16-31 Input Data (Port 0 Only)   328     GPIO 16-31 Input Data (Port 0 Only)   330     GPIO 16-31 Output Data (Port 0 Only)   330     GPIO 16-31 Output Data (Port 0 Only)   334     GPIO 0-31 Interrupt Polarity (Port 0 Only)   338     GPIO 0-31 Interrupt Status (Port 0 Only)   330     GPIO 0-31 Interrupt Mask (Port 0 Only)   344     GPIO 0-31 Interrupt Mask (Port 0 Only)   344     GPIO 0-31 Interrupt Status (Port 0 Only)   348     GPIO 0-31 Interrupt Mask (Port 0 Only)   348     GPIO 0-31 Interrupt Status (Port 0 Only)   348     GPIO 0-31 Interrupt Mask (Port 0 Only)   349     GPIO 0-31 Interrupt Mask (Port 0 Only)   340     GPIO 0-31 Interrupt Mask (Port 0 Only) |             |
| GPIO 0-15 Direction Control (Port 0 Only)   31C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| GPIO 16-31Direction Control (Port 0 Only)         320           GPIO Input De-bounce (Port 0 Only)         324           GPIO 0-15 Input Data (Port 0 Only)         328           GPIO 16-31 Input Data (Port 0 Only)         320           GPIO 16-31 Output Data (Port 0 Only)         330           GPIO 16-31 Output Data (Port 0 Only)         334           GPIO 0-31 Interrupt Polarity (Port 0 Only)         338           GPIO 0-31 Interrupt Status (Port 0 Only)         340           GPIO 0-31 Interrupt Mask (Port 0 Only)         344           Operation Mode (Port 0 Only)         348           Clock Buffer Control (Port 0 Only)         344           Operation Mode (Port 0 Only)         340           LTSSM CSR 0         380           LTSSM CSR 1         384           LTSSM CSR 1         384           LTSSM CSR 2         388           LTSSM CSR 3         38C           LTSSM 0         390           LTSSM 1         394           LTSSM 2         398           LTSSM 3         39C           LTSSM 4         3A0           LTSSM 4         3A0           LTSSM 5         3A4           LTSSM 6         3A8           LTSSM 7         3AC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |
| GPIO Input De-bounce (Port 0 Only)       324         GPIO 0-15 Input Data (Port 0 Only)       328         GPIO 16-31 Input Data (Port 0 Only)       32C         GPIO 0-15 Output Data (Port 0 Only)       330         GPIO 16-31 Output Data (Port 0 Only)       334         GPIO 0-31 Interrupt Polarity (Port 0 Only)       338         GPIO 0-31 Interrupt Status (Port 0 Only)       33C         GPIO 0-31 Interrupt Mask (Port 0 Only)       344         Operation Mode (Port 0 Only)       348         Clock Buffer Control (Port 0 Only)       34C         Reserved       350h ~         LTSSM CSR 0       380         LTSSM CSR 1       384         LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 9       3B4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |
| GPIO 0-15 Input Data (Port 0 Only)  GPIO 16-31 Input Data (Port 0 Only)  GPIO 0-15 Output Data (Port 0 Only)  32C  GPIO 0-15 Output Data (Port 0 Only)  330  GPIO 16-31 Output Data (Port 0 Only)  334  GPIO 16-31 Interrupt Polarity (Port 0 Only)  338  GPIO 0-31 Interrupt Polarity (Port 0 Only)  340  GPIO 0-31 Interrupt Mask (Port 0 Only)  340  Reserved  341  Operation Mode (Port 0 Only)  348  Clock Buffer Control (Port 0 Only)  349  Clock Buffer Control (Port 0 Only)  340  LTSSM CSR 0  380  LTSSM CSR 1  384  LTSSM CSR 2  388  LTSSM CSR 3  38C  LTSSM 0  390  LTSSM 1  394  LTSSM 1  394  LTSSM 1  394  LTSSM 2  398  LTSSM 3  39C  LTSSM 4  300  LTSSM 4  300  LTSSM 4  300  LTSSM 4  300  LTSSM 5  300  LTSSM 6  300  LTSSM 7  300  LTSSM 9  300  LTSSM 9  300  LTSSM 1  300  LTSSM 9  300  LTSSM 1  300  300  300  300  300  300  300  3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| GPIO 16-31 Input Data (Port 0 Only)   33C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |
| GPIO 0-15 Output Data (Port 0 Only)         330           GPIO 16-31 Output Data (Port 0 Only)         334           GPIO 0-31 Interrupt Polarity (Port 0 Only)         338           GPIO 0-31 Interrupt Status (Port 0 Only)         340           GPIO 0-31 Interrupt Mask (Port 0 Only)         340           Reserved         344           Operation Mode (Port 0 Only)         348           Clock Buffer Control (Port 0 Only)         345           Reserved         350h -           LTSSM CSR 0         380           LTSSM CSR 1         384           LTSSM CSR 2         388           LTSSM CSR 3         38C           LTSSM 0         390           LTSSM 1         394           LTSSM 1         394           LTSSM 2         398           LTSSM 2         398           LTSSM 3         39C           LTSSM 4         3A0           LTSSM 4         3A0           LTSSM 4         3A0           LTSSM 6         3A8           LTSSM 7         3A2           LTSSM 8         3B0           LTSSM 9         3B4           LTSSM 10         3B8           LTSSM 11         3BC <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| GPIO 0-31 Interrupt Polarity (Port 0 Only)       338         GPIO 0-31 Interrupt Status (Port 0 Only)       33C         GPIO 0-31 Interrupt Mask (Port 0 Only)       340         Reserved       344         Operation Mode (Port 0 Only)       348         Clock Buffer Control (Port 0 Only)       34C         Reserved       350h - 3         LTSSM CSR 0       380         LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       390         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3BC         LTSSM 11       3BC         LTSSM 12       3CO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | n           |
| GPIO 0-31 Interrupt Status (Port 0 Only)       33C         GPIO 0-31 Interrupt Mask (Port 0 Only)       340         Reserved       344         Operation Mode (Port 0 Only)       34S         Clock Buffer Control (Port 0 Only)       34C         Reserved       350h ~         LTSSM CSR 0       380         LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3CO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |
| GPIO 0-31 Interrupt Mask (Port 0 Only)       340         Reserved       344         Operation Mode (Port 0 Only)       348         Clock Buffer Control (Port 0 Only)       34C         Reserved       350h ~         LTSSM CSR 0       380         LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3BC         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| Reserved       344         Operation Mode (Port 0 Only)       348         Clock Buffer Control (Port 0 Only)       34C         Reserved       350h ~ .         LTSSM CSR 0       380         LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 6       3A8         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B4         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |
| Operation Mode (Port 0 Only)       348         Clock Buffer Control (Port 0 Only)       34C         Reserved       350h ~ €         LTSSM CSR 0       380         LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |
| Clock Buffer Control (Port 0 Only)       34C         Reserved       350h ~ ?         LTSSM CSR 0       380         LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |
| LTSSM CSR 0       380         LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |
| LTSSM CSR 1       384         LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 37Ch        |
| LTSSM CSR 2       388         LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |
| LTSSM CSR 3       38C         LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| LTSSM 0       390         LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| LTSSM 1       394         LTSSM 2       398         LTSSM 3       39C         LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |
| LTSSM 3     39C       LTSSM 4     3A0       LTSSM 5     3A4       LTSSM 6     3A8       LTSSM 7     3AC       LTSSM 8     3B0       LTSSM 9     3B4       LTSSM 10     3B8       LTSSM 11     3BC       LTSSM 12     3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |
| LTSSM 4       3A0         LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | n           |
| LTSSM 5       3A4         LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| LTSSM 6       3A8         LTSSM 7       3AC         LTSSM 8       3B0         LTSSM 9       3B4         LTSSM 10       3B8         LTSSM 11       3BC         LTSSM 12       3CO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |
| LTSSM 7         3AC           LTSSM 8         3B0           LTSSM 9         3B4           LTSSM 10         3B8           LTSSM 11         3BC           LTSSM 12         3CO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| LTSSM 8     3B0       LTSSM 9     3B4       LTSSM 10     3B8       LTSSM 11     3BC       LTSSM 12     3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| LTSSM 9         3B4           LTSSM 10         3B8           LTSSM 11         3BC           LTSSM 12         3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |
| LTSSM 11 3BC<br>LTSSM 12 3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| LTSSM 12 3C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | h           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| I TOOM 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |
| <u>LTSSM 13</u> 3C4<br>LTSSM 14 3C8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |
| LTSSM 15 3CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| Reserved 3D0h ~ ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |
| <u>DLL CSR 0</u> 420                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | n           |
| <u>DLL CSR 1</u> 424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |
| DLL CSR 2 428                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| <u>DLL CSR 3</u> 42C<br>DLL CSR 4 430i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |
| DLL CSR 5 434                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| DLL CSR 6 438                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| DLL CSR 7 43C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | h           |
| <u>DLL CSR 8</u> 440                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |
| DLL CSR 9 444                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | h<br>h      |
| <u>DLL CSR 10</u> 448                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | h<br>h<br>h |
| DLL CSR 11 44C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | h<br>h<br>h |





| 31 –24    | 23 – 16         |                             | 15 - 8                                | 7 –0                            | BYTE OFFSET         |
|-----------|-----------------|-----------------------------|---------------------------------------|---------------------------------|---------------------|
| 31 ZT     | 23 10           | DLL CSR 13                  | 15 - 0                                | , ,                             | 454h                |
|           |                 | DLL CSR 14                  |                                       |                                 | 458h                |
|           |                 | DLL CSR 15                  |                                       |                                 | 45Ch                |
|           |                 | DLL CSR 16                  |                                       |                                 | 460h                |
|           |                 | DLL CSR 17                  |                                       |                                 | 464h                |
|           |                 | DLL CSR 18                  |                                       |                                 | 468h                |
|           |                 | DLL CSR 19                  |                                       |                                 | 46Ch                |
|           |                 | LA Debug                    |                                       |                                 | 470h                |
|           |                 | Reserved                    |                                       |                                 | 474h ~ 4BCh         |
|           |                 | TL CSR 0                    |                                       |                                 | 4C0h                |
|           |                 | TL CSR 1                    |                                       |                                 | 4C4h                |
|           | TT              | TL CSR 2<br>CSR 3 (Port 0 0 | On Irv                                |                                 | 4C8h<br>4CCh        |
|           | <u>1L_</u>      | TL CSR 4                    | <u> Jilly)</u>                        |                                 | 4D0h                |
|           |                 | Reserved                    |                                       |                                 | 4D4h ~ 500h         |
|           | Device Cor      | nfiguration 0 (P            | Port () Only)                         |                                 | 504h                |
|           |                 | nfiguration 1 (P            |                                       |                                 | 508h                |
|           |                 | nfiguration 2 (P            |                                       |                                 | 50Ch                |
|           | Device Clock l  |                             |                                       |                                 | 510h                |
|           | Device SRIS Mod |                             |                                       |                                 | 514h                |
| <u>De</u> |                 |                             | l Control (Port 0 Onl                 | <u>y)</u>                       | 518h                |
|           |                 | FG Control (Po              |                                       |                                 | 51Ch                |
|           |                 | CFG Status (Por             |                                       |                                 | 520h                |
|           |                 | ntrol and Statu             |                                       |                                 | 524h                |
|           | External Loopba |                             |                                       |                                 | 528h                |
|           |                 | M Program 0 (F              |                                       |                                 | 52Ch                |
|           |                 | M Program 1 (F              |                                       |                                 | 530h                |
|           |                 | ntrol Register (            | tatus (Port 0 Only)                   |                                 | 534h                |
|           |                 | nsor Control (F             |                                       |                                 | 538h<br>53Ch        |
| Devic     |                 |                             | rnal Control (Port 0 (                | Only)                           | 540h                |
| Bevie     |                 | e Misc (Port 0              |                                       | <u> </u>                        | 544h                |
|           | Devic           | Reserved                    | <u>Omy/</u>                           |                                 | 548h ~ 554h         |
|           | Switch Domai    | n Mode Contro               | l (Port 0 Only)                       |                                 | 558h                |
|           | Clock But       | ffer Control (Po            | ort 0 Only)                           |                                 | 55Ch                |
|           | _               | Reserved                    | • -                                   |                                 | 560h ~ 568h         |
|           | Perform         | nance Counter               | Control                               |                                 | 56Ch                |
|           | <u>Pl</u>       | HY Source Sele              | <u>ect</u>                            |                                 | 570h                |
|           |                 | Reserved                    |                                       |                                 | 574h ~ 59Ch         |
|           |                 | CTLR0 (Port 0               |                                       |                                 | 5A0h                |
|           |                 | CTLR1 (Port 0               |                                       |                                 | 5A4h                |
|           |                 | CTLR2 (Port 0               |                                       |                                 | 5A8h                |
|           |                 | CTLR3 (Port 0               |                                       |                                 | 5ACh                |
|           | NIC_            | CTLR4 (Port 0<br>Reserved   | Omy)                                  |                                 | 5B0h<br>5B4h ~ 5BCh |
|           | CR RW Ct        | rl and Status (P            | Port () Only)                         |                                 | 5C0h                |
|           |                 | CTRLO (port 0               |                                       |                                 | 5C4h                |
|           |                 | CTRL1 (Port 0               |                                       |                                 | 5C8h                |
|           |                 | CTRL2 (Port 0               |                                       |                                 | 5CCh                |
|           |                 | CTRL3 (port 0               |                                       |                                 | 5D0h                |
|           | Thermal S       | Sensor Test (Po             | rt 0 Only)                            |                                 | 5D4h                |
|           |                 | ensor Ctrl 0 (Po            |                                       |                                 | 5D8h                |
|           |                 | ensor Ctrl 1 (Po            |                                       |                                 | 5DCh                |
|           | Thermal S       | ensor Ctrl 2 (Po            | ort 0 Only)                           |                                 | 5E0h                |
|           |                 | Reserved                    |                                       |                                 | 5E4h ~ 5FCh         |
|           | INGRESS Com     |                             |                                       | TILD D. 1 . C                   | 600h                |
| Reserve   |                 |                             | NGRESS Completion ad Byte Count[31:0] | TLP Packet Count[47:32]         | 604h                |
| Reserve   |                 |                             |                                       | LP Payload Byte Count[47:32]    | 608h<br>60Ch        |
| Reserve   |                 | ost TLP Packet              |                                       | Li i ayidau Dyte Cottiit[47:52] | 610h                |
| Reserve   |                 | OSCILI TACKEL               |                                       | P Packet Count[47:32]           | 614h                |
| ICSEI VE  |                 | TLP Payload B               | syte Count[31:0]                      | 2 1 uchet Count[+1.32]          | 618h                |
|           |                 |                             |                                       |                                 |                     |
| Reserve   |                 |                             |                                       | Payload Byte Count[47:32]       | 61Ch                |





|                                                                       | 23               | <u>- 16</u>                     |                                  | 15 - 8             |                | 7 –0                 | BYTE OFFSET                 |
|-----------------------------------------------------------------------|------------------|---------------------------------|----------------------------------|--------------------|----------------|----------------------|-----------------------------|
|                                                                       |                  |                                 | eserved                          |                    |                |                      | 624h                        |
|                                                                       |                  | ESS Non-Post                    | TLP Pag                          | cket Count[31:0]   |                |                      | 628h                        |
| Re                                                                    | eserved          |                                 |                                  |                    |                | cket Count[47:32]    | 62Ch                        |
|                                                                       | •                | SS Completion                   |                                  | cket Count[31:0]   |                | 1                    | 630h                        |
| Re                                                                    | eserved          | C 1 d m                         |                                  |                    |                | cket Count[47:32]    | 634h                        |
|                                                                       |                  | Completion 11                   |                                  | ad Byte Count[31   |                | 1.D . G F47. 221     | 638h                        |
| Re                                                                    | eserved          | DECC D ATT                      |                                  |                    | n TLP Paylo    | ad Byte Count[47:32] | 63Ch                        |
|                                                                       |                  | RESS Post TL                    | <u>P Packe</u>                   |                    | / TELD D. 1    | . C [47, 20]         | 640h                        |
| Re                                                                    | eserved          | CC Doot TI D I                  | Dovlood I                        | Byte Count[31:0]   | St TLP Packe   | t Count[47:32]       | 644h<br>648h                |
| D.                                                                    |                  | SS POST TEP I                   | rayload I                        |                    | I D Davilood I | Byte Count[47:32]    | 64Ch                        |
|                                                                       | eserved          |                                 |                                  |                    |                | et Count[15:0]       | 650h                        |
| K                                                                     | eserved          | D.                              | eserved                          | EUKESS EII         | OF TEP Pack    | et Count[15:0]       | 654h                        |
|                                                                       | ECDI             |                                 |                                  | ket Count[31:0]    |                |                      | 658h                        |
| D.                                                                    |                  | ESSINOII-POSt                   | ILP Pac                          |                    | Post TI D Doo  | ket Count[47:32]     | 65Ch                        |
| K                                                                     | eserved          | L/DLL/MAC/                      | DIIV Em                          |                    | Post TLP Pac   | ket Count[47:32]     | 660h                        |
|                                                                       |                  |                                 |                                  |                    |                |                      | 664h                        |
|                                                                       | _                | L/DLL/MAC<br>L/DLL/MAC          |                                  |                    |                |                      |                             |
|                                                                       |                  | L/DLL/MAC                       |                                  |                    |                |                      | 668h                        |
|                                                                       |                  | <u>L/DLL/MAC</u><br>ΓL/DLL/MAC  |                                  |                    |                |                      | 66Ch<br>670h                |
|                                                                       | _                | <u>ΓL/DLL/MAC</u><br>ΓL/DLL/MAC |                                  |                    |                |                      | 674h                        |
|                                                                       |                  |                                 |                                  |                    |                |                      | 678h                        |
|                                                                       |                  | ΓL/DLL/MAC<br>Ingress Erro      |                                  |                    |                |                      | 678h                        |
|                                                                       |                  |                                 | eserved                          | т внаше            |                |                      | 680h ~ 6FCh                 |
|                                                                       |                  | Trigger 1 Ma                    |                                  | + () () mlvv)      |                |                      | 700h                        |
|                                                                       |                  |                                 |                                  |                    |                |                      | 700fi<br>704h               |
|                                                                       |                  | Trigger 2 M<br>Pattern 1 Set    |                                  |                    |                |                      | 704H<br>708h                |
|                                                                       |                  |                                 |                                  |                    |                |                      | 708h                        |
| Pattern 2 Setting (Port 0 Only)  Trigger 1 Mode Setting (Port 0 Only) |                  |                                 |                                  |                    |                |                      | 70Ch                        |
| Trigger 2 Mode Setting (port 0 Only)                                  |                  |                                 |                                  |                    |                |                      | 710h<br>714h                |
| Trigger 1 and/or Condition Selection (Port 0 Only)                    |                  |                                 |                                  |                    |                |                      | 718h                        |
| Trigger 2 and/or Condition Selection (Port 0 Only)                    |                  |                                 |                                  |                    |                |                      | 710h                        |
|                                                                       | <u>Trigger 2</u> | Trigger Sel                     |                                  |                    | <u>y)</u>      |                      | 720h                        |
|                                                                       | T.               | rigger Position                 |                                  |                    |                |                      | 720h                        |
|                                                                       |                  |                                 | eserved                          | FOIL O OIIIy)      |                |                      | 728h                        |
|                                                                       | Tr               | igger Counter                   |                                  | Port () Only)      |                |                      | 72Ch                        |
|                                                                       |                  | Trigger Sta                     |                                  |                    |                |                      | 730h                        |
|                                                                       | D                | lead Waveforn                   |                                  |                    |                |                      | 734h                        |
|                                                                       |                  | Sample Rate S                   |                                  |                    |                |                      | 738h                        |
|                                                                       | _                |                                 |                                  | ct (Port 0 Only)   |                |                      | 73Ch                        |
|                                                                       | wave             |                                 | eserved                          | ct (1 oft o offly) |                |                      | 740h                        |
|                                                                       |                  |                                 | eserved                          |                    |                |                      | 744h                        |
|                                                                       | Way              |                                 |                                  | et (Port 0 Only)   |                |                      | 744h                        |
|                                                                       |                  |                                 |                                  | ontrol (Port 0 Onl | (v)            |                      | 74Ch                        |
|                                                                       | -                | ump Wavefori                    | G                                | D . ( O . 1 . )    | 1/             |                      | 750h                        |
|                                                                       | <u>D</u>         | Free Run Bu                     |                                  |                    |                |                      | 754h                        |
|                                                                       |                  | •                               | eserved                          |                    |                |                      | 758h ~ 8FCh                 |
| Next Capability Off                                                   | set=000h         | Cap.<br>Version                 | 1001100                          | PCI Express Ex     | tended Capa    | bility ID=000Bh      | 900h                        |
| Vendor-Specific                                                       | Length           | Revision                        |                                  | Ve                 | ndor-Specifi   | c ID                 | 904h                        |
|                                                                       | BTR ()           |                                 |                                  |                    |                |                      | 908h                        |
|                                                                       |                  | Ē                               | BTR 1                            |                    |                |                      | 90Ch                        |
|                                                                       |                  | E                               | 3TR 4                            |                    |                |                      | 910h                        |
|                                                                       |                  | E                               | 3TR <u>5</u>                     |                    |                |                      | 914h                        |
|                                                                       |                  | Address LU                      |                                  |                    |                |                      | 918h                        |
| Address LUT Access Data 0                                             |                  |                                 |                                  |                    |                | 91Ch                 |                             |
| Address LUT Address Data 1                                            |                  |                                 |                                  |                    |                |                      | 920h                        |
|                                                                       | <u> </u>         | ID/Doma                         | in LUT (                         | ) ~ 15             |                |                      | 924h ~ 960h                 |
|                                                                       | <u> </u>         | Re                              | eserved                          |                    |                |                      | 964h ~ 990h                 |
|                                                                       |                  | Captured Bus I                  | D for Do                         | main 0 to 1        |                |                      | 994h                        |
|                                                                       | _                |                                 |                                  |                    |                |                      |                             |
|                                                                       | _                |                                 | eserved                          |                    |                |                      | 998h ~ 9C0h                 |
|                                                                       | _                | Door B                          | eserved<br>Bell IRQ<br>ell IRQ C |                    |                |                      | 998h ~ 9C0h<br>9C4h<br>9C8h |



| 31 –24 | 31 -24 23 - 16 15 - 8 7 - 0            |                     |  |             |  |  |  |  |
|--------|----------------------------------------|---------------------|--|-------------|--|--|--|--|
|        | 9D0h                                   |                     |  |             |  |  |  |  |
|        | 9D4h ~ 9E0h                            |                     |  |             |  |  |  |  |
|        | Scratchpad 0 ~ 7                       |                     |  |             |  |  |  |  |
|        | CDEP Data 0                            |                     |  |             |  |  |  |  |
|        | A08h                                   |                     |  |             |  |  |  |  |
|        | A0Ch                                   |                     |  |             |  |  |  |  |
|        | A10h                                   |                     |  |             |  |  |  |  |
|        | A14h                                   |                     |  |             |  |  |  |  |
|        | CQ Header Location[31:0]               |                     |  |             |  |  |  |  |
|        | CQ Header L                            | ocation[63:32]      |  | A1Ch        |  |  |  |  |
|        | Reserved                               |                     |  |             |  |  |  |  |
|        | Rese                                   | erved               |  | A24h        |  |  |  |  |
|        | Uncorrectable Fat                      | al Error Link Reset |  | A28h        |  |  |  |  |
|        | SYNC. CDVEP Uncorrectable Error Status |                     |  |             |  |  |  |  |
|        | Reserved                               |                     |  |             |  |  |  |  |
|        | Source ID Look-Up Table                |                     |  |             |  |  |  |  |
|        | Rese                                   | erved               |  | AA0h – FFCh |  |  |  |  |

#### 9.4.1 VENDOR ID REGISTER - OFFSET 00h

| BIT  | FUNCTION  | TYPE | DESCRIPTION                                     | EEPROM/<br>I2C | DEFAULT |
|------|-----------|------|-------------------------------------------------|----------------|---------|
| 15:0 | Vendor ID | RO   | Identifies Diodes as the vendor of this device. | Yes            | 12D8h   |

#### 9.4.2 DEVICE ID REGISTER - OFFSET 00h

| BIT   | FUNCTION  | TYPE | DESCRIPTION             | EEPROM/<br>I2C | DEFAULT |
|-------|-----------|------|-------------------------|----------------|---------|
| 31:16 | Device ID | RO   | Identifies this device. | Yes            | C008h   |

### 9.4.3 COMMAND REGISTER - OFFSET 04H

| BIT | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-----|---------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | I/O Space Enable                      | RW    | 0b: Ignores I/O transactions on the primary interface 1b: Enables responses to I/O transactions on the primary interface                                                                                                                                                                                                                                         | No/Yes         | 0       |
| 1   | Memory Space<br>Enable                | RW    | Ob: Ignores memory transactions on the primary interface     1b: Enables responses to memory transactions on the primary interface                                                                                                                                                                                                                               | No/Yes         | 0       |
| 2   | Bus Master Enable                     | RW    | Ob: Does not initiate memory or I/O transactions on the upstream port and handles asan Unsupported Request (UR) to memory and I/O transactions on the downstream port. For Non-Posted Requests, a completion with UR completion status must be returned  1b: Enables the Switch Port to forward memory and I/O Read/Write transactions in the upstream direction | No/Yes         | 0       |
| 3   | Special Cycle Enable                  | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 4   | Memory Write And<br>Invalidate Enable | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 5   | VGA Palette Snoop<br>Enable           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 6   | Parity Error<br>Response Enable       | RW    | Ob: Switch may ignore any parity errors that it detects and continue normal operation  1b: Switch must take its normal action when a parity error is detected                                                                                                                                                                                                    | No/Yes         | 0       |
| 7   | Wait Cycle Control                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 8   | SERR# enable                          | RW    | Ob: Disables the reporting of Non-fatal and Fatal errors detected by the Switch to the Root Complex  1b: Enables the Non-fatal and Fatal error reporting to Root Complex                                                                                                                                                                                         | No/Yes         | 0       |
| 9   | Fast Back-to-Back<br>Enable           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 10  | Interrupt Disable                     | RW    | Controls the ability of a PCI Express device to generate INTx                                                                                                                                                                                                                                                                                                    | No/Yes         | 0       |





| BIT   | FUNCTION | ТҮРЕ  | DESCRIPTION                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|-----------------------------------------------------------------|----------------|---------|
|       |          |       | Interrupt Messages. In the Switch, this bit does not affect the |                |         |
|       |          |       | forwarding of INTx messages from the downstream ports.          |                |         |
| 15:11 | Reserved | RsvdP | Not support.                                                    | No             | 0000_0b |

#### 9.4.4 PRIMARY STATUS REGISTER - OFFSET 04H

| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 18:16 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 000b    |
| 19    | Interrupt Status             | RO    | Indicates that an INTx Interrupt Message is pending internally to the device.  In the Switch, the forwarding of INTx messages from the downstream device of the Switch port is not reflected in this bit.  Must be hardwired to 0. | No             | 0       |
| 20    | Capabilities List            | RO    | Set to 1b to enable support for the capability list (offset 34h is the pointer to the data structure).                                                                                                                             | Yes/No         | 1       |
| 21    | 66MHz Capable                | RO    | Does not apply to PCI Express. Must be hardwired to 0.                                                                                                                                                                             | No             | 0       |
| 22    | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 23    | Fast Back-to-Back<br>Capable | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 24    | Master Data Parity<br>Error  | RW1C  | Set to 1b (by a requester) whenever a Parity error is detected or forwarded on the primary side of the port in a Switch.  If the Parity Error Response Enable bit is cleared, this bit is never set.                               | No/Yes         | 0       |
| 26:25 | DEVSEL# timing               | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 00b     |
| 27    | Signaled Target<br>Abort     | RW1C  | This bit is Set when the Secondary Side for Type 1 Configuration Space header Function (for Requests completed by the Type 1 header Function itself) completes a Posted or Non-Posted Request as a Completer Abort error.          | No/Yes         | 0       |
| 28    | Received Target<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 29    | Received Master<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 30    | Signaled System<br>Error     | RW1C  | Set to 1b when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Command register is 1b.                                                                                                       | No/Yes         | 0       |
| 31    | Detected Parity Error        | RW1C  | Set to 1b whenever the primary side of the port in a Switch receives a Poisoned TLP.                                                                                                                                               | No/Yes         | 0       |

#### 9.4.5 REVISION REGISTER - OFFSET 08H

| BIT | FUNCTION | ТҮРЕ | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT                          |
|-----|----------|------|--------------------------------------|----------------|----------------------------------|
| 7:0 | Revision | RO   | Indicates revision number of device. | Yes            | 07h for Port 0<br>06h for Port 4 |

#### 9.4.6 CLASS REGISTER - OFFEST 08H

| BIT   | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|------|---------------------------------------------------------------------------------------------|----------------|---------|
| 15:8  | Programming<br>Interface | RO   | Read as 00h to indicate no programming interfaces have been defined for PCI-to-PCI Bridges. | Yes            | 00h     |
| 23:16 | Sub-Class Code           | RO   | Read as 80h to indicate device is an Other Bridge.                                          | Yes            | 80h     |
| 31:24 | Base Class Code          | RO   | Read as 06h to indicate device is a Bridge device.                                          | Yes            | 06h     |

#### 9.4.7 CACHE LINE REGISTER - OFFSET 0Ch

| BIT | FUNCTION        | ТҮРЕ | DESCRIPTION                                                        | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------|------|--------------------------------------------------------------------|----------------|---------|
| 7:0 | Cache Line Size | RW   | The cache line size register is set by the system firmware and the | No/Yes         | 00h     |



| BIT | FUNCTION | ТҮРЕ | DESCRIPTION                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-----|----------|------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|     |          |      | operating system cache line size. This field is implemented by PCI Express devices as a RW field for legacy compatibility, but it has |                |         |
|     |          |      | no impact on any PCI Express device functionality.                                                                                    |                |         |

#### 9.4.8 PRIMARY LATENCY TIMER REGISTER - OFFSET 0Ch

| BIT  | FUNCTION                 | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|--------------|----------------|---------|
| 15:8 | Primary Latency<br>Timer | RsvdP | Not support. | No             | 00h     |

#### 9.4.9 HEADER TYPE REGISTER - OFFSET 0Ch

| BIT   | FUNCTION    | ТҮРЕ | DESCRIPTION                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|-------------|------|----------------------------------------------------------------------------------------------------------|----------------|---------|
| 23:16 | Header Type | RO   | Read as 00h to indicate that the register layout conforms to Type 0 Configuration header for CDLEP port. | No             | 00h     |

#### 9.4.10 BAR 0 REGISTER - OFFSET 10h

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|----------------------------------------------------------------------|----------------|---------|
| 0     | Memory Space<br>Indicator | RO    | Reset to 0b to indicate Memory Base address.                         | No             | 0       |
| 2:1   | 64-bit Addressing         | RO    | 00b: 32-bit addressing<br>10b: 64-bit addressing<br>Others: Reserved | No             | 00ь     |
| 3     | Prefetchable              | RO    | 0b: Non-prefetchable 1b: Prefetchable                                | No             | 0       |
| 18:4  | Reserved                  | RsvdP | Not support.                                                         | No             | 0h      |
| 31:19 | Base Address 0<br>[31:19] | RW    | Use this Memory base address to map the packet switch registers.     | No/Yes         | 0-0h    |

#### 9.4.11 BAR 1 REGISTER - OFFSET 14h

| BIT  | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 21.0 | Reserved                  | RO   | When the Base Address 0 register is not 64-bit addressing (offset 10h[2:1] is not 10b).                                                                | No             |            |
| 31:0 | Base Address 0<br>[63:32] | RW   | When the Base Address 0 register is 64-bit addressing. Base Address 1 is used to provide the upper 32 Address bits when offset 10h[2:1] is set to 10b. | No/Yes         | 0000_0000h |

#### 9.4.12 BAR 2 REGISTER - OFFSET 18h

| BIT   | FUNCTION                  | TYPE  | DESCRIPTION                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Memory Space<br>Indicator | RO    | Reset to 0b to indicate it is a Memory BAR.                                                                                                                      | No             | 0       |
| 2:1   | Memory Map Type           | RO    | 00b: support 32-bit Memory Space 10b: support 64-bit Memory Space  When 64-bit memory space is supported, the assigned memory address has to be larger than 4GB. | No             | 00Ь     |
| 3     | Prefetchable              | RO    | 0b: Non-prefetchable 1b: Prefetchable                                                                                                                            | No             | 0       |
| 19:4  | Reserved                  | RsvdP | Not support.                                                                                                                                                     | No             | 0-0h    |
| 31:20 | Base Address 2<br>[31:20] | RW    | Base Address 2.                                                                                                                                                  | No/Yes         | 000h    |





### 9.4.13 BAR 3 REGISTER - OFFSET 1Ch

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                                                                                              | EEPROM/<br>I2C | DEFAULT   |
|-------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 0     | Memory Space<br>Indicator | RO    | When offset 18h[2:1]=00b, BAR 3 is used as an independent 32-bit BAR.  Reset to 0b to indicate it is a Memory BAR.                       | No             | 0         |
|       | Base Address 2 [32]       | RW    | When 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                                 | No/Yes         | 0         |
| 2:1   | Memory Map Type           | RO    | When offset 18h[2:1]=00b, BAR 3 is used as an independent 32-bit BAR.  00b: support 32-bit Memory Space 10b: support 64-bit Memory Space | No             | 00Ь       |
| 2.1   | Base Address 2 [34:33]    | RW    | When offset 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 00Ь       |
| 3     | Prefetchable              | RO    | When offset 18h[2:1]=00b, BAR 3 is used as an independent 32-bit BAR.  0b: Non-prefetchable 1b: Prefetchable                             | No             | 0         |
| 3     | Base Address 2<br>[35]    | RW    | When offset 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 0         |
| 10.4  | Reserved                  | RsvdP | When offset 18h[2:1]=00b, bit[19:4] are reserved.                                                                                        | No             | 0000_000h |
| 19:4  | Base Address 2<br>[51:36] | RW    | When offset 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 0000_000h |
| 31:20 | Base Address 3<br>[31:20] | RW    | When offset 18h[2:1]=00b, BAR 3 is used as an independent 32-bit BAR.                                                                    | No             | 0000_000h |
| 31:20 | Base Address 2<br>[63:52] | RW    | When offset 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 0000_000h |

## 9.4.14 BAR 4 REGISTER - OFFSET 20h

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Memory Space<br>Indicator | RO    | Reset to 0b to indicate it is a Memory BAR.                                                                                                                     | No             | 0       |
| 2:1   | Memory Map Type           | RO    | 00b: support 32-bit Memory Space 10b: support 64-bit Memory Space When 64-bit memory space is supported, the assigned memory address has to be larger than 4GB. | No             | 00ъ     |
| 3     | Prefetchable              | RO    | 0b: Non-prefetchable<br>1b: Prefetchable                                                                                                                        | No             | 0       |
| 19:4  | Reserved                  | RsvdP | Not support.                                                                                                                                                    | No             | 0-0h    |
| 31:20 | Base Address 4<br>[31:20] | RW    | Base Address 4.                                                                                                                                                 | No/Yes         | 000h    |





#### 9.4.15 BAR 5 REGISTER - OFFSET 24h

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                                                                                              | EEPROM/<br>I2C | DEFAULT   |
|-------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 0     | Memory Space<br>Indicator | RO    | When offset 20h[2:1]=00b, BAR 5 is used as an independent 32-bit BAR.                                                                    | No             | 0         |
| 0     | Base Address 4 [33]       | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 4/5.                                                          | No/Yes         | 0         |
| 2:1   | Memory Map Type           | RO    | When offset 20h[2:1]=00b, BAR 5 is used as an independent 32-bit BAR.  00b: support 32-bit Memory Space 10b: support 64-bit Memory Space | No             | 00Ь       |
| 2.1   | Base Address 4<br>[34:33] | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 4/5.                                                          | No/Yes         | 00Ъ       |
| 3     | Prefetchable              | RO    | When offset 20h[2:1]=00b, BAR 5 is used as an independent 32-bit BAR.  0b: Non-prefetchable 1b: Prefetchable                             | No             | 0         |
| 3     | Base Address 4 [35]       | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 4/5.                                                          | No/Yes         | 0         |
| 19:4  | Reserved                  | RsvdP | When offset 20h[2:1]=00b, reserved                                                                                                       | No             | 0000_000h |
| 19:4  | Base Address 4<br>[51:36] | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 4/5.                                                          | No/Yes         | 0000_000h |
| 21.20 | Base Address 5<br>[31:20] | RsvdP | When offset 20h[2:1]=00b, BAR 5 is used as an independent 32-bit BAR 4/5                                                                 | No             | 0000_000h |
| 31:20 | Base Address 4<br>[63:52] | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 4/5.                                                          | No/Yes         | 0000_000h |

#### 9.4.16 SSVID REGISTER - OFFSET 2Ch

| BIT  | FUNCTION | ТҮРЕ | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT |
|------|----------|------|--------------------------------------|----------------|---------|
| 15:0 | SSVID    | RO   | Identifies the sub-system vendor id. | Yes            | 12D8h   |

#### 9.4.17 SSID REGISTER - OFFSET 2Ch

| BIT   | FUNCTION | TYPE | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT |
|-------|----------|------|--------------------------------------|----------------|---------|
| 31:16 | SSID     | RO   | Identifies the sub-system device id. | Yes            | C232h   |

#### 9.4.18 CAPABILITY POINTER REGISTER - OFFSET 34h

| BIT | FUNCTION           | TYPE | DESCRIPTION                              | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------|------|------------------------------------------|----------------|---------|
| 7:0 | Capability Pointer | RO   | Point to first PCI capability structure. | Yes            | 40h     |





#### 9.4.19 INTERRUPT LINE REGISTER - OFFSET 3Ch

| BIT | FUNCTION       | ТҮРЕ | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|-----|----------------|------|------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Interrupt Line | RW   | The interrupt line register communicates interrupt line routing information. | No/Yes         | 00h     |

#### 9.4.20 INTERRUPT PIN REGISTER - OFFSET 3Ch

| BIT  | FUNCTION      | TYPE | DESCRIPTION                                               | EEPROM/<br>I2C | DEFAULT |
|------|---------------|------|-----------------------------------------------------------|----------------|---------|
| 15:8 | Interrupt Pin | RO   | The Switch implements INTA virtual wire interrupt signal. | Yes/No         | 01h     |

#### 9.4.21 POWER MANAGEMENT CAPABILITIES REGISTER - OFFSET 40h

| BIT   | FUNCTION                          | ТҮРЕ  | DESCRIPTION                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID       | RO    | Read as 01h to indicate that this is power management capability register.                                                 | Yes            | 01h     |
| 15:8  | Next Item Pointer                 | RO    | Point to next PCI capability structure.                                                                                    | Yes            | 48h     |
| 18:16 | Power Management<br>Revision      | RO    | Read as 011b to indicate the device is compliant to Revision 1.2 of <i>PCI Power Management Interface Specifications</i> . | No             | 011b    |
| 19    | PME# Clock                        | RO    | Does not apply to PCI Express. Must be hardwired to 0.                                                                     | No             | 0       |
| 20    | Reserved                          | RsvdP | Not support.                                                                                                               | No             | 0       |
| 21    | Device specific<br>Initialization | RO    | Read as 0b to indicate Switch does not have device specific initialization requirements.                                   | Yes            | 0       |
| 24:22 | AUX Current                       | RO    | Reset to 000b.                                                                                                             | Yes            | 000b    |
| 25    | D1 Power State<br>Support         | RO    | Read as 0b to indicate Switch does Not support the D1 power management state.                                              | Yes            | 0       |
| 26    | D2 Power State<br>Support         | RO    | Read as 0b to indicate Switch does Not support the D2 power management state.                                              | Yes            | 0       |
| 31:27 | PME# Support                      | RO    | Read as 19h to indicate Switch supports the forwarding of PME# message in D0, D3 and D4 states.                            | Yes            | C8h     |

#### 9.4.22 POWER MANAGEMENT DATA REGISTER - OFFSET 44h

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTION                                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|       |               |       | Indicates the current power state of the Switch. Writing a value of D0 when the previous state was D3 cause a hot reset without asserting DWNRST_L. |                |         |
| 1:0   | Power State   | RW    | 00b: D0 state                                                                                                                                       | No/Yes         | 00b     |
|       |               |       | 01b: D1 state                                                                                                                                       | No 0<br>Yes 1  |         |
|       |               |       | 10b: D2 state                                                                                                                                       |                |         |
| 2     | Reserved      | RsvdP | 11b: D3 hot state Not support.                                                                                                                      | No             | 0       |
|       | reserved      | Rovar | When set, this bit indicates that device transitioning from D3hot to                                                                                | 110            | Ü       |
| 3     | No_Soft_Reset | RO    | D0 does not perform an internal reset. When clear, an internal reset is performed when power state transits from D3hot to D0.                       | Yes            | 1       |
| 7:4   | Reserved      | RsvdP | Not support.                                                                                                                                        | No             | 0h      |
| 8     | PME# Enable   | RW    | When asserted, the Switch will generate the PME# message.                                                                                           | No/Yes         | 0       |
| 12:9  | Data Select   | RW    | Select data registers.  RW if offset 4C4h[9]=1 and RO if offset 4C4h[9]=0.                                                                          | No/Yes         | 0h      |
| 14:13 | Data Scale    | RO    | Reset to 00b.                                                                                                                                       | No/Yes         | 00b     |
| 15    | PME Status    | RW1C  | Read as 0b as the PME# message is not implemented.                                                                                                  | No/Yes         | 0       |





#### 9.4.23 PPB SUPPORT EXTENSIONS REGISTER - OFFSET 44h

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|--------------|----------------|---------|
| 21:16 | Reserved                            | RsvdP | Not support. | No             | 00h     |
| 22    | B2_B3 Support for D3 <sub>HOT</sub> | RsvdP | Not support. | No             | 0       |
| 23    | Bus Power / Clock<br>Control Enable | RsvdP | Not support. | No             | 0       |

#### 9.4.24 DATA REGISTER- OFFSET 44h

| BIT   | FUNCTION      | TYPE | DESCRIPTION    | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|------|----------------|----------------|---------|
| 31:24 | Data Register | RO   | Data Register. | Yes            | 00h     |

#### 9.4.25 MSI CAPABILITIES REGISTER - OFFSET 48h

| BIT   | FUNCTION                      | ТҮРЕ | DESCRIPTION                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID   | RO   | Read as 05h to indicate that this is message signal interrupt capability register.                                                                                       | No             | 05h     |
| 15:8  | Next Item Pointer             | RO   | Point to next PCI capability structure.                                                                                                                                  | Yes            | 68h     |
| 16    | MSI Enable                    | RW   | 0b: The function is prohibited from using MSI to request service 1b: The function is permitted to use MSI to request service and is prohibited from using its INTx # pin | No/Yes         | 0       |
| 19:17 | Multiple Message<br>Capable   | RO   | Indicate the number of requested vectors.                                                                                                                                | Yes            | 011b    |
| 22:20 | Multiple Message<br>Enable    | RW   | Software writes to this field to indicate the number of allocated vectors (equal to or less than the number of requested vectors.)                                       | No/Yes         | 000ь    |
| 23    | 64-bit address capable        | RO   | Ob: The function is not capable of generating a 64-bit message address     The function is capable of generating a 64-bit message address                                | Yes            | 1b      |
| 24    | Pre-vector Masking<br>Capable | RO   | 1b: the function supports MSI pre-vector masking. 0b: the function does Not support MSI pre-vector masking.                                                              | Yes            | 1b      |
| 31:25 | Reserved                      | RO   | Not support.                                                                                                                                                             | No             | 00h     |

#### 9.4.26 MESSAGE ADDRESS REGISTER - OFFSET 4Ch

| BIT  | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0  | Reserved        | RsvdP | Not support.                                                                                                                        | No             | 00b     |
| 31:2 | Message Address | RW    | If the message enable bit is set, the contents of this register specify the DWORD aligned address for MSI memory write transaction. | No/Yes         | 0-0h    |

#### 9.4.27 MESSAGE UPPER ADDRESS REGISTER - OFFSET 50h

| BIT  | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                             | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------|------|-----------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Message Upper<br>Address | RW   | This register is only effective if the device supports a 64-bit message address is set. | No/Yes         | 0000_0000h |

#### 9.4.28 MESSAGE DATA REGISTER - OFFSET 54h

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION   | EEPROM/<br>I2C | DEFAULT |
|------|--------------|------|---------------|----------------|---------|
| 15:0 | Message Data | RW   | Message data. | No/Yes         | 0000h   |



#### 9.4.29 MESSAGE MASK REGISTER - OFFSET 58h

| BIT  | FUNCTION                     | TYPE  | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT   |
|------|------------------------------|-------|-----------------------------------------|----------------|-----------|
| 0    | MSI Mask for Hot<br>Plug     | RW    | MSI mask for Hot Plug interrupts.       | No/Yes         | 0         |
| 1    | MSI Mask for DPC             | RW    | MSI mask for DPC interrupts.            | No/Yes         | 0         |
| 2    | MSI Mask for DMA<br>and GPIO | RW    | MSI mask for DMAGPIO interrupts.        | No/Yes         | 0         |
| 3    | MSI Mask for CDEP            | RW    | MSI mask for CDEP interrupts.           | No/Yes         | 0         |
| 4    | Reserved                     | RsvdP | Not support.                            | No             | 0         |
| 5    | MSI Mask for thermal sensor  | RW    | MSI mask for thermal sensor interrupts. | No/Yes         | 0         |
| 7:6  | Reserved                     | RW    | Not support.                            | No             | 00        |
| 31:8 | Reserved                     | RsvdP | Not support.                            | No             | 0000_000h |

#### 9.4.30 MESSAGE PENDING REGISTER - OFFSET 5Ch

| BIT  | FUNCTION                                        | ТҮРЕ  | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT   |
|------|-------------------------------------------------|-------|---------------------------------------------------|----------------|-----------|
| 0    | MSI Pending for Hot<br>Plug Interrupts          | RO    | MSI pending status for Hot Plug interrupts.       | No             | 0         |
| 1    | MSI Pending for DPC Interrupts                  | RO    | MSI pending status for DPC interrupts.            | No             | 0         |
| 2    | MSI Pending for GPIO Interrupts                 | RO    | MSI pending status for GPIO interrupts.           | No             | 0         |
| 3    | MSI Pending for CDEP Interrupts                 | RO    | MSI pending status for CDEP interrupts.           | No             | 0         |
| 4    | Reserved                                        | RsvdP | Not support.                                      | No             | 0         |
| 5    | MSI Pending for<br>thermal sensor<br>Interrupts | RO    | MSI pending status for thermal sensor interrupts. | No             | 0         |
| 31:6 | Reserved                                        | RsvdP | Not support.                                      | No             | 0000_000h |

#### 9.4.31 PCI EXPRESS CAPABILITIES REGISTER - OFFSET 68h

| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|-------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID | RO    | Read as 10h to indicate that this is PCI express enhanced capability register.                              | No             | 10h     |
| 15:8  | Next Item Pointer           | RO    | Point to next PCI capability structure.                                                                     | Yes            | A4h     |
| 19:16 | Capability Version          | RO    | Read as 2h to indicate the device is compliant to Revision .2.0 of <i>PCI Express Base Specifications</i> . | Yes            | 2h      |
| 23:20 | Device/Port Type            | RO    | Indicates the type of PCI Express logical device.                                                           | Yes            | 00h     |
| 24    | Slot Implemented            | RsvdP | Not support.                                                                                                | No             | 0       |
| 29:25 | Interrupt Message<br>Number | RO    | No MSI messages are generated in the transparent mode.                                                      | No             | 00_000ь |
| 31:30 | Reserved                    | RsvdP | Not support.                                                                                                | No             | 00b     |

#### 9.4.32 DEVICE CAPABILITIES REGISTER - OFFSET 6Ch

| BIT   | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0   | Max_Payload_Size<br>Supported   | RO    | Indicates the maximum payload size that the device can support for TLPs. Each port of the Switch supports 512 bytes max payload size.        | Yes/No         | 010b    |
| 4:3   | Phantom Functions<br>Supported  | RO    | Indicates the support for use of unclaimed function numbers as Phantom functions. Read as 00b, since the Switch does not act as a requester. | No             | 00Ь     |
| 5     | Extended Tag Field<br>Supported | RO    | Indicates the maximum supported size of Tag field as a Requester.  Read as 0, since the Switch does not act as a requester.                  | No             | 0       |
| 8:6   | Reserved                        | RsvdP | Not support.                                                                                                                                 | No             | 111b    |
| 11:9  | Reserved                        | RsvdP | Not support.                                                                                                                                 | No             | 111b    |
| 14:12 | Reserved                        | RsvdP | Not support.                                                                                                                                 | No             | 000b    |



| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15    | Role_Based Error<br>Reporting      | RO    | When set, indicates that the device implements the functionality originally defined in the Error Reporting ECN.                                                                        | Yes            | 1       |
| 17:16 | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 00b     |
| 25:18 | Captured Slot Power<br>Limit Value | RO    | In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot.  This value is set by the Set_Slot_Power_Limit message or hardwired to 00h. | No             | 00h     |
| 27:26 | Captured Slot Power<br>Limit Scale | RO    | Specifies the scale used for the Slot Power Limit Value.  This value is set by the Set_Slot_Power_Limit message or hardwired to 00b.                                                   | No             | 00Ь     |
| 31:28 | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 0h      |

## 9.4.33 DEVICE CONTROL REGISTER - OFFSET 70h

| BIT   | FUNCTION                                | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Correctable Error<br>Reporting Enable   | RW    | 0b: Disable Correctable Error Reporting 1b: Enable Correctable Error Reporting                                                                                                                                                                                                                                                       | No/Yes         | 0       |
| 1     | Non-Fatal Error<br>Reporting Enable     | RW    | 0b: Disable Non-Fatal Error Reporting 1b: Enable Non-Fatal Error Reporting                                                                                                                                                                                                                                                           | No/Yes         | 0       |
| 2     | Fatal Error Reporting Enable            | RW    | 0b: Disable Fatal Error Reporting 1b: Enable Fatal Error Reporting                                                                                                                                                                                                                                                                   | No/Yes         | 0       |
| 3     | Unsupported Request<br>Reporting Enable | RW    | 0b: Disable Unsupported Request Reporting 1b: Enable Unsupported Request Reporting                                                                                                                                                                                                                                                   | No/Yes         | 0       |
| 4     | Enable Relaxed<br>Ordering              | RsvdP | When set, it permits the device to set the Relaxed Ordering bit in the attribute field of transaction. Since the Switch can not either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read.                                                                                         | No             | 0       |
| 7:5   | Max_Payload_Size                        | RW    | This field sets maximum TLP payload size for the device.  Permissible values that can be programmed are indicated by the Max_Payload_Size Supported in the Device Capabilities register.  Any value exceeding the Max_Payload_Size Supported written to this register results into clamping to the Max_Payload_Size Supported value. | No/Yes         | 000Ь    |
| 8     | Extended Tag Field<br>Enable            | RW    | 0b: Disable Extended Tag Field<br>1b: Enable Extended Tag Field                                                                                                                                                                                                                                                                      | No/Yes         | 0       |
| 9     | Phantom Function<br>Enable              | RsvdP | Does not apply to PCI Express Switch. Returns '0' when read.                                                                                                                                                                                                                                                                         | No             | 0       |
| 10    | Auxiliary (AUX)<br>Power PM Enable      | RO    | When set, indicates that a device is enabled to draw AUX power independent of PME AUX power.                                                                                                                                                                                                                                         | No             | 0       |
| 11    | Enable No Snoop                         | RsvdP | When set, it permits to set the No Snoop bit in the attribute field of transaction. Since the Switch can not either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read.                                                                                                            | No             | 0       |
| 14:12 | Max_Read_<br>Request_Size               | RsvdP | This field sets the maximum Read Request size for the device as a Requester. Since the Switch does not generate read request by itself, these bits are hardwired to 000b.                                                                                                                                                            | No             | 000ь    |
| 15    | Reserved                                | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                         | No             | 0       |

#### 9.4.34 DEVICE STATUS REGISTER - OFFSET 70h

| BIT | FUNCTION                      | ТҮРЕ | DESCRIPTION                                                                                                                                                             | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16  | Correctable Error<br>Detected | RW1C | Asserted when correctable error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. | No/Yes         | 0       |
| 17  | Non-Fatal Error<br>Detected   | RW1C | Asserted when non-fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.   | No/Yes         | 0       |



| BIT   | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 18    | Fatal Error Detected            | RW1C  | Asserted when fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.         | No/Yes         | 0       |
| 19    | Unsupported Request<br>Detected | RW1C  | Asserted when unsupported request is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. | No/Yes         | 0       |
| 20    | AUX Power<br>Detected           | RO    | Asserted when the AUX power is detected by the Switch                                                                                                                     | No             | 0       |
| 21    | Transactions Pending            | RO    | Each port of Switch does not issue Non-posted Requests on its own behalf, so this bit is hardwired to 0b.                                                                 | No             | 0       |
| 31:22 | Reserved                        | RsvdP | Not support.                                                                                                                                                              | No             | 0-0h    |

#### 9.4.35 LINK CAPABILITIES REGISTER - OFFSET 74h

| BIT   | FUNCTION                                           | TYPE  | DESCRIPTION                                                                                                                                                                         | EEPROM/<br>I2C | DEFAULT              |
|-------|----------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|
| 3:0   | Maximum Link<br>Speed                              | RO    | Indicates the maximum speed of the Express link is 8Gb/s, 5Gb/s and 2.5 Gb/s.  0001b: 2.5 Gb/s  0001b: 5.0 Gb/s  0011b: 8.0 Gb/s  Others: Reserved                                  | Yes            | 3h                   |
| 9:4   | Maximum Link<br>Width                              | RO    | Indicates the maximum width of the given PCIe Link.  00_0001b: x1 lane width 00_0010b: x2 lane width                                                                                | Yes            | Set by PORTCFG [2:0] |
| 11:10 | Active State Power<br>Management<br>(ASPM) Support | RO    | Indicates the level of ASPM supported on the given PCIe Link. Each port of Switch supports L0s and L1 entry.  This switch does not support ASPM function. Please set 00b by eeprom. | Yes            | 10b                  |
| 14:12 | L0s Exit Latency                                   | RO    | Indicates the L0s exit latency for the given PCIe Link.  The length of time this port requires to complete transition from L0s to L0 is in the range of 256ns to less than 512ns.   | Yes            | 011b                 |
| 17:15 | L1 Exit Latency                                    | RO    | Indicates the L1 exit latency for the given PCIe Link. The length of time this port requires to complete transition from L1 to L0 is less than 1us.                                 | Yes            | 000ь                 |
| 18    | Clock Power<br>Management                          | RO    | Indicates that component tolerates the removal of any reference clock via CLKREQ#.                                                                                                  | Yes            | 1                    |
| 19    | Surprise Down<br>Capability Enable                 | RsvdP | Not support.                                                                                                                                                                        | No             | 0                    |
| 20    | Data Link Layer<br>Active Reporting<br>Capable     | RO    | This bit must be set to 1b if the component supports the optional capability of reporting the DL_Active state of the Data Link Control and Management State Machine.                | Yes            | 0                    |
| 21    | Link BW Notify<br>Cap.                             | RsvdP | Not support                                                                                                                                                                         | No             | 0                    |
| 22    | Reserved                                           | RsvdP | Not support.                                                                                                                                                                        | No             | 1                    |
| 23    | Reserved                                           | RsvdP | Not support.                                                                                                                                                                        | No             | 0                    |
| 31:24 | Port Number                                        | RO    | Indicates the PCIe Port Number for the given PCIe Link.                                                                                                                             | Yes            | 90h                  |

#### 9.4.36 LINK CONTROL REGISTER - OFFSET 78h

| BIT | FUNCTION                          | TYPE  | DESCRIPTION                                                                               | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------------|-------|-------------------------------------------------------------------------------------------|----------------|---------|
| 1:0 | Reserved                          | RsvdP | Not support.                                                                              | No             | 00b     |
| 2   | Reserved                          | RsvdP | Not support.                                                                              | No             | 0       |
| 3   | Read Completion<br>Boundary (RCB) | RsvdP | Not support.                                                                              | No             | 0       |
| 4   | Link Disable                      | RW    | It disables the link when this bit is set.                                                | No/Yes         | 0       |
| 5   | Retrain Link                      | RW    | It initiates Link Retraining when this bit is set.  This bit always returns 0b when read. | No/Yes         | 0       |



| BIT   | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 6     | Common Clock<br>Configuration                    | RW    | Ob: The components at both ends of a link are operating with synchronous reference clock  1b: The components at both ends of a link are operating with a distributed common reference clock | No/Yes         | 0       |
| 7     | Extended Synch                                   | RW    | When set, it transmits 4096 FTS ordered sets in the L0s state for entering L0 state and transmits 1024 TS1 ordered sets in the L1 state for entering L0 state.                              | No/Yes         | 0       |
| 8     | Enable Clock Power<br>Management                 | RW    | Ob: clock power management is disabled and must hold CLKREQ# low  1b: device is permitted to use CLKREQ# to power manage Link clock                                                         | No/Yes         | 0       |
| 9     | HW Autonomous<br>Width Disable                   | RW    | Reset to 0b.                                                                                                                                                                                | No/Yes         | 0       |
| 10    | Link Bandwidth<br>Management<br>Interrupt Enable | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 11    | Link Autonomous<br>Bandwidth Interrupt<br>Enable | RsvdP | Not support                                                                                                                                                                                 | No             | 0       |
| 15:12 | Reserved                                         | RsvdP | Not support.                                                                                                                                                                                | No             | 0h      |

#### 9.4.37 LINK STATUS REGISTER - OFFSET 78h

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT              |
|-------|-------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|
| 19:16 | Link Speed                          | RO    | Indicate the negotiated speed of the Express link.  0001b: 2.5 Gb/s 0010b: 5.0 Gb/s 0011b: 8.0 Gb/s Others: Reserved                                                                            | No             | 0h                   |
| 25:20 | Negotiated Link<br>Width            | RO    | Indicates the negotiated width of the given PCIe link.  00_0001b: x1 lane width  00_0010b: x2 lane width.                                                                                       | No             | Set by PORTCFG [2:0] |
| 26    | Training Error                      | RO    | When set, indicates a Link training error occurred.  This bit is cleared by hardware upon successful training of the link to the L0 link state.                                                 | No             | 0                    |
| 27    | Link Training                       | RO    | When set, indicates the link training is in progress. Hardware clears this bit once link training is complete.                                                                                  | No             | 0                    |
| 28    | Slot Clock<br>Configuration         | RO    | Ob: the Switch uses an independent clock irrespective of the presence of a reference on the connector  1b: the Switch uses the same reference clock that the platform provides on the connector | No             | 1                    |
| 29    | Data Link Layer<br>Link Active      | RO    | Indicates the status of the Data Link Control and Management State Machine.  1b: indicate the DL_Active state 0b: otherwise                                                                     | No             | 0                    |
| 30    | Link Bandwidth<br>Management Status | RsvdP | Not support.                                                                                                                                                                                    | No             | 0                    |
| 31    | Link Autonomous<br>Bandwidth Status | RsvdP | Not support.                                                                                                                                                                                    | No             | 0                    |

#### 9.4.38 SLOT CAPABILITIES REGISTER - OFFSET 7Ch

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000 0000h |





#### 9.4.39 SLOT CONTROL REGISTER - OFFSET 80h

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|------|----------|-------|--------------|----------------|---------|
| 15:0 | Reserved | RsvdP | Not support. | No             | 0000h   |

#### 9.4.40 SLOT STATUS REGISTER - OFFSET 80h

| BIT   | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|--------------|----------------|---------|
| 31:16 | Reserved | RsvdP | Not support. | No             | 0000h   |

#### 9.4.41 DEVICE CAPABILITIES REGISTER 2 – OFFSET 8Ch

| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|---------------------------------------------------------------------|----------------|---------|
| 4:0   | Reserved                    | RsvdP | Not support.                                                        | No             | 0_0000b |
| 5     | ARI Forwarding<br>Supported | RO    | 0b: ARI forwarding is Not supported 1b: ARI forwarding is supported | Yes/No         | 0       |
| 6     | Reserved                    | RsvdP | Not support.                                                        | No             | 0       |
| 10:7  | Reserved                    | RsvdP | Not support.                                                        | No             | 0-0b    |
| 11    | Reserved                    | RsvdP | Not support.                                                        | No             | 0       |
| 17:12 | Reserved                    | RsvdP | Not support.                                                        | No             | 0-0b    |
| 19:18 | Reserved                    | RsvdP | Not support.                                                        | No             | 00b     |
| 31:20 | Reserved                    | RsvdP | Not support.                                                        | No             | 000h    |

### 9.4.42 DEVICE CONTROL REGISTER 2 - OFFSET 90h

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION               | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|---------------------------|----------------|---------|
| 4:0   | Reserved                 | RsvdP | Not support.              | No             | 0_0000b |
| 5     | ARI Forwarding<br>Enable | RW    | 0b: disable<br>1b: enable | Yes/No         | 0       |
| 6     | Reserved                 | RsvdP | Not support.              | No             | 0       |
| 7     | Reserved                 | RsvdP | Not support.              | No             | 0       |
| 9:8   | Reserved                 | RsvdP | Not support.              | No             | 00b     |
| 10    | Reserved                 | RsvdP | Not support.              | No             | 0       |
| 12:11 | Reserved                 | RsvdP | Not support.              | No             | 00b     |
| 14:13 | Reserved                 | RsvdP | Not support.              | No             | 00b     |
| 15    | Reserved                 | RsvdP | Not support.              | No             | 0       |

#### 9.4.43 DEVICE STATUS REGISTER 2 – OFFSET 90h

| BIT   | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|--------------|----------------|---------|
| 31:16 | Reserved | RsvdP | Not support. | No             | 0000h   |

#### 9.4.44 LINK CAPABILITIES REGISTER 2 – OFFSET 94h

| BIT  | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                           | EEPROM/<br>I2C | DEFAULT   |
|------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 0    | Reserved                        | RsvdP | Not support.                                                                                                                          | No             | 0         |
| 7:1  | Supported Link<br>Speeds Vector | RO    | This field indicates the supported Link speed of the associated Port.  bit[0] 2.5 GT/s bit[1] 5.0 GT/s bit[2] 8.0 GT/s bit[6:3] RsvdP | Yes            | 0000_111b |
| 8    | Crosslink Supported             | RO    | 0b: Crosslink is Not supported 1b: Crosslink is supported                                                                             | Yes            | 0         |
| 31:9 | Reserved                        | RsvdP | Not support.                                                                                                                          | No             | 0-0b      |



#### 9.4.45 LINK CONTROL REGISTER 2 - OFFSET 98h

| BIT   | FUNCTION                         | ТҮРЕ | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0   | Target Link Speed                | RW   | 0001b: 2.5GT/s link speed is supported 0010b: 5.0GT/s link speed is supported 0011b: 8.0GT/s link speed is supported Others: reserved.                                                 | Yes            | 3h      |
| 4     | Enter Compliance                 | RW   | 1b: enter compliance                                                                                                                                                                   | Yes            | 0       |
| 5     | HW_AutoSpeed_Dis                 | RW   | When set, this bit disables hardware from changing the link speed<br>for device-specific reasons other than attempting to correct<br>unreliable link operation by reducing link speed. | Yes            | 0       |
| 6     | Select_Deemp                     | RO   | Valid for downstream ports only.  0b: Select -3.5db de-emphasis 1b: Select -6.0 db de-emphasis                                                                                         | Yes/No         | 0       |
| 9:7   | Tran_Margin                      | RW   | This field controls the value of the non-deemphasized voltage level at the transmitter pins.                                                                                           | Yes            | 000ь    |
| 10    | Enter Modify<br>Compliance       | RW   | Valid for upstream port only.  When set, the device transmits modified compliance pattern if the LTSSM enters Polling.Compliance substate.                                             | Yes            | 0       |
| 11    | Compliance SOS                   | RW   | Valid for upstream port only.  When set, the LTSSM is required to send SKP Ordered Sets between sequences when sending the Compliance Pattern or Modified Compliance Pattern.          | Yes            | 0       |
| 15:12 | Compliance<br>Preset/De-emphasis | RW   | This field is intended for debug and compliance testing purpose.                                                                                                                       | Yes            | 000ь    |

#### 9.4.46 LINK STATUS REGISTER 2 – OFFSET 98h

| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16    | Current De-emphasis level          | RO    | 1b: -3.5dB<br>0b: -6 dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | No             | 1       |
| 17    | Equalization<br>Complete           | RO    | When set to 1b, this bit indicates that the Transmitter Equalization procedure has completed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | No             | 0       |
| 18    | Equalization Phase 1<br>Successful | RO    | When set to 1b, this bit indicates that Phase 1 of Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | No             | 0       |
| 19    | Equalization Phase 2<br>Successful | RO    | When set to 1b, this bit indicates that Phase 2 of Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | No             | 0       |
| 20    | Equalization Phase 3<br>Successful | RO    | When set to 1b, this bit indicates that Phase 3 of Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | No             | 0       |
| 21    | Link Equalization<br>Request       | RW1C  | This bit is set by hardware to request the Link equalization process to be performed on the link.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Yes/No         | 0       |
| 27:22 | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | No             | 0-0b    |
| 30:28 | Downstream<br>Component Presence   | RO    | This field indicates the presence and DRS status for the Downstream Component.  000b: Link Down – Presence Not Determined 001b: Link Down – Component Not Present 010b: Link Down – Component Present 011b: Reserved 100b: Link Up – Component Present and DRS Received 110b: Reserved 110b: Reserved 110b: Reserved 111b: Reserved 111b: Reserved 111b: Reserved 110b: Reserv | No             | 000Ь    |
| 31    | DRS Message<br>Received            | RW1C  | This bit must be set whenever the Port receives a DRS message.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Yes/No         | 0       |





#### 9.4.47 SLOT CAPABILITIES REGISTER 2 - OFFSET 9Ch

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.4.48 SLOT CONTROL REGISTER 2 - OFFSET A0h

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 15:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.4.49 SLOT STATUS REGISTER 2 - OFFSET A0h

| BIT   | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|-------|----------|-------|--------------|----------------|------------|
| 31:16 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.4.50 SSID/SSVID CAPATILITIES REGISTER - OFFSET A4h

| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|-------|----------------------------------------------------------------------|----------------|---------|
| 7:0   | SSID/SSVID<br>Capabilities ID | RO    | Read as 0Dh to indicate that this is SSID/SSVID capability register. | Yes            | 0Dh     |
| 15:8  | Next Item Pointer             | RO    | Point to next PCI capability structure.                              | Yes            | B0h     |
| 31:16 | Reserved                      | RsvdP | Not support.                                                         | No             | 0000h   |

#### 9.4.51 SUBSYSTEM VENDOR ID REGISTER - OFFSET A8h

| BIT  | FUNCTION | ТҮРЕ | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|------|----------|------|----------------------------------------|----------------|---------|
| 15:0 | SSVID    | RO   | It indicates the sub-system vendor id. | Yes            | 12D8h   |

#### 9.4.52 SUBSYSTEM ID REGISTER - OFFSET A8h

| BIT   | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------|------|----------------------------------------|----------------|---------|
| 31:16 | SSID     | RO   | It indicates the sub-system device id. | Yes            | C008h   |

#### 9.4.53 MSI-X CAPATILITIES REGISTER - OFFSET B0h

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | MSI-X Capabilities<br>ID | RO    | Read as 11h to indicate that this is MSI-X capability register.                                                                                                                                                                                                                 | No             | 11h     |
| 15:8  | Next Item Pointer        | RO    | Indicates next capability pointer.                                                                                                                                                                                                                                              | Yes            | C8h     |
| 26:16 | Table Size               | RO    | System software reads this field to determine the MSI-X Table Size N, which is encoded as N-1.                                                                                                                                                                                  | No             | 005h    |
| 29:27 | Reserved                 | RsvdP | Not support,                                                                                                                                                                                                                                                                    | No             | 000b    |
| 30    | Function Mask            | RW    | If set, all of the vectors associated with the function are masked, regardless of their per-vector mask bit values.  If clear, each vector's mask bit determines whether the vector is masked or not.                                                                           | No/Yes         | 0       |
| 31    | MSI-X Enable             | RW    | If set and the MSI Enable bit in the MSI Message Control register is clear, the function is permitted to use MSI-X to request service and is prohibited from using INTx interrupts (if implemented).  If clear, the function is prohibited from using MSI-X to request service. | No/Yes         | 0       |



#### 9.4.54 MSI-X TABLE OFFSET / TABLE BIR REGISTER - OFFSET B4h

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                                                                     | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 2:0  | Table BIR    | RO   | Read as 000b to indicate Base Address 0 register (offset 10h in Configuration Space) is used to map the function MSI-X Table into Memory space. | Yes            | 000ь       |
| 31:3 | Table Offset | RO   | Used as an offset from the address contained by one of the function's Base Address registers to point to the base of the MSI-X Table.           | Yes            | 0000_FE00h |

#### 9.4.55 MSI-X PBA OFFSET / PBA BIR REGISTER - OFFSET B8h

| BIT  | FUNCTION   | ТҮРЕ | DESCRIPTION                                                                                                                                   | EEPROM/<br>I2C | DEFAULT    |
|------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 2:0  | PBA BIR    | RO   | Read as 000b to indicate Base Address 0 register (offset 10h in Configuration Space) is used to map the function MSI-X PBA into Memory space. | Yes            | 000ь       |
| 31:3 | PBA Offset | RO   | Used as an offset from the address contained by one of the function's Base Address registers to point to the base of the MSI-X PBA.           | Yes            | 0000_FE10h |

#### 9.4.56 VENDOR SPECIFIC CAPABILITIES REGISTER - OFFSET C8h

| BIT   | FUNCTION                    | TYPE | DESCRIPTION                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|--------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID | RO   | Read as 09h to indicate that these are vendor specific capability registers.               | No             | 09h     |
| 15:8  | Next Item Pointer           | RO   | Read as 00h. No other ECP registers.                                                       | No             | 00h     |
| 31:16 | Length Information          | RO   | The length field provides the information for number of bytes in the capability structure. | No             | 0038h   |

#### 9.4.57 BAR 0 CONFIGURATION REGISTER - OFFSET E0h

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTIO                          | DESCRIPTION                                                                                                                  |     | DEFAULT |
|-------|---------------|-------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|---------|
| 0     | Type Selector | RsvdP | Not supported.                      |                                                                                                                              | No  | 0       |
| 2:1   | BAR 0 Type    | RW    |                                     | 00b: BAR0 is implemented as a 32-bit Memory BAR<br>10b: BAR0/1 is implemented as a 64-bit Memory BAR                         |     | 00b     |
| 3     | Prefetchable  | RW    | 0b: Non Prefeto<br>1b: Prefetchable |                                                                                                                              | Yes | 0       |
| 18:4  | Reserved      | RsvdP | Not supported.                      |                                                                                                                              | No  | 0-0b    |
| 30:19 | BAR 0 Size    | RW    | 0b: Correspond                      | To specify BAR0 size.  Ob: Corresponding BAR0 bits are RO bits that always return 0  1b: Corresponding BAR0 bits are RW bits |     | FFFh    |
| 31    | BAR 0 Enable  | RW    | bit[2:1]=00b                        | 0b: Disable BAR0<br>1b: Enable BAR0                                                                                          | Yes | 1       |
| 31    | BAR 0 Size    | RW    | bit[2:1]=10b                        | Includes with bit[30:19] when this BAR is used as a 64-bit BAR (bit[2:1]=10b).                                               | 168 | 1       |

#### 9.4.58 BAR 0-1 CONFIGURATION REGISTER - OFFSET E4h

| BIT | FUNCTION      | ТҮРЕ  | DESCRIPTION          |                                                                           | EEPROM/<br>I2C | DEFAULT |
|-----|---------------|-------|----------------------|---------------------------------------------------------------------------|----------------|---------|
|     |               | RsvdP | <u>E0h[2:1]</u> =00b | Not support.                                                              | No             | 0       |
| 0   | Type Selector | RW    | E0h[2:1]=10b         | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits. | No/Yes         | 0       |
| 2:1 | DAD 1 Tyme    | RO    | <u>E0h[2:1]</u> =00b | 00b: BAR1 is implemented as 32-bit Memory BAR.                            | Yes            | 00ь     |
| 2:1 | BAR 1 Type    | RW    | <u>E0h[2:1]</u> =10b | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits. | No/Yes         | 00ь     |



| BIT   | FUNCTION     | ТҮРЕ  | DESCRIPTIO                                                                                           | N                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|--------------|-------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------|---------|
| 3     | Prefetchable | RW    | <u>E0h[2:1]</u> =00b                                                                                 | 0b: Non Prefetchable 1b: Prefetchable                                                  | No/Yes         | 0       |
| 3     | Prefetchable | RW    | E0h[2:1]=10b                                                                                         | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | NO/TES         | 0       |
|       | , .          | RsvdP | <u>E0h[2:1]</u> =00b                                                                                 | Not support.                                                                           | No             | 0       |
| 4     | Reserved     | RW    | <u>E0h[2:1]</u> =10b                                                                                 | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0       |
| 0.5   |              | RW    | <u>E0h[2:1]</u> =00b                                                                                 | The valid number is from 0 to 1.                                                       | No/Yes         | 0000Ь   |
| 8:5   | Domain ID    | RW    | <u>E0h[2:1]</u> =10b                                                                                 | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              |                |         |
| 10.0  |              | RsvdP | <u>E0h[2:1]</u> =00b                                                                                 | Not support.                                                                           | No             | 0-0b    |
| 19:9  | Reserved     | RW    | <u>E0h[2:1]</u> =10b                                                                                 | BAR0/1 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0-0b    |
|       |              |       | To specify BAR                                                                                       | R1 size.                                                                               |                |         |
| 30:20 | BAR 1 Size   | RW    | 0b: Corresponding BAR1 bits are RO bits that always return 0 1b: Corresponding BAR1 bits are RW bits |                                                                                        | No/Yes         | 000h    |
| 21    | BAR 1 Enable | RW    | <u>E0h[2:1]</u> =00b                                                                                 | 0b: Disable BAR1<br>1b: Enable BAR1                                                    | N - /N         | 0       |
| 31    | 64-Bit BAR   | RW    | <u>E0h[2:1]</u> =10b                                                                                 | 0b: BAR0/1 is disabled; all BAR0/1 bits read 0. 1b: BAR0/1 is enabled as a 64-bit BAR. | No/Yes         | 0       |

#### 9.4.59 BAR 2 CONFIGURATION REGISTER - OFFSET E8h

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTIO                                                                                           | DESCRIPTION                                                                                                                                                                          |         | DEFAULT |
|-------|-------------------|-------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|
| 0     | Type Selector     | RsvdP | Not supported.                                                                                       |                                                                                                                                                                                      | No      | 0       |
| 2:1   | BAR2 Type         | RW    | 00b: BAR2 is implemented as a 32-bit Memory BAR<br>10b: BAR2/3 is implemented as a 64-bit Memory BAR |                                                                                                                                                                                      | No/Yes  | 00b     |
| 3     | Prefetchable      | RW    | 0b: Non Prefetchabl                                                                                  |                                                                                                                                                                                      | No/Yes  | 0       |
| 4     | LUT/DAT Selection | RW    |                                                                                                      | 0b: BAR2/3 is used for Address Look-up Translation.  1b: BAR2/3 is used for Direct Address Translation.                                                                              |         | 0       |
| 8:5   | Domain ID         | RW    | The valid numl                                                                                       | ber is from 0 to 1.                                                                                                                                                                  | No/Yes  | 0000b   |
| 19:9  | Reserved          | RsvdP | Not supported.                                                                                       | Not supported.                                                                                                                                                                       |         | 0-0b    |
| 30:20 | BAR2 Size         | RW    | 1b: Correspond  It implies the n                                                                     | R2 size.  ling BAR2 bits are RO bits that always return 0 ling BAR2 bits are RW bits  ninimum window size is 1MB and minimum page hich is windows size divided by 128 (number of LUT | No/Yes  | 7FFh    |
| 21    | BAR 2 Enable      | RW    | bit[2:1]=00b                                                                                         | 0b: Disable BAR2 1b: Enable BAR2                                                                                                                                                     | No/Yes  | 1       |
| 31    | BAR 2 Size        | RW    | bit[2:1]=10b                                                                                         | Includes with bit[30:20] when this BAR is used as a 64-bit BAR (bit[2:1]=10b).                                                                                                       | 100/168 | 1       |

#### 9.4.60 BAR 2-3 CONFIGURATION REGISTER - OFFSET ECh

| BIT | FUNCTION      | ТҮРЕ         | DESCRIPTION          | DESCRIPTION                                                               |        | DEFAULT |
|-----|---------------|--------------|----------------------|---------------------------------------------------------------------------|--------|---------|
|     | RsvdP         | E8h[2:1]=00b | Not support.         | No                                                                        | 0      |         |
| 0   | Type Selector | RW           | E8h[2:1]=10b         | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits. | Yes    | 0       |
| 2.1 | DAD2 Tuno     | RO           | <u>E8h[2:1]</u> =00b | 00b: BAR3 is implemented as 32-bit Memory BAR.                            | No     | 00ь     |
| 2:1 | BAR3 Type     | RW           | E8h[2:1]=10b         | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits. | Yes/No | 00ь     |



| BIT   | FUNCTION     | ТҮРЕ  | DESCRIPTIO           | N                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|--------------|-------|----------------------|-------------------------------------------------------------------------------------------|----------------|---------|
| 3     |              | RW    | E8h[2:1]=00b         | 0b: Non Prefetchable 1b: Prefetchable                                                     | Yes            | 0       |
| 3     | Prefetchable | RW    | E8h[2:1]=10b         | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | ies            | U       |
|       | D 1          | RsvdP | <u>E8h[2:1]</u> =00b | Not support.                                                                              | No             | 0       |
| 4     | Reserved     | RW    | <u>E8h[2:1]</u> =10b | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | Yes            | 0       |
| 8:5   | 0.5          | RW    | <u>E8h[2:1]</u> =00b | The valid number is from 0 to 1.                                                          | Yes            | 0000Ь   |
| 8:3   | Domain ID    | RW    | <u>E8h[2:1]</u> =10b | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 |                |         |
| 10.0  | D 1          | RsvdP | E8h[2:1]=00b         | Not support.                                                                              | No             | 0-0b    |
| 19:9  | Reserved     | RW    | E8h[2:1]=10b         | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | Yes            | 0-0b    |
|       |              |       | To specify BAR       | 33 size.                                                                                  |                |         |
| 30:20 | BAR3 Size    | RW    |                      | ing BAR3 bits are RO bits that always return 0 ing BAR3 bits are RW bits                  | Yes            | 000h    |
| 31    | BAR 3 Enable | RW    | <u>E8h[2:1]</u> =00b | 0b: Disable BAR3<br>1b: Enable BAR3                                                       | Vac            | 0       |
| 31    | 64-Bit BAR   | RW    | E8h[2:1]=10b         | 0b: BAR2/3 is disabled; all BAR2/3 bits read 0.<br>1b: BAR2/3 is enabled as a 64-bit BAR. | Yes            | 0       |

#### 9.4.61 BAR 4 CONFIGURATION REGISTER - OFFSET F0h

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTIO                                                                                           | DESCRIPTION                                                                                                                                                                       |     | DEFAULT |
|-------|---------------|-------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|
| 0     | Type Selector | RsvdP | Not supported.                                                                                       |                                                                                                                                                                                   | No  | 0       |
| 2:1   | BAR4 Type     | RW    | 00b: BAR4 is implemented as a 32-bit Memory BAR<br>10b: BAR4/5 is implemented as a 64-bit Memory BAR |                                                                                                                                                                                   | Yes | 00b     |
| 3     | Prefetchable  | RW    |                                                                                                      | 0b: Non Prefetchable 1b: Prefetchable                                                                                                                                             |     | 0       |
| 4     | Reserved      | RsvdP | Not support.                                                                                         |                                                                                                                                                                                   | No  | 0       |
| 8:5   | Domain ID     | RW    | The valid numb                                                                                       | per is from 0 to 1.                                                                                                                                                               | Yes | 0000b   |
| 19:9  | Reserved      | RsvdP | Not supported.                                                                                       |                                                                                                                                                                                   | No  | 0-0b    |
| 30:20 | BAR 4 Size    | RW    | 1b: Correspond  It implies the m                                                                     | R4 size.  ing BAR4 bits are RO bits that always return 0 ing BAR4 bits are RW bits  inimum window size is 1MB and minimum page tich is windows size divided by 128 (number of LUT | Yes | 7FFh    |
| 31    | BAR 4 Enable  | RW    | bit[2:1]=00b                                                                                         | 0b: Disable BAR4<br>1b: Enable BAR4                                                                                                                                               | Yes | 1       |
| 31    | BAR 4 Size    | RW    | bit[2:1]=10b                                                                                         | Includes with bit[30:20] when this BAR is used as a 64-bit BAR (bit[2:1]=10b).                                                                                                    | 168 | 1       |

## 9.4.62 BAR 4-5 CONFIGURATION REGISTER - OFFSET F4h

| BIT             | FUNCTION      | TYPE                 | DESCRIPTION                                                              |                                                                          | EEPROM/<br>I2C | DEFAULT |
|-----------------|---------------|----------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------|---------|
| 0 Type Selector | RsvdP         | <u>F0h[2:1]</u> =00b | Not support.                                                             | No                                                                       | 0              |         |
|                 | Type Selector | RW                   | <u>F0h[2:1]</u> =10b                                                     | BAR4/5 are used as a 64-bit BAR, bit[31:0]are used as the upper 32-bits. | Yes            | 0       |
| 2.1             |               | RO                   | <u>F0h[2:1]</u> =00b                                                     | 00b: BAR5 is implemented as 32-bit Memory BAR.                           | Yes            | 00b     |
| 2:1 BAR 5 Type  | RW            | F0h[2:1]=10b         | BAR4/5 are used as a 64-bit BAR, bit[31:0]are used as the upper 32-bits. | Yes                                                                      | 00b            |         |





| BIT   | FUNCTION     | ТҮРЕ  | DESCRIPTIO           | N                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|--------------|-------|----------------------|-------------------------------------------------------------------------------------------|----------------|---------|
| 3     | Prefetchable | RW    | <u>F0h[2:1]</u> =00b | 0b: Non Prefetchable 1b: Prefetchable                                                     | Yes            | 0       |
| 3     | Prefetchable | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | res            | U       |
|       | D 1          | RsvdP | <u>F0h[2:1]</u> =00b | Not support.                                                                              | No             | 0       |
| 4     | Reserved     | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | Yes            | 0       |
| 0.5   |              | RW    | <u>F0h[2:1]</u> =00b | The valid domain id is from 0 to 1.                                                       | Yes            | 0000b   |
| 8:5   | Domain ID    | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | Yes            | 00006   |
| 10.0  | D 1          | RsvdP | <u>F0h[2:1]</u> =00b | Not support.                                                                              | No             | 0-0b    |
| 19:9  | Reserved     | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0]are used as the upper 32-bits.                  | Yes            | 0-0b    |
|       |              |       | To specify BAR       | R5 size.                                                                                  |                |         |
| 30:20 | BAR 5 Size   | RW    |                      | ing BA5 bits are RO bits that always return 0 ing BAR5 bits are RW bits                   | Yes            | 000h    |
| 21    | BAR 5 Enable | RW    | <u>F0h[2:1]</u> =00b | 0b: Disable BAR5<br>1b: Enable BAR5                                                       | Yes            | -       |
| 31    | 64-Bit BAR   | RW    | <u>F0h[2:1]</u> =10b | 0b: BAR4/5 is disabled; all BAR4/5 bits read 0.<br>1b: BAR4/5 is enabled as a 64-bit BAR. | res            | 0       |

## 9.4.63 PCI EXPRESS ADVANCED ERROR REPORTING ENHANCED CAPABILITY HEADER REGISTER – OFFSET 100h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|--------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0001h to indicate that this is PCI express extended capability register for advance error reporting. | No             | 0001h   |
| 19:16 | Capability Version          | RO   | Read as 1h.                                                                                                  | No             | 1h      |
| 31:20 | Next Capability<br>Offset   | RO   | Point to next PCI extended capability structure.                                                             | Yes            | 130h    |

## 9.4.64 UNCORRECTABLE ERROR STATUS REGISTER - OFFSET 104h

| BIT  | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------------|-------|------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Status                 | RW1C  | When set, indicates that the Training Error event has occurred.              | No/Yes         | 0       |
| 3:1  | Reserved                              | RsvdP | Not support.                                                                 | No             | 000     |
| 4    | Data Link Protocol<br>Error Status    | RW1C  | When set, indicates that the Data Link Protocol Error event has occurred.    | No/Yes         | 0       |
| 5    | Surprise Down Error<br>Status         | RW1C  | When set, indicates that the Surprise Down Error event has occurred.         | No/Yes         | 0       |
| 11:6 | Reserved                              | RsvdP | Not support.                                                                 | No             | 0-0b    |
| 12   | Poisoned TLP Status                   | RW1C  | When set, indicates that a Poisoned TLP has been received or generated.      | No/Yes         | 0       |
| 13   | Flow Control<br>Protocol Error Status | RW1C  | When set, indicates that the Flow Control Protocol Error event has occurred. | No/Yes         | 0       |
| 14   | Completion Timeout<br>Status          | RW1C  | When set, indicates that the Completion Timeout event has occurred.          | No/Yes         | 0       |
| 15   | Completer<br>AbortStatus              | RW1C  | When set, indicates that the Completer Abort event has occurred.             | No/Yes         | 0       |
| 16   | Unexpected<br>Completion Status       | RW1C  | When set, indicates that the Unexpected Completion event has occurred.       | No/Yes         | 0       |
| 17   | Receiver Overflow<br>Status           | RW1C  | When set, indicates that the Receiver Overflow event has occurred.           | No/Yes         | 0       |
| 18   | Malformed TLP<br>Status               | RW1C  | When set, indicates that a Malformed TLP has been received.                  | No/Yes         | 0       |
| 19   | ECRC Error Status                     | RW1C  | When set, indicates that an ECRC Error has been detected.                    | No/Yes         | 0       |



| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                             | EEPROM/<br>I2C | DEFAULT   |
|-------|-------------------------------------|-------|-------------------------------------------------------------------------|----------------|-----------|
| 20    | Unsupported Request<br>Error Status | RW1C  | When set, indicates that an Unsupported Request event has occurred.     | No/Yes         | 0         |
| 21    | ACS Violation Status                | RW1C  | When set, indicates that an ACS Violation event has occurred            | No/Yes         | 0         |
| 22    | Internal Error Status               | RW1C  | When set, indicates that an Internal Error has occurred.                | No/Yes         | 0         |
| 23    | MC Blocked TLP<br>Status            | RW1C  | When set, indicates that an MC Blocked TLP event has occurred.          | No/Yes         | 0         |
| 24    | AtomicOp Egress<br>Blocked Status   | RW1C  | When set, indicates that an AtomicOp Egress Blocked event has occurred. | No/Yes         | 0         |
| 31:25 | Reserved                            | RsvdP | Not support.                                                            | No             | 0000_000b |

## 9.4.65 UNCORRECTABLE ERROR MASK REGISTER - OFFSET 108h

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT   |
|-------|-------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 0     | Training Error Mask                 | RW    | When set, the Training Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                                | Yes            | 0         |
| 3:1   | Reserved                            | RsvdP | Not support.                                                                                                                                                | No             | 000b      |
| 4     | Data Link Protocol<br>Error Mask    | RW    | When set, the Data Link Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                      | Yes            | 0         |
| 5     | Surprise Down Error<br>Mask         | RW    | When set, Surprise Down Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                               | Yes            | 0         |
| 11:6  | Reserved                            | RsvdP | Not support.                                                                                                                                                | No             | 0-0b      |
| 12    | Poisoned TLP Mask                   | RW    | When set, an event of Poisoned TLP has been received or generated is not logged in the Header Log register and not issued as an Error Message to RC either. | Yes            | 0         |
| 13    | Flow Control<br>Protocol Error Mask | RW    | When set, the Flow Control Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                   | Yes            | 0         |
| 14    | Completion Timeout<br>Mask          | RW    | When set, the Completion Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either.                            | Yes            | 0         |
| 15    | Completer<br>AbortMask              | RW    | When set, the Completer Abort event is not logged in the Header Log register and not issued as an Error Message to RC either.                               | Yes            | 0         |
| 16    | Unexpected<br>Completion Mask       | RW    | When set, the Unexpected Completion event is not logged in the Header Log register and not issued as an Error Message to RC either.                         | Yes            | 0         |
| 17    | Receiver Overflow<br>Mask           | RW    | When set, the Receiver Overflow event is not logged in the Header Log register and not issued as an Error Message to RC either.                             | Yes            | 0         |
| 18    | Malformed TLP<br>Mask               | RW    | When set, an event of Malformed TLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either.             | Yes            | 0         |
| 19    | ECRC Error Mask                     | RW    | When set, an event of ECRC Error has been detected is not logged in the Header Log register and not issued as an Error Message to RC either.                | Yes            | 0         |
| 20    | Unsupported Request<br>Error Mask   | RW    | When set, the Unsupported Request event is not logged in the Header Log register and not issued as an Error Message to RC either.                           | Yes            | 0         |
| 21    | ACS Violation Mask                  | RW    | When set, the ACS Violation event is not logged in the Header Log regiter and not issued as an Error Message toRC either.                                   | Yes            | 0         |
| 22    | Internal Error Mask                 | RW    | When set, the Internal Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                                | Yes            | 1         |
| 23    | MC Blocked TLP<br>Mask              | RW    | When set, the MC Blocked TLP event is not logged in the Header<br>Log register and not issued as an Error Message to RC either.                             | Yes            | 0         |
| 24    | AtomicOp Egress<br>Blocked Mask     | RW    | When set, the AtomicOp Egress Blocked event is not logged in the Header Log register and not issued as an Error Message to RC either.                       | Yes            | 0         |
| 31:25 | Reserved                            | RsvdP | Not support.                                                                                                                                                | No             | 0000_000b |







#### 9.4.66 UNCORRECTABLE ERROR SEVERITY REGISTER - OFFSET 10Ch

| BIT   | FUNCTION                                   | ТҮРЕ  | DESCRIPTION                | EEPROM/<br>I2C | DEFAULT   |
|-------|--------------------------------------------|-------|----------------------------|----------------|-----------|
| 0     | Training Error<br>Severity                 | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 1         |
| 3:1   | Reserved                                   | RsvdP | Not support.               | No             | 000b      |
| 4     | Data Link Protocol<br>Error Severity       | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 1         |
| 5     | Surprise Down Error<br>Severity            | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 1         |
| 11:6  | Reserved                                   | RsvdP | Not support.               | No             | 0-0b      |
| 12    | Poisoned TLP<br>Severity                   | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 13    | Flow Control<br>Protocol Error<br>Severity | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 1         |
| 14    | Completion Timeout<br>Error Severity       | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 15    | Completer<br>AbortSeverity                 | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 16    | Unexpected<br>Completion Severity          | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 17    | Receiver Overflow<br>Severity              | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 1         |
| 18    | Malformed TLP<br>Severity                  | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 1         |
| 19    | ECRC Error Severity                        | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 20    | Unsupported Request<br>Error Severity      | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 21    | ACS Violation<br>Severity                  | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 22    | Internal Error<br>Severity                 | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 1         |
| 23    | MC Blocked TLP<br>Severity                 | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 24    | AtomicOp Egress<br>Blocked Severity        | RW    | 0b: Non-Fatal<br>1b: Fatal | Yes            | 0         |
| 31:25 | Reserved                                   | RsvdP | Not support.               | No             | 0000_000b |

#### 9.4.67 CORRECTABLE ERROR STATUS REGISTER - OFFSET 110h

| BIT   | FUNCTION                           | TYPE  | DESCRIPTION                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|----------------------------------------------------------------|----------------|---------|
| 0     | Receiver Error Status              | RW1C  | When set, the Receiver Error event is detected.                | No/Yes         | 0       |
| 5:1   | Reserved                           | RsvdP | Not support.                                                   | No             | 0_000b  |
| 6     | Bad TLP Status                     | RW1C  | When set, the event of Bad TLP has been received is detected.  | No/Yes         | 0       |
| 7     | Bad DLLP Status                    | RW1C  | When set, the event of Bad DLLP has been received is detected. | No/Yes         | 0       |
| 8     | REPLAY_NUM<br>Rollover Status      | RW1C  | When set, the REPLAY_NUM Rollover event is detected.           | No/Yes         | 0       |
| 11:9  | Reserved                           | RsvdP | Not support.                                                   | No             | 000b    |
| 12    | Replay Timer<br>Timeout Status     | RW1C  | When set, the Replay Timer Timeout event is detected.          | No/Yes         | 0       |
| 13    | Advisory Non-Fatal<br>Error Status | RW1C  | When set, the Advisory Non-Fatal Error event is detected.      | No/Yes         | 0       |
| 14    | Corrected Internal<br>Error Status | RW1C  | When set, the Corrected Internal Error event is detected.      | No/Yes         | 0       |
| 31:15 | Reserved                           | RsvdP | Not support.                                                   | No             | 0-0h    |





#### 9.4.68 CORRECTABLE ERROR MASK REGISTER - OFFSET 114h

| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Receiver Error Mask              | RW    | When set, the Receiver Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                     | Yes            | 0       |
| 5:1   | Reserved                         | RsvdP | Not support.                                                                                                                                     | No             | 0_000b  |
| 6     | Bad TLP Mask                     | RW    | When set, the event of Bad TLP has been received is not logged in<br>the Header Log register and not issued as an Error Message to RC<br>either. | Yes            | 0       |
| 7     | Bad DLLP Mask                    | RW    | When set, the event of Bad DLLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either.      | Yes            | 0       |
| 8     | REPLAY_NUM<br>Rollover Mask      | RW    | When set, the REPLAY_NUM Rollover event is not logged in the Header Log register and not issued as an Error Message to RC either.                | Yes            | 0       |
| 11:9  | Reserved                         | RsvdP | Not support.                                                                                                                                     | No             | 000b    |
| 12    | Replay Timer<br>Timeout Mask     | RW    | When set, the Replay Timer Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either.               | Yes            | 0       |
| 13    | Advisory Non-Fatal<br>Error Mask | RW    | When set, the Advisory Non-Fatal Error event is not logged in the Header Long register and not issued as an Error Message to RC either.          | Yes            | 1       |
| 14    | Corrected Internal<br>Error Mask | RW    | When set, the corrected internal error event is not logged in the Header Log register and not issued as an Error Message to RC either.           | Yes            | 1       |
| 31:15 | Reserved                         | RsvdP | Not support.                                                                                                                                     | No             | 0-0h    |

## 9.4.69 ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h

| BIT  | FUNCTION                   | TYPE  | DESCRIPTION                                                                                           | EEPROM/<br>I2C | DEFAULT |
|------|----------------------------|-------|-------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0  | First Error Pointer        | RO    | It indicates the bit position of the first error reported in the Uncorrectable Error Status register. | No             | 0_0000b |
| 5    | ECRC Generation<br>Capable | RO    | When set, it indicates the Switch has the capability to generate ECRC.                                | Yes            | 1       |
| 6    | ECRC Generation<br>Enable  | RW    | When set, it enables the generation of ECRC when needed.                                              | Yes            | 0       |
| 7    | ECRC Check<br>Capable      | RO    | When set, it indicates the Switch has the capability to check ECRC.                                   | Yes            | 1       |
| 8    | ECRC Check Enable          | RW    | When set, the function of checking ECRC is enabled.                                                   | Yes            | 0       |
| 31:9 | Reserved                   | RsvdP | Not support.                                                                                          | No             | 0-0h    |

#### 9.4.70 HEADER LOG REGISTER - OFFSET From 11Ch to 128h

| BIT    | FUNCTION              | ТҮРЕ | DESCRIPTION                                                       | EEPROM/<br>I2C | DEFAULT    |
|--------|-----------------------|------|-------------------------------------------------------------------|----------------|------------|
| 31:0   | 1st DWORD             | RO   | Hold the 1st DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 63:32  | 2 <sup>nd</sup> DWORD | RO   | Hold the 2nd DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 95:64  | 3 <sup>rd</sup> DWORD | RO   | Hold the 3rd DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 127:96 | 4 <sup>th</sup> DWORD | RO   | Hold the 4th DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |

## 9.4.71 PCI EXPRESS VIRTUAL CHANNEL ENHANCED CAPABILITYHEADER REGISTER – OFFSET 130h

| BIT  | FUNCTION | TYPE | DESCRIPTION                                                 | EEPROM/<br>I2C | DEFAULT |
|------|----------|------|-------------------------------------------------------------|----------------|---------|
| 15:0 | Extended | RO   | Read as 0002h to indicate that this is PCI express extended | No             | 02h     |





| BIT   | FUNCTION                  | TYPE | DESCRIPTION                                     | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|-------------------------------------------------|----------------|---------|
|       | Capabilities ID           |      | capability register for virtual channel.        |                |         |
| 19:16 | Capability Version        | RO   | Read as 1h.                                     | No             | 1h      |
| 31:20 | Next Capability<br>Offset | RO   | Point to next PCI extended capability strcture. | Yes            | 1A0h    |

#### 9.4.72 PORT VC CAPABILITY REGISTER 1 – OFFSET 134h

| BIT   | FUNCTION                             | ТҮРЕ  | DESCRIPTION                                                                                                                                             | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0   | Extended VC Count                    | RO    | It indicates the number of extended Virtual Channels in addition to the default VC supported by the Switch.                                             | No             | 000ь    |
| 3     | Reserved                             | RO    | Not support.                                                                                                                                            | No             | 0       |
| 6:4   | Low Priority Extended VC Count       | RO    | It indicates the number of extended Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group.                       | No             | 000ь    |
| 7     | Reserved                             | RO    | Not support.                                                                                                                                            | No             | 0       |
| 9:8   | Reference Clock                      | RO    | It indicates the reference clock for Virtual Channels that support time-based WRR Port Arbitration. Defined encoding is 00b for 100 ns reference clock. | No             | 00b     |
| 11:10 | Port Arbitration<br>Table Entry Size | RO    | Read as 10b to indicate the size of Port Arbitration table entry in the device is 4 bits.                                                               | No             | 10b     |
| 31:12 | Reserved                             | RsvdP | Not support.                                                                                                                                            | No             | 0000_0h |

#### 9.4.73 PORT VC CAPABILITY REGISTER 2 – OFFSET 138h

| BIT   | FUNCTION                       | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | VC Arbitration<br>Capability   | RO    | It indicates the types of VC Arbitration supported by the device for the LPVC group. This field is valid when LPVC is greater than 0. The Switch supports Hardware fixed arbitration scheme, e.g., Round Robin and Weight Round Robin arbitration with 32 phases in LPVC. | No             | 00h     |
| 23:8  | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                              | No             | 0000h   |
| 31:24 | VC Arbitration Table<br>Offset | RO    | It indicates the location of the VC Arbitration Table as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes).                                                                                                       | No             | 00h     |

#### 9.4.74 PORT VC CONTROL REGISTER - OFFSET 13Ch

| BIT  | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|------|------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Load VC Arbitration<br>Table | WO    | When set, the programmed VC Arbitration Table is applied to the hardware. This bit always returns 0b when read.                                                                                                                                                | Yes/No         | 0       |
| 3:1  | VC Arbitration<br>Select     | RW    | This field is used to configure the VC Arbitration by selecting one of the supported VC Arbitration schemes. The valid values for the schemes supported by Switch are 0b and 1b. Other value than these written into this register will be treated as default. | No             | 000b    |
| 15:4 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                                                   | No             | 000h    |

#### 9.4.75 PORT VC STATUS REGISTER - OFFSET 13Ch

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16    | VC Arbitration Table<br>Status | RO    | When set, it indicates that any entry of the VC Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the VC Arbitration Table after the bit of "Load VC Arbitration Table" is set. | No             | 0       |
| 31:17 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                | No             | 0-0h    |





## 9.4.76 VC RESOURCE CAPABILITY REGISTER (0) - OFFSET 140h

| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT  |
|-------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|
| 7:0   | Port Arbitration<br>Capability   | RO    | It indicates the types of Port Arbitration supported by the VC resource. The Switch supports Round Robin Hardware fixed arbitration scheme.                               | No             | 01h      |
| 13:8  | Reserved                         | RsvdP | Not support.                                                                                                                                                              | No             | 00_0000h |
| 14    | Advanced Packet<br>Switching     | RO    | When set, it indicates the VC resource only supports transaction optimized for Advanced Packet Switching (AS).                                                            | No             | 0        |
| 15    | Reject Snoop<br>Transactions     | RsvdP | Not support.                                                                                                                                                              | No             | 0        |
| 22:16 | Maximum Time<br>Slots            | RO    | It indicates the maximum numbers of time slots (minus one) are allocated for Isochronous traffic.                                                                         | No             | 3Fh      |
| 23    | Reserved                         | RsvdP | Not support.                                                                                                                                                              | No             | 0        |
| 31:24 | Port Arbitration<br>Table Offset | RO    | It indicates the location of the Port Arbitration Table (n) as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes). | No             | 05h      |

## 9.4.77 VC RESOURCE CONTROL REGISTER (0)- OFFSET 144h

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | TC/VC Map                      | RW    | This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. When the bits in this field are set, it means that the corresponding TCs are mapped to the VC resource. Bit 0 of this filed is read-only and must be set to "1" for the VC0. | No/Yes         | FFh     |
| 15:8  | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                           | No             | 00h     |
| 16    | Load Port Arbitration<br>Table | RW    | When set, the programmed Port Arbitration Table is applied to the hardware.  This bit always returns 0b when read.                                                                                                                                                                                     | No/Yes         | 0       |
| 19:17 | Port Arbitration<br>Select     | RW    | This field is used to configure the Port Arbitration by selecting one of the supported Port Arbitration schemes. The permissible values for the schemes supported by Switch are 000b and 011b at VC0, other value than these written into this register will be treated as default.                    | No/Yes         | 000Ь    |
| 23:20 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                           | No             | 0h      |
| 26:24 | VC ID                          | RO    | This field assigns a VC ID to the VC resource.                                                                                                                                                                                                                                                         | No             | 000b    |
| 30:27 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                           | No             | 0h      |
| 31    | VC Enable                      | RW    | 0b: it disables this Virtual Channel 1b: it enables this Virtual Channel                                                                                                                                                                                                                               | No/Yes         | 1       |

## 9.4.78 VC RESOURCE STATUS REGISTER (0) – OFFSET 148h

| BIT   | FUNCTION                         | TYPE  | DESCRIPTION                                                                                                                                                                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Reserved                         | RsvdP | Not support.                                                                                                                                                                                                                                      | No             | 0000h   |
| 16    | Port Arbitration<br>Table Status | RO    | When set, it indicates that any entry of the Port Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the Port Arbitration Table after the bit of "Load Port Arbitration Table" is set. | No             | 0       |
| 17    | VC Negotiation<br>Pending        | RO    | When set, it indicates that the VC resource is still in the process of negotiation. This bit is cleared after the VC negotiation is complete.                                                                                                     | No             | 1       |
| 31:18 | Reserved                         | RsvdP | Not support.                                                                                                                                                                                                                                      | No             | 0-0h    |

## 9.4.79 DEVICE SERIAL NUMBER ENHANCED CAPABILITY HEADER REGISTER – OFFSET 1A0h

| BIT  | FUNCTION                    | TYPE | DESCRIPTION                                                                                                             | EEPROM/<br>I2C | DEFAULT |
|------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0 | Extended<br>Capabilities ID | RO   | Indicates that these are PCI express extended capability registers for device serial number extend capability register. | No             | 0003h   |





| BIT   | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|-------------------------------------------------------------------|----------------|---------|
| 19:16 | Capability Version        | RO   | Must be 1h for this version.                                      | No             | 1h      |
| 31:20 | Next Capability<br>Offset | RO   | Pointer points to the Power Budget Extended Capability structure. | Yes            | 1B0h    |

#### 9.4.80 DEVICE SERIAL NUMBER LOWER DW REGISTER - OFFSET 1A4h

| BIT  | FUNCTION                    | TYPE | DESCRIPTION                           | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------|------|---------------------------------------|----------------|------------|
| 31:0 | Device serial number 1st DW | RO   | First dword for device serial number. | Yes            | 0000_12D8h |

#### 9.4.81 DEVICE SERIAL NUMBER HIGHER DW REGISTER - OFFSET 1A8h

| BIT  | FUNCTION                                | TYPE | DESCRIPTION                                     | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------------------|------|-------------------------------------------------|----------------|------------|
| 31:0 | Device serial number 2 <sup>nd</sup> DW | RO   | 2 <sup>nd</sup> dword for device serial number. | Yes            | 0816_4896h |

## 9.4.82 PCI EXPRESS POWER BUDGETING ENHANCED CAPABILITY HEADER REGISTER – OFFSET 1B0h

| BIT   | FUNCTION                    | TYPE | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0004h to indicate that this is PCI express extended capability register for power budgeting. | No             | 0004h   |
| 19:16 | Capability Version          | RO   | Must be 1h for this version.                                                                         | No             | 01h     |
| 31:20 | Next Capability<br>Offset   | RO   | Point to next PCI extended capability structure.                                                     | Yes            | 210h    |

#### 9.4.83 DATA SELECT REGISTER - OFFSET 1B4h

| BIT  | FUNCTION       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|------|----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0  | Data Selection | RW    | It indexes the power budgeting data reported through the data register.  When 00h, it selects D0 Max power budget When 01h, it selects D0 Sustained power budget Other values would return zero power budgets, which means Not supported. | No/Yes         | 00h     |
| 31:8 | Reserved       | RsvdP | Not support.                                                                                                                                                                                                                              | No             | 0-0h    |

#### 9.4.84 POWER BUDGETING DATA REGISTER – OFFSET 1B8h

| BIT   | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                                                      | EEPROM/<br>I2C | DEFAULT                                            |
|-------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------|
| 7:0   | Base Power   | RO   | It specifies the base power value in watts. This value represents<br>the required power budget in the given operation condition. | Yes            | 04h if<br>13Ch.bit[0]=0<br>03h if<br>13Ch.bit[0]=1 |
| 9:8   | Data Scale   | RO   | It specifies the scale to apply to the base power value.                                                                         | Yes            | 00b                                                |
| 12:10 | PM Sub State | RO   | It specifies the power management sub state of the given operation condition.  It is initialized to the default sub state.       | No             | 000Ь                                               |
| 14:13 | PM State     | RO   | It specifies the power management state of the given operation condition.  It defaults to the D0 power state.                    | Yes            | 00ь                                                |







| BIT   | FUNCTION | ТҮРЕ | DESCRIPTION                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|----------|------|-------------------------------------------------------------------------------|----------------|---------|
| 17:15 | Туре     | RO   | It specifies the type of the given operation condition which is controlled by |                |         |

#### 9.4.85 POWER BUDGET CAPABILITY REGISTER - OFFSET 1BCh

| BIT  | FUNCTION         | TYPE  | DESCRIPTION                                                                                             | EEPROM/<br>I2C | DEFAULT |
|------|------------------|-------|---------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | System Allocated | RO    | When set, it indicates that the power budget for the device is included within the system power budget. | Yes            | 1       |
| 31:1 | Reserved         | RsvdP | Not support.                                                                                            | No             | 0-0h    |

## 9.4.86 SECONDARY PCI EXPRESS EXTENDED CAPABILITY HEADER - OFFSET 210h

| BIT   | FUNCTION                           | ТҮРЕ | DESCRIPTION                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|------|------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | PCI Express Extended Capability ID | RO   | Read as 0019h to indicate that this is PCI Express Extended Capability register for Secondary PCI Express. | No             | 0019h   |
| 19:16 | Capability Version                 | RO   | Must be 1h for this version.                                                                               | No             | 1h      |
| 31:20 | Next Capability ID                 | RO   | Point to next PCI extended capability structure.                                                           | Yes            | 2B0h    |

#### 9.4.87 LINK CONTROL 3 REGISTER - OFFSET 214h

| BIT  | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Perform Equalization                             | RW    | When this bit is 1b and a 1b is written to the Retrain Link bit with the Target Link Speed field set to 8.0 GT/s, the downstream port must perform Link Equalization. | No/Yes         | 0       |
| 1    | Link Equalization<br>Request Interrupt<br>Enable | RW    | When set, this bit enables the generation of an interrupt to indicate that the Link Equalization bit has been set.                                                    | No/Yes         | 0       |
| 31:2 | Reserved                                         | RsvdP | Not support.                                                                                                                                                          | No             | 0-0h    |

#### 9.4.88 LANE ERROR STATUS REGISTER - OFFSET 218h

| BIT  | FUNCTION          | ТҮРЕ | DESCRIPTION                                                              | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------|------|--------------------------------------------------------------------------|----------------|------------|
| 31:0 | Lane Error Status | RW1C | Each bit indicates if the corresponding Lane detected a Lane-base error. | No/Yes         | 0000_0000h |

## 9.4.89 LANE EQUALIZATION CONTROL REGISTER - OFFSET 21Ch/22C/230h

#### **Table 9-4 Lane Equalization Control Register Locations**

| CFG_OFFSET | Lane Number |
|------------|-------------|
| 21Ch       | 0           |
| 21Eh       | 1           |
| 22Ch       | 2           |
| 22Eh       | 3           |
| 230h       | 4           |
| 232h       | 5           |



**Table 9-5 Lane Equalization Control Register Definitions** 

| BIT   | FUNCTION                                | TYPE  | DESCRIPTION                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------|-------|------------------------------------------------------------------------------------------|----------------|---------|
| 3:0   | Downstream Port<br>Transmitter Preset   | RW    | Transmitter Preset used for equalization by this Port.                                   | No             | 0       |
| 7:4   | Downstream Port<br>Receiver Preset Hint | RW    | Receiver Preset Hint may be used as a hint for receiver equalization by this Port.       | No             | 0       |
| 11:8  | Upstream Port<br>Transmitter Preset     | RO    | Field contains the Transmit Preset value sent or received during Link Equalization.      | No             | 8h      |
| 14:12 | Upstream Port<br>Receiver Preset Hint   | RO    | Field contains the Receiver Preset Hint value sent or received during Link Equalization. | No             | 2h      |
| 15    | Reserved                                | RsvdP | Not support.                                                                             | No             | 0       |

#### 9.4.90 LI PM SUBSTATES ENHANCED CAPABILITY HEADER - OFFSET 2B0h

| BIT   | FUNCTION                                 | TYPE | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | PCI Express<br>Extended Capability<br>ID | RO   | Read as 001Eh to indicate that this is PCI Express Extended Capability register for L1 PM Substates. | No             | 001Eh   |
| 19:16 | Capability Version                       | RO   | Must be 1h for this version.                                                                         | No             | 1h      |
| 31:20 | Next Capability ID                       | RO   | Point to next PCI extended capability structure.                                                     | Yes            | 300h    |

#### 9.4.91 L1 PM SUBSTATES CAPABILITY REGISTER - OFFSET 2B4h

| BIT  | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|------|------------------------------|-------|----------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | PCI-PM L1.2<br>Supported     | RO    | When set this bit indicates that PCI-PM L1.2 is supported.                                                           | Yes            | 0       |
| 1    | PCI-PM L1.1<br>Supported     | RO    | When set this bit indicates that PCI-PM L1.1 is supported and must be set by all ports implementing L1 PM Substates. | Yes            | 0       |
| 2    | Reserved                     | RsvdP | Not support.                                                                                                         | No             | 0       |
| 3    | Reserved                     | RsvdP | Not support.                                                                                                         | No             | 0       |
| 4    | L1 PM Substates<br>Supported | RO    | When set this bit indicates that this port supports L1 PM Substates.                                                 | Yes            | 1       |
| 31:5 | Reserved                     | RsvdP | Not support.                                                                                                         | No             | 0-0h    |

#### 9.4.92 L1 PM SUBSTATES CONTROL 1 REGISTER - OFFSET 2B8h

| BIT  | FUNCTION           | TYPE  | DESCRIPTION                                      | EEPROM/<br>I2C | DEFAULT |
|------|--------------------|-------|--------------------------------------------------|----------------|---------|
| 0    | PCI-PM L1.2 Enable | RW    | When set this bit enables PCI-PM L1.2. Required. | No/Yes         | 0       |
| 1    | PCI-PM L1.1 Enable | RW    | When set this bit enables PCI-PM L1.1. Required. | No/Yes         | 0       |
| 31:2 | Reserved           | RsvdP | Not support.                                     | No             | 0-0h    |

#### 9.4.93 L1 PM SUBSTATES CONTROL 2 REGISTER - OFFSET 2BCh

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.4.94 CDEP DATA 2 REGISTER - OFFSET 2E0h

| BIT   | FUNCTION         | TYPE  | DESCRIPTION                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|-------|--------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Reserved         | RsvdP | Not support.                                                                         | No             | 0000h   |
| 16    | cfg_written_mode | RW    | 1b: can be written by Main Host only<br>0b: can be written by both Main/Remote Hosts | No/Yes         | 0       |
| 31:17 | Reserved         | RsvdP | Not support.                                                                         | No             | 0000h   |





#### 9.4.95 VENDOR-SPECIFIC ENHANCED CAPABILITY HEADER - OFFSET 300h

| BIT   | FUNCTION                                 | TYPE | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | PCI Express<br>Extended Capability<br>ID | RO   | Read as 000Bh to indicate that this is PCI Express Extended Capability register for Vendor-Specific. | No             | 000Bh   |
| 19:16 | Capability Version                       | RO   | Must be 1h for this version.                                                                         | No             | 1h      |
| 31:20 | Next Capability ID                       | RO   | Point to next PCI extended capability structure.                                                     | No             | 900h    |

#### 9.4.96 VENDOR-SPECIFIC HEADER - OFFSET 304h

| BIT   | FUNCTION    | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | VSEC ID     | RO   | This field is a vendor-defined ID number that indicates the nature and format of the VSEC structure. | Yes            | 0000h   |
| 19:16 | VSEC Rev    | RO   | This field is a vendor-defined version number that indicates the version of the VSEC structure.      | No             | 0h      |
| 31:20 | VSEC Length | RO   | This field indicates the number of bytes in the entire VSEC structure.                               | Yes            | 560h    |

## 9.4.97 DEBUGOUT CONTROL REGISTER - OFFSET 310h (Port 0 Only)

| BIT   | FUNCTION                | TYPE  | DESCRIPTION                                                                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0   | Debug Mode Select       | RW    | Debug mode select. Selects a signal group for probing the current internal status.  For example, "0" represents LTSSM signal group. As to other values, please inquire internal team for further information, | Yes            | 0_0000Ь |
| 7:5   | Debug<br>Port_Select_S1 | RW    | Debug port select s1. Selects a port number for monitoring at a given signal group.                                                                                                                           | Yes            | 000ь    |
| 8     | DebugPort_<br>Select_S2 | RW    | Debugport select s2.                                                                                                                                                                                          | Yes            | 0       |
| 9     | Debug Output Start      | RW    | Start to capture debug output data.                                                                                                                                                                           | Yes            | 0       |
| 31:10 | Reserved                | RsvdP | Not support.                                                                                                                                                                                                  | No             | 0-0h    |

## 9.4.98 DEBUGOUT DATA REGISTER – OFFSET 314h (Port 0 Only)

| BIT  | FUNCTION          | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Debug Output Data | RO   | Content of the debug output data.  For example, if LTSSM signal group is selected, the meaning of debug output data is as follows.  001h: detect 002h: polling 004h: configuration 008h: L0 010h: L1 020h: L2 040h: disable 080h: hot-reset 100h: loopback 200h: recovery Others: Reserved | No             | 0000_0000h |

#### 9.4.99 I2C CONTROL AND STATUS REGISTER - OFFSET 318h (Port 0 Only)

| BIT | FUNCTION          | ТҮРЕ  | DESCRIPTION           | EEPROM/<br>I2C | DEFAULT   |
|-----|-------------------|-------|-----------------------|----------------|-----------|
| 0   | Reserved          | RsvdP | Not support           | No             | 0         |
| 7:1 | I2C Address [6:0] | RW    | Set I2C Address [6:0] | Yes            | 1101_111b |





| BIT   | FUNCTION                   | ТҮРЕ | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|------|-----------------------------------------------------|----------------|---------|
| 8     | ARP_Disable                | RW   | Test used only.                                     | Yes            | 1       |
| 9     | PEC Check Disable          | RW   | 0b: enable PEC check 1b: disable PEC check          | Yes            | 1       |
| 10    | AV Flag                    | RW   | Test used only.                                     | Yes            | 0       |
| 11    | AR Flag                    | RW   | Test used only.                                     | Yes            | 0       |
| 13:12 | UDID Addr Type             | RW   | Test used only.                                     | Yes            | 00b     |
| 14    | UDID PEC Support           | RW   | Test used only.                                     | Yes            | 1       |
| 15    | Cross Strapping<br>Done    | RO   | Test used only.                                     | No             | 0       |
| 23:16 | UDID Vendor ID             | RW   | Test used only.                                     | Yes            | B0h     |
| 26:24 | UDID Revision ID           | RW   | Test used only.                                     | Yes            | 001b    |
| 27    | Fty Test 0                 | RW   | Test used only.                                     | Yes            | 0       |
| 28    | I2C In Progress            | RO   | 0b: I2C interface is idle 1b: I2C interface is busy | No             | 0       |
| 29    | PEC Check Fail             | RO   | 0b: PEC check successfully 1b: PEC check failed     | No             | 0       |
| 30    | Unsupported I2C<br>Command | RO   | 0b: supported command 1b: unsupported command       | No             | 0       |
| 31    | Reserved                   | RO   | Not support.                                        | No             | 1       |

## 9.4.100 GPIO 0-15 DIRECTION CONTROL REGISTER - OFFSET 31Ch (Port 0 Only)

| BIT | FUNCTION                      | ТҮРЕ | DESCRIPTION                                                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | GPIO[0]<br>Source/Destination | RW   | As Input: 0b: Input Data Register (offset 328h[0]) 1b: Generic Interrupt (INTx or MSI) As Output: 0b: From GPIO[0] Output Data register (offset 330h[0]) 1b: Reserved      | Yes            | 0       |
| 1   | GPIO[0] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                    | Yes            | 0       |
| 2   | GPIO[1]<br>Source/Destination | RW   | As Input:  0b: Input Data Register (offset 328h[1])  1b: Generic Interrupt (INTx or MSI)  As Output:  0b: From GPIO[1] Output Data register (offset 330h[1])  1b: Reserved | Yes            | 0       |
| 3   | GPIO[1] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                    | Yes            | 0       |
| 4   | GPIO[2]<br>Source/Destination | RW   | As Input:  0b: Input Data Register (offset 328h[2])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[2] Output Data register (offset 330h[2])  1b: Reserved | Yes            | 0       |
| 5   | GPIO[2] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                    | Yes            | 0       |
| 6   | GPIO[3]<br>Source/Destination | RW   | As Input:  0b: Input Data Register (offset 328h[3])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[3] Output Data register (offset 330h[3])  1b: Reserved | Yes            | 0       |
| 7   | GPIO[3] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                    | Yes            | 0       |
| 8   | GPIO[4]<br>Source/Destination | RW   | As Input: 0b: Input Data Register (offset 328h[4]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[4] Output Data register (offset 330h[4]) 1b: Reserved      | Yes            | 0       |
| 9   | GPIO[4] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                    | Yes            | 0       |





| BIT   | FUNCTION                       | TYPE  | DESCRIPTION                                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 10    | GPIO[5]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[5])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[5] Output Data register (offset 330h[5])  1b: Reserved    | Yes            | 0       |
| 11    | GPIO[5] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                       | Yes            | 0       |
| 12    | GPIO[6]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[6])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[6] Output Data register (offset 330h[6])  1b: Reserved    | Yes            | 0       |
| 13    | GPIO[6] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                       | Yes            | 0       |
| 14    | GPIO[7]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[7])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[7] Output Data register (offset 330h[7])  1b: Reserved    | Yes            | 0       |
| 15    | GPIO[7] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                       | Yes            | 0       |
| 16    | GPIO[8]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[8])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[8] Output Data register (offset 330h[8])  1b: Reserved    | Yes            | 0       |
| 17    | GPIO[8] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                       | Yes            | 0       |
| 18    | GPIO[9]<br>Source/Destination  | RW    | As Input:  0b: Input Data Register (offset 328h[9])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[9] Output Data register (offset 330h[9])  1b: Reserved    | Yes            | 0       |
| 19    | GPIO[9] Direction<br>Control   | RW    | 0b: Input<br>1b: Output                                                                                                                                                       | Yes            | 0       |
| 23:20 | Reserved                       | RsvdP | Not support                                                                                                                                                                   | No             | 0h      |
| 24    | GPIO[12]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 328h[12])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[12] Output Data register (offset 330h[12])  1b: Reserved | Yes            | 0       |
| 25    | GPIO[12] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                       | Yes            | 0       |
| 26    | GPIO[13]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 328h[13])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[13] Output Data register (offset 330h[13])  1b: Reserved | Yes            | 0       |
| 27    | GPIO[13] Direction<br>Control  | RW    | 0b: Input 1b: Output                                                                                                                                                          | Yes            | 0       |
| 28    | GPIO[14]<br>Source/Destination | RW    | As Input: 0b: Input Data Register (offset 328h[14]) 1b: General Interrupt (INTx or MSI) As Output: 0b: From GPIO[14] Output Data register (offset 330h[14]) 1b: Reserved      | Yes            | 0       |
| 29    | GPIO[14] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                       | Yes            | 0       |





| BIT | FUNCTION                       | ТҮРЕ | DESCRIPTION                                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 30  | GPIO[15]<br>Source/Destination | RW   | As Input:  0b: Input Data Register (offset 328h[15])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[15] Output Data register (offset 330h[15])  1b: Reserved | Yes            | 0       |
| 31  | GPIO[15] Direction<br>Control  | RW   | 0b: Input<br>1b: Output                                                                                                                                                       | Yes            | 0       |

# 9.4.101 GPIO 16-31 DIRECTION CONTROL REGISTER - OFFSET 320h (Port 0 Only)

| BIT | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | Reserved                       | RsvdP | Not support                                                                                                                                                                 | No             | 0       |
| 1   | Reserved                       | RsvdP | Not support                                                                                                                                                                 | No             | 0       |
| 2   | GPIO[17]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 330h[1])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[17] Output Data register (offset 334h[1])  1b: Reserved | Yes            | 0       |
| 3   | GPIO[17] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 4   | GPIO[18]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 330h[2])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[18] Output Data register (offset 334h[2])  1b: Reserved | Yes            | 0       |
| 5   | GPIO[18] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 6   | GPIO[19]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 330h[3])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[19] Output Data register (offset 334h[3])  1b: Reserved | Yes            | 0       |
| 7   | GPIO[19] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 8   | GPIO[20]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 330h[4])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[20] Output Data register (offset 334h[4])  1b: Reserved | Yes            | 0       |
| 9   | GPIO[20] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 10  | GPIO[21]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 330h[5])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[21] Output Data register (offset 334h[5])  1b: Reserved | Yes            | 0       |
| 11  | GPIO[21] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 12  | GPIO[22]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 330h[6])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[22] Output Data register (offset 334h[6])  1b: Reserved | Yes            | 0       |
| 13  | GPIO[22] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |



| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 14    | GPIO[23]<br>Source/Destination | RW    | As Input:  0b: Input Data Register (offset 330h[7])  1b: General Interrupt (INTx or MSI)  As Output:  0b: From GPIO[23] Output Data register (offset 334h[7])  1b: Reserved | Yes            | 0       |
| 15    | GPIO[23] Direction<br>Control  | RW    | 0b: Input<br>1b: Output                                                                                                                                                     | Yes            | 0       |
| 31:16 | Reserved                       | RsvdP | Not support                                                                                                                                                                 | No             | 0000h   |

## 9.4.102 GPIO INPUT DE-BOUNCE REGISTER - OFFSET 324h (Port 0 Only)

| BIT  | FUNCTION                          | TYPE | DESCRIPTION                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | GPIOx Input De-<br>Bounce Control | RW   | Controls de-bounce when the corresponding GPIOx signal is configured as an input. Bit[31:0] correspond to GPIO[31:0], respectively.  Ob: GPIOx input is not de-bounced 1b: GPIOx input is de-bounced For 3G606, bit[31:24;16;11:10] are reserved | Yes            | 0000_0000h |

## 9.4.103 GPIO 0-15 INPUT DATA REGISTER - OFFSET 328h (Port 0 Only)

| BIT | FUNCTION           | ТҮРЕ | DESCRIPTION                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT           |
|-----|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|
| 0   | GPIO[0] Input Data | RW   | GPIO[0] Input Data Return 0 if GPIO[0] is configured as an output (offset 31Ch[1]=1) Return the state of GPIO[0] pin if GPIO[0] is configured as an input (offset 31Ch[1]=0)   | Yes            | Set by<br>GPIO[0] |
| 1   | GPIO[1] Input Data | RW   | GPIO[1] Input Data Return 0 if GPIO[1] is configured as an output (offset 31Ch[3]=1) Return the state of GPIO[1] pin if GPIO[1] is configured as an input (offset 31Ch[3]=0)   | Yes            | Set by<br>GPIO[1] |
| 2   | GPIO[2] Input Data | RW   | GPIO[2] Input Data Return 0 if GPIO[2] is configured as an output (offset 31Ch[5]=1) Return the state of GPIO[2] pin if GPIO[2] is configured as an input (offset 31Ch[5]=0)   | Yes            | Set by<br>GPIO[2] |
| 3   | GPIO[3] Input Data | RW   | GPIO[3] Input Data Return 0 if GPIO[3] is configured as an output (offset 31Ch[7]=1) Return the state of GPIO[3] pin if GPIO[3] is configured as an input (offset 31Ch[7]=0)   | Yes            | Set by<br>GPIO[3] |
| 4   | GPIO[4] Input Data | RW   | GPIO[4] Input Data Return 0 if GPIO[4] is configured as an output (offset 31Ch[9]=1) Return the state of GPIO[4] pin if GPIO[4] is configured as an input (offset 31Ch[9]=0)   | Yes            | Set by<br>GPIO[4] |
| 5   | GPIO[5] Input Data | RW   | GPIO[5] Input Data Return 0 if GPIO[5] is configured as an output (offset 31Ch[11]=1) Return the state of GPIO[5] pin if GPIO[5] is configured as an input (offset 31Ch[11]=0) | Yes            | Set by<br>GPIO[5] |
| 6   | GPIO[6] Input Data | RW   | GPIO[6] Input Data Return 0 if GPIO[6] is configured as an output (offset 31Ch[13]=1) Return the state of GPIO[6] pin if GPIO[6] is configured as an input (offset 31Ch[13]=0) | Yes            | Set by<br>GPIO[6] |
| 7   | GPIO[7] Input Data | RW   | GPIO[7] Input Data Return 0 if GPIO[7] is configured as an output (offset 31Ch[15]=1) Return the state of GPIO[7] pin if GPIO[7] is configured as an input (offset 31Ch[15]=0) | Yes            | Set by<br>GPIO[7] |
| 8   | GPIO[8] Input Data | RW   | GPIO[8] Input Data Return 0 if GPIO[8] is configured as an output (offset 31Ch[17]=1) Return the state of GPIO[8] pin if GPIO[8] is configured as an input (offset 31Ch[17]=0) | Yes            | Set by<br>GPIO[8] |



| BIT   | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT            |
|-------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|
| 9     | GPIO[9] Input Data  | RW    | GPIO[9] Input Data Return 0 if GPIO[9] is configured as an output (offset 31Ch[19]=1) Return the state of GPIO[9] pin if GPIO[9] is configured as an input (offset 31Ch[19]=0)     | Yes            | Set by<br>GPIO[9]  |
| 10    | Reserved            | RsvdP | Not support                                                                                                                                                                        | No             | 0                  |
| 11    | Reserved            | RsvdP | Not support                                                                                                                                                                        | No             | 0                  |
| 12    | GPIO[12] Input Data | RW    | GPIO[12] Input Data Return 0 if GPIO[12] is configured as an output (offset 31Ch[25]=1) Return the state of GPIO[12] pin if GPIO[12] is configured as an input (offset 31Ch[25]=0) | Yes            | Set by<br>GPIO[12] |
| 13    | GPIO[13] Input Data | RW    | GPIO[13] Input Data Return 0 if GPIO[13] is configured as an output (offset 31Ch[27]=1) Return the state of GPIO[13] pin if GPIO[13] is configured as an input (offset 31Ch[27]=0) | Yes            | Set by<br>GPIO[13] |
| 14    | GPIO[14] Input Data | RW    | GPIO[14] Input Data Return 0 if GPIO[14] is configured as an output (offset 31Ch[29]=1) Return the state of GPIO[14] pin if GPIO[14] is configured as an input (offset 31Ch[29]=0) | Yes            | Set by<br>GPIO[14] |
| 15    | GPIO[15] Input Data | RW    | GPIO[15] Input Data Return 0 if GPIO[15] is configured as an output (offset 31Ch[31]=1) Return the state of GPIO[15] pin if GPIO[15] is configured as an input (offset 31Ch[31]=0) | Yes            | Set by<br>GPIO[15] |
| 31:16 | Reserved            | RsvdP | Not support.                                                                                                                                                                       | No             | 0000h              |

## 9.4.104 GPIO 16-31 INPUT DATA REGISTER - OFFSET 32Ch (Port 0 Only)

| BIT  | FUNCTION            | TYPE  | DESCRIPTION                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT            |
|------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|
| 0    | Reserved            | RsvdP | Not support                                                                                                                                                                        | No             | 0                  |
| 1    | GPIO[17] Input Data | RO    | GPIO[17] Input Data Return 0 if GPIO[17] is configured as an output (offset 320h[3]=1) Return the state of GPIO[17] pin if GPIO[17] is configured as an input (offset 320h[3]=0)   | Yes            | Set by<br>GPIO[17] |
| 2    | GPIO[18] Input Data | RO    | GPIO[18] Input Data Return 0 if GPIO[18] is configured as an output (offset 320h[5]=1) Return the state of GPIO[18] pin if GPIO[18] is configured as an input (offset 320h[5]=0)   | Yes            | Set by<br>GPIO[18] |
| 3    | GPIO[19] Input Data | RO    | GPIO[19] Input Data Return 0 if GPIO[19] is configured as an output (offset 320h[7]=1) Return the state of GPIO[19] pin if GPIO[19] is configured as an input (offset 320h[7]=0)   | Yes            | Set by<br>GPIO[19] |
| 4    | GPIO[20] Input Data | RO    | GPIO[20] Input Data Return 0 if GPIO[20] is configured as an output (offset 320h[9]=1) Return the state of GPIO[20] pin if GPIO[20] is configured as an input (offset 320h[9]=0)   | Yes            | Set by<br>GPIO[20] |
| 5    | GPIO[21] Input Data | RO    | GPIO[21] Input Data Return 0 if GPIO[21] is configured as an output (offset 320h[11]=1) Return the state of GPIO[21] pin if GPIO[21] is configured as an input (offset 320h[11]=0) | Yes            | Set by<br>GPIO[21] |
| 6    | GPIO[22] Input Data | RO    | GPIO[22] Input Data Return 0 if GPIO[22] is configured as an output (offset 320h[13]=1) Return the state of GPIO[22] pin if GPIO[22] is configured as an input (offset 320h[13]=0) | Yes            | Set by<br>GPIO[22] |
| 7    | GPIO[23] Input Data | RO    | GPIO[23] Input Data Return 0 if GPIO[23] is configured as an output (offset 320h[15]=1) Return the state of GPIO[23] pin if GPIO[23] is configured as an input (offset 320h[15]=0) | Yes            | Set by<br>GPIO[23] |
| 31:8 | Reserved            | RsvdP | Not support                                                                                                                                                                        | No             | 0000_00h           |





## 9.4.105 GPIO 0-15 OUTPUT DATA REGISTER - OFFSET 330h (Port 0 Only)

| BIT   | FUNCTION                | ТҮРЕ  | DESCRIPTION                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | GPIO[0] Output Data     | RW    | GPIO[0] Output Data  The value written to this bit is driven to GPIO[0] output if GPIO[0] is configured as an output (offset 31Ch[1]=1)    | Yes            | 0       |
| 1     | GPIO[1] Output Data     | RW    | GPIO[1] Output Data  The value written to this bit is driven to GPIO[1] output if GPIO[1] is configured as an output (offset 31Ch[3]=1)    | Yes            | 0       |
| 2     | GPIO[2] Output Data     | RW    | GPIO[2] Output Data  The value written to this bit is driven to GPIO[2] output if GPIO[2] is configured as an output (offset 31Ch[5]=1)    | Yes            | 0       |
| 3     | GPIO[3] Output Data     | RW    | GPIO[3] Output Data  The value written to this bit is driven to GPIO[3] output if GPIO[3] is configured as an output (offset 31Ch[7]=1)    | Yes            | 0       |
| 4     | GPIO[4] Output Data     | RW    | GPIO[4] Output Data  The value written to this bit is driven to GPIO[4] output if GPIO[4] is configured as an output (offset 31Ch[9]=1)    | Yes            | 0       |
| 5     | GPIO[5] Output Data     | RW    | GPIO[5] Output Data  The value written to this bit is driven to GPIO[5] output if GPIO[5] is configured as an output (offset 31Ch[11]=1)   | Yes            | 0       |
| 6     | GPIO[6] Output Data     | RW    | GPIO[6] Output Data The value written to this bit is driven to GPIO[6] output if GPIO[6] is configured as an output (offset 31Ch[13]=1)    | Yes            | 0       |
| 7     | GPIO[7] Output Data     | RW    | GPIO[7] Output Data The value written to this bit is driven to GPIO[7] output if GPIO[7] is configured as an output (offset 31Ch[15]=1)    | Yes            | 0       |
| 8     | GPIO[8] Output Data     | RW    | GPIO[8] Output Data The value written to this bit is driven to GPIO[8] output if GPIO[8] is configured as an output (offset 31Ch[17]=1)    | Yes            | 0       |
| 9     | GPIO[9] Output Data     | RW    | GPIO[9] Output Data The value written to this bit is driven to GPIO[9] output if GPIO[9] is configured as an output (offset 31Ch[19]=1)    | Yes            | 0       |
| 10    | Reserved                | RsvdP | Not support                                                                                                                                | No             | 0       |
| 11    | Reserved                | RsvdP | Not support                                                                                                                                | No             | 0       |
| 12    | GPIO[12] Output<br>Data | RW    | GPIO[12] Output Data The value written to this bit is driven to GPIO[12] output if GPIO[12] is configured as an output (offset 31Ch[25]=1) | Yes            | 0       |
| 13    | GPIO[13] Output<br>Data | RW    | GPIO[13] Output Data The value written to this bit is driven to GPIO[13] output if GPIO[13] is configured as an output (offset 31Ch[27]=1) | Yes            | 0       |
| 14    | GPIO[14] Output<br>Data | RW    | GPIO[14] Output Data The value written to this bit is driven to GPIO[14] output if GPIO[14] is configured as an output (offset 31Ch[29]=1) | Yes            | 0       |
| 15    | GPIO[15] Output<br>Data | RW    | GPIO[15] Output Data The value written to this bit is driven to GPIO[15] output if GPIO[15] is configured as an output (offset 31Ch[31]=1) | Yes            | 0       |
| 31:16 | Reserved                | RsvdP | Not support.                                                                                                                               | No             | 0000h   |

# 9.4.106 GPIO 16-31 OUTPUT DATA REGISTER - OFFSET 334h (Port 0 Only)

| BIT | FUNCTION                | ТҮРЕ  | DESCRIPTION                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | Reserved                | RsvdP | Not support                                                                                                                               | No             | 0       |
| 1   | GPIO[17] Output<br>Data | RW    | GPIO[17] Output Data The value written to this bit is driven to GPIO[17] output if GPIO[17] is configured as an output (offset 320h[3]=1) | Yes            | 0       |
| 2   | GPIO[18] Output<br>Data | RW    | GPIO[18] Output Data The value written to this bit is driven to GPIO[18] output if GPIO[18] is configured as an output (offset 320h[5]=1) | Yes            | 0       |
| 3   | GPIO[19] Output<br>Data | RW    | GPIO[19] Output Data The value written to this bit is driven to GPIO[19] output if GPIO[19] is configured as an output (offset 320h[7]=1) | Yes            | 0       |



| BIT  | FUNCTION                | ТҮРЕ  | DESCRIPTION                                                                                                                                | EEPROM/<br>I2C | DEFAULT  |
|------|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|
| 4    | GPIO[20] Output<br>Data | RW    | GPIO[20] Output Data The value written to this bit is driven to GPIO[20] output if GPIO[20] is configured as an output (offset 320h[9]=1)  | Yes            | 0        |
| 5    | GPIO[21] Output<br>Data | RW    | GPIO[21] Output Data The value written to this bit is driven to GPIO[21] output if GPIO[21] is configured as an output (offset 320h[11]=1) | Yes            | 0        |
| 6    | GPIO[22] Output<br>Data | RW    | GPIO[22] Output Data The value written to this bit is driven to GPIO[22] output if GPIO[22] is configured as an output (offset 320h[13]=1) | Yes            | 0        |
| 7    | GPIO[23] Output<br>Data | RW    | GPIO[23] Output Data The value written to this bit is driven to GPIO[23] output if GPIO[23] is configured as an output (offset 320h[15]=1) | Yes            | 0        |
| 31:8 | Reserved                | RsvdP | Not support.                                                                                                                               | No             | 0000_00h |

## 9.4.107 GPIO 0-31 INTERRUPT POLARITY REGISTER – OFFSET 338h (Port 0 Only)

| BIT  | FUNCTION                   | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT    |
|------|----------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | GPIO Interrupt<br>Polarity | RW   | Controls whether GPIO Interrupt input is Active-Low or Active-High for the corresponding GPIOx signal. Bit[31:0] correspond to GPIO[31:0], respectively.  0b: GPIO Interrupt input is Active-Low 1b: GPIO Interrupt input is Active-High For 3G606, bit[31:24;16;11:10] are reserved | Yes            | 0000_0000h |

## 9.4.108 GPIO 0-31 INTERRUPT STATUS REGISTER - OFFSET 33Ch (Port 0 Only)

| BIT  | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | GPIO Interrupt<br>Status | RO   | Indicates whether GPIO interrupt are inactive or active for the corresponding GPIOx signal. Bit[31:0] correspond to GPIO[31:0] respectively.  Ob: GPIO interrupt is inactive 1b: GPIO interrupt is active For 3G606, bit[31:24;16;11:10] are reserved | No             | 0000_0000h |

## 9.4.109 GPIO 0-31 INTERRUPT MASK REGISTER - OFFSET 340h (Port 0 Only)

| BIT  | FUNCTION            | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | GPIO Interrupt Mask | RW   | Indicates whether GPIO interrupts are masked or not masked for the corresponding GPIOx signal. Bit[31:0] correspond to GPIO[31:0], respectively.  Ob: GPIO interrupt is unmasked 1b: GPIO interrupt is masked For 3G606, bit[31:24:16:11:10] are reserved | Yes            | 0000_0000h |

## 9.4.110 OPERATION MODE REGISTER - OFFSET 348h (Port 0 Only)

| BIT | FUNCTION | TYPE  | DESCRIPTION             | EEPROM/<br>I2C | DEFAULT |
|-----|----------|-------|-------------------------|----------------|---------|
| 2:0 | Reserved | RsvdP | Not support.            | No             | 000b    |
| 5:3 | pkgsel   | RO    | Package Bonding option. | No             | 000b    |





| BIT   | FUNCTION       | ТҮРЕ  | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT                     |
|-------|----------------|-------|--------------------------------------------------------------------------------------------------------------|----------------|-----------------------------|
| 8:6   | portcfg        | RO    | Port/lane configuration settings.  010b: 3 x2 ports 100b: 1 x2, 4 x1 ports 101b: 6 x1 ports Others: Reserved | No             | Set by PORTCFG [2:0]        |
| 10:9  | chipmode       | RO    | Chip operation mode selection.  00b: Normal mode 01b: iddq/mbist mode 10b: AC JTAG mode 11b: phy_mode        | No             | Set by<br>CHIPMODE<br>[1:0] |
| 12:11 | Reserved       | RsvdP | Not support.                                                                                                 | No             | 00b                         |
| 13    | ckmode         | RO    | Reference clock modes.  0b: base mode 1b: CDEP separate reference mode                                       | No             | Set by<br>CKMODE            |
| 14    | dma_enable_out | RO    | 0b: disable DMA<br>1b: enable DMA                                                                            | No             | 0                           |
| 20:15 | upport_sel     | RO    | Upstream port selection.                                                                                     | No             | 0000_00b                    |
| 21    | CDEP_mode      | RO    | 0b: disable CDEP 1b: enable CDEP                                                                             | No             | 0                           |
| 22    | scan_tm        | RO    | 0b: normal mode<br>1b: scan mode                                                                             | No             | 0                           |
| 23    | hotplug_pin_en | RO    | 0b: GPIO[23:17;15:12;9:0] are GPIO pins<br>1b: GPIO[23:17;15:12;9:0] are used as hot plug pins               | No             | Set by HOT_PLUG EN_L        |
| 24    | surprise_hp_en | RO    | 0b: disable surprise hot-plug 1b: enable surprise hot-plug                                                   | No             | 1                           |
| 25    | ioe_40bit_en   | RO    | 0b: support 16 bit IOE<br>1b: support 40 bit IOE                                                             | No             | 0                           |
| 26    | clkbuf_pd      | RO    | 0b: clock buffer is in normal mode 1b: clock buffer is in power down mode                                    | No             | 0                           |
| 27    | pm_l1_1_en     | RO    | 0b: GPIO[15:12;9:8] are GPIO pins<br>1b: GPIO[15:12;9:8] are used as CLKREQ_L[7:4;1:0]                       | No             | Set by PM L11 E N L         |
| 30:28 | i2caddr_out    | RO    | Indicate I2C address.                                                                                        | No             | 111b                        |
| 31    | Reserved       | RsvdP | Not Support                                                                                                  | No             | 1                           |

## 9.4.111 CLOCK BUFFER CONTROL REGISTER - OFFSET 34Ch (Port 0 Only)

| BIT   | FUNCTION         | ТҮРЕ  | DESCRIPTION                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Clock OE Control | RW    | 0b disable clock output 1b enable clock output                                                                                      | Yes            | FFh     |
| 8     | Clock Power Down | RW    | 0b power on<br>1b power down                                                                                                        | Yes            | 0       |
| 9     | Control Enable   | RW    | 0b disable to use this register control clock buffer output 1b enable to use this register control clock buffer output              | Yes            | 0       |
| 10    | Clock Source Sel | RW    | 0b input clock buffer source is from differential clock pad<br>1b input clock buffer source is from CMOS single end clock<br>source | Yes            | 0       |
| 23:11 | Reserved         | RsvdP | Not support.                                                                                                                        | No             | 0_0h    |
| 31:24 | Revision ID      | RO    | Revision id.                                                                                                                        | No             | 00h     |

### 9.4.112 LTSSM CSR 0 REGISTER - OFFSET 380h

| BIT | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                  | EEPROM/<br>I2C | DEFAULT |
|-----|---------------------------|------|--------------------------------------------------------------|----------------|---------|
| 3:0 | eq_preset_uplimited_<br>0 | RW   | Define EQ evaluate upper limiter range of preset for Lane 0. | Yes            | Ah      |
| 7:4 | eq_preset_dnlimited_<br>0 | RW   | Define EQ evaluate down limiter range of preset for Lane 0.  | Yes            | 5h      |



| BIT   | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 11:8  | eq_preset_uplimited_<br>1 | RW   | Define EQ evaluate upper limiter range of preset for Lane 1.                                                                                             | Yes            | Ah      |
| 15:12 | eq_preset_dnlimited_<br>1 | RW   | Define EQ evaluate down limiter range of preset for Lane 1.                                                                                              | Yes            | 5h      |
| 19:16 | eq_preset_uplimited_<br>2 | RW   | Define EQ evaluate upper limiter range of preset for Lane 2. If Lane 2 does not exist on this port, the register is reserved with a deafult value of 0h. | Yes            | Ah      |
| 23:20 | eq_preset_dnlimited_<br>2 | RW   | Define EQ evaluate down limiter range of preset for Lane 2. If Lane 2 does not exist on this port, the register is reserved with a deafult value of 0h.  | Yes            | 5h      |
| 27:24 | eq_preset_uplimited_ 3    | RW   | Define EQ evaluate upper limiter range of preset for Lane 3. If Lane 3 does not exist on this port, the register is reserved with a deafult value of 0h. | Yes            | Ah      |
| 31:28 | eq_preset_dnlimited_<br>3 | RW   | Define EQ evaluate down limiter range of preset for Lane 3. If Lane 3 does not exist on this port, the register is reserved with a deafult value of 0h.  | Yes            | 5h      |

#### 9.4.113 LTSSM CSR 1 REGISTER - OFFSET 384h

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 5A5A_5A5Ah |

#### 9.4.114 LTSSM CSR 2 REGISTER - OFFSET 388h

| BIT   | FUNCTION                  | TYPE | DESCRIPTION                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0   | eq_preset_uplimited_<br>4 | RW   | Define EQ evaluate upper limiter range of preset for Lane 4. If Lane 4 does not exist on this port, the register is reserved with a deafult value of 0h. | Yes            | Ah      |
| 7:4   | eq_preset_dnlimited_<br>4 | RW   | Define EQ evaluate down limiter range of preset for Lane 4. If Lane 4 does not exist on this port, the register is reserved with a deafult value of 0h.  | Yes            | 5h      |
| 11:8  | eq_preset_uplimited_<br>5 | RW   | Define EQ evaluate upper limiter range of preset for Lane 5. If Lane 5 does not exist on this port, the register is reserved with a deafult value of 0h. | Yes            | Ah      |
| 15:12 | eq_preset_dnlimited_<br>5 | RW   | Define EQ evaluate down limiter range of preset for Lane 5. If Lane 5 does not exist on this port, the register is reserved with a deafult value of 0h.  | Yes            | 5h      |
| 19:16 | eq_preset_uplimited_<br>6 | RW   | Define EQ evaluate upper limiter range of preset for Lane 6. If Lane 6 does not exist on this port, the register is reserved with a deafult value of 0h. | Yes            | Ah      |
| 23:20 | eq_preset_dnlimited_<br>6 | RW   | Define EQ evaluate down limiter range of preset for Lane 6. If Lane 6 does not exist on this port, the register is reserved with a deafult value of 0h.  | Yes            | 5h      |
| 27:24 | eq_preset_uplimited_<br>7 | RW   | Define EQ evaluate upper limiter range of preset for Lane 7. If Lane 7 does not exist on this port, the register is reserved with a deafult value of 0h. | Yes            | Ah      |
| 31:28 | eq_preset_dnlimited_<br>7 | RW   | Define EQ evaluate down limiter range of preset for Lane 7. If Lane 7 does not exist on this port, the register is reserved with a deafult value of 0h.  | Yes            | 5h      |

#### 9.4.115 LTSSM CSR 3 REGISTER - OFFSET38Ch

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 5A5A_5A5Ah |



#### 9.4.116 LTSSM 0 REGISTER - OFFSET 390h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|-------|-------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0   | det_times                  | RW    | Used to set how many detect times will LTSSM execute. Max times =3 and Mini times is 1.                           | Yes            | 11b     |
| 2     | force2detect               | RW    | Force LTSSM state stay in detect state.                                                                           | Yes            | 0       |
| 3     | force2compliance           | RW    | Force LTSSM send compliance pattern.                                                                              | Yes            | 0       |
| 5:4   | force_comp_rate            | RW    | Force LTSSM compliance in forced compliance mode.                                                                 | Yes            | 00b     |
| 9:6   | force_comp_deep_<br>preset | RW    | Force LTSSM GEN3 compliance mode's preset value.                                                                  | Yes            | 0h      |
| 10    | comp_parity_en             | RW    | Force GEN 1/GEN2 compliance parity. Debug only.                                                                   | Yes            | 0       |
| 11    | force2loop                 | RW    | Force LTSSM to loopback mode                                                                                      | Yes            | 0       |
| 12    | upconfig_capable           | RW    | Enable upconfig capability                                                                                        | Yes            | 0       |
| 13    | lane_disable               | RW    | 1: lane will be disable when it is a unused lane.                                                                 | Yes            | 0       |
| 17:14 | sh_reset_time_sel          | RW    | Assert reset period on hot plug power on/power off sequence.  00b: 100 ms 01b: 300 ms 10b: 500 ms 11b: 600 ms     | Yes            | 3h      |
| 19:18 | Reserved                   | RsvdP | Not support.                                                                                                      | No             | 00b     |
| 27:20 | tx_nfts_num                | RW    | NFTS NUMBER.                                                                                                      | Yes            | F0h     |
| 28    | Reserved                   | RsvdP | Not support.                                                                                                      | No             | 0       |
| 29    | chg_ln_width               | RW    | Enable change link width                                                                                          | Yes            | 0       |
| 30    | up_speed_ctrl_chx          | RW    | Enable upstream port speed change when DL_UP in GEN 3 speed.                                                      | Yes            | 0       |
| 31    | ltssm_debug_sel            | RW    | 0b: the output of offset <u>734h</u> is for embedded LA<br>1b: the output of offset <u>734h</u> is for LTSSM flow | Yes            | 1       |

## 9.4.117 LTSSM 1 REGISTER - OFFSET 394h

| BIT   | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------|-------|-------------------------------------------------------------------|----------------|---------|
| 1:0   | recv_eq_process_sel | RW    | EQ evaluated mode. Debug only.                                    | Yes            | 01b     |
| 2     | comp_recv_bit_set   | RW    | Send compliance receive bit in loopback mode.                     | Yes            | 0       |
| 3     | mrlpdc_ctrl_in      | RW    | Enable D3 dilink function                                         | Yes            | 0       |
| 8:4   | eq_eval_time        | RW    | Evaluate process timer selection. Debug only.                     | Yes            | 0_0000b |
| 10:9  | mrlpdc_tmr_sel      | RW    | When D3 dlink function is enable. This timer set PDC enable time. | Yes            | 00b     |
| 11    | enter_loop_back     | RW    | LOOPBACK master enable.                                           | Yes            | 0       |
| 12    | infer_eidle_en      | RW    | Enable infer eidle function.                                      | Yes            | 1       |
| 13    | Reserved            | RsvdP | Not support.                                                      | No             | 0       |
| 14    | Hp_hot_ctr_en_reg   | RW    | Force mrlpdc =0. Debug only                                       | Yes            | 0h      |
| 15    | Hp_hot_clk_en_reg   | RW    | Enable clock buffer. Colock do not control by SHP control.        | Yes            | 0h      |
| 19:16 | Reserved            | RsvdP | Not support.                                                      | No             | 0_0b    |
| 22:20 | any_phy_sts         | RW    | Control physts align time. Internal used only.                    | Yes            | 0       |
| 23    | ??                  | ??    | ??                                                                |                |         |
| 31:24 | ltssm_debug_sel     | RW    | Internal used only.                                               | Yes            | 00h     |

#### 9.4.118 LTSSM 2 REGISTER - OFFSET 398h

| BIT   | FUNCTION           | TYPE | DESCRIPTION                                                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | detect_timer_sel   | RW   | Define two ltssmtxdetect space. Debug only                                                                                                                                                                                         | Yes            | 0000h   |
| 23:16 | sel_linkevalfigure | RW   | Set good FOM value threshold                                                                                                                                                                                                       | Yes            | F0h     |
| 26:24 | lane_good_sel      | RW   | Selection lane good condition.  00b: coefficient do not need change 01b: FOM!=00b and coefficient did not need change 10b: FOM=threshold or coefficient did not need change 11b: FOM=threshold and coefficient did not need change | Yes            | 000Ь    |
| 28:27 | eidle_sel_reg      | RW   | 1b: Use PHY generate electrical 0b: Use internal electrical                                                                                                                                                                        | Yes            | 0       |
| 29    | sh_extra_reset     | RW   | Internal used only.                                                                                                                                                                                                                | Yes            | 0       |







| BIT | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-----|--------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 30  | ioe_addr_sel | RW   | Use register setting register to match outside IOE address.  0b: internal 1b: register setting value | Yes            | 0       |
| 31  | Ioe_40       | RW   | 1b: USE 40 pin IOE<br>0b: Use 16 pin IOE                                                             | Yes            | 0       |

#### 9.4.119 LTSSM 3 REGISTER - OFFSET 39Ch

| BIT   | FUNCTION          | TYPE  | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|-------|--------------------------------------|----------------|---------|
| 6:0   | cfg_address_in    | RW    | IOE address defined by register.     | Yes            | 00h     |
| 7     | hp_scl_clk_sel_in | RW    | I2C clock rate.  0b: 62Khz 1b: 31Khz | Yes            | 0       |
| 15:8  | Reserved          | RsvdP | Not support.                         | No             | 08h     |
| 31:16 | Reserved          | RsvdP | Not support.                         | No             | 0FFFh   |

#### 9.4.120 LTSSM 4 REGISTER - OFFSET 3A0h

| BIT   | FUNCTION           | ТҮРЕ | DESCRIPTION                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|------|--------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | tx_swing           | RW   | TX swing setting by register value.                                                                    | Yes            | 0000h   |
| 17:16 | eios_cnt           | RW   | Polling compliance exit condition.                                                                     | Yes            | 1       |
| 18    | bypass_detect      | RW   | Ignore LTSSM detect result and use max lane width.                                                     | Yes            | 0       |
| 19    | detection_option   | RW   | 1b: use detection result 0b: use modify detection result                                               | Yes            | 0       |
| 20    | stand_by           | RW   | Used to control whether the PHY rx is active when PHY is in P0 or P0s.  1b: Active 0b: Standby         | Yes            | 0       |
| 21    | in_progress        | RW   | Set rxeqprocess behavior. Internal used only.                                                          | Yes            | 0       |
| 22    | deskew_rxeqval     | RW   | Set deskew behavior in EQ period. Internal used only.                                                  | Yes            | 0       |
| 23    | ltssm_cfg2loop_sel | RW   | Cfg go to loopback condition.  0b : see any loopback bit 1b: see all loopback bit. Internal used only. | Yes            | 0       |
| 27:24 | recv_eq_optionl    | RW   | Eq_option.  bit[0] set eq_valid =1                                                                     | Yes            | 1       |
| 31:28 | ltssm_cfg_reversal | RW   | Select reversal condition. Internal used only.                                                         | Yes            | 0       |

#### 9.4.121 LTSSM 5 REGISTER - OFFSET 3A4h

| BIT   | FUNCTION         | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|------|-----------------------------------------|----------------|---------|
| 15:0  | tskp_gen1_n0_reg | RW   | When sris support, use this skip value. | Yes            | 004Bh   |
| 31:16 | skp_gen1_reg     | RW   | When sris disable, use the skip value.  | Yes            | 0258h   |

#### 9.4.122 LTSSM 6 REGISTER - OFFSET 3A8h

| BIT   | FUNCTION         | TYPE | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|------|-----------------------------------------|----------------|---------|
| 15:0  | tskp_gen3_n0_reg | RW   | When sris support, use this skip value. | Yes            | 011Ch   |
| 31:16 | tskp_gen3_reg    | RW   | When sris disable, use the skip value.  | Yes            | 0BBEh   |







#### 9.4.123 LTSSM 7 REGISTER - OFFSET 3ACh

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0   | ltssm_rx_mask_reg              | RW    | bit[0] mask hot reset bit bit[1] mask disable bit bit[2] mask loopback bit bit[3] mask disable scrambling bit bit[4] mask compliance bit | Yes            | 0_0000Ь |
| 5     | ltssm_port_split_ctr_<br>reg   | RW    | 0b: enable port split<br>1b: disable port split                                                                                          | Yes            | 0       |
| 9:6   | ltssm_lg_idle_cnt_<br>reg      | RW    | Used to set idle data receive date number.                                                                                               | Yes            | 6h      |
| 10    | ltssm_chg_rate_ms_<br>reg      | RW    | Used to control down port change rate as a master.                                                                                       | Yes            | 0       |
| 11    | gpio_in_reg_tmp                | RW    | In external I2C IOE bit[6],it is GPIO bit.                                                                                               | Yes            | 0       |
| 15:12 | ltssm_config_rev_<br>num_reg   | RW    | bit[1:0] cfg.linkaccept to cfg.linkwait couter selection.<br>bit[3:2] cfg.lanenum to cfg.cpl counter selection                           | Yes            | 0000ь   |
| 16    | ltssm_config_delay_<br>cnt_reg | RW    | cfg.start delay time to cfg.linkaccept. Use this delay time to decide partial lane detection.                                            | Yes            | 0       |
| 17    | disable_cfg_lane_<br>chg_reg   | RW    | disable cfg.linkaccept state change lane.                                                                                                | Yes            | 0       |
| 18    | disable_cfg_lane_<br>time_reg  | RW    | disable cfg.lanenum to detect state.                                                                                                     | Yes            | 0       |
| 22:19 | partial_lane_sel_reg           | RW    | bit[1:0] decide partial lane reverse<br>bit[2] reserved<br>bit[3] delay cfg.start to cfg.linaccept sate for cross link                   | Yes            | 0001b   |
| 23    | enable_becon_12_reg            | RW    | Used to enable L2 send becon signal.                                                                                                     | Yes            | 0       |
| 24    | Reserved                       | RsvdP | Not support.                                                                                                                             | No             | 0       |
| 26:25 | lane_change_ctr_reg            | RW    | Used to control lane number change in cfg state.                                                                                         | Yes            | 00b     |
| 28:27 | poll_exit_comp_cnt_<br>reg     | RW    | Used to set poll.compliance exit counter.                                                                                                | Yes            | 11b     |
| 29    | led_mode_prsnt_sel_<br>reg     | RW    | Used to select present detect pin come from IOE or IO pin in surprise mode.                                                              | Yes            | 1       |
| 30    | shp_rest_ctr_reg               | RW    | Used to control ip_core reset pin come from reset_top or shp generation.  0b: come from shp generation 1b: come from reset_top           | Yes            | 0       |
| 31    | always_wait_linkup_<br>reg     | RW    | In shp control,shp try to link up device always.                                                                                         | Yes            | 0       |

## 9.4.124 LTSSM 8 REGISTER - OFFSET 3B0h

| BIT   | FUNCTION                          | TYPE | DESCRIPTION                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | dpc_error_latch                   | RW   | When dpc error occurs, Itssm will entry to disable state.  Ob: dpc error signal will be latched until Itssm go to disable state.  1b: dpc error signal will not be latched. | Yes            | 1       |
| 1     | any_phy_sts_tmp_sel<br>_reg       | RW   | 0b: come from all phy_sts 1b: combine with lane detetion.                                                                                                                   | Yes            | 0       |
| 5:2   | cfg_stat_ctr_reg                  | RW   | cfg_start option selection.                                                                                                                                                 | Yes            | 0000b   |
| 19:6  | rate_chg_ctr_reg                  | RW   | Used to control rate change behavior.                                                                                                                                       | Yes            | 0-0b    |
| 23:20 | loop_test_ctr_reg                 | RW   | loop test behavior control.                                                                                                                                                 | Yes            | 0h      |
| 25:24 | I0_power_dn_wait_<br>t_reg        | RW   | When receive/transmitter eios, pm control wait 50 cycle time to L1/l0s/L2.  00b: 50 01b: 1Fh 10b: FFh 11b: FFFFh                                                            | Yes            | 00ъ     |
| 26    | gen3_phy_pm_eidle_<br>control_reg | RW   | 0b: use rxeidle in PM 1b: ignore rxeidle in PM                                                                                                                              | Yes            | 0       |
| 27    | eq1to0_eval_reg                   | RW   | 0b: disble skip eq23<br>1b: skip eq23                                                                                                                                       | Yes            | 0       |



| BIT   | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------|-------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 30:28 | debunce_sel_reg | RW    | bit[1:0] attention button/present detection de-bounce timer.  00b: C00h  01b: FFFh  10b: 600h  11b: 0FFh  Bit[2] de-bounce enable | Yes            | 100b    |
| 31    | Reserved        | RsvdP | Not support                                                                                                                       | No             | 0       |

#### 9.4.125 LTSSM 9 REGISTER - OFFSET 3B4h

| BIT   | FUNCTION                     | TYPE  | DESCRIPTION                                                                                             | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|---------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | clear_rx_sts_err_<br>counter | WO    | Reading returns 0 always.  Writing 1 will celar rx status error counter.                                | Yes            | 0       |
| 1     | redo_eq_ctrl                 | RW    | 1b: redo eq when rx error > static_counter set by bit[15:8] in GEN3                                     | Yes            | 0       |
| 2     | static_enable_reg            | RW    | 1b: enable perform downstream port eq when error                                                        | Yes            | 0       |
| 3     | perform_eq_<br>err_reg       | RW    | 1b: when rx error occurred enable to perform redo eq 0b: disable                                        | Yes            | 0       |
| 4     | static_enable_up_reg         | RW    | 1b: enable up port execute eq when rx error count > static_counter set by bit[15:8]                     | Yes            | 0       |
| 7:5   | Reserved                     | RsvdP | Not support.                                                                                            | No             | 000b    |
| 15:8  | static_ctrl_sel_num          | RW    | Used to set static_counter.                                                                             | Yes            | 01h     |
| 31:16 | rx_sts_err_counter           | RO    | Reading returns rx status error counter value. Writing this register will result in undefined behavior. | No             | 0000h   |

## 9.4.126 LTSSM 10 REGISTER - OFFSET 3B8h

| BIT   | FUNCTION              | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 19:0  | CLKREQ_L Wait<br>Time | RW    | Once entering L1.1 power state, the port will deassert CLKREQ_L immediately.  However, CLKREQ_L signal is an open-drain wire-or signal with the link partner.  If the link partner does not deassert CLKREQ_L for a certain period of time, which is defined by CLKREQ_L Wait Time, the port will assert CLKREQ_L again to resume back to L1 state.  The CLKREQ_L wait time decides how long the switch will wait for CLKREQ_L being deasserted by the link partner. The unit is "10 ns".  Reset to F_FF00h. It is about 10 ms. | Yes            | F_FF00h |
| 20    | up_entry_11.1         | RW    | 0b: enable up port can entry to L1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Yes            | 0       |
| 21    | dn_entry_11.1         | RW    | 0b: enable down port can entry to L1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Yes            | 0       |
| 31:22 | Reserved              | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | No             | 000h    |

#### 9.4.127 LTSSM 11 REGISTER - OFFSET 3BCh

| BIT | FUNCTION                       | TYPE | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------------|------|------------------------------------------------------------------------------|----------------|---------|
| 0   | hp_scl_clk_sel_in_<br>dly_tmp  | RW   | Used to set hp_i2c delay counter.                                            | Yes            | 0       |
| 2:1 | recv_tor_ts12_num_<br>reg      | RW   | Used to set receive change bit number that fire rec.cfg change to rec.speed. | Yes            | 10b     |
| 3   | poll_exit_comp_cnt_<br>sel_reg | RW   | Used to control poll.compliance exit.                                        | Yes            | 0       |
| 6:4 | loop_test_ctr_eios_<br>reg     | RW   | Used to set receive eios number in loop.exit state.                          | Yes            | 010b    |
| 7   | shp_command_dis_<br>em_reg     | RW   | Used to check electromechanical control combine with set slot command.       | Yes            | 0       |



| BIT   | FUNCTION                       | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|------|-----------------------------------------|----------------|---------|
| 15:8  | pm_phy_rxeidle_cnt<br>_sel_reg | RW   | Used to control Pm phy rxeidle counter. | Yes            | 01h     |
| 31:16 | cfg_cnt_ctr_reg                | RW   | Used to control ltssm cfg state.        | Yes            | 9C49h   |

#### 9.4.128 LTSSM 12 REGISTER - OFFSET 3C0h

| BIT   | FUNCTION                        | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | dis_ini_hw_dis                  | RW   | 0b: disable hardware autonomous speed bit in link control 2 register 1b: enable                                                                                                                                                                          | Yes            | 0       |
| 1     | up_hot_reset                    | RW   | 0b: upstream port does not send hot reset go through recovery 1b: upstream port send hot reset go through recovery                                                                                                                                       | Yes            | 0       |
| 2     | rev_ext                         | RW   | When enable it,pm will check recovery state and pm sate is 0 then exit to L0.                                                                                                                                                                            | Yes            | 0       |
| 3     | rev_ext1                        | RW   | When enable it, Itssm check rxeidle in Itssm L1 state. If rxeidle is low, Itssm L1 will jump to L0.                                                                                                                                                      | Yes            | 0       |
| 7:4   | par_eidle_sel                   | RW   | bit[0]: when set, ignore fts packet to generate gen3 rxeidle. bit[1]: when set, ignore ts1 packet to generate gen3 rxeidle. bit[2]: when set, ignore ts2 packet to generate gen3 rxeidle. bit[3]: when set, ignore eios packet to generate gen3 rxeidle. | Yes            | 1000Ь   |
| 15:8  | 11_rev_ext1_cnt                 | RW   | When wire 11_rev_ext1_reg is enabled, the counter use to evaluate high for rxeidle.                                                                                                                                                                      | Yes            | 1Fh     |
| 23:16 | pm_phy_rxeidle_cnt<br>_sel1_reg | RW   | Stay in L1 counter; L1 to L0 counter. It makes sure all conditions are meet. It is used for test mode only.                                                                                                                                              | Yes            | 06h     |
| 24    | ack_nak_empty_o_<br>reg         | RW   | 0b: check ack or nack is empty when L0 to L1. 1b: do not check ack or nack is empty when L0 to L1.                                                                                                                                                       | Yes            | 0       |
| 25    | eq_start_ctrl_reg               | RW   | 0b: get coefficient do not check whether state in eq state.  1b: get coefficient check whether state in eq state.                                                                                                                                        | Yes            | 0       |
| 26    | dis_change_rate_<br>coef_reg    | RW   | 0b: enable change lane width change function. 1b: disable lane width change function.                                                                                                                                                                    | Yes            | 0       |
| 28:27 | eios_ctrl_reg_0                 | RW   | Used to check receive eios counter in change rate stage.                                                                                                                                                                                                 | Yes            | 00b     |
| 31:29 | eios_ctrl_reg_1                 | RW   | Used to send eios number in change rate.                                                                                                                                                                                                                 | Yes            | 100b    |

## 9.4.129 LTSSM 13 REGISTER - OFFSET 3C4h

| BIT   | FUNCTION                          | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | transmit idle data<br>number[7:0] | RW    | Used to set transmit idle data number.                                                                                                                                                                                                | Yes            | 08h     |
| 11:8  | receive idle data[3:0]            | RW    | Used to set receive idle data.                                                                                                                                                                                                        | Yes            | 8h      |
| 12    | disable_pol2loop_reg              | RW    | 0b: enable pol2loop<br>1b: disable pol2loop                                                                                                                                                                                           | Yes            | 0       |
| 14:13 | Reserved                          | RsvdP | Not support.                                                                                                                                                                                                                          | No             | 10b     |
| 15    | Forced to Gen 3                   | RW    | Forced the downstream port trying to link at Gen 3 speed if the link partner reporting Gen 3 link capability.  Ob: No trying (i.e. linked at whatever speed per standard flow)  1b: Keep trying to change rate to Gen 3 until success | Yes            | 0       |
| 23:16 | cfg_ctrl_sub_reg [7:0]            | RW    | Used to set cfg_ctrl_sub register.                                                                                                                                                                                                    | Yes            | 06h     |
| 25:24 | rate_eq_ctr2_reg [1:0]            | RW    | Used to set rate_eq_ctr2 register.                                                                                                                                                                                                    | Yes            | 00b     |
| 29:26 | eq_done_8g_ctr_<br>reg[3:0]       | RW    | Used to set eq_done_8g_ctrl register.                                                                                                                                                                                                 | Yes            | 0110b   |
| 31:30 | up_have_rcv_eq1_<br>reg[1:0]      | RW    | Used to set up_have_rcv_eq1 register.                                                                                                                                                                                                 | Yes            | 00b     |

#### 9.4.130 LTSSM 14 REGISTER - OFFSET 3C8h

| BIT | FUNCTION     | ТҮРЕ | DESCRIPTION                                   | EEPROM/<br>I2C | DEFAULT |
|-----|--------------|------|-----------------------------------------------|----------------|---------|
| 3:0 | lane_sel_cnt | RW   | Select lane preset which eq negotiate result. | Yes            | 0h      |







| BIT   | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                       | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|---------------------------------------------------------------------------------------------------|----------------|---------|
| 7:4   | sphp_ctrl_reg             | RW   | Serial hot plug controller for power control option 0.                                            | Yes            | 0h      |
| 9:8   | pme_to_ack_timer_<br>reg  | RW   | Pme to ack response timer selection.                                                              | Yes            | 00b     |
| 10    | send_pack_on_time_<br>reg | RW   | Send link up/all port enter eidle message to main tie at fixed time.                              | Yes            | 0       |
| 19:11 | disable_eios_reg          | RW   | Pm eidle option.                                                                                  | Yes            | 0-0b    |
| 20    | diable_hot_reset_reg      | RW   | 0b: hotreset state send ts1 after sds send at recovery state 1b: hotreset state send ts1 directly | Yes            | 0       |
| 23:21 | recovery_idle_count       | RW   | Used to configure recovery idle send amount of additional idle symbol number.                     | Yes            | 000ь    |
| 27:24 | eq_number_ask             | RO   | EQ number that DUT ask number to link partner.                                                    | No             | 0h      |
| 31:28 | eq_number_applied         | RO   | EQ number that come from link partner.                                                            | No             | 0h      |

#### 9.4.131 LTSSM 15 REGISTER - OFFSET 3CCh

| BIT   | FUNCTION           | ТҮРЕ  | DESCRIPTION                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | pwr_det_ctrl       | RW    | Used to enable power saing function at empty port.  0b: disable power saving function at empty port 1b: enable power saving function at empty port | Yes            | 0       |
| 1     | recovery_ctrl      | RW    | When set 1, entry to recovery will ignore rx is in L0s.                                                                                            | Yes            | 0       |
| 2     | fake_oder_set_done | RW    | When set 1, ltssm will auto generate order set done sinal when ltssm set pipe_tx_os signal large than ff cycle time.                               | Yes            | 0       |
| 3     | disable_skip_at_l0 | RW    | When set 1, send skip signal will extend until send skip packet done.                                                                              | Yes            | 0       |
| 7:4   | disable_reject     | RW    | Used to control reject bit behavior on ts order set at eq process.                                                                                 | Yes            | 0h      |
| 23:8  | comp_ctrl_gen1/2   | WO    | Used to control compliance pattern behavior on gen1/gen2.                                                                                          | Yes            | 0000h   |
| 31:24 | Reserved           | RsvdP | Not support.                                                                                                                                       | No             | 00h     |

## 9.4.132 DLL CSR 0 REGISTER - OFFSET 420h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|-------|------------------------------------------------------------------|----------------|---------|
| 11:0  | GEN1_ACK_<br>LATENCY_CTRL  | RW    | bit[11]: user enable<br>bit[10:0]: user define ACK latency value | Yes            | 800h    |
| 15:12 | Reserved                   | RsvdP | Not support.                                                     | No             | 0h      |
| 16    | BLOCK_BUMP_<br>DET         | RO    | Block list has been overrun.                                     | No             | 0       |
| 27:17 | Reserved                   | RsvdP | Not support.                                                     | No             | 0_0b    |
| 28    | TLP_NO_EOF_ERR<br>_DFT     | RO    | Detecting TLP has no end of frame.                               | No             | 0       |
| 29    | TLP_HEADER_<br>ERR_DET     | RO    | Detecting header of TLP is wrong.                                | No             | 0       |
| 30    | FIFO_LTH_ERR_A<br>BORT_DET | RO    | Detecting total length of TLP is abort.                          | No             | 0       |
| 31    | FIFO_LTH_ERR_<br>DET       | RO    | Detecting total length of TLP is wrong.                          | No             | 0       |

#### 9.4.133 DLL CSR 1 REGISTER - OFFSET 424h

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|------------------------------------------------------------------|----------------|---------|
| 11:0  | GEN2_ACK_<br>LATENCY_CTRL | RW    | bit[11]: user enable<br>bit[10:0]: user define ACK latency value | Yes            | 800h    |
| 15:12 | Reserved                  | RsvdP | Not support.                                                     | No             | 0h      |
| 16    | BLOCK_BUMP_<br>DET        | RO    | Block list has been overrun.                                     | No             | 0       |
| 27:17 | Reserved                  | RsvdP | Not support.                                                     | No             | 0_0b    |
| 28    | TLP_NO_EOF_ERR<br>_DFT    | RO    | Detecting TLP has no end of frame.                               | No             | 0       |







| BIT | FUNCTION                   | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-----|----------------------------|------|-----------------------------------------|----------------|---------|
| 29  | TLP_HEADER_<br>ERR_DET     | RO   | Detecting header of TLP is wrong.       | No             | 0       |
| 30  | FIFO_LTH_ERR_A<br>BORT_DET | RO   | Detecting total length of TLP is abort. | No             | 0       |
| 31  | FIFO_LTH_ERR_<br>DET       | RO   | Detecting total length of TLP is wrong. | No             | 0       |

#### 9.4.134 DLL CSR 2 REGISTER - OFFSET 428h

| BIT   | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|-------|------------------------------------------------------------------|----------------|---------|
| 11:0  | GEN3_ACK_<br>LATENCY_CTRL  | RW    | bit[11]: user enable<br>bit[10:0]: user define ACK latency value | Yes            | 800h    |
| 15:12 | Reserved                   | RsvdP | Not support.                                                     | No             | 0h      |
| 16    | BLOCK_BUMP_<br>DET         | RO    | Block list has been overrun.                                     | No             | 0       |
| 27:17 | Reserved                   | RsvdP | Not support.                                                     | No             | 0_0b    |
| 28    | TLP_NO_EOF_ERR<br>_DFT     | RO    | Detecting TLP has no end of frame.                               | No             | 0       |
| 29    | TLP_HEADER_<br>ERR_DET     | RO    | Detecting header of TLP is wrong.                                | No             | 0       |
| 30    | FIFO_LTH_ERR_A<br>BORT_DET | RO    | Detecting total length of TLP is abort.                          | No             | 0       |
| 31    | FIFO_LTH_ERR_<br>DET       | RO    | Detecting total length of TLP is wrong.                          | No             | 0       |

#### 9.4.135 DLL CSR 3 REGISTER - OFFSET 42Ch

| BIT   | FUNCTION                                            | ТҮРЕ | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------------------|------|----------------------------------------------------------------------------------------------|----------------|---------|
| 11:0  | GEN1_REPLAY_<br>TIMER_CTRL                          | RW   | User defined replay timeout value for GEN1.                                                  | Yes            | 000h    |
| 12    | User_define_GEN1_<br>REPLAY_TIMER                   | RW   | 0b: disable user defined replay timer for GEN1 1b: enable user defined replay timer for GEN1 | Yes            | 0b      |
| 21:13 | retry buffer threshold<br>for 128                   | RW   | Used to set retry buffer threshould for 128 payload.                                         | Yes            | 1F1h    |
| 30:22 | retry buffer threshold for 256                      | RW   | Used to set retry buffer threshold for 256 payload.                                          | Yes            | 1F0h    |
| 31    | tx ready non valid<br>error by transaction<br>layer | RW1C | For internal used.                                                                           | Yes            | 0       |

#### 9.4.136 DLL CSR 4 REGISTER - OFFSET 430h

| BIT   | FUNCTION                          | ТҮРЕ | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|------|----------------------------------------------------------------------------------------------|----------------|---------|
| 11:0  | GEN2_REPLAY_<br>TIMER_CTRL        | RW   | User defined replay timeout value for GEN2.                                                  | Yes            | 000h    |
| 12    | User_define_GEN2_<br>REPLAY_TIMER | RW   | 0b: disable user defined replay timer for GEN2 1b: enable user defined replay timer for GEN2 | Yes            | 0b      |
| 21:13 | retry buffer threshold<br>for 512 | RW   | Used to set retry buffer threshould for 512 payload.                                         | Yes            | 1E0h    |
| 23:22 | External dlp_tx_block_ctrl        | RW   | Internal used only.                                                                          | Yes            | 11b     |
| 31:24 | Internal dlp_tx_block_ctrl        | RW   | Internal used only                                                                           | Yes            | FBh     |



#### 9.4.137 DLL CSR 5 REGISTER - OFFSET 434h

| BIT   | FUNCTION                          | ТҮРЕ | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|------|----------------------------------------------------------------------------------------------|----------------|---------|
| 11:0  | GEN3_REPLAY_<br>TIMER_CTRL        | RW   | User defined replay timeout value for GEN3.                                                  | Yes            | 000h    |
| 12    | User_define_GEN3_<br>REPLAY_TIMER | RW   | 0b: disable user defined replay timer for GEN3 1b: enable user defined replay timer for GEN3 | Yes            | 0b      |
| 13    | reserved                          | RO   | Not support                                                                                  | No             | 0b      |
| 15:14 | Loopback<br>synchronous signal    | RO   | Interanl used only.                                                                          | No             | Oh      |
| 27:16 | Loopback error count              | RW1C | Only bit 16 write one to clear count.                                                        | No             | 0h      |
| 29:28 | DLP TX control                    | RW   | Internal used only.                                                                          | Yes            | 01b     |
| 30    | Loopback insert error             | RW   | User insert error to loopback.                                                               | Yes            | 0b      |
| 31    | Loopback packet start             | RW   | Start loopback packet.                                                                       | Yes            | 0b      |

#### 9.4.138 DLL CSR 6 REGISTER - OFFSET 438h

| BIT   | FUNCTION                 | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 6:0   | INI_FLOW_CTRL            | RW    | bit[2:0]: The value of firing initial flow control after getting flow control from frond end bit[3]: user enable bit[4]: enable to make initial flow control 1 transfer to initial flow control 2 early by getting any TLP or initial flow control 2 bit[5]: enable to make initial flow control 2 transfer to initial done by getting any TLP bit[6]: enable to make initial flow control to initial done by getting any good TLP or update flow control | Yes            | 70h     |
| 7     | INI_FLOW2_EN             | RW    | Don't need initial flow control 2.                                                                                                                                                                                                                                                                                                                                                                                                                        | Yes            | 0       |
| 8     | Dis_replaytimer_rx       | RW    | Used to disable Replay timer enable in RX L0s.                                                                                                                                                                                                                                                                                                                                                                                                            | Yes            | 1       |
| 9     | Dis_replaytimer_tx       | RW    | Used to disable Replay timer enable in TX L0s.                                                                                                                                                                                                                                                                                                                                                                                                            | Yes            | 0       |
| 10    | En_duplicate_seq_<br>nak | RW    | Used to enable duplicate sequence number for NAK.                                                                                                                                                                                                                                                                                                                                                                                                         | Yes            | 0       |
| 11    | En_bypass_flowctrl       | RW    | Used to bypass initial flow control 1 to TL.                                                                                                                                                                                                                                                                                                                                                                                                              | Yes            | 1       |
| 12    | Rx_polarity_force_<br>en | RW    | Used to enable RX polarity force.                                                                                                                                                                                                                                                                                                                                                                                                                         | Yes            | 0       |
| 15:13 | Reserved                 | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                              | No             | 000b    |
| 31:16 | Rx_polarity_value        | RW    | Used to set rx polarity value for 16 lanes.                                                                                                                                                                                                                                                                                                                                                                                                               | Yes            | 0000h   |

#### 9.4.139 DLL CSR 7 REGISTER - OFFSET 43Ch

| BIT   | FUNCTION                             | ТҮРЕ  | DESCRIPTION                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 8:0   | DLL_DEBUG_SEL                        | RW    | Data link layer debug select.                                                                                                                        | Yes            | 0_0b    |
| 9     | DLL Error Enable                     | RW    | Used to enable or disable DLL Error report to AER.  0b: disable 1b: enable                                                                           | Yes            | 1       |
| 10    | TLP Error Enable                     | RW    | Used to enable or disable TLP Error report to AER.                                                                                                   | Yes            | 1       |
| 11    | DLL Protocol Error<br>Enable_Disable | RW    | Used to enable or disable DLL Protocol Error report to AER.  0b: disable for P1~P7, enable for P0 and P4 1b: enable for P1~P7, disable for P0 and P4 | Yes            | 1       |
| 12    | Receive Error Enable                 | RW    | Used to enable or disable Receive Error to AER.  0b: disable 1b: enable                                                                              | Yes            | 1       |
| 16:13 | MAC ERR extend control               | RW    | Internal used only.                                                                                                                                  | Yes            | 7h      |
| 18:17 | EIOS amount control                  | RW    | Internal used only.                                                                                                                                  | Yes            | 00b     |
| 24:19 | DLL rx control                       | RW    | Internal used only.                                                                                                                                  | Yes            | 7h      |
| 29:25 | Reserved                             | RsvdP | Not support.                                                                                                                                         | No             | 0_0h    |







| PI7 | <b>C9X3</b> | G606 | <b>GP</b> |
|-----|-------------|------|-----------|
|-----|-------------|------|-----------|

| BIT   | FUNCTION             | ТҮРЕ | DESCRIPTION                    | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------|------|--------------------------------|----------------|---------|
| 31:30 | Loopback mode status | RO   | Indicate loopback mode status. | No             | 00b     |

#### 9.4.140 DLL CSR 8 REGISTER - OFFSET 440h

| BIT   | FUNCTION                           | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 12:0  | ERR_CTRL_500M                      | RW   | bit[0]: EIEOS error status enable bit[1]: SKIP on data stream error status enable bit[2]: NFTS error status enable bit[3]: SKIP framing error status enable bit[4]: GEN3 logical idle error status enable bit[5]: EDS token to get FTS error status enable bit[6]: GEN3 FCRC error status enable bit[7]: GEN3 EDB token error status enable bit[8]: GEN3 TLP framing error status enable bit[9]: TLP Framing check enable bit[10]: GEN1/2 TLP framing error status error enable bit[11]: GEN1/2 PAD framing error status enable bit[12]: GEN1/2 SDP framing error status enable | Yes            | 0000h   |
| 13    | GEN1/2_framing_err<br>_en          | RW   | GEN1/2 framing error enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Yes            | 0       |
| 14    | Recovery_enable_for<br>_err_detect | RW   | Recovery enable for error detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Yes            | 1       |
| 15    | Recovery_for_replay _rollover      | RW   | Replay rollover to recovery enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Yes            | 1       |
| 16    | GEN3_sync_header_<br>err_detect    | RW   | GEN3 synchronous header error detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Yes            | 1       |
| 17    | PHY_err_detect_en                  | RW   | PHY status error detect enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Yes            | 1       |
| 18    | GEN3_skip_back2<br>back_err_detect | RW   | GEN3 SKIP back 2 back error detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Yes            | 0       |
| 19    | Elastic_buf_overrun_<br>detect     | RW   | Elastic buffer overrun detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Yes            | 0       |
| 20    | Elastic_buf_underrun<br>_detect    | RW   | Elastic buffer underrun detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Yes            | 0       |
| 21    | GEN3_decode_error<br>_detect       | RW   | GEN3 decode error detect,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Yes            | 0       |
| 22    | Recovery_lane_<br>detect_error_en  | RW   | Enable Lane detect error to recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Yes            | 1       |
| 23    | Recovery_ordered_<br>set_error_en  | RW   | Enable ordered set error to recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Yes            | 0       |
| 31:24 | Recovery_rx_error_<br>amount       | RW   | RX status error amount to recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Yes            | 03h     |

## 9.4.141 DLL CSR 9 REGISTER - OFFSET 444h

| BIT   | FUNCTION                   | ТҮРЕ | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | GEN3_FC_LIFE_<br>CTRL_POST | RW   | bit[15]: user define update flow control life cycle enable for post<br>bit[14]: reserved<br>bit[13:2]: user define update flow control life cycle value for post<br>bit[1:0]: reserved | Yes            | 0000h   |
| 31:16 | GEN2_FC_LIFE_<br>CTRL_POST | RW   | bit[15]: user define update flow control life cycle enable for post bit[14]: reserved bit[13:2]: user define update flow control life cycle value for post bit[1:0]: reserved          | Yes            | 0000h   |





#### 9.4.142 DLL CSR 10 REGISTER - OFFSET 448h

| BIT   | FUNCTION                 | TYPE | DESCRIPTION                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | GEN3_FC_LIFE_<br>CTRL_NP | RW   | bit[15]: user define update flow control life cycle enable for non-<br>post<br>bit[14]: reserved<br>bit[13:2]: user define update flow control life cycle value for non-<br>post<br>bit[1:0]: reserved | Yes            | 0000h   |
| 31:16 | GEN2_FC_LIFE_<br>CTRL_NP | RW   | bit[15]: user define update flow control life cycle enable for non-<br>post<br>bit[14]: reserved<br>bit[13:2]: user define update flow control life cycle value for non-<br>post<br>bit[1:0]: reserved | Yes            | 0000h   |

## 9.4.143 DLL CSR 11 REGISTER - OFFSET 44Ch

| BIT   | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | GEN3_FC_LIFE_<br>CTRL_CPL | RW   | bit[15]: user define update flow control life cycle enable for completion bit[14]: reserved bit[13:2]: user define update flow control life cycle value for completion bit[1:0]: reserved | Yes            | 0000h   |
| 31:16 | GEN2_FC_LIFE_<br>CTRL_CPL | RW   | bit[15]: user define update flow control life cycle enable for completion bit[14]: reserved bit[13:2]: user define update flow control life cycle value for completion bit[1:0]: reserved | Yes            | 0000h   |

#### 9.4.144 DLL CSR 12 REGISTER - OFFSET 450h

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                            | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|--------------------------------------------------------|----------------|---------|
| 0     | SKIP_LFSR_CTRL_<br>500M        | RW    | GEN3 LFSR value correct enable by SKIP.                | Yes            | 1       |
| 1     | tlp_payload_ignore_<br>detect  | RW    | TLP payload ignore detect.                             | Yes            | 0       |
| 2     | x16_tlp_back2back_<br>cal_en   | RW    | For x16 TLP back 2 back calculate enable for receiver. | Yes            | 0       |
| 3     | Force_disable_tlp_<br>send     | RW    | Force to disable TLP sent when TLP empty.              | Yes            | 1       |
| 6:4   | GEN3_de-<br>skew_reset_count   | RW    | GEN3 de-skew reset count.                              | Yes            | 111b    |
| 7     | GEN3_rx_eidle_en               | RW    | GEN3 Rx electric idle enable for data valid or not     | Yes            | 1       |
| 10:8  | GEN1/2_de-<br>skew_reset_count | RW    | GEN1/2 de-skew reset count.                            | Yes            | 111b    |
| 27:11 | Reserved                       | RscdP | Not support.                                           | No             | 0050h   |
| 31:28 | x16_tlp_back2back_<br>count    | RO    | x16 TLP back 2 back count. Use bit 2 to clear.         | Yes            | 0h      |

#### 9.4.145 DLL CSR 13 REGISTER - OFFSET 454h

| BIT | FUNCTION                | ТҮРЕ | DESCRIPTION                                      | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------|------|--------------------------------------------------|----------------|---------|
| 0   | NULLIFIED_FLAG<br>_500M | RO   | Nullified TLP detect.                            | No             | 0       |
| 1   | ENDING_FLAG_<br>500M    | RO   | Ending of TLP is not consistent to total length. | No             | 0       |





| BIT   | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------|-------|-----------------------------------------------------------------------------------------------------|----------------|---------|
| 2     | SEQ_NUM_ERR_<br>DET | RO    | Sequel number wrong.                                                                                | No             | 0       |
| 3     | BUFFER_FULL_<br>DET | RO    | Retry buffer is full.                                                                               | No             | 0       |
| 4     | ECC_Correct         | RO    | ECC correctable detect error.                                                                       | No             | 0       |
| 5     | ECC_Uncorrect       | RO    | ECC uncorrectable detect error.                                                                     | No             | 0       |
| 6     | REPLAY_DET          | RO    | Replay timeout detect.                                                                              | No             | 0       |
| 7     | CRC16_DET           | RO    | SDP of data link layer of CRC error detect.                                                         | No             | 0       |
| 8     | CRC32_DET           | RO    | TLP of data link layer of CRC error detect.                                                         | No             | 0       |
| 9     | CRC32_NULL_DET      | RO    | TLP of data link layer of nullified CRC detect.                                                     | No             | 0       |
| 11:10 | Reserved            | RsvdP | Not support.                                                                                        | No             | 00b     |
| 14:12 | RX PM ACK<br>Number | RW    | Used to set rx PM ACK number. The range is from 0 to 6.                                             | Yes            | 011b    |
| 15    | Reserved            | RsvdP | Not support.                                                                                        | No             | 1       |
| 18:16 | TX PM ACK<br>Number | RW    | Used to send tx PM ACK number. The range is from 0 to 6.                                            | Yes            | 000b    |
| 31:19 | Reserved            | RsvdP | Not support.  If the link is x16, the default value is 11E3h. Otherwise, the default value is 01E3h | No             | 03E3h   |

## 9.4.146 DLL CSR 14 REGISTER - OFFSET 458h

| BIT   | FUNCTION           | ТҮРЕ  | DESCRIPTION                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|-------|---------------------------------------------|----------------|---------|
| 11:0  | RX_NAK_SEQ_<br>NUM | RO    | NAK sequence number record for receiver.    | Yes            | 000h    |
| 14:12 | Reserved           | RsvdP | Not support.                                | No             | 000b    |
| 15    | RX_NAK_FLAG        | RO    | NAK flag asserted of receiver.              | No             | 0       |
| 27:16 | TX_NAK_SEQ_<br>NUM | RO    | NAK sequence number record for transmitter. | Yes            | 000h    |
| 30:28 | Reserved           | RsvdP | Not support.                                | No             | 000b    |
| 31    | TX_NAK_FLAG        | RO    | NAK flag asserted of transmitter.           | No             | 0       |

## 9.4.147 DLL CSR 15 REGISTER - OFFSET 45Ch

| BIT   | FUNCTION                                             | ТҮРЕ | DESCRIPTION                                        | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------------------------|------|----------------------------------------------------|----------------|---------|
| 0     | Nullified Enable                                     | RW   | When set, enable to generated nullified packet.    | Yes            | 1       |
| 1     | Data Link Layer<br>Reset                             | RW1C | Reset of data link layer.                          | Yes            | 0       |
| 2     | TLP Ending Choice                                    | RW   | TLP of Ending choice by length or write to buffer. | Yes            | 0       |
| 3     | Block List Full<br>Select                            | RW   | TLP Block list full select enable.                 | Yes            | 0       |
| 7:4   | RxReceive Threshold<br>Value                         | RW   | Rx receive threshold value.                        | Yes            | 8h      |
| 8     | x16 Low Latency<br>Enable                            | RW   | x16 low latency enable when common mode            | Yes            | 0       |
| 9     | x16 Synchronous<br>Mode                              | RW   | x16 Tx synchronous enable when common mode.        | Yes            | 0       |
| 12:10 | GEN1_FTS_skew_<br>Range_value                        | RW   | GEN1 FTS skew range value.                         | Yes            | 011b    |
| 15:13 | GEN2_FTS_skew_<br>Range_value                        | RW   | GEN2 FTS skew range value.                         | Yes            | 001b    |
| 19:16 | GEN1_de-skew_<br>range_value                         | RW   | GEN1 de-skew range value.                          | Yes            | Ch      |
| 23:20 | GEN2_de-skew_<br>range_value                         | RW   | GEN2 de-skew range value.                          | Yes            | Ch      |
| 27:24 | GEN3_de-skew_<br>Rnage_value                         | RW   | GEN3 de-skew range value.                          | Yes            | Ch      |
| 28    | L0 State and Non<br>valid for Surprise<br>Disconnect | RW   | Internal used only.                                | Yes            | 0       |







| BIT | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                 | EEPROM/<br>I2C | DEFAULT |
|-----|----------------------------|-------|---------------------------------------------|----------------|---------|
| 29  | Port Bifurcating<br>Enable | RW    | When set, enable port bifurcating function. | Yes            | 0       |
| 30  | Skip_mask_select_en        | RW    | SKIP mask select enable for DLP.            | Yes            | 0       |
| 31  | Reserved                   | RsvdP | Not support.                                | No             | 0       |

#### 9.4.148 DLL CSR 16 REGISTER - OFFSET 460h

| віт  | FUNCTION       | TYPE | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|---------------------|----------------|------------|
| 31:0 | DLL_TX_DEBUG_i | RO   | Internal used only. | No             | 0000_0070h |

#### 9.4.149 DLL CSR 17 REGISTER - OFFSET 464h

| BIT  | FUNCTION       | ТҮРЕ | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|---------------------|----------------|------------|
| 31:0 | DLL_RX_DEBUG_i | RO   | Internal used only. | No             | 0000_0000h |

#### 9.4.150 DLL CSR 18 REGISTER - OFFSET 468h

| BIT  | FUNCTION           | TYPE | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------|------|---------------------|----------------|------------|
| 31:0 | MAC_TX_DEBUG_<br>i | RO   | Internal used only. | No             | 0098_0029h |

#### 9.4.151 DLL CSR 19 REGISTER - OFFSET 46Ch

| BIT  | FUNCTION           | TYPE | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------|------|---------------------|----------------|------------|
| 31:0 | MAC_RX_DEBUG_<br>i | RO   | Internal used only. | No             | 0000_0000h |

#### 9.4.152 LA DEBUG REGISTER - OFFSET 470h

| BIT  | FUNCTION                               | TYPE | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT  |
|------|----------------------------------------|------|---------------------|----------------|----------|
| 3:0  | initial flow control 2                 | RW   | Internal used only. | Yes            | 1011b    |
| 4    | flow control life<br>cycle synchronous | RW   | Internal used only. | Yes            | 0        |
| 5    | initial flow control 2 expire enable   | RW   | Internal used only. | Yes            | 0        |
| 6    | GEN3 auto change lane width            | RW   | Internal used only. | Yes            | 1        |
| 7    | de-skew delay time<br>disable          | RW   | Internal used only. | Yes            | 1        |
| 31:8 | misc                                   | RW   | Internal used only. | Yes            | 7000_00h |

#### 9.4.153 TL CSR 0 REGISTER - OFFSET 4C0h

| BIT | FUNCTION                 | ТҮРЕ | DESCRIPTION                                              | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------------|------|----------------------------------------------------------|----------------|---------|
| 0   | decode_vga               | RW   | 0b: disable VGA decode<br>1b: enable VGA decode          | Yes            | 1       |
| 1   | msi_cap_dis              | RO   | 0b: enable MSI capability 1b: disable MSI capability     | Yes            | 0       |
| 2   | pwr_cap_dis              | RO   | 0b: enable power capability 1b: disable power capability | Yes            | 0       |
| 3   | mf_credit_update_<br>dis | RO   | Internal used only.                                      | Yes            | 0       |
| 4   | mc_cap_dis               | RO   | Internal used only.                                      | Yes            | 0       |



| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 5     | mem_sharing_dis             | RO    | 0b: enable memory sharing 1b: disable memory sharing  It is set by Port 0 only. When set, it will affect the entire switch. | Yes            | 0       |
| 7:6   | Reserved                    | RsvdP | Not support.                                                                                                                | No             | 00b     |
| 8     | p_inta_slot                 | RW    | Internal used only.                                                                                                         | Yes            | 0       |
| 9     | p_inta_gpio                 | RW    | Internal used only.                                                                                                         | Yes            | 0       |
| 10    | p_inta_ntl                  | RW    | Internal used only.                                                                                                         | Yes            | 0       |
| 11    | Reserved                    | RsvdP | Not support.                                                                                                                | No             | 0       |
| 13:12 | initial credit<br>threshold | RO    | Internal used only.                                                                                                         | Yes            | 00ь     |
| 31:14 | Reserved                    | RsvdP | Not support.                                                                                                                | No             | 0-0h.   |

#### 9.4.154 TL CSR 1 REGISTER - OFFSET 4C4h

| BIT | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-----|----------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | store_en                   | RW    | When set, a store-forward mode is used. Otherwise, the chip is working under cut-through mode.                                                                                                                                                                                                                             | Yes            | 0       |
|     |                            |       | It is valid for upstream port only.                                                                                                                                                                                                                                                                                        |                |         |
| 3:1 | cut-through threshold      | RW    | Cut-through Threshold.  00b: the threshold is set at the middle of forwarding packet 01b: the threshold is set ahead 1-cycle of middle point 10b: the threshold is set ahead 2-cycle of middle point 11b: the threshold is set ahead 3-cycle of middle point It is valid for upstream port only.                           | Yes            | 100Ь    |
| 4   | port_arb_mode              | RW    | When set, the round-robin arbitration will stay in the arbitrated port even if the credit is not enough but request is pending.  When clear, the round-robin arbitration will always go to the requesting port, which the outgoing credit is enough for the packet queued in the port.  It is valid for upstream port only | Yes            | 0       |
| 5   | port_order                 | RW    | When set, there is forced ordering rule on packets for different egress port.  It is valid for upstream port only.                                                                                                                                                                                                         | Yes            | 0       |
| 6   | cpl_order                  | RW    | When set, there is forced ordering rule between completion packet with different tag.                                                                                                                                                                                                                                      | Yes            | 0       |
| 7   | np_store_en                | RW    | It is valid for upstream port only.  When set, for Non-post TLP store-forward mode is used.  Otherwise, Non-post TLP is working under cut-through mode.                                                                                                                                                                    | Yes            | 0       |
| 8   | Reserved                   | RW    | It is valid for upstream port only.  Internal used only.                                                                                                                                                                                                                                                                   | No             | 0       |
| 9   | datasel_rw_en              | RO    | When set, PM data register's DATA SEL is R/W.                                                                                                                                                                                                                                                                              | Yes            | 0       |
| 10  | Reserved                   | RW    | Internal used only.                                                                                                                                                                                                                                                                                                        | No             | 0       |
| 11  | 4k_boundary_check_<br>en   | RW    | 0b: disable<br>1b: enable 4KB boundary check                                                                                                                                                                                                                                                                               | Yes            | 0       |
| 12  | Reserved                   | RsvdP | Not support.                                                                                                                                                                                                                                                                                                               | No             | 0       |
| 13  | order_rule5_en             | RW    | When set, Post packet cannot pass Non-post Packet.                                                                                                                                                                                                                                                                         | Yes            | 0       |
| 14  | ordering_forzen_p_<br>dis  | RW    | For Post packets.                                                                                                                                                                                                                                                                                                          | Yes            | 0       |
| 15  | ordering_forzen_np_<br>dis | RW    | For Non-Post packets.                                                                                                                                                                                                                                                                                                      | Yes            | 1       |
| 16  | RX Poison TLP<br>mode      | RW    | Internal used only.                                                                                                                                                                                                                                                                                                        | Yes            | 0       |
| 17  | RX ECRC TLP mode           | RW    | Internal used only.                                                                                                                                                                                                                                                                                                        | Yes            | 0       |





| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|---------------------|----------------|---------|
| 18    | RX MC overlay TLP<br>ECRC mode | RW    | Internal used only. | Yes            | 0       |
| 31:19 | Reserved                       | RsvdP | Not support.        | No             | 0-0h    |

#### 9.4.155 TL CSR 2 REGISTER - OFFSET 4C8h

| BIT  | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------------|-------|------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | dma_cap                        | RO    | When Set, DMA is enabled.                                                                                        | Yes            | 0       |
| 1    | non_trans_                     | RO    | When Set, non transparent mode is enabled.                                                                       | Yes            | 1       |
| 2    | Power_saving_en                | RO    | When set power saving mode is enabled.  It is set by Port 0 only. When set, it will affect the entire switch.    | Yes            | 1       |
| 3    | Reserved                       | RW    | Not support.                                                                                                     | No             | 0       |
| 4    | overlay_tlp_fc_<br>update_mode | RW    | When set, overlay tlp fc update mode is set.                                                                     | Yes            | 1       |
| 5    | egress_tlp_request _<br>mode   | RW    | When set, egress tlp request mode is set.  It is set by Port 0 only. When set, it will affect the entire switch. | Yes            | 0       |
| 6    | Reserved                       | RW    | Internal used only.                                                                                              | Yes            | 0       |
| 31:7 | Reserved                       | RsvdP | Not support.                                                                                                     | No             | 0_0h    |

## 9.4.156 TL CSR 3 REGISTER – OFFSET 4CCh (Port 0 Only)

| BIT  | FUNCTION                 | ТҮРЕ  | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|---------------------|----------------|---------|
| 3:0  | vp port ring_csr         | RO    | Internal used only. | Yes            | 1010b   |
| 4    | vp port cut through ctrl | RO    | Internal used only. | Yes            | 0       |
| 31:5 | Reserved                 | RsvdP | Not support.        | No             | 0_0h    |

#### 9.4.157 TL CSR 4 REGISTER - OFFSET 4D0h

| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT  |
|-------|-------------------------------|-------|---------------------|----------------|----------|
| 23:0  | Reserved                      | RsvdP | Not support.        | No             | 00_0000h |
| 31:24 | specific TL debug<br>mode_sel | RW    | Internal used only. | Yes            | 00h      |

# 9.4.158 DEVICE CONFIGURATION 0 REGISTER - OFFSET 504h (Port 0 Only)

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTION                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0   | Up Port Selection | RO    | Used to do up port selection.  It is valid for transparent mode only.                                                                                                              | Yes            | 000ь    |
| 5:3   | Reserved          | RsvdP | Not support.                                                                                                                                                                       | No             | 000b    |
| 6     | Chip CD Mode      | RO    | Used to enable CD mode for the whole chip.  1: Enable Chip CD mode (i.e. switch operates in cross-domain mode)  0: Disable Chip CD mode (i.e. switch operates in transparent mode) | Yes            | 1       |
| 7     | Reserved          | RsvdP | Not support.                                                                                                                                                                       | No             | 0       |
| 10:8  | I2C Address       | RO    | Used to set I2C Address.                                                                                                                                                           | Yes            | 111b    |
| 11    | Debug_Mode        | RO    | 0b: disable debug mode<br>1b: enable debug mode                                                                                                                                    | Yes            | 0       |
| 31:12 | Reserved          | RsvdP | Not support.                                                                                                                                                                       | No             | 0000_0h |





## 9.4.159 DEVICE CONFIGURATION 1 REGISTER - OFFSET 508h (Port 0 Only)

| BIT  | FUNCTION  | ТҮРЕ  | DESCRIPTION                                                        | EEPROM/<br>I2C | DEFAULT                     |
|------|-----------|-------|--------------------------------------------------------------------|----------------|-----------------------------|
| 1:0  | Reserved  | RsvdP | Not support.                                                       | No             | 00b                         |
| 4:2  | PORTCFG   | RO    | Used to set PORTCFG[2:0] strapping pins.                           | Yes            | Set by PORTCFG [2:0]        |
| 6:5  | Chip Mode | RO    | Used to set CHIPMODE[1:0] strapping pins.                          | Yes            | Set by<br>CHIPMODE<br>[1:0] |
| 7    | Fast Mode | RO    | 0b: disable fast mode 1b: enable fast mode, for internal used only | Yes            | 0                           |
| 8    | Ckmode    | RO    | Used to set CKMODE strapping pin.                                  | Yes            | Set by<br>CKMODE            |
| 31:9 | Reserved  | RsvdP | Not support.                                                       | No             | 0-0b                        |

## 9.4.160 DEVICE CONFIGURATION 2 REGISTER - OFFSET 50Ch (Port 0 Only)

| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT              |
|-------|-------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|
| 0     | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                          | No             | 0                    |
| 1     | HotPlug_Enable                | RO    | Used toenable/disable hotplug function.  0b: disable 1b: enable                                                                                                                                                                                                                                                                                                                       | Yes            | Set by HOT_PLUG EN_L |
| 2     | Surprise_Hot_Plug_<br>Disable | RO    | Used to select surprise or managed hot plug function.  0b: surprise hot plug 1b: managed hot plug                                                                                                                                                                                                                                                                                     | No/Yes         | 0                    |
| 3     | IOE_40Bit_Disable             | RO    | Used to set IOE is 16 bit or 40 bit.  0b: 40 bit IOE  1b: 16 bit IOE                                                                                                                                                                                                                                                                                                                  | Yes            | 0                    |
| 4     | Pm_L1_1_Enable                | RO    | Used to enable/disable PM L1.1 function.  0b: disable 1b: enable                                                                                                                                                                                                                                                                                                                      | Yes            | Set by PM L11 EN L   |
| 7:5   | Rserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                          | No             | 111b                 |
| 8     | CLKBUF_PD                     | RO    | Used to power down or off internal clock buffer.  0b: power on 1b: power down                                                                                                                                                                                                                                                                                                         | Yes            | 0                    |
| 14:9  | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                          | No             | 000000Ь              |
| 15    | P4_RID_Auto_Set               | RO    | Used to set RID table being automatically built and maintained by the switch hardware in CDLEP Port 4.                                                                                                                                                                                                                                                                                | Yes            | 1b                   |
| 17:16 | Switch CD Mode                | RO    | Used to configure CDEP Port for this switch.  0xb: no CDEP ports configured in this switch 10b: not support 11b: one CDVEP port and one CDLEP port  The setting in Switch CD Mode can be ignored if Chip CD Mode is disabled.                                                                                                                                                         | Yes            | 00Ь                  |
| 19:18 | DMA Mode                      | RO    | Used to configure DMA Mode for this switch.  0xb: DMA functions are disabled in this switch  10b: DMA functions enabled under its own main or remote hosts  Switch CD Mode = 0x: DMA functions are at P0 only  Switch CD Mode = 11: DMA functions are at P0 and P4  respectively  11b: DMA function only enabled under the main host domain and  DMA functions are enabled at P0 only | Yes            | 00Ь                  |
| 20    | CLKBUF_CTL_EN                 | RO    | Used to enable internal clock buffer outputs control.                                                                                                                                                                                                                                                                                                                                 | Yes            | 0                    |
| 21    | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                          | No             | 0                    |
| 22    | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                          | No             | 0                    |





| BIT   | FUNCTION             | ТҮРЕ  | DESCRIPTION                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 23    | Reserved             | RsvdP | Not support.                                                                                                                           | No             | 0       |
| 31:24 | CLKBUF_Output_<br>En | RO    | Used to enable/disable internal clock buffer outputs  REFCLKOP/N[7:4;1].  0b: disable 1b: enable  These bits are valid when bit[20]=1. | Yes            | FFh     |

# 9.4.161 DEVICE CLOCK EXTERNAL CONTROL REGISTER – OFFSET 510h (Port 0 Only)

| BIT   | FUNCTION                 | TYPE  | DESCRIPTION                                           | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|-------------------------------------------------------|----------------|---------|
| 15:0  | EE_Ext_Pclk_Req          | RO    | Device Ext_Pclk_Req Control from EEPROM.              | Yes/No         | 0000h   |
| 19:16 | EE_Mplla_Force_En        | RO    | Device Mplla_Force_En able Control from EEPROM.       | Yes/No         | 0h      |
| 23:20 | EE_Ref_Use_Pad           | RO    | Device Ref_Use_Pad _Enable Control from EEPROM.       | Yes/No         | 0h      |
| 27:24 | EE_Ref_Repeat_Clk<br>_En | RO    | Device Ref_Repeat_Clk_Enable Control from EEPROM.     | Yes/No         | Oh      |
| 28    | EE_Phy_Control_En        | RO    | Device Phy Clock External Control Enable from EEPROM. | Yes/No         | 0       |
| 29    | Valid for bit[19:16]     | RO    | 1b: bit[19:16] are valid.                             | Yes/No         | 0       |
| 30    | Valid for bit[23:20]     | RO    | 1b: bit[23:20] are valid.                             | Yes/No         | 0       |
| 31    | Reserved                 | RsvdP | Not support.                                          | No             | 0       |

#### 9.4.162 DEVICE SRIS EXTERNAL CONTROL REGISTER - OFFSET 514h (Port 0 Only)

| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                   | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|-----------------------------------------------|----------------|---------|
| 0     | lane 0_Sris_Mode            | RO    | Lane 0_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 1     | lane 1_Sris_Mode            | RO    | Lane 1_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 7:2   | Reserved                    | RsvdP | Not support.                                  | No             | 0-0b    |
| 8     | lane 2_Sris_Mode            | RO    | Lane 2_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 9     | lane 3_Sris_Mode            | RO    | Lane 3_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 10    | lane 4_Sris_Mode            | RO    | Lane 4_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 11    | lane 5_Sris_Mode            | RO    | Lane 5_Sris_ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 30:12 | Reserved                    | RsvdP | Not support.                                  | No             | 0-0b    |
| 31    | Sris External Control<br>En | RO    | Device Sris External Control Enble.           | Yes/No         | 0       |

# 9.4.163 DEVICE COMM REFCLK MODE EXTERNAL CONTOL REGISTER – OFFSET 518h (Port 0 Only)

| BIT   | FUNCTION                               | ТҮРЕ  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 0     | lane 0_Cmn_Refclk_<br>Mode             | RO    | Lane 0_Cmm Refclk ModeExternal Control from EEPROM.  | Yes/No         | 0       |
| 1     | lane 1_Cmn_Refclk_<br>Mode             | RO    | Lane 1_Cmm Refclk ModeExternal Control from EEPROM.  | Yes/No         | 0       |
| 7:2   | Reserved                               | RsvdP | Not support.                                         | No             | 0-0b    |
| 8     | lane 2_Cmn_Refclk_<br>Mode             | RO    | Lane 2_ Cmm Refclk ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 9     | lane 3_Cmn_Refclk_<br>Mode             | RO    | Lane 3_ Cmm Refclk ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 10    | lane 4_Cmn_Refclk_<br>Mode             | RO    | Lane 4_ Cmm Refclk ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 11    | lane 5_Cmn_Refclk_<br>Mode             | RO    | Lane 5_ Cmm Refclk ModeExternal Control from EEPROM. | Yes/No         | 0       |
| 30:12 | Rserved                                | RsvdP | Not support.                                         | No             | 0-0b    |
| 31    | Cmn_Refclk_Mode<br>External Control En | RO    | Device Cmm Refclk Mode External Control Enble.       | Yes/No         | 0       |



## 9.4.164 MBIST CFG CONTROL REGISTEr - OFFSET 51Ch (Port 0 Only)

| BIT  | FUNCTION       | ТҮРЕ | DESCRIPTION                                | EEPROM/<br>I2C | DEFAULT |
|------|----------------|------|--------------------------------------------|----------------|---------|
| 0    | Cfg_Mbist_En   | RW   | Used to set Mbist Enable from CFG Control. | Yes            | 0000h   |
| 1    | Cfg_Mbist_mode | RW   | Used to set Mbist En from Pin or CFG.      | Yes            | 0h      |
| 31:2 | Cfg Mbist done | RO   | Used to indicate Mbist test Done.          | No             | 0-0h    |

## 9.4.165 MBIST CFG STATUS REGISTER - OFFSET 520h (Port 0 Only)

| BIT   | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------|-------|--------------------------------------------------------------|----------------|---------|
| 29:0  | Cfg_Mbist_Error | RO    | Used to indicate Mbist error.  It can be read from I2C only. | No             | 0-0h    |
| 31:30 | Reserved        | RsvdP | Not support.                                                 | No             | 00b     |

### 9.4.166 NOC BIST CONTROL REGISTER - OFFSET 524h (Port 0 Only)

| BIT   | FUNCTION            | ТҮРЕ  | DESCRIPTION                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------|-------|-------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Noc Bist Enable     | RO    | Used to enable Noc Bist Test.                                                             | Yes/No         | 0       |
| 1     | Noc_Bist_Enable_sel | RO    | Used to select the NOC Bist Enable Source.  1b: Noc Bist Control Register bit[0] 0b: Jtag | Yes/No         | 0       |
| 23:2  | Reserved            | RsvdP | Not support.                                                                              | No             | 0-0b    |
| 31:24 | Noc Bist Status     | RO    | Noc Bist Status.  It can be read from I2C only.                                           | No             | 00h     |

# 9.4.167 EXTERNAL LOOPBACK PRBS CONTOL REGISTER – OFFSET 528h (Port 0 Only)

| BIT | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-----|------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0 | Lane 1-0 PRBS Rate           | RW    | Choose Lane 1-0 PRBS Rate.  00b: GEN1 01b: GEN2 10b: GEN3 11b: Reserved                                                                                                                                                                                              | Yes            | 00ь     |
| 3:2 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                                                         | No             | 00b     |
| 5:4 | Lane 5-2 PRBS Rate           | RW    | Choose Lane 5-2 PRBS Rate.  00b: GEN1 01b: GEN2 10b: GEN3 11b: Reserved                                                                                                                                                                                              | Yes            | 00ь     |
| 7:6 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                                                         | No             | 00b     |
| 8   | Lane 1-0 PRBS<br>Rate Enable | RW    | When enabled, Lane 1-0 is set to PRBS rate as indicated in bit[1:0] to run loopback test.  Please note an external test fixture must be provided to loopback TX to RX. Also, please follow PRBS Appnote to set TXEQ PRESET value at GEN3 speed through CR interface. | Yes            | 0       |
| 9   | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                                                         | No             | 0       |
| 10  | Lane 5-2 PRBS<br>Rate Enable | RW    | When enabled, Lane 5-2 is set to PRBS rate as indicated in bit[5:4] to run loopback test.  Please note an external test fixture must be provided to loopback TX to RX. Also, please follow PRBS Appnote to set TXEQ PRESET value at GEN3 speed through CR interface. | Yes            | 0       |





| BIT   | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|--------------|----------------|---------|
| 31:11 | Reserved | RsvdP | Not support. | No             | 0000_0h |

## 9.4.168 PHY SRAM PROGRAM 0 REGISTER - OFFSET 52Ch (Port 0 Only)

| BIT   | FUNCTION           | ТҮРЕ | DESCRIPTION      | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------|------|------------------|----------------|---------|
| 15:0  | PHY SRAM DATA      | RO   | PHY SRAM DATA.   | Yes/No         | 0000h   |
| 31:16 | PHY SRAM<br>OFFSET | RO   | PHY SRAM OFFSET. | Yes/No         | 0000h   |

### 9.4.169 PHY SRAM PROGRAM 1 REGISTER - OFFSET 530h (Port 0 Only)

| BIT  | FUNCTION                   | ТҮРЕ  | DESCRIPTION              | EEPROM/<br>I2C | DEFAULT |
|------|----------------------------|-------|--------------------------|----------------|---------|
| 0    | PHY SRAM<br>Program Enable | RO    | Start PHY SRAM Program.  | Yes/No         | 0       |
| 1    | PHY SRAM<br>Program Done   | RO    | Finish PHY SRAM Program. | Yes/No         | 0       |
| 31:2 | Reserved                   | RsvdP | Not support.             | No             | 0-0h    |

#### 9.4.170 FAILOVER CONTROL REGISTER - OFFSET 534h (Port 0 Only)

| BIT  | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                           | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|---------------------------------------------------------------------------------------|----------------|---------|
| 0    | Reserved        | RsvdP | Not support.                                                                          |                | 0       |
| 1    | dis_dn_hotreset | RW    | Used to disable up link down, fire down port hot-reset event.  Ob: enable 1b: disable | Yes            | 0       |
| 2    | En_up_keep_enum | RW    | Used to enable up link down, keep up port enum data.  0b: disable 1b: enable          | Yes            | 0       |
| 31:3 | Reserved        | ResvP | Not support.                                                                          | No             | 0-0b    |

# 9.4.171 THERMAL SENSOR INT MASK AND STATUS REGISTER – OFFSET 538h (Port 0 Only)

| BIT   | FUNCTION                             | ТҮРЕ  | DESCRIPTION                        | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------|-------|------------------------------------|----------------|---------|
| 2:0   | thermal sensor 2~0<br>status         | RW1C  | Thermal sensor 2~0 status.         | Yes            | 000ь    |
| 15:3  | Reserved                             | RsvdP | Not support.                       | No             | 0-0b    |
| 18:16 | thermal sersor 2~0<br>interrupt mask | RW    | Thermal sersor 2~0 interrupt mask. | Yes            | 111b    |
| 31:19 | Reserved                             | RsvdP | Not support.                       | No             | 0-0b    |

## 9.4.172 THERMAL SENSOR CONTROL REGISTER - OFFSET 53Ch (Port 0 Only)

| BIT  | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                  | EEPROM/<br>I2C | DEFAULT |
|------|----------------------------|-------|----------------------------------------------|----------------|---------|
| 0    | Thermal Sensor 0<br>Status | RO    | Used to indicate the temp over the Threshold | No             | 0b      |
| 1    | Thermal Sensor 1<br>Status | RO    | Used to indicate the temp over the Threshold | No             | 0b      |
| 2    | Thermal Sensor 2<br>Status | RO    | Used to indicate the temp over the Threshold | No             | 0b      |
| 23:3 | Reserved                   | RsvdP | Not support.                                 | No             | 0_0h    |





| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|-------|---------------------------------------------------------------------------------|----------------|---------|
| 25:24 | Thermal Sensor 0<br>Threshold | RW    | Used to set the threshold of chip temperature.  00b:110 01b:120 10b:130 11b:140 | Yes            | 0       |
| 27:26 | Thermal Sensor 1<br>Threshold | RW    | Used to set the threshold of chip temperature.  00b:110 01b:120 10b:130 11b:140 | Yes            | 0       |
| 29:28 | Thermal Sensor 2<br>Threshold | RW    | Used to set the threshold of chip temperature.  00b:110 01b:120 10b:130 11b:140 | Yes            | 0       |
| 30    | Reserved                      | RsvdP | Not support.                                                                    | No             | 0       |
| 31    | Auto Test Temp.               | RW    | Used to set Thermal Sensor burst test Enable                                    | Yes            | 0       |

# 9.4.173 DEVICE ELASTIC BUFFER EMPTY MODE EXTERNAL CONTROL REGISTER – OFFSET 540h (Port 0 Only)

| BIT   | FUNCTION                             | ТҮРЕ  | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------|-------|-----------------------------------------------------|----------------|---------|
| 0     | lane 0_Eb_Empty_<br>Mode             | RO    | Lane 0_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 1     | lane 1_Eb_Empty_<br>Mode             | RO    | Lane 1_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 7:2   | Reserved                             | RsvdP | Not support.                                        | No             | 0-0b    |
| 8     | lane 2_Eb_Empty_<br>Mode             | RO    | Lane 2_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 9     | lane 3_Eb_Empty_<br>Mode             | RO    | Lane 3_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 10    | lane 4_Eb_Empty_<br>Mode             | RO    | Lane 4_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 11    | lane 5_Eb_Empty_<br>Mode             | RO    | Lane 5_ Eb_Empty_Mode External Control from EEPROM. | Yes/No         | 0       |
| 30:12 | Rserved                              | RsvdP | Not support.                                        | No             | 0-0b    |
| 31    | Eb_Empty_Mode<br>External Control En | RO    | Device Cmm Refclk Mode External Control Enble.      | Yes/No         | 0       |

## 9.4.174 DEVICE MISC REGISTER - OFFSET 544h (Port 0 Only)

| BIT  | FUNCTION     | TYPE  | DESCRIPTION                                   | EEPROM/<br>I2C | DEFAULT |
|------|--------------|-------|-----------------------------------------------|----------------|---------|
| 0    | HW_Init_Load | RO    | When set, it means eeprom preloading is done. | Yes/No         | 0       |
| 31:1 | Rserved      | RsvdP | Not support.                                  | No             | 0-0b    |

## 9.4.175 SWITCH DOMAIN MODE CONTROL - OFFSET 558h (Port 0 Only)

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTION                                              | EEPROM/<br>I2C | DEFAULT  |
|-------|---------------|-------|----------------------------------------------------------|----------------|----------|
| 7:0   | Reserved      | RsvdP | Not support.                                             | No             | 01h      |
| 13:8  | Broadcast idx | RW    | Used to enable destination switch for broadcast message. | Yes            | 00_0011b |
| 31:14 | Reserved      | RsvdP | Not support.                                             | No             | 0-0h     |





## 9.4.176 PORT CLOCK CONTROL REGISTER - OFFSET 55Ch (Port 0 Only)

| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|----------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Rserved                      | RsvdP | Not support.                                                                                 | No             | 0000h   |
| 16    | Port Clock control<br>Enable | RW    | Used to enable Port Clock control function.                                                  | Yes            | 0       |
| 23:17 | Rserved                      | RsvdP | Not support.                                                                                 | No             | 0-0h    |
| 31:24 | Port Clock Enable            | RW    | Used to set Port Clock Enable.  0b: disable 1b: enable  These bits are valid when bit[16]=1. | Yes            | FFh     |

#### 9.4.177 PERFORMANCE COUNTER CONTROL REGISTER - OFFSET 56Ch

| BIT  | FUNCTION           | ТҮРЕ  | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|------|--------------------|-------|--------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | counter_start_stop | RW    | 1b: Performance counter start counting 0b: Performace counter stop counting                                  | Yes            | 0       |
| 1    | counter_clear      | WO    | 1b: clear performace counter.  It is valid when bit[4]=1 and is always read as 0b.                           | Yes            | 0       |
| 3:2  | Reserved           | RsvdP | Not support.                                                                                                 | No             | 00b     |
| 4    | counter_enable     | RW    | 1b: Performance counter is controlled by s/w (bit[0]) 0b: Performance counter is controlled by h/w (autorun) | No             | 0       |
| 31:5 | Reserved           | RsvdP | Not support.                                                                                                 | No             | 0-0h    |

#### 9.4.178 PHY SOURCE SELECT REGISTER - OFFSET 570h

| BIT  | FUNCTION                 | ТҮРЕ  | DESCRIPTION             | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|-------------------------|----------------|---------|
| 7:0  | Lanexx phy_source select | RW    | Internal used only.     | Yes            | 00h     |
| 8    | Valid for bit[7:1]       | RW    | 1b: bit[7:0] are valid. | Yes            | 0       |
| 31:9 | Reserved                 | RsvdP | Not support.            | No             | 0-0h    |

## 9.4.179 NIC CTRL 0 REGISTER - OFFSET 5A0h (Port 0 Only)

| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                 | EEPROM/<br>I2C | DEFAULT  |
|-------|------------------------------|-------|-----------------------------------------------------------------------------|----------------|----------|
| 7:0   | Debug Select                 | RW    | Select Debug Nic Signal.                                                    | Yes            | 00h      |
| 9:8   | Cmd Arbiter Delay            | RW    | Delay cycles for next cmd arbiter start.                                    | Yes            | 00b      |
| 15:10 | Reserved                     | RW    | Internal used only.                                                         | Yes            | 0000_00b |
| 16    | Destination Credit<br>Wait   | RW    | Wait until destination credit is enough to transmit packet.  0b: OFF 1b: ON | Yes            | 0        |
| 17    | Reserved                     | RsvdP | Not support.                                                                | No             | 0        |
| 20:18 | Time Based RR<br>Time Period | RW    | Time Period Selection for Time based Round Robin.                           | Yes            | 000ь     |
| 23:21 | Reserved                     | RW    | Internal used only.                                                         | No             | 000b     |
| 31:24 | Reserved                     | RsvdP | Not support.                                                                | No             | 00h      |

## 9.4.180 NIC CTRL 1 REGISTER - OFFSET 5A4h (Port 0 Only)

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |





## 9.4.181 NIC CTRL 2 REGISTER - OFFSET 5A8h (Port 0 Only)

| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                              | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|-------|----------------------------------------------------------|----------------|---------|
| 1:0   | NIC Router Arbiter<br>Delay      | RW    | Delay cycles for next arbiter start.                     | Yes            | 00b     |
| 2     | NIC Out Router<br>Arbiter Delay  | RW    | Delay cycles for next arbiter start.                     | Yes            | 1       |
| 3     | msic                             | RW    | Internal used only.                                      | Yes            | 0       |
| 6:4   | noc_buffer_empty<br>for speed up | RW    | Internal used only.                                      | Yes            | 010b    |
| 7     | nic_speed_up_en                  | RW    | Internal used only.                                      | Yes            | 0       |
| 15:8  | Reserved                         | RsvdP | Not support.                                             | No             | 00h     |
| 18:16 | Adaptive Weight RR<br>Period     | RW    | Time Period Selection for Adaptive Weight Round Robin.   | Yes            | 000ь    |
| 21:19 | Adaptive Weight<br>Ignore Period | RW    | Time Period Selection for Reduce Weights of Round Robin. | Yes            | 000b    |
| 22    | phase_tag_arbiter_en             | RW    | Internal used only.                                      | Yes            | 0       |
| 23    | Reserved                         | RsvdP | Not support.                                             | No             | 0       |
| 28:24 | phase_tag_timer                  | RW    | Internal used only.                                      | Yes            | 0_0010b |
| 31:29 | Reserved                         | RsvdP | Not support                                              | No             | 000b    |

### 9.4.182 NIC CTRL 3 REGISTER - OFFSET 5ACh (Port 0 Only)

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

## 9.4.183 NIC CTRL 4 REGISTER – OFFSET 5B0h (Port 0 Only)

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.4.184 CR RW CTRL AND STATUS REGISTER - OFFSET 5C0h (Port 0 Only)

| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|------------------------------------------------------------------------------|----------------|---------|
| 0     | Write Enable for Lane 1-0   | RW    | Write enable bit for Lane 1-0.                                               | No/Yes         | 0       |
| 1     | Reserved                    | RsvdP | Not support.                                                                 | No             | 0       |
| 2     | Write Enable for Lane 5-2   | RW    | Write enable bit for Lane 5-2.                                               | No/Yes         | 0       |
| 7:3   | Reserved                    | RsvdP | Not support.                                                                 | No             | 0000_0b |
| 8     | Read Enable for<br>Lane 1-0 | RW    | Read enable bit for Lane 1-0.                                                | No/Yes         | 0       |
| 9     | Reserved                    | RsvdP | Not support.                                                                 | No             | 0       |
| 10    | Read Enable for<br>Lane 5-2 | RW    | Read enable bit for Lane 5-2.                                                | No/Yes         | 0       |
| 15:11 | Reserved                    | RsvdP | Not support.                                                                 | No             | 0000_0b |
| 19:16 | RW Ready Status             | RO    | Indicates whether Lane 1-0 or Lane 5-2 is ready for the Read or Write cycle. | No             | 1111h   |
| 31:20 | Reserved                    | RsvdP | Not support.                                                                 | No             | 000h    |

## 9.4.185 CR CTRL 0 REGISTER - OFFSET 5C4h (Port 0 Only)

| BIT   | FUNCTION          | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|------|-----------------------------------------|----------------|---------|
| 15:0  | Lane 1-0 Data     | RW   | Contains the Lane 1-0 register data.    | Yes            | 0000h   |
| 31:16 | Lane 1-0 Register | RW   | Contains the Lane 1-0 register address. | Yes            | 0000h   |





## 9.4.186 CR CTRL 1 REGISTER - OFFSET 5C8h (Port 0 Only)

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

## 9.4.187 CR CTRL 2 REGISTER - OFFSET 5CCh (Port 0 Only)

| BIT   | FUNCTION          | ТҮРЕ | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|------|-----------------------------------------|----------------|---------|
| 15:0  | Lane 5-2 Data     | RW   | Contains the Lane 5-2 register data.    | Yes            | 0000h   |
| 31:16 | Lane 5-2 Register | RW   | Contains the Lane 5-2 register address. | Yes            | 0000h   |

#### 9.4.188 CR CTRL 3 REGISTER - OFFSET 5D0h (Port 0 Only)

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

### 9.4.189 THERMAL SENSOR TEST REGISTER - OFFSET 5D4h (Port 0 Only)

| BIT   | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0   | Thermal Sensor Test<br>Access Control | RW    | Select Thermal Sensor Test Items.                                                                                     | Yes            | 0h      |
| 5:4   | Thermal Sensor Chip<br>Select         | RW    | Chip Select for Thermal Sensor Test.  00b: Thermal Sensor 0 01b: Thermal Sensor 1 10b: Thermal Sensor 2 11b: Reserved | Yes            | 00ь     |
| 6     | Software Digital Test<br>Mode         | RW    | Digital Test Enable.  0b: Disable 1b: Enable                                                                          | Yes            | 0       |
| 7     | Reserved                              | RsvdP | Not support.                                                                                                          | No             | 0       |
| 8     | Digital Test Status                   | RO    | Indicate Success or Fail Status of Digital Test.  0b: Fail 1b: Success                                                | No             | 0       |
| 9     | Digital Test Mode 8<br>Status         | RO    | Indicate Success or Fail Status of Digital Test Mode 8.  0b: Fail 1b: Success                                         | No             | 0       |
| 10    | Digital Test Mode 9<br>Status         | RO    | Indicate Success or Fail Status of Digital Test Mode 9.  0b: Fail 1b: Success                                         | No             | 0       |
| 14:11 | Reserved                              | RsvdP | Not support.                                                                                                          | No             | 0h      |
| 15    | Digital Test Done                     | RO    | Thermal Sensor Digital Test Done Status.  0b: Test no complete 1b: Test complete                                      | No             | 0       |
| 16    | EEPROM Single<br>Read                 | RW    | Internal used only.                                                                                                   | No             | 0       |
| 31:17 | Reserved                              | RsvdP | Not support.                                                                                                          | No             | 0000h   |





## 9.4.190 THERMAL SENSOR CTRL 0 REGISTER - OFFSET 5D8h (Port 0 Only)

| BIT   | FUNCTION                                    | ТҮРЕ  | DESCRIPTION                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------|-------|------------------------------------------------------------------------|----------------|---------|
| 0     | Thermal Sensor<br>Burst Run                 | RW    | Ob: OFF 1b: ON                                                         | Yes            | 0       |
| 1     | Thermal Sensor<br>Single Run                | RW    | Ob: OFF 1b: ON                                                         | Yes            | 0       |
| 2     | Thermal Sensor<br>Power Down                | RW    | Trun off Thermal Sensor.  0b: disable power down 1b: enable power down | Yes            | 0       |
| 7:3   | Reserved                                    | RsvdP | Not support.                                                           | No             | 0_0b    |
| 19:8  | Thermal Sensor<br>Conversion Data<br>Output | RO    | Thermal Sensor Results.                                                | No             | 000h    |
| 22:20 | Reserved                                    | RsvdP | Not support.                                                           | No             | 000b    |
| 23    | Thermal Sensor<br>Conversion Done           | RO    | Ob: Conversion not complete 1b: Conversion complete                    | No             | 0       |
| 31:24 | Reserved                                    | RsvdP | Not support.                                                           | No             | 00h     |

#### 9.4.191 THERMAL SENSOR CTRL 1 REGISTER – OFFSET 5DCh (Port 0 Only)

| BIT   | FUNCTION                                    | TYPE  | DESCRIPTION                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------|-------|------------------------------------------------------------------------|----------------|---------|
| 0     | Thermal Sensor<br>Burst Run                 | RW    | Ob: OFF 1b: ON                                                         | Yes            | 0       |
| 1     | Thermal Sensor<br>Single Run                | RW    | Ob: OFF 1b: ON                                                         | Yes            | 0       |
| 2     | Thermal Sensor<br>Power Down                | RW    | Trun off Thermal Sensor.  0b: disable power down 1b: enable power down | Yes            | 0       |
| 7:3   | Reserved                                    | RsvdP | Not support.                                                           | No             | 0_0b    |
| 19:8  | Thermal Sensor<br>Conversion Data<br>Output | RO    | Thermal Sensor Result.                                                 | No             | 000h    |
| 22:20 | Reserved                                    | RsvdP | Not support.                                                           | No             | 000b    |
| 23    | Thermal Sensor<br>Conversion Done           | RO    | Ob: Conversion not complete 1b: Conversion complete                    | No             | 0       |
| 31:24 | Reserved                                    | RsvdP | Not support.                                                           | No             | 00h     |

## 9.4.192 THERMAL SENSOR CTRL 2 REGISTER - OFFSET 5E0h (Port 0 Only)

| BIT | FUNCTION                    | TYPE | DESCRIPTION                                      | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------|------|--------------------------------------------------|----------------|---------|
| 0   | Thermal Sensor<br>Burst Run | RW   | Get Thermal Result periodically.  0b: OFF 1b: ON | Yes            | 0       |





| BIT   | FUNCTION                                    | ТҮРЕ  | DESCRIPTION                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------|-------|------------------------------------------------------------------------|----------------|---------|
| 1     | Thermal Sensor<br>Single Run                | RW    | Get Thermal Result Once.  0b: OFF 1b: ON                               | Yes            | 0       |
| 2     | Thermal Sensor<br>Power Down                | RW    | Trun off Thermal Sensor.  0b: disable power down 1b: enable power down | Yes            | 0       |
| 7:3   | Reserved                                    | RsvdP | Not support.                                                           | No             | 0_0b    |
| 19:8  | Thermal Sensor<br>Conversion Data<br>Output | RO    | Thermal Sensor Result.                                                 | No             | 000h    |
| 22:20 | Reserved                                    | RsvdP | Not support.                                                           | No             | 000b    |
| 23    | Thermal Sensor<br>Conversion Done           | RO    | Ob: Conversion not complete 1b: Conversion complete                    | No             | 0       |
| 31:24 | Reserved                                    | RsvdP | Not support.                                                           | No             | 00h     |

# 9.4.193 INGRESS COMPLETION TLP PACKET COUNT[31:0] REGISTER – OFFSET 600h

| BI  | FUNCTION FUNCTION                          | TYPE | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT    |
|-----|--------------------------------------------|------|-----------------------------------------------------|----------------|------------|
| 31: | Ingress Completion TLP Packet Count [31:0] | RC   | Records received completion TLP packet count[31:0]. | No             | 0000_0000h |

# 9.4.194 INGRESS COMPLETION TLP PACKET COUNT[47:32] REGISTER – OFFSET 604h

| BIT   | FUNCTION                                          | ТҮРЕ  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 15:0  | Ingress Completion<br>TLP Packet Count<br>[47:32] | RC    | Records received completion TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                          | RsvdP | Not support.                                         | No             | 0000h   |

# 9.4.195 INGRESS COMPLETION TLP PAYLOAD BYTE COUNT[31:0] REGISTER - OFFSET 608h

| BIT  | FUNCTION                                                    | TYPE | DESCRIPTION                                               | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------------------------------------------------|------|-----------------------------------------------------------|----------------|------------|
| 31:0 | Ingress Completion<br>TLP Payload Byte<br>Count Count[31:0] | RC   | Records received completion TLP payload byte count[31:0]. | No             | 0000_0000h |

# 9.4.196 INGRESS COMPLETION TLP PAYLOAD BYTE COUNT[47:32] REGITER – OFFSET 60Ch

| BIT   | FUNCTION                                               | ТҮРЕ  | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------------|-------|------------------------------------------------------------|----------------|---------|
| 15:0  | Ingress Completion<br>TLP Payload Byte<br>Count[47:32] | RC    | Records received completion TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                               | RsvdP | Not support.                                               | No             | 0000h   |





## 9.4.197 INGRESS POST TLP PACKET COUNT[31:0] REGISTER - OFFSET 610h

| BIT  | FUNCTION                               | TYPE | DESCRIPTION                                   | EEPROM/<br>I2C | DEFAULT    |
|------|----------------------------------------|------|-----------------------------------------------|----------------|------------|
| 31:0 | Ingress Post TLP<br>Packet Count[31:0] | RC   | Records received post TLP packet count[31:0]. | No             | 0000_0000h |

#### 9.4.198 INGRESS POST TLP PACKET COUNT[47:32] REGISTER - OFFSET 614h

| BIT   | FUNCTION                                | ТҮРЕ  | DESCRIPTION                                    | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------|-------|------------------------------------------------|----------------|---------|
| 15:0  | Ingress Post TLP<br>Packet Count[47:32] | RC    | Records received post TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                | RsvdP | Not support.                                   | No             | 0000h   |

# 9.4.199 INGRESS POST TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 618h

| BIT  | FUNCTION                                   | TYPE | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------------------------|------|-----------------------------------------------------|----------------|------------|
| 31:0 | Ingress Post TLP Payload Byte Count [31:0] | RC   | Records received post TLP payload byte count[31:0]. | No             | 0000_0000h |

# 9.4.200 INGRESS POST TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 61Ch

| BIT   | FUNCTION                                          | ТҮРЕ  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 15:0  | Ingress Post TLP<br>Payload Byte Count<br>[47:32] | RC    | Records received post TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                          | RsvdP | Not support.                                         | No             | 0000h   |

#### 9.4.201 INGRESS BAD TLP PACKET COUNT[31:0] REGISTER - OFFSET 620h

| BIT  | FUNCTION                                          | TYPE | DESCRIPTION                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Ingress Error TLP<br>Payload Byte Count<br>[31:0] | RC   | Records received error TLP packet count bit[31:0].  The counter is increased by one as receiving a TLP contaminated with errors that are enabled in <u>ingress error counter enable register</u> at offset 67Ch | No             | 0000_0000h |

# 9.4.202 INGRESS NON-POST TLP PACKET COUNT[31:0] REGISTER – OFFSET 628h

| BIT  | FUNCTION                                       | ТҮРЕ | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT    |
|------|------------------------------------------------|------|---------------------------------------------------|----------------|------------|
| 31:0 | Ingress Non-Post<br>TLP Packet Count<br>[31:0] | RC   | Records received non-post TLP packet count[31:0]. | No             | 0000_0000h |





# 9.4.203 INGRESS NON-POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 62Ch

| BIT   | FUNCTION                                        | ТҮРЕ  | DESCRIPTION                                        | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------------------|-------|----------------------------------------------------|----------------|---------|
| 15:0  | Ingress Non-Post<br>TLP Packet Count<br>[47:32] | RC    | Records received non-post TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                        | RsvdP | Not support.                                       | No             | 0000h   |

# 9.4.204 EGRESS COMPLETION TLP PACKET COUNT[31:0] REGISTER - OFFSET 630h

| BIT  | FUNCTION                                        | ТҮРЕ | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------------------------------------|------|-----------------------------------------------------|----------------|------------|
| 31:0 | Egress Completion<br>TLP Packet Count<br>[31:0] | RC   | Records transmit completion TLP packet count[31:0]. | No             | 0000_0000h |

# 9.4.205 EGRESS COMPLETION TLP PACKET COUNT[47:32] REGISTER – OFFSET 634h

| BIT   | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 15:0  | Egress Completion<br>TLP Packet Count<br>[47:32] | RC    | Records transmit completion TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                         | RsvdP | Not support.                                         | No             | 0000h   |

# 9.4.206 EGRESS COMPLETION TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 638h

| BIT  | FUNCTION                                             | ТҮРЕ | DESCRIPTION                                               | EEPROM/<br>I2C | DEFAULT    |
|------|------------------------------------------------------|------|-----------------------------------------------------------|----------------|------------|
| 31:0 | Egress Completion<br>TLP Payload Byte<br>Count[31:0] | RC   | Records transmit completion TLP payload byte count[31:0]. | No             | 0000_0000h |

# 9.4.207 EGRESS COMPLETION TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 63Ch

| BIT   | FUNCTION                                              | ТҮРЕ  | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------------------------|-------|------------------------------------------------------------|----------------|---------|
| 15:0  | Egress Completion<br>TLP Payload Byte<br>Count[47:32] | RC    | Records transmit completion TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                              | RsvdP | Not support.                                               | No             | 0000h   |

## 9.4.208 EGRESS POST TLP PACKET COUNT[31:0] REGISTER - OFFSET 640h

| BIT  | FUNCTION                           | ТҮРЕ | DESCRIPTION                                  | EEPROM/<br>I2C | DEFAULT    |
|------|------------------------------------|------|----------------------------------------------|----------------|------------|
| 31:0 | Egress Post TLP Packet Count[31:0] | RC   | Records transmit post TLP packet count[31:0] | No             | 0000_0000h |





# 9.4.209 EGRESS POST TLP PACKET BYTE COUNT[47:32] REGISTER – OFFSET 644h

| BIT   | FUNCTION                               | ТҮРЕ  | DESCRIPTION                                    | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------------|-------|------------------------------------------------|----------------|---------|
| 15:0  | Egress Post TLP<br>Packet Count[47:32] | RC    | Records transmit post TLP packet count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                               | RsvdP | Not support.                                   | No             | 0000h   |

# 9.4.210 EGRESS POST TLP PAYLOAD BYTE COUNT[31:0] REGISTER – OFFSET 648h

| BIT  | FUNCTION                                  | TYPE | DESCRIPTION                                         | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------------------------------|------|-----------------------------------------------------|----------------|------------|
| 31:0 | Egress Post TLP Payload Byte Count [31:0] | RC   | Records transmit post TLP payload byte count[31:0]. | No             | 0000_0000h |

# 9.4.211 EGRESS POST TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 64Ch

| BIT   | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                          | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------|-------|------------------------------------------------------|----------------|---------|
| 15:0  | Egress Post TLP<br>Payload Byte Count<br>[47:32] | RC    | Records transmit post TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                         | RsvdP | Not support.                                         | No             | 0000h   |

# 9.4.212 EGRESS ERROR TLP PACKET COUNT[15:0] REGISTER - OFFSET 650h

| BIT  | FUNCTION                                         | TYPE | DESCRIPTION                                                                                                                                                   | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0 | Egress Error TLP<br>Payload Byte Count<br>[15:0] | RC   | Records transmit error TLP packet count[15:0].  A switch internal error such as ECC non-correctable error is detected when the packet reaches an egress port. | No             | 0000h   |

# 9.4.213 EGRESS ERROR TLP PAYLOAD BYTE COUNT[47:32] REGISTER – OFFSET 654h

| BIT   | FUNCTION                                          | TYPE  | DESCRIPTION                                           | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------------------|-------|-------------------------------------------------------|----------------|---------|
| 15:0  | Egress Error TLP<br>Payload Byte Count<br>[47:32] | RC    | Records transmit error TLP payload byte count[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                          | RsvdP | Not support.                                          | No             | 0000h   |

# 9.4.214 EGRESS NON-POST TLP PACKET COUNT[31:0] REGISTER - OFFSET 658h

| BIT  | FUNCTION                                      | TYPE | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------------------------|------|---------------------------------------------------|----------------|------------|
| 31:0 | Egress Non-Post<br>TLP Packet Count<br>[31:0] | RC   | Records transmit non-post TLP packet count[31:0]. | No             | 0000_0000h |





# 9.4.215 EGRESS NON-POST TLP PACKET COUNT[47:32] REGISTER – OFFSET 65Ch

| BIT   | FUNCTION                                      | ТҮРЕ  | DESCRIPTION                                            | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------------|-------|--------------------------------------------------------|----------------|---------|
| 15:0  | Egress Non-Post<br>TLP Packet<br>Count[47:32] | RC    | Records transmit non-post TLP packet count bit[47:32]. | No             | 0000h   |
| 31:16 | Reserved                                      | RsvdP | Not support.                                           | No             | 0000h   |

# 9.4.216 TL/DLL/MAC/PHY ERROR TYPE SEL REGISTER - OFFSET 660h

| BIT | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-----|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Reg_664h_Sel | RW   | bit[1:0]: Reg_664h_Sel_Type 00b Reg_664h_Sel[7:2] are used as dll_mac_err_sel_0[5:0] 01b Reg_664h_Sel[7:2] are used as tl_err_sel_0[5:0] 10b Reg_664h_Sel[7:2] are used as noc_err_sel_0[5:0] 11b Reserved  dll_mac_err_sel_x[5:0] (x=0, 1 or 2): 00h seq_err 01h fcfail_retrain 02h retry buffer full 03h retry buffer ecc one bit error 04h retry buffer ecc two bit error 05h tx nullify 06h replay timer expired 07h replay no roll over 08h retrain link 09h nack seq_err 0Ah tlp tx fifo length error (tlp tx protocol error (redundant sof/eof, length error) 0Bh tlp tx fifo abort 0Ch tlp tx header error 0Dh tlp tx no EOF error 0Eh crc16 error 0Fh crc32 error 10h nullify cr detect 11h receive packet abort(tlp_rx_abort = 1) 12h receive nack 13h framing error 14h retrain link 15h recv_ts_speed_change 16h recv_bot_reset_bit 17h recv_disable_link 18h recv_disable_link 18h recv_dis screamb 1Ah recv_dis screamb 1Ah recv_dis pUT LTSSM 1Dh goto retrain by MAC 1Ch goto retrain by DUT LTSSM 1Dh goto retrain by Toot 1Eh PHY status error 1Fh~3Eh reserved 3Fh wrire or errors that corresponding mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK 0 register | Yes            | FEh     |



| 15hTL_ERR_STA[3]   16h-3Eh Reserved   37h Reserved   37h Reserved   37h Reserved   37h Wire or errors that corresponding mask bit set to 0 in   TL/DLL/MAC/PHY ERROR MASK 0 register   10h-01h r_buffer one/two bit ecc error   02h-03h v_buffer one/two bit ecc error   04h-05h l_buffer one/two bit ecc error   06h-07h d_buffer one/two bit ecc error   06h-07h d_buffer one/two bit ecc error   08h-09h dma noc r_buffer one/two bit ecc error   06h-07h dam noc r_buffer one/two bit ecc error   06h-07h dma noc r_buffer one/two bit ecc error   06h-07h dma noc d_buffer one/two bit ecc error   06h-07h | BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | EEPROM/<br>I2C | DEFAULT    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 15:8   Reg_668h_Sel   RW     000 Reg_668h_Sel[15:10]   are used as dll_mac_err_sel_1[5:0]   01b Reg_668h_Sel[15:10]   are used as tl_err_sel_1[5:0]   10b Reg_668h_Sel[15:10]   are used as noc_err_sel_1[5:0]   Yes   F   11b Reserved   If Reg_668h_Sel[15:10] = 3Fh, wire or errors that corresponding mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK_1 register   bit[1:0]: Reg_666h_Sel[23:18]   are used as dll_mac_err_sel_2[5:0]   01b Reg_666h_Sel[23:18]   are used as tl_err_sel_2[5:0]   10b Reg_666h_Sel[23:18]   are used as noc_err_sel_2[5:0]   Yes   F   11b Reserved   Yes   F   F   F   F   F   F   F   F   F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7:0  | Reg_664h_Sel | RW   | 00hTL_ERR_STA[0] 01hTRAIN_ERR_SET 02hDLLP_ERR_SET 03hRX_ERR_SET 04hBAD_TLP_SET 05hBAD_DLLP_SET 06hREPLAY_ROLLOVER_SET 06hREPLAY_TIMEOUT_SET 06hREPLAY_TIMEOUT_SET 08hUR_ERR_SET_all 09hECRC_ERR_SET_all 09hECRC_ERR_SET_all 00hMF_TLP_ERR_SET_all 00hMF_TLP_ERR_SET_all 00hFC_ERR_SET_all 00hFC_ERR_SET_all 00hFC_ERR_SET_all 00hFC_ERR_SET_all 00hTL_ECC[0] (P/NP/CPLD buffer 1 bit ecc error OR) 11h-12hReserved 13hTL_ERR_STA[1] 14hTL_ERR_STA[2] 15hTL_ERR_STA[3] 16h-3Eh Reserved 3Fhwire or errors that corresponding mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK 0 register  noc_err_sel_x[5:0] (x=0, 1 or 2): 00h-01h r_buffer one/two bit ecc error 04h-05h l_buffer one/two bit ecc error 06h-07h d_ buffer one/two bit ecc error 06h-07h d_ buffer one/two bit ecc error 06h-09h dma noc r_buffer one/two bit ecc error 06h-09h dma noc r_buffer one/two bit ecc error 06h-09h dma noc l_buffer one/two bit ecc error 06h-09h dma noc l_buffer one/two bit ecc error 06h-07h dma noc d_buffer one/two bit ecc error | Yes            | FEh        |
| bit[1:0]: Reg_66Ch_Sel_Type. 00b Reg_66Ch_Sel[23:18] are used as dll_mac_err_sel_2[5:0] 01b Reg_66Ch_Sel[23:18] are used as tl_err_sel_2[5:0] 10b Reg_66Ch_Sel[23:18] are used as noc_err_sel_2[5:0] 11b Reserved  Yes F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 15:8 | Reg_668h_Sel | RW   | 00b Reg_668h_Sel[15:10] are used as dll_mac_err_sel_1[5:0] 01b Reg_668h_Sel[15:10] are used as tl_err_sel_1[5:0] 10b Reg_668h_Sel[15:10] are used as noc_err_sel_1[5:0] 11bReserved  If Reg_668h_Sel[15:10] = 3Fh, wire or errors that corresponding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Yes            | FDh        |
| mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK 2 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | -            |      | bit[1:0]: Reg_66Ch_Sel_Type.  00b Reg_66Ch_Sel[23:18] are used as dll_mac_err_sel_2[5:0]  01b Reg_66Ch_Sel[23:18] are used as tl_err_sel_2[5:0]  10b Reg_66Ch_Sel[23:18] are used as noc_err_sel_2[5:0]  11bReserved  If Reg_66Ch_Sel[23:18] = 3Fh, wire or errors that corresponding mask bit set to 0 in TL/DLL/MAC/PHY ERROR MASK 2 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                | FCh<br>00h |





### 9.4.217 TL/DLL/MAC/PHY ERROR COUNT 0 REGISTER - OFFSET 664h

| BIT  | FUNCTION                        | ТҮРЕ | DESCRIPTION                   | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------|------|-------------------------------|----------------|---------|
| 15:0 | TL/DLL/MAC/PHY<br>Error Count 0 | RW1C | TL/DLL/MAC/PHY Error count 0. | Yes            | 0000h   |

#### 9.4.218 TL/DLL/MAC/PHY ERROR COUNT 1 REGISTER - OFFSET 668h

| BIT  | FUNCTION                        | ТҮРЕ | DESCRIPTION                   | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------|------|-------------------------------|----------------|---------|
| 15:0 | TL/DLL/MAC/PHY<br>Error Count 1 | RW1C | TL/DLL/MAC/PHY Error count 1. | Yes            | 0000h   |

#### 9.4.219 TL/DLL/MAC/PHY ERROR COUNT 2 REGISTER - OFFSET 66Ch

| BIT  | FUNCTION                        | ТҮРЕ | DESCRIPTION                   | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------|------|-------------------------------|----------------|---------|
| 15:0 | TL/DLL/MAC/PHY<br>Error Count 2 | RW1C | TL/DLL/MAC/PHY Error count 2. | Yes            | 0000h   |

#### 9.4.220 TL/DLL/MAC/PHY ERROR MASK 0 REGISTER - OFFSET 670h

| BIT  | FUNCTION           | ТҮРЕ | DESCRIPTION                                    | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------|------|------------------------------------------------|----------------|------------|
| 31:0 | Reg_664 Error Mask | RW   | For reg_664_sel[7:2]==6'h3f error mask.purpose | Yes            | FFF0_0000h |

#### 9.4.221 TL/DLL/MAC/PHY ERROR MASK 1 REGISTER - OFFSET 674h

| BIT  | FUNCTION           | TYPE | DESCRIPTION                                    | EEPROM/<br>I2C | DEFAULT        |
|------|--------------------|------|------------------------------------------------|----------------|----------------|
| 31:0 | Reg_668 Error Mask | RW   | For reg_668_sel[7:2]==6'h3f error mask.purpose | Yes            | FB3F_C1FF<br>h |

#### 9.4.222 TL/DLL/MAC/PHY ERROR MASK 2 REGISTER - OFFSET 678h

| BIT  | FUNCTION           | ТҮРЕ | DESCRIPTION                                    | EEPROM/<br>I2C | DEFAULT        |
|------|--------------------|------|------------------------------------------------|----------------|----------------|
| 31:0 | Reg_66C Error Mask | RW   | For reg_66C_sel[7:2]==6'h3f error mask.purpose | Yes            | BFFB_389F<br>h |

#### 9.4.223 INGRESS ERROR COUNTER ENABLE REGISTER - OFFSET 67Ch

| BIT  | FUNCTION                           | TYPE  | DESCRIPTION                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|------|------------------------------------|-------|------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Enable              | RW    | When set, the Training Error event is counted in <u>ingress bad TLP</u> packet counter at offset 620H.           | Yes            | 0       |
| 1    | Reserved                           | RsvdP | Not support.                                                                                                     | No             | 0       |
| 2    | MWR Error Enable                   | RW    | When set, the Memory write error event is counted in <u>ingress bad</u> TLP packet counter at offset 620H.       | Yes            | 1       |
| 3    | MRD Error Enable                   | RW    | When set, the Memory read clpd error event is counted in <u>ingress</u> bad TLP packet counter at offset 620H.   | Yes            | 1       |
| 4    | Data Link Protocol<br>Error Enable | RW    | When set, the Data Link Protocol Error event is counted in <u>ingress</u> bad TLP packet counter at offset 620H. | Yes            | 0       |
| 5    | Surprise Down Error<br>Enable      | RW    | When set, Surprise Down Error event is counted in <u>ingress bad TLP</u> packet counter at offset 620H.          | Yes            | 0       |
| 11:6 | Reserved                           | RsvdP | Not support.                                                                                                     | Yes            | 0       |
| 12   | Poisoned TLP<br>Enable             | RW    | When set, an event of Poisoned TLP is counted in <u>ingress bad TLP</u> packet counter at offset 620H.           | Yes            | 0       |



| DIZ | 'C9 | v   | 00 | :ne | C | D . |
|-----|-----|-----|----|-----|---|-----|
| ~I/ | L   | INJ | U  | סטנ | U | _   |

| BIT | FUNCTION                                 | ТҮРЕ  | DESCRIPTION                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-----|------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 13  | Flow Control<br>Protocol Error<br>Enable | RW    | When set, the Flow Control Protocol Error event is counted in ingress bad TLP packet counter at offset 620H.     | Yes            | 0       |
| 14  | Completion Timeout<br>Enable             | RW    | When set, the Completion Timeout event is counted in <u>ingress bad</u> TLP packet counter at offset 620H.       | Yes            | 0       |
| 15  | Completer Abort<br>Enable                | RW    | When set, the Completer Abort event is counted in <u>ingress bad TLP</u> packet counter at offset 620H.          | Yes            | 0       |
| 16  | Unexpected<br>Completion Enable          | RW    | When set, the Unexpected Completion event is counted in <u>ingress</u> bad TLP packet counter at offset 620H.    | Yes            | 0       |
| 17  | Receiver Overflow<br>Enable              | RW    | When set, the Receiver Overflow event is counted in <u>ingress bad</u> TLP packet counter at offset 620H.        | Yes            | 0       |
| 18  | Malformed TLP<br>Enable                  | RW    | When set, an event of Malformed TLP is counted in <u>ingress bad</u> TLP packet counter at offset 620H.          | Yes            | 0       |
| 19  | ECRC Error Enable                        | RW    | When set, an event of ECRC Error is counted in <u>ingress bad TLP</u> packet counter at offset 620H.             | Yes            | 0       |
| 20  | Unsupported Request<br>Error Enable      | RW    | When set, the Unsupported Request event is counted in <u>ingress bad</u> TLP packet counter at offset 620H.      | Yes            | 0       |
| 21  | ACS Violation<br>Enable                  | RW    | When set, the ACS Violation event is counted in <u>ingress bad TLP</u> packet counter at offset 620H.            | Yes            | 0       |
| 22  | Reserved                                 | RsvdP | Not support.                                                                                                     | Yes            | 0       |
| 23  | MC Blocked TLP<br>Enable                 | RW    | When set, the MC Blocked TLP event is counted in <u>ingress bad</u> TLP packet counter at offset 620H.           | Yes            | 0       |
| 24  | AtomicOp Egress<br>Blocked Enable        | RW    | When set, the AtomicOp Egress Blocked event is counted in <u>ingress</u> bad TLP packet counter at offset 620H.  | Yes            | 0       |
| 25  | Bad TLP Enable                           | RW    | When set, the event of Bad TLP has been received is counted in ingress bad TLP packet counter at offset 620H.    | Yes            | 0       |
| 26  | Bad DLLP Enable                          | RW    | When set, the event of Bad DLLP has been received is counted in ingress bad TLP packet counter at offset 620H.   | Yes            | 0       |
| 27  | REPLAY_NUM<br>Rollover Enable            | RW    | When set, the REPLAY_NUM Rollover event is counted in <u>ingress</u> bad TLP packet counter at offset 620H.      | Yes            | 0       |
| 28  | Replay Timer<br>Timeout Enable           | RW    | When set, the Replay Timer Timeout event is counted in <u>ingress</u> bad TLP packet counter at offset 620H.     | Yes            | 0       |
| 29  | Advisory Non-Fatal<br>Error Enable       | RW    | When set, the Advisory Non-Fatal Error event is counted in <u>ingress</u> bad TLP packet counter at offset 620H. | Yes            | 0       |
| 30  | One bit ECC Error<br>Enable              | RW    | When set, the One-bit ECC Error event is counted in <u>ingress bad</u> TLP packet counter at offset 620H.        | Yes            | 0       |
| 31  | Two bit ECC Error<br>Enable              | RW    | When set, the Two-bit ECC Error event is counted in <u>ingress bad</u> TLP packet counter at offset 620H.        | Yes            | 1       |

# 9.4.224 TRIGGER 1 MASK REGISTER - OFFSET 700h (Port 0 Only)

| BIT  | FUNCTION       | ТҮРЕ | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|---------------------------------------------------|----------------|------------|
| 31:0 | Trigger 1 Mask | RW   | Set "1" to enable corresponding offset 708h bits. | Yes            | 0000_0000h |

# 9.4.225 TRIGGER 2 MASK REGISTER - OFFSET 704h (Port 0 Only)

| BIT  | FUNCTION       | ТҮРЕ | DESCRIPTION                                       | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|---------------------------------------------------|----------------|------------|
| 31:0 | Trigger 2 Mask | RW   | Set "1" to enable corresponding offset 70Ch bits. | Yes            | 0000 0000h |

# 9.4.226 PATTERN 1 SETTING REGISTER - OFFSET 708h (Port 0 Only)

| BIT  | FUNCTION          | TYPE | DESCRIPTION                                                                      | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------|------|----------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Pattern 1 Setting | RW   | Set bit[31:0] pattern to match internal selected debug_out[31:0] by offset 710h. | Yes            | 0000_0000h |





# 9.4.227 PATTERN 2 SETTING REGISTER - OFFSET 70Ch (Port 0 Only)

| BIT  | FUNCTION          | ТҮРЕ | DESCRIPTION                                                                      | EEPROM/<br>I2C | DEFAULT    |
|------|-------------------|------|----------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Pattern 2 Setting | RW   | Set bit[31:0] pattern to match internal selected debug_out[31:0] by offset 714h. | Yes            | 0000_0000h |

# 9.4.228 TRIGGER 1 DEBUG\_OUT MODE SELECTION REGISTER – OFFSET 710h (Port 0 Only)

| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0   | Mode 1 Setting              | RW    | Used as debug_out mode_sel[4:0].  When offset 390h.bit[31]=0 (embedded LA) bit[4]=0, used for MAC debug out signals bit[4]=1 and bit[3:0]=0~14 are used for TLP debug out signals bit[4]=1 and bit[3:0]=15 are used for power saving debug signals  When offset 390h.bit[31]=1 (LTSSM flow) bit[4] is used to reset read/write counter | Yes            | 0_0000Ь |
| 7:5   | Reserved                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                           | No             | 000b    |
| 13:8  | Trigger 1 port<br>Selection | RW    | Used to set trigger 1 port.                                                                                                                                                                                                                                                                                                            | Yes            | 00_000b |
| 31:14 | Reserved                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                           | No             | 0_0h    |

# 9.4.229 TRIGGER 2 DEBUG\_OUT MODE SELECTION REGISTER – OFFSET 714h (Port 0 Only)

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION                      | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|----------------------------------|----------------|---------|
| 4:0   | Mode 2 Setting           | RW    | Used as debug_out mode_sel[4:0]. | Yes            | 0_0000b |
| 7:5   | Reserved                 | RsvdP | Not support.                     | No             | 000b    |
| 13:8  | Trigger 2 port selection | RW    | Used to set trigger 2 port.      | Yes            | 00_000b |
| 31:14 | Reserved                 | RsvdP | Not support.                     | No             | 0_0h    |

# 9.4.230 TRIGGER 1 AND/OR CONDITION SELECTION REGISTER – OFFSET 718h (Port 0 Only)

| BIT  | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|------------------------------------------------------------|----------------|---------|
| 0    | And/Or Select 1 | RW    | 0b: OR logical for trigger 1 1b: AND logical for trigger 1 | Yes            | 1       |
| 31:1 | Reserved        | RsvdP | Not support.                                               | No             | 0_0h    |

# 9.4.231 TRIGGER 2 AND/OR CONDITION SELECTION REGISTER – OFFSET 71Ch (Port 0 Only)

| BIT  | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|------------------------------------------------------------|----------------|---------|
| 0    | And/Or Select 2 | RW    | 0b: OR logical for trigger 1 1b: AND logical for trigger 1 | Yes            | 1       |
| 31:1 | Reserved        | RsvdP | Not support.                                               | No             | 0_0h    |



# 9.4.232 TRIGGER SELECT REGISTER - OFFSET 720h (Port 0 Only)

| BIT   | FUNCTION              | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0   | Trigger Select        | RW    | 000b: select offset 708h trigger pattern as trigger 001b: select offset 70Ch trigger pattern as trigger 010b: select offset 708h and 70Ch trigger patterns as trigger 011b: select offset 708h or 70Ch trigger pattern as trigger 100b: if offset 708h match then go to offset 70Ch trigger pattern Others: Reserved | Yes            | 000Ь    |
| 7:3   | Reserved              | RsvdP | Not support.                                                                                                                                                                                                                                                                                                         | No             | 0000_0b |
| 10:8  | External port trigger | RW    | Internal used only.                                                                                                                                                                                                                                                                                                  | Yes            | 000b    |
| 31:11 | Reserved              | RsvdP | Not support.                                                                                                                                                                                                                                                                                                         | No             | 0_0h    |

# 9.4.233 TRIGGER POSITION SELECTION REGISTER – OFFSET 724h (Port 0 Only)

| BIT  | FUNCTION                   | ТҮРЕ  | DESCRIPTION                                                                                 | EEPROM/<br>I2C | DEFAULT |
|------|----------------------------|-------|---------------------------------------------------------------------------------------------|----------------|---------|
| 6:0  | Trigger Position<br>Select | RW    | Used to select the trigger address, where 00h is from header (0%) and 7Fh is ending (100%). | Yes            | 20h     |
| 31:7 | Reserved                   | RsvdP | Not support.                                                                                | No             | 0_0h    |

# 9.4.234 TRIGGER COUNTER SETTING REGISTER – OFFSET 72Ch (Port 0 Only)

| BIT  | FUNCTION | TYPE  | DESCRIPTION                                                         | EEPROM/<br>I2C | DEFAULT   |
|------|----------|-------|---------------------------------------------------------------------|----------------|-----------|
| 3:0  | Counter  | RW    | Used to set trigger amount when trigger achieves the trigger count. | Yes            | 0h        |
| 31:4 | Reserved | RsvdP | Not support.                                                        | No             | 0000_000h |

# 9.4.235 TRIGGER START REGISTER - OFFSET 730h (Port 0 Only)

| BIT   | FUNCTION               | ТҮРЕ  | DESCRIPTION                       | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------|-------|-----------------------------------|----------------|---------|
| 0     | Trigger Start          | RW    | When set, start the trigger.      | Yes            | 0       |
| 1     | Debug_to_use_LA_<br>en | RW    | When set, enable debug to use LA. | Yes            | 0       |
| 15:2  | Reserved               | RsvdP | Not support.                      | No             | 0-0b    |
| 29:16 | Cycle Left             | RO    | Show how many cycles left.        | No             | 3FFFh   |
| 31:30 | Reserved               | RsvdP | Not support.                      | No             | 00b     |

# 9.4.236 READ WAVEFORM DATA REGISTER - OFFSET 734h (Port 0 Only)

| BIT  | FUNCTION              | ТҮРЕ | DESCRIPTION                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Read Waveform<br>Data | RO   | Used tooutput embedded debug memory data.  Total 4096 cycles can be read and read out is in sequence from cycle 0. Each offset 734h read command will advance 1 cycle automatically. | No             | 0000_0000h |

# 9.4.237 SAMPLE RATE SETTING REGISTER - OFFSET 738h (Port 0 Only)

| BIT  | FUNCTION            | TYPE  | DESCRIPTION                                                                                                              | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------|-------|--------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 3:0  | Sample Rate Setting | RW    | Used to set the embedded LA sampling rate.  Oh: 500MHz sampling rate  1h: 250MHz sampling rate  2h: 125MHz sampling rate | Yes            | 0000_0000h |
| 31:4 | Reserved            | RsvdP | Not support.                                                                                                             | No             | 0-0h       |





# 9.4.238 WAVEFORM OUTPUT PORT SELECT REGISTER – OFFSET 73Ch (Port 0 Only)

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                                                                   | EEPROM/<br>I2C | DEFAULT  |
|-------|-------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|
| 5:0   | Waveform Output<br>Port Select      | RW    | Used to select which port's debug_out[23:17;15:12;9:0] can be dumped into embedded debug memory.                                              | Yes            | 00_0000ь |
| 7:6   | Reserved                            | RsvdP | Not support.                                                                                                                                  | No             | 0-0h     |
| 12:8  | Waveform Output<br>Model_Sel Select | RW    | Used to select which model_sel[4:0] debug_out can be dumped into embedded debug memory.                                                       | Yes            | 0-0b     |
| 15:13 | Reserved                            | RsvdP | Not support.                                                                                                                                  | No             | 000b     |
| 16    | Switch Output Singal<br>Source      | RW    | When set, it will switch debug_mode GPIO[23:17;15:12;9:0] output signal source from internal debug_out to debug memory stored debug_out data. | Yes            | 0        |
| 17    | Enable User-Defined<br>Mode         | RW    | When set, it will select internal debug_out port_sel/mode_sel to bit[5:0]/bit[12:8] port_sel/mode_sel value.                                  | Yes            | 0        |
| 18    | PORT_GOOD<br>Setting                | RW    | When set, it will switch PORT_GOOD_L[7:4;1:0] output from original link status to internal error status.                                      | Yes            | 0        |
| 31:19 | Reserved                            | RsvdP | Not support.                                                                                                                                  | No             | 0-0h     |

# 9.4.239 WAVEFORM READ EVENT RESET REGISTER - OFFSET 748h (Port 0 Only)

| BIT  | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                                                  | EEPROM/<br>I2C | DEFAULT |
|------|-----------------------------|-------|----------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Back to waveform by CFG/I2C | WO    | When set, the read point will back to the header of the waveform.  Reading returns 0 always. | Yes            | 0       |
| 31:1 | Reserved                    | RsvdP | Not support.                                                                                 | No             | 0-0h    |

# 9.4.240 DUMP MEMORY TO GPIO RATE CONTROL REGISTER – OFFSET 74Ch (Port 0 Only)

| BIT  | FUNCTION                                      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|------|-----------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0  | Dump Waveform to<br>LA Sample Rate<br>Setting | RW    | Used to set the debug memory 32 bits data output to GPIO[23:17;15:12;9:0] rate.  Oh: output to GPIO[23:17;15:12;9:0] as 500MHz clock rate 1h: output to GPIO[23:17;15:12;9:0] as 250HHz clock rate 2h: output to GPIO[23:17;15:12;9:0] as 125MHz clock rate | Yes            | 0h      |
| 31:4 | Reserved                                      | RsvdP | Not support.                                                                                                                                                                                                                                                | No             | 0-0h    |

# 9.4.241 DUMP WAVEFORM START REGISTER - OFFSET 750h (Port 0 Only)

| BIT  | FUNCTION               | ТҮРЕ  | DESCRIPTION                             | EEPROM/<br>I2C | DEFAULT |
|------|------------------------|-------|-----------------------------------------|----------------|---------|
| 0    | Dump Waveform<br>Start | RW    | When set, start to dump waveform to LA. | Yes            | 0       |
| 31:1 | Reserved               | RsvdP | Not support.                            | No             | 0-0h    |

# 9.4.242 FREE RUN BUTTON REGISTER - OFFSET 754h (Port 0 Only)

| BIT  | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Free Run Button | RW    | When set, debug memory will store pre-defined internal debug_out[23:17;15:12;9:0] data, and output to GPIO[23:17;15:12;9:0] automatically. | Yes            | 0       |
| 31:1 | Reserved        | RsvdP | Not support.                                                                                                                               | No             | 0-0h    |





# 9.4.243 VENDOR SPECIFIC CAPABILITIES REGISTER - OFFSET 900h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 000Bh to indicate that this is PCI express extended capability register for vendor specific. | No             | 000Bh   |
| 19:16 | Capability Version          | RO   | Read as 1h.                                                                                          | No             | 1h      |
| 31:20 | Next Capability Offset      | RO   | Read as 000h. No other ECP registers.                                                                | Yes            | 000h    |

#### 9.4.244 VENDOR SPECIFIC HEADER REGISTER - OFFSET 904h

| BIT   | FUNCTION    | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | VSEC ID     | RO   | This field is a vendor-defined ID number that indicates the nature and format of the VSEC structure. | No             | 0001h   |
| 19:16 | VSEC Rev    | RO   | This field is a vendor-defined version number that indicates the version of the VSEC structure.      | No             | 0h      |
| 31:20 | VSEC Length | RO   | This field indicates the number of bytes in the entire VSEC structure.                               | No             | 280h    |

#### 9.4.245 BTR 2 REGISTER - OFFSET 908h

| BIT   | FUNCTION                            | TYPE  | DESCRIPTION                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | 3DW Address Space                   | RW    | 0b: the translated TLP header is in 4DW format 1b: the translated TLP header is in 3DW format                                                                                                                          | Yes            | 0       |
| 19:1  | Reserved                            | RsvdP | Not support.                                                                                                                                                                                                           | No             | 0_0000h |
| 31:20 | Memory BAR 2<br>Address Translation | RW    | This is the destination base address for Direct Address Translation.  Valid when BAR 2 is enabled (offset E8h[31]=1).  Please note that the source base address used in DAT is defined in BAR 2 located at offset 18h. | Yes            | 000h    |

# 9.4.246 BTR 3 REGISTER - OFFSET 90Ch

| BIT                                    | FUNCTION      | ТҮРЕ                                                                                                             | DESCRIPTION  | DESCRIPTION                                                                                                      |                                                 | DEFAULT |       |
|----------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------|-------|
| 17.0                                   | 17:0 Reserved | RsvdP                                                                                                            | E8h[2:1]=00b | Not support                                                                                                      | v                                               | 0001    |       |
| 17:0                                   |               | RW <u>E8h[2:1]</u> =10b                                                                                          | E8h[2:1]=10b | BAR2/3 are used as a 64-bit source BAR, the bit[31:0] are used as the upper 32-bits of destination base address. | Yes                                             | 000h    |       |
| 21.10                                  | Memory BAR 3  | Memory BAR 3                                                                                                     | DW           | E8h[2:1]=00b                                                                                                     | Valid when BAR 3 is enabled (offset ECh[31]=1). | V       | 0001- |
| 31:18 Memory BAR 3 Address Translation | E8h[2:1]=10b  | BAR2/3 are used as a 64-bit source BAR, the bit[31:0] are used as the upper 32-bits of destination base address. | Yes          | 000h                                                                                                             |                                                 |         |       |

# 9.4.247 BTR 4 REGISTER - OFFSET 910h

| BIT   | FUNCTION                            | TYPE  | DESCRIPTION                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | 3DW Address Space                   | RW    | 0b: the translated TLP header is in 4DW format 1b: the translated TLP header is in 3DW format                         | Yes            | 0       |
| 19:1  | Reserved                            | RsvdP | Not support.                                                                                                          | No             | 0_0000h |
| 31:20 | Memory BAR 4<br>Address Translation | RW    | This is the destination base address for Direct Address Translation.  Valid when BAR 4 is enabled (offset F0h[31]=1). | Yes            | 000h    |





| BIT | FUNCTION | ТҮРЕ | DESCRIPTION                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-----|----------|------|------------------------------------------------------------------------------------------------|----------------|---------|
|     |          |      | Please note that the source base address used in DAT is defined in BAR 4 located at offset 20h |                |         |

#### 9.4.248 BTR 5 REGISTER - OFFSET 914h

| BIT   | FUNCTION                                  | TYPE                    | DESCRIPTION                                                                                                      | DESCRIPTION                                                                                                      |                                                 | DEFAULT |      |
|-------|-------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------|------|
| 40.0  |                                           | RsvdP                   | <u>F0h[2:1]</u> =00b                                                                                             | Not support.                                                                                                     | No/Yes                                          | 000h    |      |
| 19:0  | Reserved                                  | RW                      | <u>F0h[2:1]</u> =10b                                                                                             | BAR4/5 are used as a 64-bit source BAR, the bit[31:0] are used as the upper 32-bits of destination base address. |                                                 |         |      |
| 21.20 | 31:20 Memory BAR 5<br>Address Translation | Memory BAR 5            | DW                                                                                                               | <u>F0h[2:1]</u> =00b                                                                                             | Valid when BAR 5 is enabled (offset F4h[31]=1). | Yes     | 000h |
| 31:20 |                                           | RW <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit source BAR, the bit[31:0] are used as the upper 32-bits of destination base address. | Tes                                                                                                              | OOON                                            |         |      |

#### 9.4.249 ADDRESS LUT ACCESS ADDRESS REGISTER - OFFSET 918h

| BIT   | FUNCTION | ТҮРЕ  | DESCRIPTION                                                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 6:0   | Index    | RW    | Used to indicate the LUT Entry number.  In Generic CDLEP mode, all of entries (128) are allocated for address translation based upon BAR2/3. | Yes            | 00h     |
| 7     | Reserved | RsvdP | Not support.                                                                                                                                 | No             | 0b      |
| 8     | Command  | WO    | 0b: Read command 1b: Write command  Return '0' when read always.                                                                             | Yes            | 0       |
| 31: 9 | Reserved | RsvdP | Not support                                                                                                                                  | No             | 0-0h    |

# 9.4.250 ADDRESS LUT ACCESS DATA 0 REGISTER - OFFSET 91Ch

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTION                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|-------|--------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | 3DW Address Space | RW    | 0b: the translated TLP header is in 4DW format<br>1b: the translated TLP header is in 3DW format | Yes            | 0       |
| 4:1   | Domain ID         | RW    | Used to indicate the destination port's domain id.                                               | Yes            | 0000b   |
| 12:5  | Reserved          | RsvdP | Not support                                                                                      | No             | 0-0b    |
| 31:13 | LUT Data[18:0]    | RW    | Used to indicate the destination base address for address translation in 32-bit address domain.  | Yes            | 0-0h    |

#### 9.4.251 ADDRESS LUT ACCESS DATA 1 REGISTER - OFFSET 920h

| BIT  | FUNCTION        | TYPE | DESCRIPTION                                                                           | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------|------|---------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | LUT HData[31:0] | RW   | Used to indicate the higher 32-bit destination base address in 64-bit address domain. | Yes            | 0000_0000h |

# 9.4.252 REQ ID/DOMAIN LUT 0 - 15- OFFSET 924h to 960h

These 16 32-bit registers construct a Requester ID (RID) look-up table storing the RID of TLP issued from Remote host, which connected to the CDLEP port directly. The table content can be either built by hardware automatically or written by software of management CPU. There are control signals defined in the 14<sup>th</sup> and 15<sup>th</sup> bits of Device





<u>Configuration 2 Register at offset 50Ch of Port 0</u> to decide RID LUT build-up mechanism for CDLEP P0 and CDLEP P4 respectively.

Table 9-6 16-Bit REQ ID/Domain LUT Entry 0-63 Register Locations

| CFG_OFFSET | ID/DomainLUT Entry_n | CFG_OFFSET | ID/Domain LUT Entry_n |
|------------|----------------------|------------|-----------------------|
| 924h       | 0                    | 944h       | 8                     |
| 928h       | 1                    | 948h       | 9                     |
| 92Ch       | 2                    | 94Ch       | 10                    |
| 930h       | 3                    | 950h       | 11                    |
| 934h       | 4                    | 954h       | 12                    |
| 938h       | 5                    | 958h       | 13                    |
| 93Ch       | 6                    | 95Ch       | 14                    |
| 940h       | 7                    | 960h       | 15                    |

Table 9-7 16-Bit REQ ID/Domain LUT Entry\_n (n=0 through 15)

| BIT   | FUNCTION | ТҮРЕ     | DESCRIPTION                                        |                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|----------|----------|----------------------------------------------------|---------------------------------------------------|----------------|---------|
| 15.0  | p. 115   | RW       | 50Ch[14] / 50Ch[15] = 0                            | bit[2:0]: function number                         | **             | 00001   |
| 15:0  | ReqID    | RO       | 50Ch[14] / 50Ch[15] = 1                            | bit[7:3]: device number<br>bit[15:8]: bus number  | Yes            | 0000h   |
| 30:16 | Reserved | RsvdP    | Not support.                                       |                                                   | No             | 0-0b    |
| 31    | Valid    | RW<br>RO | 50Ch[14] / 50Ch[15] = 0<br>50Ch[14] / 50Ch[15] = 1 | 0b: the entry is not valid 1b: the entry is valid | Yes            | 0       |

#### 9.4.253 CAPTURED BUS ID for DOMAIN 0 to 1 - OFFSET 994h

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTION                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|-------|---------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Dom. 0 Bus Number | RW    | To set the captured bus number for Domain 0 as a destination Bus Number in RID translation. | Yes            | 00h     |
| 15:8  | Dom. 1 Bus Number | RW    | To set the captured bus number for Domain 1 as a destination Bus Number in RID translation. | Yes            | 00h     |
| 31:16 | Reserved          | RsvdP | Not support.                                                                                | No             | 0000h   |

# 9.4.254 DOOR BELL IRQ SET REGISTER - OFFSET 9C4h

| BIT  | FUNCTION | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Set IRQ  | RW1S | Set link interface IRQ.  If any of 32 bits is set and the corresponding bit in Door Bell IRQ register is not set, an interrupt will be issued in the link interface to remote host. Writing"0" to this register does not take any effect.  Interrupt can be in either INTx or MSI or MSI-X format depending on how system enabling which type of interrupts mechanism. | Yes            | 0000_0000h |

#### 9.4.255 DOOR BELL IRQ CLEAR REGISTER - OFFSET 9C8h

| BIT  | FUNCTION  | TYPE | DESCRIPTION                                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT    |
|------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Clear IRQ | RW1C | Clear link interface IRQ.  Writing"1" to the bit whose corresponding bit is set in 9C4h will clear the bit. If INTx mechanism is chosen, an INTx deassert message will be generated.  Writing"0" to this register does not take any effect. | Yes            | 0000_0000h |





### 9.4.256 DOOR BELL IRQ MASK SET REGISTER - OFFSET 9CCh

| BIT  | FUNCTION     | TYPE | DESCRIPTION                                                                                                                                                                                       | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Set IRQ Mask | RW1S | Set link interface interrupt IRQ mask.  Writing"1" to the bit whose corresponding bit in 9C4h for generating interrupt will be masked out.  Writing"0" to this register does not take any effect. | Yes            | FFFF_FFFFh |

#### 9.4.257 DOOR BELL IRQ MASK CLEAR REGISTER - OFFSET 9D0h

| BIT  | FUNCTION       | TYPE | DESCRIPTION                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Clear IRQ Mask | RW1C | Clear link interface interrupt IRQ mask.  Writing "1" to the bit whose corresponding bit in 9C4h for generating interrupt will not be masked out.  Writing "0" to this register does not take any effect. | Yes            | FFFF_FFFFh |

#### 9.4.258 SCRATCHPAD 0 REGISTER - OFFSET 9E4h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 0 | RW   | Scratchpad 0 register. | No/Yes         | 0000_0000h |

### 9.4.259 SCRATCHPAD 1 REGISTER - OFFSET 9E8h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 1 | RW   | Scratchpad 1 register. | No/Yes         | 0000_0000h |

#### 9.4.260 SCRATCHPAD 2 REGISTER - OFFSET 9ECh

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 2 | RW   | Scratchpad 2 register. | No/Yes         | 0000_0000h |

#### 9.4.261 SCRATCHPAD 3 REGISTER - OFFSET 9F0h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 3 | RW   | Scratchpad 3 register. | No/Yes         | 0000_0000h |

#### 9.4.262 SCRATCHPAD 4 REGISTER - OFFSET 9F4h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 4 | RW   | Scratchpad 4 register. | No/Yes         | 0000_0000h |

#### 9.4.263 SCRATCHPAD 5 REGISTER - OFFSET 9F8h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 5 | RW   | Scratchpad 5 register. | No/Yes         | 0000_0000h |





# 9.4.264 SCRATCHPAD 6 REGISTER - OFFSET 9FCh

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 6 | RW   | Scratchpad 6 register. | No/Yes         | 0000_0000h |

#### 9.4.265 SCRATCHPAD 7 REGISTER - OFFSET A00h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 7 | RW   | Scratchpad 7 register. | No/Yes         | 0000_0000h |

# 9.4.266 CDEP DATA 0 REGISTER - OFFSET A04h

| BIT   | FUNCTION         | TYPE  | DESCRIPTION                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|-------|--------------------------------------------------------------------------|----------------|---------|
| 7:0   | Bus Number       | RO    | Used to save the bus number for the CDEP.                                | No             | 00h     |
| 10:8  | Reserved         | RsvdP | Not support.                                                             | No             | 000b    |
| 11    | Reserved         | RsvdP | Not support.                                                             | No             | 0       |
| 15:12 | Source Domain ID | RO    | Used to save the source domain id.                                       | No             | 0000b   |
| 17:16 | CD Mode          | RO    | Used to save the status for Device Configuration CD Mode.                | No             | 00b     |
| 18    | CDEP Status      | RO    | Used to indicate CDEP status  1b: CDEP is enabled.  0b: CDEP is disabled | No             | 0       |
| 19    | CDEP Type        | RO    | 0b: CDLEP<br>1b: CDVEP                                                   | No             | 0       |
| 31:19 | Reserved         | RsvdP | Not support.                                                             | No             | 0-0b    |

#### 9.4.267 CDEP DATA 1 REGISTER - OFFSET A08h

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | R_Host Request ID | RO    | Used to indate remote host requester ID, which is captured during enumeration.                                                                                                                               | No             | 0000h   |
| 30:16 | Reserved          | RsvdP | Not support.                                                                                                                                                                                                 | No             | 0000h   |
| 31    | CDEP link enabled | RO    | When set, the link between remote host and CDLEP port is enabled. Once link is up, the configuration and memory commands will be sent to main host via message queue or cross-domain translated transaction. | Yes            | 0       |

# 9.4.268 SQ/CQ POINTER CONTROL AND STATUS REGISTER - OFFSET A0Ch

| BIT  | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|------|-----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|      |                             |      | Notify CDLEP the depth of submission queue. The queue is allocatded in the physical memory of Main Host.                                                                                                                                                                   |                |         |
| 1:0  | SQ Depth                    | RW   | 00: 8 entries 01: 16 entries 10: 32 entries 11: Not defined                                                                                                                                                                                                                | No             | 00Ь     |
| 6:2  | SQ Tail Index               | RO   | Indicate the current Tail pointer maintained by CDLEP  For each transaction met the overlay range and converted into a message going out to Main Host, the index will be increased by one and finally reset to zero after hitting to the SQ depth.                         | No             | 00000Ь  |
| 10:7 | SQ Buffer Fullness<br>Level | RO   | Indicate the current fullness levelin the SQ buffer located at CDLEP.  For any new message that written into the SQ buffer temporarily, the level will be moved up by one. If the message read out from the SQ buffer, the level will be moved down by one. When the value | No             | 0000Ь   |



| BIT   | FUNCTION                       | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|       |                                |       | equals to "8h", it means the SQ buffer is full.                                                                                                                                                                                                                                                                                                                     |                |         |
| 15:11 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                        | No             | 00h     |
| 19:16 | MMIO_VAL<br>FIFOFullness Level | RO    | Indicate the current fullness level for MMIO_VAL FIFO located at CDLEP.  If the retured CQ message containing MMIO_VAL, it will be stored in the MMIO_VAL FIFO temporarily and the index will be moved up by one. If the message leaving the MMIO_VAL FIFO, the index will be moved down by one. When the value equals to "8h", it means the MMIO_VAL FIFO is full. | No             | 0000Ь   |
| 31:20 | Reserved                       | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                        | No             | 000h    |

# 9.4.269 SQ TAIL BASE POINTER [31:0] REGISTER - OFFSET A10h

| BIT  | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | SQ Tail Base<br>Pointer_L | RW   | Point to the tail base location of SQ, bit[31:0].  Main Host has toprogram its SQ tail pointer register, which is the base address of the SQ maintained by Main Host. So the switch can deliver the message to the correct location. | No             | 0000_0000h |

# 9.4.270 SQ TAIL BASE POINTER [63:32] REGISTER - OFFSET A14h

| BIT  | FUNCTION                  | TYPE | DESCRIPTION                                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | SQ Tail Base<br>Pointer_H | RW   | Point to the tail base location of SQ, bit[63:32].  Main Host has to program its SQ tail pointer register, which is the base address of the SQ maintained by Main Host. So the switch can deliver the message to the correct location. | No             | 0000_0000h |

# 9.4.271 CQ HEADER LOCATION[31:0] REGISTER - OFFSET A18h

| BIT  | FUNCTION               | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT    |
|------|------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | CQ Header<br>Pointer_L | RW   | Point to location for CQ MMIO, bit[31:0].  Main Host has to program its CQ header pointer register, which always points to the head of CQ maintained by the switch.  This pointer must be in sync with one of the CD Port CQ Header locations that belong to the same remote host domain. | No             | 0000_0000h |

# 9.4.272 CQ HEADER LOCATION[63:32] REGISTER - OFFSET A1Ch

| BIT  | FUNCTION               | ТҮРЕ | DESCRIPTION                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT    |
|------|------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | CQ Header<br>Pointer_H | RW   | Point to location for CQ MMIO, bit[63:32].  Main Host has to program its CQ header pointer register, which always points to the head of CQ maintained by the switch. | No             | 0000_0000h |

### 9.4.273 UNCORRECTABLE FATAL ERROR LINK RESET REGISTER - OFFSET A28h

| BIT | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                               | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------|-------|---------------------------------------------------------------------------|----------------|---------|
| 3:0 | Reserved                    | RsvdP | Not support.                                                              | No             | 0000b   |
| 4   | Data Link Protocol<br>Error | RW    | When set, a fatal the Data Link Protocol Error event will reset the link. | Yes            | 0       |
| 5   | Surprise Down Error         | RW    | When set, a fatal Surprise Down Error event will reset the link.          | Yes            | 0       |





PI7C9X3G606GP

| BIT   | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------|-------|--------------------------------------------------------------------------|----------------|---------|
| 11:6  | Reserved                       | RsvdP | Not support.                                                             | No             | 0-0b    |
| 12    | Poisoned TLP                   | RW    | When set, a fatal DP will reset the link.                                | Yes            | 0       |
| 13    | Flow Control<br>Protocol Error | RW    | When set, a fatal Flow Control Protocol Error event will reset the link. | Yes            | 0       |
| 14    | Completion Timeout             | RW    | When set, a fatal Completion Timeout event will reset the link.          | Yes            | 0       |
| 15    | Completer Abort                | RW    | When set, a fatal Completer Abort event will reset the link.             | Yes            | 0       |
| 16    | Unexpected<br>Completion       | RW    | When set, a fatal Unexpected Completion event will reset the link.       | Yes            | 0       |
| 17    | Receiver Overflow              | RW    | When set, a fatal Receiver Overflow event will reset the link.           | Yes            | 0       |
| 18    | Malformed TLP                  | RW    | When set, a fatal event of Malformed TLP will reset the link.            | Yes            | 0       |
| 19    | ECRC Error                     | RW    | When set, a fatal event of ECRC Error will reset the link.               | Yes            | 0       |
| 20    | Unsupported Request<br>Error   | RW    | When set, a fatal Unsupported Request even will reset the link.          | Yes            | 0       |
| 21    | ACS Violation                  | RW    | When set, a fatal ACS even will reset the link.                          | Yes            | 0       |
| 22    | Internal Error                 | RW    | When set, a fatal Internal Error event will reset the link.              | Yes            | 0       |
| 23    | MC Blocked TLP                 | RW    | When set, a fatal MC Blocked TLP event will reset the link.              | Yes            | 0       |
| 24    | AtomicOp Egress<br>Blocked     | RW    | When set, a fatal AtomicOp Egress Blocked event will reset the link.     | Yes            | 0       |
| 31:25 | Reserved                       | RsvdP | Not support.                                                             | No             | 0       |

# 9.4.274 SYNC. CDVEP UNCORRECTABLE ERROR STATUS REGISTER – OFFSET A2Ch

| BIT  | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                         | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------------|-------|-----------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Status                 | RW    | When set, indicates that the Training Error event has occurred.<br>Retuen '0' when read.            | Yes            | 0       |
| 3:1  | Reserved                              | RsvdP | Not support.                                                                                        | No             | 000     |
| 4    | Data Link Protocol<br>Error Status    | RW    | When set, indicates that the Data Link Protocol Error event has occurred.  Retuen '0' when read.    | Yes            | 0       |
| 5    | Surprise Down Error<br>Status         | RW    | When set, indicates that the Surprise Down Error event has occurred.  Retuen '0' when read.         | Yes            | 0       |
| 11:6 | Reserved                              | RsvdP | Not support.                                                                                        | No             | 0-0b    |
| 12   | Poisoned TLP Status                   | RW    | When set, indicates that a Poisoned TLP has been received or generated.  Retuen '0' when read.      | Yes            | 0       |
| 13   | Flow Control<br>Protocol Error Status | RW    | When set, indicates that the Flow Control Protocol Error event has occurred.  Retuen '0' when read. | Yes            | 0       |
| 14   | Completion Timeout<br>Status          | RW    | When set, indicates that the Completion Timeout event has occurred.  Retuen '0' when read.          | Yes            | 0       |
| 15   | Completer<br>AbortStatus              | RW    | When set, indicates that the Completer Abort event has occurred. Retuen '0' when read.              | Yes            | 0       |
| 16   | Unexpected<br>Completion Status       | RW    | When set, indicates that the Unexpected Completion event has occurred.  Retuen '0' when read.       | Yes            | 0       |
| 17   | Receiver Overflow<br>Status           | RW    | When set, indicates that the Receiver Overflow event has occurred.<br>Retuen '0' when read.         | Yes            | 0       |
| 18   | Malformed TLP<br>Status               | RW    | When set, indicates that a Malformed TLP has been received.<br>Retuen '0' when read.                | Yes            | 0       |
| 19   | ECRC Error Status                     | RW    | When set, indicates that an ECRC Error has been detected.<br>Retuen '0' when read.                  | Yes            | 0       |
| 20   | Unsupported Request<br>Error Status   | RW    | When set, indicates that an Unsupported Request event has occurred.  Retuen '0' when read.          | Yes            | 0       |
| 21   | ACS Violation Status                  | RW    | When set, indicates that an ACS Violation event has occurred.<br>Retuen '0' when read.              | Yes            | 0       |
| 22   | Internal Error Status                 | RW    | When set, indicates that an Internal Error has occurred.<br>Retuen '0' when read.                   | Yes            | 0       |



| BIT   | FUNCTION                          | ТҮРЕ  | DESCRIPTION                                                                                    | EEPROM/<br>I2C | DEFAULT   |
|-------|-----------------------------------|-------|------------------------------------------------------------------------------------------------|----------------|-----------|
| 23    | MC Blocked TLP<br>Status          | RW    | When set, indicates that an MC Blocked TLP event has occurred.<br>Retuen '0' when read.        | Yes            | 0         |
| 24    | AtomicOp Egress<br>Blocked Status | RW    | When set, indicates that an AtomicOp Egress Blocked event has occurred.  Retuen '0' when read. | Yes            | 0         |
| 30:25 | Reserved                          | RsvdP | Not support.                                                                                   | No             | 0000_000b |
| 31    | RW test bit                       | RW    | RW test use.                                                                                   | Yes            | 0         |

#### 9.4.275 Source ID LUT 0 - 7 - OFFSET A80h to A9Ch

These 8 32-bit registers construct a Source ID look-up table storing the ID pointed to the switch where the requester is located at. Also, there are two bits of each entry to indicate if the requester is an embedded DMA function. The table content is programmed by management CPU. These 8 entries identified by index numbers  $(0 \sim 7)$  represent the distinct Source ID and the associated DMA attributes.

Table 9-8 5-Bit Synthesized ID LUT Entry 0-15 Register Locations

| CFG_OFFSET | STID LUT Entry_n |
|------------|------------------|
| A80h       | 0                |
| A84h       | 1                |
| A88h       | 2                |
| A8Ch       | 3                |
| A90h       | 4                |
| A94h       | 5                |
| A98h       | 6                |
| A9Ch       | 7                |

Table 9-9 5-Bit Source ID LUT Entry\_n (n=0 through 7)

| BIT  | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | DMA Requester   | RW    | Ob: The requester is an embedded DMA engine  Ob: The requester is a bus master outside of the switch  1b: The requester is an DMA engine inside of the switch                   | Yes            | 0000h   |
| 1    | DMA Function ID | RW    | If the requester is a DMA engine (i.e. Bit-0 is set), it needs to decide what is the function ID of DMA engine in a source switch.  There are two DMA functions in this switch. | Yes            | 0000h   |
| 4:2  | Source ID       | RW    | Indicate the ID pointed to the switch at where the requester is located.  The valid ID number is 0.                                                                             | Yes            | 0000h   |
| 31:5 | Reserved        | RsvdP | Not support.                                                                                                                                                                    | No             | 0-0b    |





# 9.5 CDVEP CONFIGURATION REGISTERS

When the port of the Switch is set to operate at cross-domain end point mode, it is represented by an Other Bridge that implements type 0 configuration space header. The following table details the allocation of the register fields of the PCI 2.3 compatible type 1 configuration space header.

| 31 –24        | 23 – 16                             | 15 – 8                   | 7 –0                        | BYTE OFFSET      |  |  |  |  |  |  |
|---------------|-------------------------------------|--------------------------|-----------------------------|------------------|--|--|--|--|--|--|
| D             | evice ID                            | Vend                     | or ID                       | 00h              |  |  |  |  |  |  |
| Prin          | nary Status                         | Com                      | mand                        | 04h              |  |  |  |  |  |  |
|               | Class Code                          |                          | Revision ID                 | 08h              |  |  |  |  |  |  |
| Reserved      | Header Type                         | Primary Latency Timer    | Cache Line Size             | 0Ch              |  |  |  |  |  |  |
| reserved      |                                     | IR 0                     | <u>Sautio Emio Billo</u>    | 10h              |  |  |  |  |  |  |
|               |                                     | .R 1                     |                             | 14h              |  |  |  |  |  |  |
|               |                                     | R 2                      |                             | 18h              |  |  |  |  |  |  |
|               |                                     | R 3                      |                             | 1Ch              |  |  |  |  |  |  |
|               | BAR 4                               |                          |                             |                  |  |  |  |  |  |  |
|               |                                     | <u>R 5</u>               |                             | 20h<br>24h       |  |  |  |  |  |  |
|               |                                     | erved                    |                             | 28h              |  |  |  |  |  |  |
|               | SSID                                | SSV                      | VID                         | 2Ch              |  |  |  |  |  |  |
|               |                                     | erved                    | VID                         | 30h              |  |  |  |  |  |  |
|               |                                     | erved                    | Completition Delintento 40h | 34h              |  |  |  |  |  |  |
|               | Reserved                            | 1                        | Capability Pointer to 40h   |                  |  |  |  |  |  |  |
|               |                                     | erved                    | *                           | 38h              |  |  |  |  |  |  |
|               | leserved                            | Interrupt Pin            | Interrupt Line              | 3Ch              |  |  |  |  |  |  |
|               | gement Capabilities                 | Next Item Pointer=48h    | Capability ID=01h           | 40h              |  |  |  |  |  |  |
| PM Data       | PPB Support Extensions              |                          | gement Data                 | 44h              |  |  |  |  |  |  |
| Mess          | age Control                         | Next Item Pointer=68h    | Capability ID=05h           | 48h              |  |  |  |  |  |  |
|               |                                     | Address                  |                             | 4Ch              |  |  |  |  |  |  |
|               |                                     | pper Address             |                             | 50h              |  |  |  |  |  |  |
| R             | eserved                             | Messag                   | ge Data                     | 54h              |  |  |  |  |  |  |
|               |                                     | <u>Mask</u>              |                             | 58h              |  |  |  |  |  |  |
|               | MSI P                               | ending                   |                             | 5Ch              |  |  |  |  |  |  |
|               | Rese                                | erved                    |                             | 60h – 64h        |  |  |  |  |  |  |
| PCI Express ( | Capabilities Register               | Next Item Pointer=A4h    | Capability ID=10h           | 68h              |  |  |  |  |  |  |
|               | Device C                            | <u>apabilities</u>       |                             | 6Ch              |  |  |  |  |  |  |
| Dev           | vice Status                         | Device                   | Control                     | 70h              |  |  |  |  |  |  |
|               | Link Ca                             | pabilities               |                             | 74h              |  |  |  |  |  |  |
| Li            | nk Status                           | Link C                   | 78h                         |                  |  |  |  |  |  |  |
|               | Slot Car                            | <u>pabilities</u>        |                             | 7Ch              |  |  |  |  |  |  |
| SI            | ot Status                           |                          | Control                     | 80h              |  |  |  |  |  |  |
| _             |                                     | erved                    |                             | 84h-88h          |  |  |  |  |  |  |
|               |                                     | pabilities 2             |                             | 8Ch              |  |  |  |  |  |  |
| Devi          | ice Status 2                        | Device (                 | Control 2                   | 90h              |  |  |  |  |  |  |
|               |                                     | abilities 2              | 94h                         |                  |  |  |  |  |  |  |
| Lin           | k Status 2                          |                          | ontrol 2                    | 98h              |  |  |  |  |  |  |
|               |                                     | abilities 2              |                             | 9Ch              |  |  |  |  |  |  |
| Slo           | ot Status 2                         |                          | ontrol 2                    | A0h              |  |  |  |  |  |  |
|               | leserved                            | Next Item Pointer=B0h    | SSID/SSVID                  | A4h              |  |  |  |  |  |  |
|               | iosof vod                           | TVEXT REIN T OMICE - BON | Capability ID=0Dh           | 71111            |  |  |  |  |  |  |
|               | SSID                                | 122                      | VID                         | A8h              |  |  |  |  |  |  |
|               |                                     | erved                    |                             | ACh              |  |  |  |  |  |  |
| MCI           | -X Control                          | Next Item Pointer=C8h    | MSI-X                       | B0h              |  |  |  |  |  |  |
| WIST          | -A Control                          | Next Item I omter=Con    | Capability ID=11h           | DOII             |  |  |  |  |  |  |
|               | MSI-X Table O                       | ffset / Table BIR        | Cupucinty ID=1111           | B4h              |  |  |  |  |  |  |
|               | B8h                                 |                          |                             |                  |  |  |  |  |  |  |
|               | MSI-X PBA Offset / PBA BIR Reserved |                          |                             |                  |  |  |  |  |  |  |
|               |                                     | Next Item Pointer=00h    | Vendor Specific             | BCh – C4h<br>C8h |  |  |  |  |  |  |
|               | <u>Length</u>                       | Next Rem Pointer=00f     | Capability ID=09h           | Coll             |  |  |  |  |  |  |
|               | Reserved                            |                          |                             |                  |  |  |  |  |  |  |
|               | Reserved BAR 0-1 Configuration      |                          |                             |                  |  |  |  |  |  |  |
|               |                                     |                          |                             | E4h              |  |  |  |  |  |  |
|               |                                     | ation for CDVEP          |                             | E8h              |  |  |  |  |  |  |
|               |                                     | ration for CDVEP         |                             | ECh              |  |  |  |  |  |  |
|               |                                     | ation for CDVEP          |                             | F0h              |  |  |  |  |  |  |
|               | BAR 4-5 Configu                     | ration for CDVEP         |                             | F4h              |  |  |  |  |  |  |





| 31 –24 | 23 – 16   | 15 – 8 | 7 –0 | BYTE OFFSET |
|--------|-----------|--------|------|-------------|
|        | F8h - FCh |        |      |             |

Other than the PCI 2.3 compatible configuration space header, the Switch also implements PCI express extended configuration space header, which includes advanced error reporting, virtual channel, and power budgeting capability registers. The following table details the allocation of the register fields of PCI express extended capability space header. The first extended capability always begins at offset 100h with a PCI Express Enhanced Capability header and the rest of capabilities are located at an offset greater than 0FFh relative to the beginning of PCI compatible configuration space.

| 31 –24                | 23 –                     | 16                     | 15 - 8               | 7 –0                | BYTE OFFSET |  |  |  |
|-----------------------|--------------------------|------------------------|----------------------|---------------------|-------------|--|--|--|
| Next Capability Offse | t=900h                   | <u>Cap.</u><br>Version | PCI Express Extended | Capability ID=0003h | 100h        |  |  |  |
|                       | 104h                     |                        |                      |                     |             |  |  |  |
|                       | Serial Number Lower DW   |                        |                      |                     |             |  |  |  |
|                       |                          |                        | er Upper DW          |                     | 108h        |  |  |  |
|                       |                          |                        | erved                |                     | 10Ch ~ 344h |  |  |  |
|                       | <u>(</u>                 |                        | le (Port 0 Only)     |                     | 348h        |  |  |  |
|                       |                          |                        | erved                |                     | 34Ch ~ 4BCh |  |  |  |
|                       |                          |                        | <u>CSR 0</u>         |                     | 4C0h        |  |  |  |
|                       |                          |                        | erved                |                     | 4C4h ~ 8FCh |  |  |  |
| Next Capability Offse | t=000h                   | <u>Cap.</u>            | PCI Express Extended | Capability ID=000Bh | 900h        |  |  |  |
| Vendor-Specific Le    | ength                    | Version<br>Revision    | Vendor-S             | necific ID          | 904h        |  |  |  |
| vendor-specific Ec    | ngui                     |                        | R 2                  | pecific 1D          | 908h        |  |  |  |
|                       |                          |                        | TR 3                 |                     | 90Ch        |  |  |  |
|                       |                          |                        | TR 4                 |                     | 910h        |  |  |  |
|                       |                          |                        | TR 5                 |                     | 914h        |  |  |  |
|                       | A                        |                        | Access Address       |                     | 918h        |  |  |  |
|                       |                          |                        | Access Data 0        |                     | 91Ch        |  |  |  |
|                       |                          |                        | Address Data 1       |                     | 920h        |  |  |  |
|                       | -                        | ID/Domain              | LUT 0 ~ 15           |                     | 924h ~ 960h |  |  |  |
|                       |                          | Rese                   | erved                |                     | 964h ~ 990h |  |  |  |
|                       | Car                      | otured Bus ID          | for Domain 0 to 1    |                     | 994h        |  |  |  |
|                       |                          | Rese                   | erved                |                     | 998h ~ 9C0h |  |  |  |
|                       |                          | Door Bel               | l IRQ Set            |                     | 9C4h        |  |  |  |
|                       |                          | Door Bell              | IRQ Clear            |                     | 9C8h        |  |  |  |
|                       | Door Bell IRO Mask Set   |                        |                      |                     |             |  |  |  |
|                       | Door Bell IRQ Mask Clear |                        |                      |                     |             |  |  |  |
|                       | Reserved                 |                        |                      |                     |             |  |  |  |
|                       | Scratchpad 0 ~ 7         |                        |                      |                     |             |  |  |  |
|                       | CDEP Data 0              |                        |                      |                     |             |  |  |  |
|                       |                          | <u>CDEP</u>            | Data 1               |                     | A08h        |  |  |  |
|                       |                          | Rese                   | erved                |                     | A0Ch ~ FFCh |  |  |  |

#### 9.5.1 VENDOR ID REGISTER - OFFSET 00h

| BIT  | FUNCTION  | ТҮРЕ | DESCRIPTION                                     | EEPROM/<br>I2C | DEFAULT |
|------|-----------|------|-------------------------------------------------|----------------|---------|
| 15:0 | Vendor ID | RO   | Identifies Diodes as the vendor of this device. | Yes            | 12D8h   |

#### 9.5.2 DEVICE ID REGISTER - OFFSET 00h

| BIT   | FUNCTION  | TYPE | DESCRIPTION             | EEPROM/<br>I2C | DEFAULT |
|-------|-----------|------|-------------------------|----------------|---------|
| 31:16 | Device ID | RO   | Identifies this device. | Yes            | C008h   |

#### 9.5.3 COMMAND REGISTER - OFFSET 04h

| BIT | FUNCTION         | ТҮРЕ | DESCRIPTION                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-----|------------------|------|--------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0   | I/O Space Enable | RW   | 0b: Ignores I/O transactions on the primary interface 1b: Enables responses to I/O transactions on the primary interface | No/Yes         | 0       |



PI7C9X3G606GP

| BIT   | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1     | Memory Space<br>Enable                | RW    | 0b: Ignores memory transactions on the primary interface 1b: Enables responses to memory transactions on the primary interface                                                                                                                                                                                                                                   | No/Yes         | 0       |
| 2     | Bus Master Enable                     | RW    | Ob: Does not initiate memory or I/O transactions on the upstream port and handles asan Unsupported Request (UR) to memory and I/O transactions on the downstream port. For Non-Posted Requests, a completion with UR completion status must be returned  1b: Enables the Switch Port to forward memory and I/O Read/Write transactions in the upstream direction | No/Yes         | 0       |
| 3     | Special Cycle Enable                  | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 4     | Memory Write And<br>Invalidate Enable | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 5     | VGA Palette Snoop<br>Enable           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 6     | Parity Error<br>Response Enable       | RW    | Ob: Switch may ignore any parity errors that it detects and continue normal operation     1b: Switch must take its normal action when a parity error is detected                                                                                                                                                                                                 | No/Yes         | 0       |
| 7     | Wait Cycle Control                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 8     | SERR# enable                          | RW    | Ob: Disables the reporting of Non-fatal and Fatal errors detected by the Switch to the Root Complex  1b: Enables the Non-fatal and Fatal error reporting to Root Complex                                                                                                                                                                                         | No/Yes         | 0       |
| 9     | Fast Back-to-Back<br>Enable           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 10    | Interrupt Disable                     | RW    | Controls the ability of a PCI Express device to generate INTx Interrupt Messages. In the Switch, this bit does not affect the forwarding of INTx messages from the downstream ports.                                                                                                                                                                             | No/Yes         | 0       |
| 15:11 | Reserved                              | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0000_0b |

# 9.5.4 PRIMARY STATUS REGISTER - OFFSET 04h

| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 18:16 | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 000b    |
| 19    | Interrupt Status             | RO    | Indicates that an INTx Interrupt Message is pending internally to the device.  In the Switch, the forwarding of INTx messages from the downstream device of the Switch port is not reflected in this bit.  Must be hardwired to 0. | No             | 0       |
| 20    | Capabilities List            | RO    | Set to 1b to enable support for the capability list (offset 34h is the pointer to the data structure).                                                                                                                             | Yes/No         | 1       |
| 21    | 66MHz Capable                | RO    | Does not apply to PCI Express. Must be hardwired to 0.                                                                                                                                                                             | No             | 0       |
| 22    | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 23    | Fast Back-to-Back<br>Capable | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 24    | Master Data Parity<br>Error  | RW1C  | Set to 1b (by a requester) whenever a Parity error is detected or forwarded on the primary side of the port in a Switch.  If the Parity Error Response Enable bit is cleared, this bit is never set.                               | No/Yes         | 0       |
| 26:25 | DEVSEL# timing               | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 00b     |
| 27    | Signaled Target<br>Abort     | RW1C  | This bit is Set when the Secondary Side for Type 1 Configuration Space header Function (for Requests completed by the Type 1 header Function itself) completes a Posted or Non-Posted Request as a Completer Abort error.          | No/Yes         | 0       |
| 28    | Received Target<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 29    | Received Master<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                                       | No             | 0       |
| 30    | Signaled System<br>Error     | RW1C  | Set to 1b when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Command register is 1b.                                                                                                       | No/Yes         | 0       |





| BIT | FUNCTION              | ТҮРЕ | DESCRIPTION                                                                          | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------|------|--------------------------------------------------------------------------------------|----------------|---------|
| 31  | Detected Parity Error | RW1C | Set to 1b whenever the primary side of the port in a Switch receives a Poisoned TLP. | No/Yes         | 0       |

### 9.5.5 REVISION ID REGISTER - OFFSET 08h

| В | BIT | FUNCTION | TYPE | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT |
|---|-----|----------|------|--------------------------------------|----------------|---------|
| 7 | :0  | Revision | RO   | Indicates revision number of device. | Yes            | 6h      |

#### 9.5.6 CLASS REGISTER - OFFSET 08h

| BIT   | FUNCTION                 | TYPE | DESCRIPTION                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|------|---------------------------------------------------------------------------------------------|----------------|---------|
| 15:8  | Programming<br>Interface | RO   | Read as 00h to indicate no programming interfaces have been defined for PCI-to-PCI Bridges. | Yes/No         | 00h     |
| 23:16 | Sub-Class Code           | RO   | Read as 04h to indicate device is an Other Bridge.                                          | Yes/No         | 80h     |
| 31:24 | Base Class Code          | RO   | Read as 06h to indicate device is a Bridge device.                                          | Yes/No         | 06h     |

# 9.5.7 CACHE LINE REGISTER - OFFSET 0Ch

| BIT | FUNCTION        | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Cache Line Size | RW   | The cache line size register is set by the system firmware and the operating system cache line size. This field is implemented by PCI Express devices as a RW field for legacy compatibility, but it has no impact on any PCI Express device functionality. | No/Yes         | 00h     |

#### 9.5.8 PRIMARY LATENCY TIMER REGISTER - OFFSET 0Ch

| BIT  | FUNCTION                 | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|--------------|----------------|---------|
| 15:8 | Primary Latency<br>Timer | RsvdP | Not support. | No             | 00h     |

# 9.5.9 HEADER TYPE REGISTER - OFFSET 0Ch

| BIT   | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                             | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|------|-----------------------------------------------------------------------------------------|----------------|---------|
| 22:16 | Header Type              | RO   | To indicate that the register layout confirms to Type 0 Configuration Header for CDVEP. | No             | 00h     |
| 23    | Multi-Function<br>Device | RO   | 0b: Single function device<br>1b: Multiple functions device                             | No             | 0       |

# 9.5.10 BAR 0 REGISTER - OFFSET 10h

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|----------------------------------------------------------------------|----------------|---------|
| 0     | Memory Space<br>Indicator | RO    | Reset to 0b to indicate Memory Base address.                         | No             | 0       |
| 2:1   | 64-bit Addressing         | RO    | 00b: 32-bit addressing<br>10b: 64-bit addressing<br>Others: Reserved | No             | 00Ь     |
| 3     | Prefetchable              | RO    | 0b: Non-prefetchable 1b: Prefetchable                                | No             | 0       |
| 18:4  | Reserved                  | RsvdP | Not support.                                                         | No             | 0-0h    |
| 31:19 | Base Address 0<br>[31:19] | RW    | Use this Memory base address to map the packet switch registers.     | No/Yes         | 0-0h    |



# 9.5.11 BAR 1 REGISTER - OFFSET 14h

| BIT  | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 21.0 | Reserved                 | RO   | When the Base Address 0 register is not 64-bit addressing (offset 10h[2:1] is not 10b).                                                                | No             | 0000 00001 |
| 31:0 | Base Address 1<br>[31:0] | RW   | When the Base Address 0 register is 64-bit addressing. Base Address 1 is used to provide the upper 32 Address bits when offset 10h[2:1] is set to 10b. | No/Yes         | 0000_0000h |

# 9.5.12 BAR 2 REGISTER - OFFSET 18h

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Memory Space<br>Indicator | RO    | Reset to 0b to indicate it is a Memory BAR.                                                                                                                      | No             | 0       |
| 2:1   | Memory Map Type           | RO    | 00b: support 32-bit Memory Space 10b: support 64-bit Memory Space  When 64-bit memory space is supported, the assigned memory address has to be larger than 4GB. | No             | 00Ь     |
| 3     | Prefetchable              | RO    | 0b: Non-prefetchable 1b: Prefetchable                                                                                                                            | No             | 0       |
| 19:4  | Reserved                  | RsvdP | Not support.                                                                                                                                                     | No             | 0-0h    |
| 31:20 | Base Address 2<br>[31:20] | RW    | Base Address 2.                                                                                                                                                  | No/Yes         | 000h    |

# 9.5.13 BAR 3 REGISTER - OFFSET 1Ch

| BIT  | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                                                                                              | EEPROM/<br>I2C | DEFAULT   |
|------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 0    | Memory Space<br>Indicator | RO    | When offset 18h[2:1]=00b, BAR 3 is used as an independent 32-bit BAR.  Reset to 0b to indicate it is a Memory BAR.                       | No             | 0         |
|      | Base Address 2 [32]       | RW    | When offset 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 0         |
| 2:1  | Memory Map Type           | RO    | When offset 18h[2:1]=00b, BAR 3 is used as an independent 32-bit BAR.  00b: support 32-bit Memory Space 10b: support 64-bit Memory Space | No             | 00Ь       |
| 2.1  | Base Address 2 [34:33]    | RW    | When offset 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 00Ь       |
| 3    | Prefetchable              | RO    | When offset 18h[2:1]=00b, BAR 3 is used as an independent 32-bit BAR.  0b: Non-prefetchable 1b: Prefetchable                             | No             | 0         |
| 3    | Base Address 2 [35]       | RW    | When offset 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 0         |
| 21.4 | Base Address 3<br>[31:4]  | RsvdP | When offset 18h[2:1]=00b, BAR 3 is used as an independent 32-bit BAR.                                                                    | No             | 0000_000h |
| 31:4 | Base Address 2<br>[63:36] | RW    | When offset 18h[2:1]=10b, BAR 3 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 0000_000h |





# 9.5.14 BAR 4 REGISTER - OFFSET 20h

| BIT   | FUNCTION                  | TYPE  | DESCRIPTION                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Memory Space<br>Indicator | RO    | Reset to 0b to indicate it is a Memory BAR.                                                                                                                      | No             | 0       |
| 2:1   | Memory Map Type           | RO    | 00b: support 32-bit Memory Space 10b: support 64-bit Memory Space  When 64-bit memory space is supported, the assigned memory address has to be larger than 4GB. | No             | 00ъ     |
| 3     | Prefetchable              | RO    | 0b: Non-prefetchable 1b: Prefetchable                                                                                                                            | No             | 0       |
| 19:4  | Reserved                  | RsvdP | Not support.                                                                                                                                                     | No             | 0-0h    |
| 31:20 | Base Address 4<br>[31:20] | RW    | Base Address 4.                                                                                                                                                  | No/Yes         | 000h    |

# 9.5.15 BAR 5 REGISTER - OFFSET 24h

| BIT  | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                                                                                              | EEPROM/<br>I2C | DEFAULT   |
|------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 0    | Memory Space<br>Indicator | RO    | When offset 20h[2:1]=00b, BAR 5 is used as an independent 32-bit BAR.                                                                    | No             | 0         |
| U    | Base Address 4<br>[32]    | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 4/5.                                                          | No/Yes         | 0         |
| 2:1  | Memory Map Type           | RO    | When offset 20h[2:1]=00b, BAR 5 is used as an independent 32-bit BAR.  00b: support 32-bit Memory Space 10b: support 64-bit Memory Space | No             | 00Ь       |
| 2.1  | Base Address 4<br>[34:33] | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 00Ъ       |
| 3    | Prefetchable              | RO    | When offset 20h[2:1]=00b, BAR 5 is used as an independent 32-bit BAR.  0b: Non-prefetchable 1b: Prefetchable                             | No             | 0         |
| 3    | Base Address 4 [35]       | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 2/3.                                                          | No/Yes         | 0         |
| 21.4 | Base Address 5<br>[31:4]  | RsvdP | When offset 20h[2:1]=00b, BAR 5 is used as an independent 32-bit BAR.                                                                    | No             | 0000_000h |
| 31:4 | Base Address 4<br>[63:36] | RW    | When offset 20h[2:1]=10b, BAR 5 is used as the upper 32 bits of 64-bit BAR 4/5.                                                          | No/Yes         | 0000_000h |

# 9.5.16 SSVID REGISTER - OFFSET 2Ch

| BIT  | FUNCTION | TYPE | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT |
|------|----------|------|--------------------------------------|----------------|---------|
| 15:0 | SSVID    | RO   | Identifies the sub-system vendor id. | Yes            | 12D8h   |



### 9.5.17 SSID REGISTER - OFFSET 2Ch

| BIT   | FUNCTION | ТҮРЕ | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT |
|-------|----------|------|--------------------------------------|----------------|---------|
| 31:16 | SSID     | RO   | Identifies the sub-system device id. | Yes            | C008h   |

#### 9.5.18 CAPABILITY POINTER REGITER - OFFSET 34h

| BIT | FUNCTION           | TYPE | DESCRIPTION                              | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------|------|------------------------------------------|----------------|---------|
| 7:0 | Capability Pointer | RO   | Point to first PCI capability structure. | Yes/No         | 40h     |

# 9.5.19 INTERRUPT LINE REGISTER - OFFSET 3Ch

| BIT | FUNCTION       | TYPE | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|-----|----------------|------|------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Interrupt Line | RW   | The interrupt line register communicates interrupt line routing information. | No/Yes         | 00h     |

### 9.5.20 INTERRUPT PIN REGISTER - OFFSET 3Ch

| BIT  | FUNCTION      | TYPE | DESCRIPTION                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|------|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:8 | Interrupt Pin | RO   | The Switch implementsINTA virtual wire interrupt signalsto represent hot-plug events at downstream ports.  0b: disable INTA 1b: enable INTA | Yes/No         | 1h      |

### 9.5.21 POWER MANAGEMENT CAPABILITIES REGISTER - OFFSET 40h

| BIT   | FUNCTION                          | TYPE  | DESCRIPTION                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID       | RO    | Read as 01h to indicate that this is power management capability register.                                                 | Yes/No         | 01h     |
| 15:8  | Next Item Pointer                 | RO    | Point to next PCI capability structure.                                                                                    | Yes/No         | 48h     |
| 18:16 | Power Management<br>Revision      | RO    | Read as 011b to indicate the device is compliant to Revision 1.2 of <i>PCI Power Management Interface Specifications</i> . | No             | 011b    |
| 19    | PME# Clock                        | RO    | Does not apply to PCI Express. Must be hardwired to 0.                                                                     | No             | 0       |
| 20    | Reserved                          | RsvdP | Not support.                                                                                                               | No             | 0       |
| 21    | Device specific<br>Initialization | RO    | Read as 0b to indicate Switch does not have device specific initialization requirements.                                   | Yes/No         | 0       |
| 24:22 | AUX Current                       | RO    | To indicate aux current.                                                                                                   | Yes/No         | 000b    |
| 25    | D1 Power State<br>Support         | RO    | Read as 0b to indicate Switch does Not support the D1 power management state.                                              | Yes/No         | 0       |
| 26    | D2 Power State<br>Support         | RO    | Read as 0b to indicate Switch does Not support the D2 power management state.                                              | Yes/No         | 0       |
| 31:27 | PME# Support                      | RO    | Read as 19h to indicate Switch supports the forwarding of PME# message in D0, D3 and D4 states.                            | Yes/No         | 00h     |

# 9.5.22 POWER MANAGEMENT DATA REGISTER - OFFSET 44h

| BIT | FUNCTION    | TYPE | DESCRIPTION                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-----|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0 | Power State | RW   | Indicates the current power state of the Switch. Writing a value of D0 when the previous state was D3 cause a hot reset without asserting DWNRST_L.  00b: D0 state 01b: D1 state 10b: D2 state 11b: D3 hot state | No/Yes         | 00Ь     |



| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2     | Reserved      | RsvdP | Not support.                                                                                                                                                                                       | No             | 0       |
| 3     | No_Soft_Reset | RO    | When set, this bit indicates that device transitioning from D3hot to D0 does not perform an internal reset. When clear, an internal reset is performed when power state transits from D3hot to D0. | Yes/No         | 1       |
| 7:4   | Reserved      | RsvdP | Not support.                                                                                                                                                                                       | No             | 0h      |
| 8     | PME# Enable   | RW    | When asserted, the Switch will generate the PME# message.                                                                                                                                          | Yes/No         | 0       |
| 12:9  | Data Select   | RO    | Select data registers.                                                                                                                                                                             | No             | 0h      |
| 14:13 | Data Scale    | RO    | Reset to 00b.                                                                                                                                                                                      | No             | 00b     |
| 15    | PME Status    | RW1C  | Read as 0b as the PME# message is not implemented.                                                                                                                                                 | Yes/No         | 0       |

#### 9.5.23 PPB SUPPORT EXTENSIONS REGISTER - OFFSET 44h

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|--------------|----------------|---------|
| 21:16 | Reserved                            | RsvdP | Not support. | No             | 00h     |
| 22    | B2_B3 Support for                   | RsvdP | Not support. | No             | 0       |
| 22    | D3 <sub>HOT</sub>                   | KSVUP |              | 110            | U       |
| 23    | Bus Power / Clock<br>Control Enable | RsvdP | Not support. | No             | 0       |

#### 9.5.24 DATA REGISTER- OFFSET 44h

| BIT   | FUNCTION      | TYPE | DESCRIPTION    | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|------|----------------|----------------|---------|
| 31:24 | Data Register | RO   | Data Register. | Yes/No         | 00h     |

#### 9.5.25 MSI CAPABILITIES REGISTER - OFFSET 48h

| BIT   | FUNCTION                      | ТҮРЕ | DESCRIPTION                                                                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID   | RO   | Read as 05h to indicate that this is message signal interrupt capability register.                                                                                       | No             | 05h     |
| 15:8  | Next Item Pointer             | RO   | Point to next PCI capability structure.                                                                                                                                  | Yes/No         | 68h     |
| 16    | MSI Enable                    | RW   | 0b: The function is prohibited from using MSI to request service 1b: The function is permitted to use MSI to request service and is prohibited from using its INTx # pin | No/Yes         | 0       |
| 19:17 | Multiple Message<br>Capable   | RO   | Indicate the number of requested vectors.                                                                                                                                | Yes            | 010b    |
| 22:20 | Multiple Message<br>Enable    | RW   | Software writes to this field to indicate the number of allocated vectors (equal to or less than the number of requested vectors.)                                       | No/Yes         | 000b    |
| 23    | 64-bit address capable        | RO   | Ob: The function is not capable of generating a 64-bit message address  1b: The function is capable of generating a 64-bit message address                               | Yes            | 1b      |
| 24    | Pre-vector Masking<br>Capable | RW   | 1b: the function supports MSI pre-vector masking.  0b: the function does Not support MSI pre-vector masking.                                                             | No/Yes         | 0b      |
| 31:25 | Reserved                      | RO   | Not support.                                                                                                                                                             | No             | 00h     |

# 9.5.26 MESSAGE ADDRESS REGISTER - OFFSET 4Ch

| BIT  | FUNCTION        | TYPE  | DESCRIPTION                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0  | Reserved        | RsvdP | Not support.                                                                                                                        | No             | 00b     |
| 31:2 | Message Address | RW    | If the message enable bit is set, the contents of this register specify the DWORD aligned address for MSI memory write transaction. | No/Yes         | 0-0h    |

# 9.5.27 MESSAGE UPPER ADDRESS REGISTER - OFFSET 50h

| BIT  | FUNCTION      | TYPE | DESCRIPTION                                                     | EEPROM/<br>I2C | DEFAULT    |
|------|---------------|------|-----------------------------------------------------------------|----------------|------------|
| 31:0 | Message Upper | RW   | This register is only effective if the device supports a 64-bit | No/Yes         | 0000_0000h |





| BIT | FUNCTION | ТҮРЕ | DESCRIPTION             | EEPROM/<br>I2C | DEFAULT |
|-----|----------|------|-------------------------|----------------|---------|
|     | Address  |      | message address is set. |                |         |

# 9.5.28 MESSAGE DATA REGISTER - OFFSET 54h

| BIT  | FUNCTION     | TYPE | DESCRIPTION | EEPROM/<br>I2C | DEFAULT |
|------|--------------|------|-------------|----------------|---------|
| 15:0 | Message Data | RW   | Reset to 0. | No/Yes         | 0000h   |

#### 9.5.29 MESSAGE MASK REGISTER - OFFSET 58h

| BIT  | FUNCTION                     | TYPE  | DESCRIPTION                       | EEPROM/<br>I2C | DEFAULT   |
|------|------------------------------|-------|-----------------------------------|----------------|-----------|
| 0    | MSI Mask for Hot<br>Plug     | RW    | MSI mask for Hot Plug interrupts. | No/Yes         | 0         |
| 1    | MSI Mask for DPC             | RW    | MSI mask for DPC interrupts.      | No/Yes         | 0         |
| 2    | MSI Mask for DMA<br>and GPIO | RW    | MSI mask for DMAGPIO interrupts.  | No/Yes         | 0         |
| 3    | MSI Mask for CDEP            | RW    | MSI mask for CDEP interrupts.     | No/Yes         | 0         |
| 31:4 | Reserved                     | RsvdP | Not support.                      | No             | 0000_000h |

### 9.5.30 MESSAGE PENDING REGISTER - OFFSET 5Ch

| BIT  | FUNCTION                               | TYPE  | DESCRIPTION                                 | EEPROM/<br>I2C | DEFAULT   |
|------|----------------------------------------|-------|---------------------------------------------|----------------|-----------|
| 0    | MSI Pending for Hot<br>Plug Interrupts | RO    | MSI pending status for Hot Plug interrupts. | No             | 0         |
| 1    | MSI Pending for DPC Interrupts         | RO    | MSI pending status for DPC interrupts.      | No             | 0         |
| 2    | MSI Pending for<br>GPIO Interrupts     | RO    | MSI pending status for GPIO interrupts.     | No             | 0         |
| 3    | MSI Pending for CDEP Interrupts        | RO    | MSI pending status for CDEP interrupts.     | No             | 0         |
| 31:4 | Reserved                               | RsvdP | Not support.                                | No             | 0000_000h |

# 9.5.31 PCI EXPRESS CAPABILITIES REGISTER - OFFSET 68h

| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID | RO    | Read as 10h to indicate that this is PCI express capability register.                                                                            | No             | 10h     |
| 15:8  | Next Item Pointer           | RO    | Point to next PCI capability structure.                                                                                                          | Yes/No         | A4h     |
| 19:16 | Capability Version          | RO    | Read as 2h to indicate the device is compliant to Revision .2.0 of <i>PCI Express Base Specifications</i> .                                      | Yes/No         | 2h      |
| 23:20 | Device/Port Type            | RO    | Indicates the type of PCI Express logical device.                                                                                                | Yes/No         | 0h      |
| 24    | Slot Implemented            | RO    | When set, indicates that the PCIe Link associated with this Port is connected to a slot. This field is valid for downstream ports of the Switch. | Yes/No         | 0       |
| 29:25 | Interrupt Message<br>Number | RO    | Read as 0. No MSI messages are generated in the transparent mode.                                                                                | No             | 00_000b |
| 31:30 | Reserved                    | RsvdP | Not support.                                                                                                                                     | No             | 00b     |

# 9.5.32 DEVICE CAPABILITIES REGISTER - OFFSET 6Ch

| BIT | FUNCTION                      | TYPE | DESCRIPTION                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0 | Max_Payload_Size<br>Supported | RO   | Indicates the maximum payload size that the device can support for TLPs. Each port of the Switch supports 512 bytes max payload size. | Yes/No         | 010b    |



| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:3   | Phantom Functions<br>Supported     | RO    | Indicates the support for use of unclaimed function numbers as Phantom functions. Read as 00b, since the Switch does not act as a requester.                                           | No             | 00b     |
| 5     | Extended Tag Field<br>Supported    | RO    | Indicates the maximum supported size of Tag field as a Requester.<br>Read as 0, since the Switch does not act as a requester.                                                          | No             | 1       |
| 8:6   | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 111b    |
| 11:9  | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 111b    |
| 14:12 | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 000b    |
| 15    | Role_Based Error<br>Reporting      | RO    | When set, indicates that the device implements the functionality originally defined in the Error Reporting ECN.                                                                        | Yes/No         | 1       |
| 17:16 | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 00b     |
| 25:18 | Captured Slot Power<br>Limit Value | RO    | In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot.  This value is set by the Set_Slot_Power_Limit message or hardwired to 00h. | No             | 00h     |
| 27:26 | Captured Slot Power<br>Limit Scale | RO    | Specifies the scale used for the Slot Power Limit Value.  This value is set by the Set_Slot_Power_Limit message or hardwired to 00b.                                                   | No             | 00Ь     |
| 31:28 | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 0h      |

# 9.5.33 DEVICE CONTROL REGISTER - OFFSET 70h

| BIT   | FUNCTION                                | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Correctable Error<br>Reporting Enable   | RW    | 0b: Disable Correctable Error Reporting 1b: Enable Correctable Error Reporting                                                                                                                                                                                                                                                       | No/Yes         | 0       |
| 1     | Non-Fatal Error<br>Reporting Enable     | RW    | 0b: Disable Non-Fatal Error Reporting 1b: Enable Non-Fatal Error Reporting                                                                                                                                                                                                                                                           | No/Yes         | 0       |
| 2     | Fatal Error Reporting<br>Enable         | RW    | 0b: Disable Fatal Error Reporting 1b: Enable Fatal Error Reporting                                                                                                                                                                                                                                                                   | No/Yes         | 0       |
| 3     | Unsupported Request<br>Reporting Enable | RW    | 0b: Disable Unsupported Request Reporting 1b: Enable Unsupported Request Reporting                                                                                                                                                                                                                                                   | No/Yes         | 0       |
| 4     | Enable Relaxed<br>Ordering              | RO    | When set, it permits the device to set the Relaxed Ordering bit in the attribute field of transaction. Since the Switch can not either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read.                                                                                         | No             | 0       |
| 7:5   | Max_Payload_Size                        | RW    | This field sets maximum TLP payload size for the device.  Permissible values that can be programmed are indicated by the Max_Payload_Size Supported in the Device Capabilities register.  Any value exceeding the Max_Payload_Size Supported written to this register results into clamping to the Max_Payload_Size Supported value. | No/Yes         | 000Ь    |
| 8     | Extended Tag Field<br>Enable            | RW    | When set, this bit enables a function to ues an 8-bit Tag field as a requester. If the bit is clear, the function is restricted to a 5-bit Tag field.                                                                                                                                                                                | No/Yes         | 0       |
| 9     | Reserved                                | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                         | No             | 0       |
| 10    | Auxiliary (AUX)<br>Power PM Enable      | RO    | When set, indicates that a device is enabled to draw AUX power independent of PME AUX power.                                                                                                                                                                                                                                         | No             | 0       |
| 11    | Enable No Snoop                         | RO    | When set, it permits to set the No Snoop bit in the attribute field of transaction. Since the Switch can not either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read.                                                                                                            | No             | 0       |
| 14:12 | Max_Read_<br>Request_Size               | RO    | This field sets the maximum Read Request size for the device as a Requester. Since the Switch does not generate read request by itself, these bits are hardwired to 0.                                                                                                                                                               | No             | 000Ь    |
| 15    | Reserved                                | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                         | No             | 0       |





# 9.5.34 DEVICE STATUS REGISTER - OFFSET 70h

| BIT   | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16    | Correctable Error<br>Detected   | RW1C  | Asserted when correctable error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.   | No/Yes         | 0       |
| 17    | Non-Fatal Error<br>Detected     | RW1C  | Asserted when non-fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.     | No/Yes         | 0       |
| 18    | Fatal Error Detected            | RW1C  | Asserted when fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.         | No/Yes         | 0       |
| 19    | Unsupported Request<br>Detected | RW1C  | Asserted when unsupported request is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. | No/Yes         | 0       |
| 20    | AUX Power<br>Detected           | RO    | Asserted when the AUX power is detected by the Switch                                                                                                                     | No             | 0       |
| 21    | Transactions Pending            | RO    | Each port of Switch does not issue Non-posted Requests on its own behalf, so this bit is hardwired to 0b.                                                                 | No             | 0       |
| 31:22 | Reserved                        | RsvdP | Not support.                                                                                                                                                              | No             | 0-0h    |

# 9.5.35 LINK CAPABILITIES REGISTER - OFFSET 74h

| BIT   | FUNCTION                                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|       | Maximum Link                                       |       | Indicates the maximum speed of the Express link is 8Gb/s, 5Gb/s and 2.5 Gb/s.                                                                                                        |                |         |
| 3:0   | Speed                                              | RO    | 0001b: 2.5 Gb/s<br>0010b: 5.0 Gb/s<br>0011b: 8.0 Gb/s<br>Others: Reserved                                                                                                            | Yes/No         | 2h      |
| 9:4   | Maximum Link<br>Width                              | RO    | Indicates the maximum width of the given PCIe Link.  00_0001b: x1 lane width 00_0010b: x2 lane width                                                                                 | Yes            | 1h      |
| 11:10 | Active State Power<br>Management<br>(ASPM) Support | RO    | Indicates the level of ASPM supported on the given PCIe Link.  Each port of Switch supports L0s and L1 entry.  This switch does not support ASPM function. Please set 00b by eeprom. | Yes/No         | 10ь     |
| 14:12 | L0s Exit Latency                                   | RO    | Indicates the L0s exit latency for the given PCIe Link.  The length of time this port requires to complete transition from L0s to L0 is in the range of 256ns to less than 512ns.    | Yes/No         | 011b    |
| 17:15 | L1 Exit Latency                                    | RO    | Indicates the L1 exit latency for the given PCIe Link.  The length of time this port requires to complete transition from L1 to L0 is less than 1us.                                 | Yes/No         | 000ь    |
| 18    | Clock Power<br>Management                          | RsvdP | Not support.                                                                                                                                                                         | No             | 0       |
| 19    | Surprise Down<br>Capability Enable                 | RsvdP | Not support.                                                                                                                                                                         | No             | 0       |
| 20    | Data Link Layer<br>Active Reporting<br>Capable     | RsvdP | Not support.                                                                                                                                                                         | No             | 0       |
| 21    | Link BW Notify<br>Cap.                             | RsvdP | Not support.                                                                                                                                                                         | No             | 0       |
| 22    | Reserved                                           | RsvdP | Not support.                                                                                                                                                                         | No             | 0       |
| 23    | Reserved                                           | RsvdP | Not support.                                                                                                                                                                         | No             | 0       |
| 31:24 | Port Number                                        | RO    | Indicates the PCIe Port Number for the given PCIe Link.                                                                                                                              | Yes/No         | 80h     |





# 9.5.36 LINK CONTROL REGISTER - OFFSET 78h

| BIT   | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0   | Reserved                                         | RsvdP | Not support.                                                                                                                                                                                | No             | 00b     |
| 2     | Reserved                                         | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 3     | Read Completion<br>Boundary (RCB)                | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 4     | Link Disable                                     | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 5     | Retrain Link                                     | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 6     | Common Clock<br>Configuration                    | RW    | Ob: The components at both ends of a link are operating with synchronous reference clock  1b: The components at both ends of a link are operating with a distributed common reference clock | No/Yes         | 0       |
| 7     | Extended Synch                                   | RW    | When set, it transmits 4096 FTS ordered sets in the L0s state for entering L0 state and transmits 1024 TS1 ordered sets in the L1 state for entering L0 state.                              | No/Yes         | 0       |
| 8     | Enable Clock Power<br>Management                 | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 9     | HW Autonomous<br>Width Disable                   | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 10    | Link Bandwidth<br>Management<br>Interrupt Enable | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 11    | Link Autonomous<br>Bandwidth Interrupt<br>Enable | RsvdP | Not support.                                                                                                                                                                                | No             | 0       |
| 15:12 | Reserved                                         | RsvdP | Not support.                                                                                                                                                                                | No             | 0h      |

# 9.5.37 LINK STATUS REGISTER - OFFSET 78h

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT              |
|-------|-------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|
| 19:16 | Link Speed                          | RO    | Indicate the negotiated speed of the Express link.  0001b: 2.5 Gb/s 0010b: 5.0 Gb/s 0011b: 8.0 Gb/s                                                                                                | No             | 2h                   |
| 25:20 | Negotiated Link<br>Width            | RO    | Indicates the negotiated width of the given PCIe link.  00_0001b: x1 lane width 00_0010b: x2 lane width                                                                                            | No             | Set by PORTCFG [2:0] |
| 26    | Training Error                      | RO    | When set, indicates a Link training error occurred.  This bit is cleared by hardware upon successful training of the link to the L0 link state.                                                    | No             | 0                    |
| 27    | Link Training                       | RO    | When set, indicates the link training is in progress. Hardware clears this bit once link training is complete.                                                                                     | No             | 0                    |
| 28    | Slot Clock<br>Configuration         | RO    | Ob: the Switch uses an independent clock irrespective of the presence of a reference on the connector     Ib: the Switch uses the same reference clock that the platform provides on the connector | Yes/No         | 0                    |
| 29    | Data Link Layer<br>Link Active      | RO    | Indicates the status of the Data Link Control and Management State Machine.  1b: indicate the DL_Active state 0b: otherwise                                                                        | No             | 0                    |
| 30    | Link Bandwidth<br>Management Status | RsvdP | Not support.                                                                                                                                                                                       | No             | 0                    |
| 31    | Link Autonomous<br>Bandwidth Status | RsvdP | Not support.                                                                                                                                                                                       | No             | 0                    |





# 9.5.38 SLOT CAPABILITIES REGISTER - OFFSET 7Ch

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.5.39 SLOT CONTROL REGISTER - OFFSET 80h

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|------|----------|-------|--------------|----------------|---------|
| 15:0 | Reserved | RsvdP | Not support. | No             | 0000h   |

# 9.5.40 SLOT STATUS REGISTER - OFFSET 80h

| BIT   | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|--------------|----------------|---------|
| 31:16 | Reserved | RsvdP | Not support. | No             | 0-0h    |

#### 9.5.41 DEVICE CAPABILITIES REGISTER 2 - OFFSET 8Ch

| BIT  | FUNCTION | ТҮРЕ  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.5.42 DEVICE CONTROL REGISTER 2 - OFFSET 90h

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|------|----------|-------|--------------|----------------|---------|
| 15:0 | Reserved | RsvdP | Not support. | No             | 0000h   |

#### 9.5.43 DEVICE STATUS REGISTER 2 - OFFSET 90h

| BIT   | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|--------------|----------------|---------|
| 31:16 | Reserved | RsvdP | Not support. | No             | 0000h   |

#### 9.5.44 LINK CAPABILITIES REGISTER 2 - OFFSET 94h

| BIT  | FUNCTION                        | TYPE  | DESCRIPTION                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Reserved                        | RsvdP | Not support.                                                                                                                          | No             | 0       |
| 7:1  | Supported Link<br>Speeds Vector | RO    | This field indicates the supported Link speed of the associated Port.  bit[0] 2.5 GT/s bit[1] 5.0 GT/s bit[2] 8.0 GT/s bit[6:3] RsvdP | No             | 0-0b    |
| 8    | Crosslink Supported             | RO    | 0b: Crosslink is Not supported 1b: Crosslink is supported                                                                             | No             | 0       |
| 31:9 | Reserved                        | RsvdP | Not support.                                                                                                                          | No             | 0-0b    |

#### 9.5.45 LINK CONTROL REGISTER 2 - OFFSET 98h

| BIT | FUNCTION          | ТҮРЕ | DESCRIPTION                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0 | Target Link Speed | RW   | 0001b: 2.5GT/s link speed is supported 0010b: 5.0GT/s link speed is supported 0011b: 8.0GT/s link speed is supported Others: reserved. | Yes            | 2h      |
| 4   | Enter Compliance  | RW   | 1b: enter compliance                                                                                                                   | Yes            | 0       |



| BIT   | FUNCTION                         | ТҮРЕ | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 5     | HW_AutoSpeed_Dis                 | RW   | When set, this bit disables hardware from changing the link speed<br>for device-specific reasons other than attempting to correct<br>unreliable link operation by reducing link speed. | Yes            | 0       |
| 6     | Select_Deemp                     | RO   | Valid for downstream ports only.  0b: Select -3.5db de-emphasis 1b: Select -6.0 db de-emphasis                                                                                         | Yes/No         | 0       |
| 9:7   | Tran_Margin                      | RW   | This field controls the value of the non-deemphasized voltage level at the transmitter pins.                                                                                           | Yes            | 000ь    |
| 10    | Enter Modify<br>Compliance       | RW   | Valid for upstream port only.  When set, the device transmits modified compliance pattern if the LTSSM enters Polling.Compliance substate.                                             | Yes            | 0       |
| 11    | Compliance SOS                   | RW   | Valid for upstream port only.  When set, the LTSSM is required to send SKP Ordered Sets between sequences when sending the Compliance Pattern or Modified Compliance Pattern.          | Yes            | 0       |
| 15:12 | Compliance<br>Preset/De-emphasis | RW   | This field is intended for debug and compliance testing purpose.                                                                                                                       | Yes            | 000ь    |

# 9.5.46 LINK STATUS REGISTER 2 - OFFSET 98h

| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16    | Current De-emphasis level          | RO    | 1b: -3.5dB<br>0b: -6 dB                                                                                                                                                                                                                                                                                                                                | No             | 1       |
| 17    | Equalization<br>Complete           | RO    | When set to 1b, this bit indicates that the Transmitter Equalization procedure has completed.                                                                                                                                                                                                                                                          | No             | 0       |
| 18    | Equalization Phase 1<br>Successful | RO    | When set to 1b, this bit indicates that Phase 1 of Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                      | No             | 0       |
| 19    | Equalization Phase 2<br>Successful | RO    | When set to 1b, this bit indicates that Phase 2 of Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                      | No             | 0       |
| 20    | Equalization Phase 3<br>Successful | RO    | When set to 1b, this bit indicates that Phase 3 of Transmitter Equalization procedure has successfully completed.                                                                                                                                                                                                                                      | No             | 0       |
| 21    | Link Equalization<br>Request       | RW1C  | This bit is set by hardware to request the Link equalization process to be performed on the link.                                                                                                                                                                                                                                                      | No/Yes         | 0       |
| 27:22 | Reserved                           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                           | No             | 0-0b    |
| 30:28 | Downstream<br>Component Presence   | RO    | This field indicates the presence and DRS status for the Downstream Component.  000b: Link Down – Presence Not Determined 001b: Link Down – Component Not Present 010b: Link Down – Component Present 011b: Reserved 100b: Link Up – Component Present 101b: Link Up – Component Present and DRS Received 110b: Reserved 111b: Reserved 111b: Reserved | No             | 000Ь    |
| 31    | DRS Message<br>Received            | RW1C  | This bit must be set whenever the Port receives a DRS message.                                                                                                                                                                                                                                                                                         | No/Yes         | 0       |

# 9.5.47 SLOT CAPABILITIES REGISTER 2 - OFFSET 9Ch

| віт  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 31:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |

#### 9.5.48 SLOT CONTROL REGISTER 2 - OFFSET A0h

| BIT  | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|-------|--------------|----------------|------------|
| 15:0 | Reserved | RsvdP | Not support. | No             | 0000_0000h |



# 9.5.49 SLOT STATUS REGISTER 2 - OFFSET A0h

| BIT   | FUNCTION | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT    |
|-------|----------|-------|--------------|----------------|------------|
| 31:16 | Reserved | RsvdP | Not support. | No             | 0000 0000h |

#### 9.5.50 SSID/SSVID CAPATILITIES REGISTER - OFFSET A4h

| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|-------|----------------------------------------------------------------------|----------------|---------|
| 7:0   | SSID/SSVID<br>Capabilities ID | RO    | Read as 0Dh to indicate that this is SSID/SSVID capability register. | Yes/No         | 0Dh     |
| 15:8  | Next Item Pointer             | RO    | Point to next PCI capability structure.                              | Yes/No         | B0h     |
| 31:16 | Reserved                      | RsvdP | Not support.                                                         | No             | 0000h   |

### 9.5.51 SUBSYSTEM VENDOR ID REGISTER - OFFSET A8h

| BIT  | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|------|----------|------|----------------------------------------|----------------|---------|
| 15:0 | SSVID    | RO   | It indicates the sub-system vendor id. | Yes            | 12D8h   |

#### 9.5.52 SUBSYSTEM ID REGISTER - OFFSET A8h

| BIT   | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------|------|----------------------------------------|----------------|---------|
| 31:16 | SSID     | RO   | It indicates the sub-system device id. | Yes            | C008h   |

#### 9.5.53 MSI-X CAPATILITIES REGISTER - OFFSET B0h

| BIT   | FUNCTION                 | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | MSI-X Capabilities<br>ID | RO    | Read as 11h to indicate that this is MSI-X capability register.                                                                                                                                                                                                                 | No             | 11h     |
| 15:8  | Next Item Pointer        | RO    | Indicates next capability pointer.                                                                                                                                                                                                                                              | Yes            | C8h     |
| 26:16 | Table Size               | RO    | System software reads this field to determine the MSI-X Table Size N, which is encoded as N-1.                                                                                                                                                                                  | No             | 000h    |
| 29:27 | Reserved                 | RsvdP | Not support,                                                                                                                                                                                                                                                                    | No             | 000b    |
| 30    | Function Mask            | RW    | If set, all of the vectors associated with the function are masked, regardless of their per-vector mask bit values.  If clear, each vector's mask bit determines whether the vector is masked or not.                                                                           | No/Yes         | 0       |
| 31    | MSI-X Enable             | RW    | If set and the MSI Enable bit in the MSI Message Control register is clear, the function is permitted to use MSI-X to request service and is prohibited from using INTx interrupts (if implemented).  If clear, the function is prohibited from using MSI-X to request service. | No/Yes         | 0       |

#### 9.5.54 MSI-X TABLE OFFSET / TABLE BIR REGSITER - OFFSET B4h

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION                                                                                                                                     | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 2:0  | Table BIR    | RO   | Read as 000b to indicate Base Address 0 register (offset 10h in Configuration Space) is used to map the function MSI-X Table into Memory space. | Yes            | 000ь       |
| 31:3 | Table Offset | RO   | Used as an offset from the address contained by one of the function's Base Address registers to point to the base of the MSI-X Table.           | Yes            | 0000_FE00h |





### 9.5.55 MSI-X PBA OFFSET / PBA BIR REGISTER - OFFSET B8h

| BIT  | FUNCTION   | ТҮРЕ | DESCRIPTION                                                                                                                                   | EEPROM/<br>I2C | DEFAULT    |
|------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 2:0  | PBA BIR    | RO   | Read as 000b to indicate Base Address 0 register (offset 10h in Configuration Space) is used to map the function MSI-X PBA into Memory space. | Yes            | 000ь       |
| 31:3 | PBA Offset | RO   | Used as an offset from the address contained by one of the function's Base Address registers to point to the base of the MSI-X PBA.           | Yes            | 0000_FE10h |

### 9.5.56 VENDOR SPECIFIC CAPABILITY REGISTER - OFFSET C8h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|--------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID | RO   | Read as 09h to indicate that these are vendor specific capability registers.               | No             | 09h     |
| 15:8  | Next Item Pointer           | RO   | Read as 00h. No other ECP registers.                                                       | No             | 00h     |
| 31:16 | Length Information          | RO   | The length field provides the information for number of bytes in the capability structure. | No             | 0038h   |

#### 9.5.57 BAR 0-1 CONFIGURATION REGISTER - OFFSET E4h

| BIT  | FUNCTION      | ТҮРЕ  | DESCRIPTION                                                                                                                    | EEPROM/<br>I2C | DEFAULT    |
|------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 1:0  | BAR 0 Type    | RW    | 00b: disable 01b: reserved 10b: BAR0 is implemented as a 32-bit Memory BAR. 11b: BAR0/1 is implemented as a 64-bit Memory BAR. | No/Yes         | 10b        |
| 2    | BAR0 Prefetch | RW    | 0b: Non-Prefetchable<br>1b: Prefetchable                                                                                       | No/Yes         | 0b         |
| 31:3 | Reserved      | RsvdP | Not support.                                                                                                                   | No             | 0000_0000h |

#### 9.5.58 BAR 2 CONFIGURATION REGISTER - OFFSET E8h

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTIO                                     | DESCRIPTION                                                                                                                                                                                                                                              |        | DEFAULT |
|-------|-------------------|-------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|
| 0     | Type Selector     | RsvdP | Not supported.                                 |                                                                                                                                                                                                                                                          | No     | 0       |
| 2:1   | BAR2 Type         | RW    |                                                | mplemented as a 32-bit Memory BAR<br>s implemented as a 64-bit Memory BAR                                                                                                                                                                                | No/Yes | 00b     |
| 3     | Prefetchable      | RW    | 0b: Non Prefeto<br>1b: Prefetchabl             |                                                                                                                                                                                                                                                          | No/Yes | 0       |
| 4     | LUT/BTR Selection | RW    |                                                | used for Address Look-up Translation. used for Direct Address Translation.                                                                                                                                                                               | No/Yes | 0       |
| 8:5   | Domain ID         | RW    | The valid numb                                 | per is from 0 to 1.                                                                                                                                                                                                                                      | No/Yes | 0000b   |
| 19:9  | Reserved          | RsvdP | Not supported.                                 |                                                                                                                                                                                                                                                          | No     | 0-0b    |
| 30:20 | BAR2 Size         | RW    | 0b: Correspond 1b: Correspond It implies the m | To specify BAR2 size.  0b: Corresponding BAR2 bits are RO bits that always return 0 1b: Corresponding BAR2 bits are RW bits  It implies the minimum window size is 1MB and minimum page size is 8KB, which is windows size divided by 128 (number of LUT |        | 7FFh    |
| 31    | BAR 2 Enable      | RW    | bit[2:1]=00b                                   | 0b: Disable BAR2<br>1b: Enable BAR2                                                                                                                                                                                                                      | No/Yes | 1       |
| 31    | BAR 2 Size        | RW    | bit[2:1]=10b                                   | Includes with bit[30:20] when this BAR is used as a 64-bit BAR (bit[2:1]=10b).                                                                                                                                                                           | No/Tes | 1       |





# 9.5.59 BAR 2-3 CONFIGURATION REGISTER - OFFSET ECh

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTION          | N                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|-------|----------------------|-------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Town Colombia | RsvdP | <u>E8h[2:1]</u> =00b | Not support.                                                                              | No             | 0       |
| U     | Type Selector | RW    | <u>E8h[2:1]</u> =10b | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | No/Yes         | 0       |
| 2:1   | DAD2 Tring    | RO    | <u>E8h[2:1]</u> =00b | 00b: BAR3 is implemented as 32-bit Memory BAR.                                            | Yes            | 00b     |
| 2:1   | BAR3 Type     | RW    | E8h[2:1]=10b         | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | No/Yes         | 00b     |
| 3     | Prefetchable  | RW    | <u>E8h[2:1]</u> =00b | 0b: Non Prefetchable 1b: Prefetchable                                                     | No/Yes         | 0       |
| 3     | Prefetchable  | RW    | E8h[2:1]=10b         | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | No/ res        | 0       |
| 4     | Reserved      | RsvdP | E8h[2:1]=00b         | Not support.                                                                              | No             | 0       |
| 4     |               | RW    | <u>E8h[2:1]</u> =10b | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | No/Yes         | 0       |
| 8:5   | Domain ID     | RW    | E8h[2:1]=00b         | The valid number is from 0 to 1.                                                          | No/Yes         | 0000Ь   |
| 8:3   |               | RW    | <u>E8h[2:1]</u> =10b | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 |                |         |
| 19:9  | Reserved      | RsvdP | E8h[2:1]=00b         | Not support.                                                                              | No             | 0-0b    |
| 19:9  | Reserved      | RW    | E8h[2:1]=10b         | BAR2/3 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.                 | No/Yes         | 0-0b    |
|       |               |       | To specify BAR       | 33 size.                                                                                  |                |         |
| 30:20 | BAR3 Size     | RW    |                      | ing BAR3 bits are RO bits that always return 0 ing BAR3 bits are RW bits                  | No/Yes         | 000h    |
| 31    | BAR 3 Enable  | RW    | E8h[2:1]=00b         | 0b: Disable BAR3<br>1b: Enable BAR3                                                       | No/Yes         | 0       |
| 31    | 64-Bit BAR    | RW    | <u>E8h[2:1]</u> =10b | 0b: BAR2/3 is disabled, all BAR2/3 bits read 0.<br>1b: BAR2/3 is enabled as a 64-bit BAR. | No/ res        | 0       |

# 9.5.60 BAR 4 CONFIGURATION REGISTER - OFFSET F0h

| BIT   | FUNCTION          | TYPE  | DESCRIPTIO                          | DESCRIPTION                                                                                                                  |        | DEFAULT |
|-------|-------------------|-------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------|---------|
| 0     | Type Selector     | RsvdP | Not supported.                      | Not supported.                                                                                                               |        | 0       |
| 2:1   | BAR4 Type         | RW    |                                     | 00b: BAR4 is implemented as a 32-bit Memory BAR<br>10b: BAR4/5 is implemented as a 64-bit Memory BAR                         |        | 00b     |
| 3     | Prefetchable      | RW    | 0b: Non Prefeto<br>1b: Prefetchable |                                                                                                                              | No/Yes | 0       |
| 4     | LUT/BTR Selection | RW    |                                     | used for Address Look-up Translation.<br>used for Direct Address Translation.                                                | No/Yes | 0       |
| 8:5   | Domain ID         | RW    | The valid numb                      | The valid number is from 0 to 1.                                                                                             |        | 0000b   |
| 19:9  | Reserved          | RsvdP | Not supported.                      |                                                                                                                              | No     | 0-0b    |
| 30:20 | BAR 4 Size        | RW    | 0b: Correspond                      | To specify BAR4 size.  Ob: Corresponding BAR4 bits are RO bits that always return 0  1b: Corresponding BAR4 bits are RW bits |        | 7FFh    |
| 31    | BAR 4 Enable      | RW    | bit[2:1]=00b                        | 0b: Disable BAR4<br>1b: Enable BAR4                                                                                          | No/Yes | 1       |
| 31    | BAR 4 Size        | RW    | bit[2:1]=10b                        | Includes with hit[30:20] when this RAR is used as                                                                            |        | 1       |





# 9.5.61 BAR 4-5 CONFIGURATION REGISTER - OFFSET F4h

| BIT   | FUNCTION        | ТҮРЕ  | DESCRIPTIO           | N                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------|-------|----------------------|----------------------------------------------------------------------------------------|----------------|---------|
|       | T. 01.4         | RsvdP | <u>F0h[2:1]</u> =00b | Not support.                                                                           | No             | 0       |
| 0     | Type Selector   | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0       |
| 2:1   | BAR5 Type       | RO    | <u>F0h[2:1]</u> =00b | 00b: BAR5 is implemented as 32-bit Memory BAR.                                         | Yes            | 00ь     |
| 2:1   | ваку туре       | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 00b     |
| 3     | Prefetchable    | RW    | <u>F0h[2:1]</u> =00b | 0b: Non Prefetchable 1b: Prefetchable                                                  | No/Vos         | 0       |
| 3     | Prefetchable    | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | U       |
| 4     | Reserved        | RsvdP | <u>F0h[2:1]</u> =00b | Not support.                                                                           | No             | 0       |
| 4     | Reserved        | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0       |
| 0.5   | D . 1D          | RW    | <u>F0h[2:1]</u> =00b | The valid number is from 0 to 1.                                                       | No/Yes         | 0000Ь   |
| 8:5   | Domain ID       | RW    | <u>F0h[2:1]</u> =10b | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              |                |         |
| 10.0  | D 1             | RsvdP | <u>F0h[2:1]</u> =00b | Not support.                                                                           | No             | 0-0b    |
| 19:9  | Reserved        | RW    | F0h[2:1]=10b         | BAR4/5 are used as a 64-bit BAR, bit[31:0] are used as the upper 32-bits.              | No/Yes         | 0-0b    |
|       |                 |       | To specify BAR       | 25 size.                                                                               |                |         |
| 30:20 | 30:20 BAR5 Size | RW    |                      | ing BAR5 bits are RO bits that always return 0 ing BAR5 bits are RW bits               | No/Yes         | 000h    |
| 31    | BAR5 Enable     | RW    | <u>F0h[2:1]</u> =00b | 0b: Disable BAR5<br>1b: Enable BAR5                                                    | No/Yes         | 0       |
| 31    | 64-Bit BAR      | RW    | <u>F0h[2:1]</u> =10b | 0b: BAR4/5 is disabled, all BAR4/5 bits read 0. 1b: BAR4/5 is enabled as a 64-bit BAR. | NO/ Tes        | 0       |

# 9.5.62 DEVICE SERIAL NUMBER ENHANCED CAPABILITY HEADER REGISTER – OFFSET 100h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|-----------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0003h to indicate that this is PCI express extended capability register for device serial number. | No             | 0003h   |
| 19:16 | Capability Version          | RO   | Must be 1h for this version.                                                                              | No             | 1h      |
| 31:20 | Next Capability Offset      | RO   | Point to next PCI extended capability structure.                                                          | Yes/No         | 900h    |

#### 9.5.63 DEVICE SERIAL NUMBER LOWER DW REGISTER - OFFSET 104h

| BIT  | FUNCTION                                | ТҮРЕ | DESCRIPTION          | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------------------|------|----------------------|----------------|------------|
| 31:0 | Device serial number 1 <sup>st</sup> DW | RO   | Reset to 0000_12D8h. | Yes/No         | 0000_12D8h |

#### 9.5.64 DEVICE SERIAL NUMBER HIGHTER DW REGISTER - OFFSET 108h

| BIT  | FUNCTION                                | ТҮРЕ | DESCRIPTION          | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------------------------------|------|----------------------|----------------|------------|
| 31:0 | Device serial number 2 <sup>nd</sup> DW | RO   | Reset to 0816_4896h. | Yes/No         | 0816_4896h |







# 9.5.65 OPERATION MODE REGISTER - OFFSET 348h (Port 0 Only)

| BIT   | FUNCTION       | ТҮРЕ  | DESCRIPTION                                                                                                 | EEPROM/<br>I2C | DEFAULT               |
|-------|----------------|-------|-------------------------------------------------------------------------------------------------------------|----------------|-----------------------|
| 2:0   | Reserved       | RsvdP | Not support.                                                                                                | No             | 000b                  |
| 5:3   | pkgsel         | RO    | Package Bonding option.                                                                                     | No             | 000b                  |
| 8:6   | portcfg        | RO    | Port/lane configuration settings. 010b: 3 x2 ports 100b: 1 x2, 4 x1 ports 101b: 6 x1 ports Others: Reserved | No             | Set by PORTCFG [2:0]  |
| 10:9  | chipmode       | RO    | Chip operation mode selection.  00b: Normal mode  01b: iddq/mbist mode  10b: AC JTAG mode  11b: phy_mode    | No             | Set by CHIPMODE [1:0] |
| 12:11 | Reserved       | RsvdP | Not support.                                                                                                | No             | 00b                   |
| 13    | ckmode         | RO    | Reference clock modes. 0b: base mode 1b: CDEP separate reference mode                                       | No             | Set by<br>CKMODE      |
| 14    | dma_mode       | RO    | 0b: disable DMA<br>1b: enable DMA                                                                           | No             | 0                     |
| 20:15 | upport_sel     | RO    | Upstream port selection.                                                                                    | No             | 0000_00b              |
| 21    | CDEP_mode      | RO    | 0b: disable CDEP<br>1b: enable CDEP                                                                         | No             | 0                     |
| 22    | scan_tm        | RO    | 0b: normal mode<br>1b: scan mode                                                                            | No             | 0                     |
| 23    | hotplug_pin_en | RO    | 0b: GPIO[23:17;15:12;9:0] are GPIO pins<br>1b: GPIO[23:17;15:12;9:0] are used as hot plug pins              | No             | Set by HOT_PLUG_ EN_L |
| 24    | surprise_hp_en | RO    | 0b: disable surprise hot-plug<br>1b: enable surprise hot-plug                                               | No             | 1                     |
| 25    | ioe_40bit_en   | RO    | 0b: support 16 bit IOE<br>1b: support 40 bit IOE                                                            | No             | 0                     |
| 26    | clkbuf_pd      | RO    | 0b: clock buffer is in normal mode 1b: clock buffer is in power down mode                                   | No             | 0                     |
| 27    | pm_l1_1_en     | RO    | 0b: GPIO[15:12;9:8] are GPIO pins<br>1b: GPIO[15:12;9:8] are used as CLKREQ_L[7:4;1:0]                      | No             | Set by PM_L11_EN _L   |
| 30:28 | i2caddr_out    | RO    | Indicate I2C address.                                                                                       | No             | 111b                  |
| 31    | Reserved       | RsvdP | Not Support                                                                                                 | No             | 1                     |

# 9.5.66 TL CSR 0 REGISTER - OFFSET 4C0h

| BIT   | FUNCTION    | TYPE  | DESCRIPTION         | EEPROM/<br>I2C | DEFAULT |
|-------|-------------|-------|---------------------|----------------|---------|
| 7:0   | Reserved    | RsvdP | Not support.        | No             | 00h     |
| 8     | p_inta_slot | RW    | Internal used only. | Yes            | 0       |
| 9     | p_inta_gpio | RW    | Internal used only. | Yes            | 0       |
| 10    | p_inta_ntl  | RW    | Internal used only. | Yes            | 0       |
| 31:11 | Reserved    | RsvdP | Not support.        | No             | 0-0h    |

# 9.5.67 VENDOR SPECIFIC CAPABILITIES REGISTER - OFFSET 900h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 000Bh to indicate that this is PCI express extended capability register for vendor specific. | No             | 000Bh   |
| 19:16 | Capability Version          | RO   | Read as 1h.                                                                                          | No             | 1h      |
| 31:20 | Next Capability<br>Offset   | RO   | Read as 000h. No other ECP registers.                                                                | No             | 000h    |





### 9.5.68 VENDOR SPECIFIC HEADER REGISTER - OFFSET 904h

| BIT   | FUNCTION    | TYPE | DESCRIPTION                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------|------|------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | VSEC ID     | RO   | This field is a vendor-defined ID number that indicates the nature and format of the VSEC structure. | No             | 0001h   |
| 19:16 | VSEC Rev    | RO   | This field is a vendor-defined version number that indicates the version of the VSEC structure.      | No             | Oh      |
| 31:20 | VSEC Length | RO   | This field indicates the number of bytes in the entire VSEC structure.                               | No             | 280h    |

#### 9.5.69 BTR 2 REGISTER - OFFSET 908h

| BIT   | FUNCTION                            | TYPE  | DESCRIPTION                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | 3DW Address Space                   | RW    | 0b: the translated TLP header is in 4DW format 1b: the translated TLP header is in 3DW format                                                                                                                         |                | 0       |
| 19:1  | Reserved                            | RsvdP | Not support.                                                                                                                                                                                                          | No             | 0_0000h |
| 31:20 | Memory BAR 2<br>Address Translation | RW    | This is the destination base address for Direct Address Translation.  Valid when BAR 2 is enabled (offset E8h[31]=1).  Please note that the source base address used in DAT is defined in BAR 2 located at offset 18h | Yes            | 000h    |

# 9.5.70 BTR 3 REGISTER - OFFSET 90Ch

| BIT         | FUNCTION                                  | ТҮРЕ         | DESCRIPTION          | DESCRIPTION                                                                                                      |     | DEFAULT |
|-------------|-------------------------------------------|--------------|----------------------|------------------------------------------------------------------------------------------------------------------|-----|---------|
| 19:0 Reserv |                                           | RsvdP        | E8h[2:1]=00b         | Not support                                                                                                      | No  |         |
|             | Reserved                                  | RW           | <u>E8h[2:1]</u> =10b | BAR2/3 are used as a 64-bit source BAR, the bit[31:0] are used as the upper 32-bits of destination base address. | Yes | 0_000h  |
| 21.20       | 31:20 Memory BAR 3<br>Address Translation | Memory RAR 3 | E8h[2:1]=00b         | Valid when BAR 3 is enabled (offset ECh [31]=1).                                                                 | V   | 0001-   |
|             |                                           | RW           | E8h[2:1]=10b         | BAR2/3 are used as a 64-bit source BAR, the bit[31:0] are used as the upper 32-bits of destination base address. | Yes | 000h    |

#### 9.5.71 BTR 4 REGISTER - OFFSET 910h

| BIT   | FUNCTION                            | TYPE  | DESCRIPTION                                                                                                                                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | 3DW Address Space                   | RW    | 0b: the translated TLP header is in 4DW format 1b: the translated TLP header is in 3DW format                                                                                                                         |                | 0       |
| 19:1  | Reserved                            | RsvdP | Not support.                                                                                                                                                                                                          | No             | 0_0000h |
| 31:20 | Memory BAR 4<br>Address Translation | RW    | This is the destination base address for Direct Address Translation.  Valid when BAR 4 is enabled (offset F0h[31]=1).  Please note that the source base address used in DAT is defined in BAR 4 located at offset 20h | Yes            | 000h    |

#### 9.5.72 BTR 5 REGISTER - OFFSET 914h

| BIT  | FUNCTION | TYPE  | DESCRIPTION  |              | EEPROM/<br>I2C | DEFAULT |
|------|----------|-------|--------------|--------------|----------------|---------|
| 19:0 | Reserved | RsvdP | F0h[2:1]=00b | Not support. | No             | 0_0000h |





| BIT   | FUNCTION            | ТҮРЕ       | DESCRIPTION  |                                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------|------------|--------------|------------------------------------------------------------------------------------------------------------------|----------------|---------|
|       |                     | RW         | F0h[2:1]=10b | BAR4/5 are used as a 64-bit source BAR, the bit[31:0] are used as the upper 32-bits of destination base address. | Yes            |         |
| 31:20 | Memory BAR 5        | mory BAR 5 | F0h[2:1]=00b | Valid when BAR 5 is enabled (offset F4h[31]=1).                                                                  | Yes            | 000h    |
| 31:20 | Address Translation | RW         | F0h[2:1]=10b | BAR4/5 are used as a 64-bit source BAR, the bit[31:0] are used as the upper 32-bits of destination base address. | 1 es           | OOOII   |

## 9.5.73 ADDRESS LUT ACCESS ADDRESS REGISTER – OFFSET 918h

| BIT  | FUNCTION | TYPE  | DESCRIPTION                                                      | EEPROM/<br>I2C | DEFAULT   |
|------|----------|-------|------------------------------------------------------------------|----------------|-----------|
| 6:0  | Index    | RW    | Used to indicate the LUT Entry number.                           | Yes            | 000_0000b |
| 7    | Reserved | RsvdP | Not support.                                                     | No             | 0         |
| 8    | Command  | WO    | 0b: Read command 1b: Write command  Return '0' when read always. | Yes            | 0         |
| 31:9 | Reserved | RsvdP | Not support.                                                     | No             | 0-0h      |

## 9.5.74 ADDRESS LUT ACCESS DATA 0 REGISTER - OFFSET 91Ch

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTION                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|-------|--------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | 3DW Address Space | RW    | 0b: the translated TLP header is in 4DW format<br>1b: the translated TLP header is in 3DW format | Yes            | 0       |
| 4:1   | Domain ID         | RW    | Used to indicate the domain id.                                                                  | Yes            | 0000b   |
| 12:5  | Reserved          | RsvdP | Not support.                                                                                     | No             | 0-0b    |
| 31:13 | LUT Data[31:13]   | RW    | Used to indicate LUT Data[31:13].                                                                | Yes            | 0000_0h |

## 9.5.75 ADDRESS LUT ACCESS DATA 1 REGISTER - OFFSET 920h

| BIT  | FUNCTION        | ТҮРЕ | DESCRIPTION                                                                           | EEPROM/<br>I2C | DEFAULT    |
|------|-----------------|------|---------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | LUT HData[31:0] | RW   | Used to indicate the higher 32-bit destination base address in 64-bit address domain. | Yes            | 0000_0000h |

## 9.5.76 ID/DOMAINLUT 0 - 15- OFFSET 924h to 960h

These 16 32-bit registers construct a Requester ID (RID) look-up table storing the RID of TLP issued from Main Host, which connected to the upstream port directly. The table content can be either built by hardware automatically or written by software of management CPU. There are control signals defined in the 14<sup>th</sup> and 15<sup>th</sup> bits of Device Configuration 2 Register at offset 50Ch of Port 0 to decide RID LUT build-up mechanism for CDVEP P0 and CDLEP P4 respectively.

Table 9-10 16-Bit ID/Domain LUT Entry 0-15 Register Locations

| CFG_OFFSET | ID/DomainLUT Entry_n | CFG_OFFSET | ID/Domain LUT Entry_n |
|------------|----------------------|------------|-----------------------|
| 924h       | 0                    | 944h       | 8                     |
| 928h       | 1                    | 948h       | 9                     |
| 92Ch       | 2                    | 94Ch       | 10                    |
| 930h       | 3                    | 950h       | 11                    |
| 934h       | 4                    | 954h       | 12                    |
| 938h       | 5                    | 958h       | 13                    |
| 93Ch       | 6                    | 95Ch       | 14                    |
| 940h       | 7                    | 960h       | 15                    |



Table 9-11 16-Bit ID/Domain LUT Entry\_n (n=0 through 15)

| BIT   | FUNCTION | TYPE  | DESCRIPTION                                                                   | EEPROM/<br>I2C | DEFAULT |
|-------|----------|-------|-------------------------------------------------------------------------------|----------------|---------|
| 15:0  | ReqID    | RW    | bit[2:0]: function number<br>bit[7:3]: device number<br>bit[15:8]: bus number | Yes            | 0000h   |
| 30:16 | Reserved | RsvdP | Not support.                                                                  | No             | 0-0b    |
| 31    | Valid    | RW    | 0b: the entry is not valid 1b: the entry is valid                             | Yes            | 0       |

## 9.5.77 CAPTURED BUS ID FOR DOMAIN 0 to 1 – OFFSTE 994h

| BIT   | FUNCTION          | ТҮРЕ  | DESCRIPTION                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------|-------|---------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Dom. 0 Bus Number | RW    | To set the captured bus number for Domain 0 as a destination Bus Number in RID translation. | Yes            | 00h     |
| 15:8  | Dom. 1 Bus Number | RW    | To set the captured bus number for Domain 1 as a destination Bus Number in RID translation. | Yes            | 00h     |
| 31:16 | Reserved          | RsvdP | Not support.                                                                                | No             | 0000h   |

## 9.5.78 DOOR BELL IRQ SET REGISTER - OFFSET 9C4h

| BIT  | FUNCTION | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                  | EEPROM/<br>I2C | DEFAULT    |
|------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Set IRQ  | RW   | Set virtual interface IRQ to control the state of the virtual interface doorbell interrupt request. Reading returns the status of the bits.  Writing 0 to a bit in the register has no effect.  Writing 1 to a bit in the register sets the corresponding interrupt request. | Yes            | 0000_0000h |

## 9.5.79 DOOR BELL IRQ CLEAR REGISTER - OFFSET 9C8h

| BIT  | FUNCTION  | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT    |
|------|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Clear IRQ | RW1C | Clear virtual interface IRQ to control the state of the virtual interface doorbell interrupt request. Reading returns the status of the bits.  Writing 0 to a bit in the register has no effect.  Writing 1 to a bit in the register clears the corresponding interrupt request. | Yes            | 0000_0000h |

## 9.5.80 DOOR BELL IRQ MASK SET REGISTER - OFFSET 9CCh

| B  | IT  | FUNCTION     | TYPE | DESCRIPTION                                                                                                                                                                                                                         | EEPROM/<br>I2C | DEFAULT    |
|----|-----|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31 | 1:0 | Set IRQ Mask | RW   | Set virtual interface interrupt IRQ mask. Reading returns the state of the interrupt mask bits.  Writing 0 to a bit in the register has no effect.  Writing 1 to a bit in the register clears the corresponding interrupt mask bit. | Yes            | FFFF_FFFFh |

# 9.5.81 DOOR BELL IRQ MASK CLEAR REGISTER - OFFSET 9D0h

| BIT  | FUNCTION       | ТҮРЕ | DESCRIPTION                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Clear IRQ Mask | RW1C | Clear virtual interface interrupt IRQ mask to control the state of the virtual interface interrupt request bits. Reading returns the state of the interrupt mask bits. | Yes            | FFFF_FFFFh |



| BIT | FUNCTION | ТҮРЕ | DESCRIPTION                                                                                                              | EEPROM/<br>I2C | DEFAULT |
|-----|----------|------|--------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|     |          |      | Writing 0 to a bit in the register has no effect.  Writing 1 to a bit in the register clears the corresponding interrupt |                |         |
|     |          |      | mask bit.                                                                                                                |                |         |

## 9.5.82 SCRATCHPAD 0 REGISTER - OFFSET 9E4h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 0 | RW   | Scratchpad 0 register. | No/Yes         | 0000_0000h |

## 9.5.83 SCRATCHPAD 1 REGISTER - OFFSET 9E8h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 1 | RW   | Scratchpad 1 register. | No/Yes         | 0000_0000h |

## 9.5.84 SCRATCHPAD 2 REGISTER - OFFSET 9ECh

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 2 | RW   | Scratchpad 2 register. | No/Yes         | 0000 0000h |

## 9.5.85 SCRATCHPAD 3 REGISTER - OFFSET 9F0h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 3 | RW   | Scratchpad 3 register. | No/Yes         | 0000 0000h |

## 9.5.86 SCRATCHPAD 4 REGISTER - OFFSET 9F4h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 4 | RW   | Scratchpad 4 register. | No/Yes         | 0000 0000h |

## 9.5.87 SCRATCHPAD 5 REGISTER - OFFSET 9F8h

| BIT  | FUNCTION     | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 5 | RW   | Scratchpad 5 register. | No/Yes         | 0000_0000h |

## 9.5.88 SCRATCHPAD 6 REGISTER - OFFSET 9FCh

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 6 | RW   | Scratchpad 6 register. | No/Yes         | 0000_0000h |

## 9.5.89 SCRATCHPAD 7 REGISTER - OFFSET A00h

| BIT  | FUNCTION     | ТҮРЕ | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT    |
|------|--------------|------|------------------------|----------------|------------|
| 31:0 | Scratchpad 7 | RW   | Scratchpad 7 register. | No/Yes         | 0000_0000h |





## 9.5.90 CDEP DATA 0 REGISTER - OFFSET A04h

| BIT   | FUNCTION         | ТҮРЕ  | DESCRIPTION                                                              | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|-------|--------------------------------------------------------------------------|----------------|---------|
| 7:0   | Bus Number       | RO    | Used to save the bus number for the CDEP.                                | No             | 00h     |
| 10:8  | Reserved         | RsvdP | Not support.                                                             | No             | 000b    |
| 11    | Reserved         | RsvdP | Not support.                                                             | No             | 0       |
| 15:12 | Source Domain ID | RO    | Used to save the source domain id. No                                    |                | 0000b   |
| 17:16 | CD Mode          | RO    | Used to save the status for Device Configuration CD Mode.                | No             | 00b     |
| 18    | CDEP Status      | RO    | Used to indicate CDEP status  1b: CDEP is enabled.  0b: CDEP is disabled | No             | 1       |
| 19    | CDEP Type        | RO    | 0b: CDEP is not enabled. 1b: CDVEP                                       | No             | 1       |
| 31:20 | Reserved         | RsvdP | Not support.                                                             | No             | 0-0b    |

# 9.5.91 CDEP DATA1 REGISTER - OFFSET A08h

| BIT   | FUNCTION          | TYPE  | DESCRIPTION EEP I                                                              |    | DEFAULT |
|-------|-------------------|-------|--------------------------------------------------------------------------------|----|---------|
| 15:0  | R_Host Request ID | RO    | Used to indate remote host requester ID, which is captured during enumeration. | No | 0000h   |
| 31:16 | Reserved          | RsvdP | Not support.                                                                   | No | 0000h   |





## 9.6 DMA ENGINE CONFIGURATION REGISTERS (FUNC1 or FUNC2)

The switch contains two DMA engines (function number 1 or 2). The following table details the allocation of the register fields of the PCI 2.3 compatible type 0 configuration space header.

| 31 –24          | 23 – 16                      | 15 – 8                  | 7 –0                            | BYTE OFFSET |  |  |  |
|-----------------|------------------------------|-------------------------|---------------------------------|-------------|--|--|--|
| Devi            | ce ID                        | Vendor ID               |                                 | 00h         |  |  |  |
| <u>Primar</u>   | y Status                     | Com                     | <u>mand</u>                     | 04h         |  |  |  |
|                 | Class Code                   |                         | Revision ID                     | 08h         |  |  |  |
| Reserved        | <u>Header Type</u>           | Priminary Latency Timer | Cache Line Size                 | 0Ch         |  |  |  |
|                 | BAR 0                        |                         |                                 |             |  |  |  |
|                 | 14h                          |                         |                                 |             |  |  |  |
|                 | Rese                         | erved                   |                                 | 14h - 28h   |  |  |  |
| <u>SS</u>       | SID                          | SSV                     | /ID                             | 2Ch         |  |  |  |
|                 | Rese                         | erved                   |                                 | 30h         |  |  |  |
|                 | Reserved                     |                         | Capability Pointer to 40h       | 34h         |  |  |  |
|                 | Rese                         | erved                   |                                 | 38h         |  |  |  |
| Rese            | erved                        | Interrupt Pin           | Interrupt Line                  | 3Ch         |  |  |  |
| Power Manager   | nent Capabilities            | Next Item Pointer=48h   | Capability ID=01h               | 40h         |  |  |  |
| PM Data         | PPB Support Extensions       | Power Mana              |                                 | 44h         |  |  |  |
| Message         | <u>Control</u>               | Next Item Pointer=68h   | Capability ID=05h               | 48h         |  |  |  |
|                 | 4Ch                          |                         |                                 |             |  |  |  |
|                 | 50h                          |                         |                                 |             |  |  |  |
| Rese            | Reserved Message Data        |                         |                                 |             |  |  |  |
|                 | MSI                          | <u>Mask</u>             |                                 | 58h         |  |  |  |
|                 | MSI F                        | <u>ending</u>           |                                 | 5Ch         |  |  |  |
|                 | Rese                         | erved                   |                                 | 60h – 64h   |  |  |  |
| PCI Express Cap | pabilities Register          | Next Item Pointer=A4h   | Capability ID=10h               | 68h         |  |  |  |
|                 | Device C                     | apabilities             |                                 | 6Ch         |  |  |  |
| Device          | Status                       | Device                  | 70h                             |             |  |  |  |
|                 | Link Ca                      | pabilities              |                                 | 74h         |  |  |  |
| <u>Link</u>     | <u>Status</u>                | Link C                  | <u>Control</u>                  | 78h         |  |  |  |
|                 | Rese                         | erved                   |                                 | 7Ch - 88h   |  |  |  |
|                 | Device Ca                    | pabilities 2            |                                 | 8Ch         |  |  |  |
| Device          | Status 2                     | Device C                | Control 2                       | 90h         |  |  |  |
|                 | Link Car                     | pabilities 2            |                                 | 94h         |  |  |  |
| Link S          | Link Status 2 Link Control 2 |                         |                                 |             |  |  |  |
|                 | Reserved                     |                         |                                 |             |  |  |  |
| Rese            | erved                        | Next Item Pointer=00h   | SSID/SSVID<br>Capability ID=0Dh | A4h         |  |  |  |
| SS              | SID .                        | SSV                     | /ID                             | A8h         |  |  |  |
|                 | Rese                         | erved                   |                                 | ACh - FCh   |  |  |  |

Other than the PCI 2.3 compatible configuration space header, the Switch also implements PCI express extended configuration space header, which includes advanced error reporting, virtual channel, and power budgeting capability registers. The following table details the allocation of the register fields of PCI express extended capability space header. The first extended capability always begins at offset 100h with a PCI Express Enhanced Capability header and the rest of capabilities are located at an offset greater than 0FFh relative to the beginning of PCI compatible configuration space.

| 31 –24                | 31 –24 23 – 16                                   |                 | 15 - 8               | 7 –0                | BYTE OFFSET |  |  |
|-----------------------|--------------------------------------------------|-----------------|----------------------|---------------------|-------------|--|--|
| Next Capability Offse | t=000h                                           | Cap.            | PCI Express Extended | Capability ID=0001h | 100h        |  |  |
|                       |                                                  | <u>Version</u>  |                      |                     |             |  |  |
|                       | <u>Ur</u>                                        | correctable Err | or Status Register   |                     | 104h        |  |  |
|                       | Uncorrectable Error Mask Register                |                 |                      |                     |             |  |  |
|                       | 10Ch                                             |                 |                      |                     |             |  |  |
|                       | Correctable Error Status Register                |                 |                      |                     |             |  |  |
|                       | Correctable Error Mask Register                  |                 |                      |                     |             |  |  |
|                       | Advanced Error Capabilities and Control Register |                 |                      |                     |             |  |  |
|                       | 11Ch                                             |                 |                      |                     |             |  |  |
|                       |                                                  | Header Log      | g Register 1         |                     | 120h        |  |  |





| 31 –24 | 23 – 16 15 - 8 7 – 0 |            |  |             |
|--------|----------------------|------------|--|-------------|
|        | 124h                 |            |  |             |
|        | Header Log           | Register 3 |  | 128h        |
|        | Rese                 | rved       |  | 12Ch - FFCh |

## 9.6.1 VENDOR ID REGISTER - OFFSET 00h

| BIT  | FUNCTION  | ТҮРЕ | DESCRIPTION                                     | EEPROM/<br>I2C | DEFAULT |
|------|-----------|------|-------------------------------------------------|----------------|---------|
| 15:0 | Vendor ID | RO   | Identifies Diodes as the vendor of this device. | No             | 12D8h   |

## 9.6.2 DEVICE ID REGISTER - OFFSET 00h

| BIT   | FUNCTION  | TYPE | DESCRIPTION             | EEPROM/<br>I2C | DEFAULT |
|-------|-----------|------|-------------------------|----------------|---------|
| 31:16 | Device ID | RO   | Identifies this device. | No             | C008h   |

## 9.6.3 COMMAND REGISTER - OFFSET 04h

| BIT   | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | I/O Space Enable                      | RW    | 0b: Ignores I/O transactions on the primary interface 1b: Enables responses to I/O transactions on the primary interface                                                                                                                                                                                                                                         | No             | 0       |
| 1     | Memory Space<br>Enable                | RW    | 0b: Ignores memory transactions on the primary interface 1b: Enables responses to memory transactions on the primary interface                                                                                                                                                                                                                                   | No             | 0       |
| 2     | Bus Master Enable                     | RW    | Ob: Does not initiate memory or I/O transactions on the upstream port and handles asan Unsupported Request (UR) to memory and I/O transactions on the downstream port. For Non-Posted Requests, a completion with UR completion status must be returned  1b: Enables the Switch Port to forward memory and I/O Read/Write transactions in the upstream direction | No             | 0       |
| 3     | Special Cycle Enable                  | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 4     | Memory Write And<br>Invalidate Enable | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 5     | VGA Palette Snoop<br>Enable           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 6     | Parity Error<br>Response Enable       | RW    | Ob: Switch may ignore any parity errors that it detects and continue normal operation     1b: Switch must take its normal action when a parity error is detected                                                                                                                                                                                                 | No             | 0       |
| 7     | Wait Cycle Control                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 8     | SERR# enable                          | RW    | Ob: Disables the reporting of Non-fatal and Fatal errors detected by the Switch to the Root Complex  1b: Enables the Non-fatal and Fatal error reporting to Root Complex                                                                                                                                                                                         | No             | 0       |
| 9     | Fast Back-to-Back<br>Enable           | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0       |
| 10    | Interrupt Disable                     | RW    | 0b: Enable to generate INTx Interrupt Messages 1b: Disable to generate INTx Interrupt Messages                                                                                                                                                                                                                                                                   | No             | 0       |
| 15:11 | Reserved                              | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                     | No             | 0000_0b |

# 9.6.4 PRIMARY STATUS REGISTER - OFFSET 04h

| BIT   | FUNCTION         | TYPE  | DESCRIPTION                                                                                                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 18:16 | Reserved         | RsvdP | Not support.                                                                                                                                                                                                                     | No             | 000b    |
| 19    | Interrupt Status | RO    | Indicates that an INTx Interrupt Message is pending internally to the device. In the Switch, the forwarding of INTx messages from the downstream device of the Switch port is not reflected in this bit. Must be hardwired to 0. | No             | 0       |



| BIT   | FUNCTION                     | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 20    | Capabilities List            | RO    | Set to 1b to enable support for the capability list (offset 34h is the pointer to the data structure).                                                                                                                    | No             | 1       |
| 21    | 66MHz Capable                | RsvdP | Not support                                                                                                                                                                                                               | No             | 0       |
| 22    | Reserved                     | RsvdP | Not support.                                                                                                                                                                                                              | No             | 0       |
| 23    | Fast Back-to-Back<br>Capable | RsvdP | Not support.                                                                                                                                                                                                              | No             | 0       |
| 24    | Master Data Parity<br>Error  | RW1C  | Set to 1b (by a requester) whenever a Parity error is detected or forwarded on the primary side of the port in a Switch.  If the Parity Error Response Enable bit is cleared, this bit is never set.                      | No             | 0       |
| 26:25 | DEVSEL# timing               | RsvdP | Not support.                                                                                                                                                                                                              | No             | 00b     |
| 27    | Signaled Target<br>Abort     | RW1C  | This bit is Set when the Secondary Side for Type 1 Configuration Space header Function (for Requests completed by the Type 1 header Function itself) completes a Posted or Non-Posted Request as a Completer Abort error. | No             | 0       |
| 28    | Received Target<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                              | No             | 0       |
| 29    | Received Master<br>Abort     | RsvdP | Not support.                                                                                                                                                                                                              | No             | 0       |
| 30    | Signaled System<br>Error     | RW1C  | Set to 1b when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Command register is 1b.                                                                                              | No             | 0       |
| 31    | Detected Parity Error        | RW1C  | Set to 1b whenever the primary side of the port in a Switch receives a Poisoned TLP.                                                                                                                                      | No             | 0       |

## 9.6.5 REVISION ID REGISTER - OFFSET 08h

| BIT | FUNCTION | TYPE | DESCRIPTION                          | EEPROM/<br>I2C | DEFAULT |
|-----|----------|------|--------------------------------------|----------------|---------|
| 7:0 | Revision | RO   | Indicates revision number of device. | No             | 07h     |

## 9.6.6 CLASS CODE REGISTER - OFFSET 08h

| BIT   | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------|------|------------------------------------------------------------|----------------|---------|
| 15:8  | Programming<br>Interface | RO   | Read as 00h.                                               | No             | 00h     |
| 23:16 | Sub-Class Code           | RO   | Read as 80h.                                               | No             | 80h     |
| 31:24 | Base Class Code          | RO   | Read as 08h to indicate device is other system peripheral. | No             | 08h     |

# 9.6.7 CACHE LINE REGISTER - OFFSET 0Ch

| BIT | FUNCTION        | TYPE | DESCRIPTION                                                                                                                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Cache Line Size | RW   | The cache line size register is set by the system firmware and the operating system cache line size. This field is implemented by PCI Express devices as a RW field for legacy compatibility, but it has no impact on any PCI Express device functionality. | No             | 00h     |

## 9.6.8 PRIMARY LATENCY TIMER REGISTER - OFFSET 0Ch

| BIT  | FUNCTION                 | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------|-------|--------------|----------------|---------|
| 15:8 | Primary Latency<br>Timer | RsvdP | Not support. | No             | 00h     |





## 9.6.9 HEADER TYPE REGISTER - OFFSET 0Ch

| BIT   | FUNCTION    | ТҮРЕ | DESCRIPTION                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|-------------|------|----------------------------------------------------------------------------------------------------------------|----------------|---------|
| 23:16 | Header Type | RO   | Read as 80h to indicate that the register layout conforms to Type 0 Configuration Header for the other device. | No             | 80h     |

## 9.6.10 BAR 0 REGISTER - OFFSET 10h

| BIT   | FUNCTION                  | ТҮРЕ  | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|-------|----------------------------------------------------------------------|----------------|---------|
| 0     | Memory Space<br>Indicator | RO    | When set '0', it indicates Memory Base address.                      | No             | 0       |
| 2:1   | 64-bit Addressing         | RO    | 00b: 32-bit addressing<br>10b: 64-bit addressing<br>Others: Reserved | No             | 10b     |
| 3     | Prefetchable              | RO    | 0b: Non-prefetchable<br>1b: Prefetchable                             | No             | 0       |
| 11:4  | Reserved                  | RsvdP | Not support.                                                         | No             | 0-0h    |
| 31:12 | Base Address 0<br>[31:12] | RW    | Use this Memory base address to map DMA engine registers.            | No             | 0-0h    |

## 9.6.11 BAR 1 REGISTER - OFFSET 14h

| BIT  | FUNCTION                  | ТҮРЕ | DESCRIPTION                                                                                                                                            | EEPROM/<br>I2C | DEFAULT    |
|------|---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| 21.0 | Reserved                  | RO   | When the Base Address 0 register is not 64-bit addressing (offset 10h[2:1] is not 10b).                                                                | No             | 0000 00001 |
| 31:0 | Base Address 1<br>[63:32] | RW   | When the Base Address 0 register is 64-bit addressing. Base Address 1 is used to provide the upper 32 Address bits when offset 10h[2:1] is set to 10b. | No             | 0000_0000h |

## 9.6.12 SUBSYSTEM VENDOR ID REGISTER - OFFSET 2Ch

| BIT  | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|------|----------|------|----------------------------------------|----------------|---------|
| 15:0 | SSVID    | RO   | It indicates the sub-system vendor id. | No             | 12D8h   |

## 9.6.13 SUBSYSTEM ID REGISTER - OFFSET 2Ch

| BIT   | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------|------|----------------------------------------|----------------|---------|
| 31:16 | SSID     | RO   | It indicates the sub-system device id. | No             | C008h   |

## 9.6.14 CAPABILITY POINTER REGISTER - OFFSET 34h

| BIT | FUNCTION           | TYPE | DESCRIPTION                              | EEPROM/<br>I2C | DEFAULT |
|-----|--------------------|------|------------------------------------------|----------------|---------|
| 7:0 | Capability Pointer | RO   | Point to first PCI capability structure. | No             | 40h     |

## 9.6.15 INTERRUPT LINE REGISTER - OFFSET 3Ch

| BIT | FUNCTION       | TYPE | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|-----|----------------|------|------------------------------------------------------------------------------|----------------|---------|
| 7:0 | Interrupt Line | RW   | The interrupt line register communicates interrupt line routing information. | No             | 00h     |





## 9.6.16 INTERRUPT PIN REGISTER - OFFSET 3Ch

| BIT  | FUNCTION      | TYPE | DESCRIPTION                                               | EEPROM/<br>I2C | DEFAULT |
|------|---------------|------|-----------------------------------------------------------|----------------|---------|
| 15:8 | Interrupt Pin | RO   | The Switch implements INTB virtual wire interrupt signal. | No             | 02h     |

## 9.6.17 POWER MANAGEMENT CAPABILITIES REGISTER - OFFSET 40h

| BIT   | FUNCTION                          | ТҮРЕ  | DESCRIPTION                                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID       | RO    | Read as 01h to indicate that this is power management capability register.                                                 | No             | 01h     |
| 15:8  | Next Item Pointer                 | RO    | Point to next PCI capability structure.                                                                                    | No             | 48h     |
| 18:16 | Power Management<br>Revision      | RO    | Read as 011b to indicate the device is compliant to Revision 1.2 of <i>PCI Power Management Interface Specifications</i> . | No             | 011b    |
| 19    | PME# Clock                        | RsvdP | Not support.                                                                                                               | No             | 0       |
| 20    | Reserved                          | RsvdP | Not support.                                                                                                               | No             | 0       |
| 21    | Device Specific<br>Initialization | RO    | Read as 0b to indicate Switch does not have device specific initialization requirements.                                   | No             | 0       |
| 24:22 | AUX Current                       | RO    | Reset to 0.                                                                                                                | No             | 000b    |
| 25    | D1 Power State<br>Support         | RO    | Read as 0b to indicate Switch does Not support the D1 power management state.                                              | No             | 0       |
| 26    | D2 Power State<br>Support         | RO    | Read as 0b to indicate Switch does Not support the D2 power management state.                                              | No             | 0       |
| 31:27 | PME# Support                      | RO    | Read as 19h to indicate Switch supports the forwarding of PME# message in D0, D3 and D4 states.                            | No             | 19h     |

## 9.6.18 POWER MANAGEMENT DATA REGISTER - OFFSET 44h

| BIT   | FUNCTION      | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                        | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
|       |               |       | Indicates the current power state of the Switch. Writing a value of D0 when the previous state was D3 cause a hot reset without asserting DWNRST_L.                                                |                |         |
| 1:0   | Power State   | RW    | 00b: D0 state                                                                                                                                                                                      | No             | 00b     |
|       |               |       | 01b: D1 state                                                                                                                                                                                      |                |         |
|       |               |       | 10b: D2 state                                                                                                                                                                                      |                |         |
|       |               |       | 11b: D3 hot state                                                                                                                                                                                  |                |         |
| 2     | Reserved      | RsvdP | Not support.                                                                                                                                                                                       | No             | 0       |
| 3     | No_Soft_Reset | RO    | When set, this bit indicates that device transitioning from D3hot to D0 does not perform an internal reset. When clear, an internal reset is performed when power state transits from D3hot to D0. | No             | 1       |
| 7:4   | Reserved      | RsvdP | Not support.                                                                                                                                                                                       | No             | 0h      |
| 8     | PME# Enable   | RW    | When asserted, the Switch will generate the PME# message.                                                                                                                                          | No             | 0       |
| 12:9  | Data Select   | RO    | Select data registers.                                                                                                                                                                             | No             | 0h      |
| 14:13 | Data Scale    | RO    | Reset to 00b.                                                                                                                                                                                      | No             | 00b     |
| 15    | PME Status    | RW1C  | Read as 0b as the PME# message is not implemented.                                                                                                                                                 | No             | 0       |

## 9.6.19 PPB SUPPORT EXTENSIONS - OFFSET 44h

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                            | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|--------------------------------------------------------|----------------|---------|
| 21:16 | Reserved                            | RsvdP | Not support.                                           | No             | 00_000b |
| 22    | B2_B3 Support for D3 <sub>HOT</sub> | RO    | Does not apply to PCI Express. Must be hardwired to 0. | No             | 0       |
| 23    | Bus Power / Clock<br>Control Enable | RO    | Does not apply to PCI Express. Must be hardwired to 0. | No             | 0       |





## 9.6.20 DATA REGISTER - OFFSET 44h

| BIT   | FUNCTION      | TYPE | DESCRIPTION    | EEPROM/<br>I2C | DEFAULT |
|-------|---------------|------|----------------|----------------|---------|
| 31:24 | Data Register | RO   | Data Register. | No             | 00h     |

## 9.6.21 MSI CAPABILITIES REGISTER - OFFSET 48h

| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID | RO    | Read as 05h to indicate that this is message signal interrupt capability register.                                                                                                                                                                                                                                                                                             | No             | 05h     |
| 15:8  | Next Item Pointer           | RO    | Point to next PCI capability structure.                                                                                                                                                                                                                                                                                                                                        | No             | 68h     |
| 16    | MSI Enable                  | RW    | 0b: The function is prohibited from using MSI to request service 1b: The function is permitted to use MSI to request service and is prohibited from using its INTx # pin                                                                                                                                                                                                       | No             | 0       |
| 19:17 | Multiple Message<br>Capable | RO    | Request 8 multiple vectors to system.Each vector is corresponding to each virtual channel                                                                                                                                                                                                                                                                                      | No             | 011b    |
| 22:20 | Multiple Message<br>Enable  | RW    | System software writes to this field indicating the numbers of vectors are allocated.  000b: one vector allocated. All 4 dma virtual channels share this MSI  001b: two vectors allocated.  DVC0~1 use MSI#0 while DVC4~5 use MSI#1  010b: the same as 001b  011b: four vectors allocated and each DVC uses its own MSI  DVC0 (MSI#0), DVC1(MSI#1),  DVC4 (MSI#4), DVC5(MSI#5) | No             | 000Ь    |
| 23    | 64-bit address capable      | RO    | Ob: The function is not capable of generating a 64-bit message address  1b: The function is capable of generating a 64-bit message address                                                                                                                                                                                                                                     | No             | 1       |
| 24    | Per-vector masking capable  | RO    | 0b: the function support MSI per-vector masking. 1b: the function does Not support MSI per-vector masking.                                                                                                                                                                                                                                                                     | No             | 1       |
| 31:25 | Reserved                    | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                   | No             | 00h     |

## 9.6.22 MESSAGE ADDRESS REGISTER - OFFSET 4Ch

| BIT  | FUNCTION        | ТҮРЕ  | DESCRIPTION                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0  | Reserved        | RsvdP | Not support.                                                                                                                        | No             | 00b     |
| 31:2 | Message Address | RW    | If the message enable bit is set, the contents of this register specify the DWORD aligned address for MSI memory write transaction. | No             | 0-0h    |

## 9.6.23 MESSAGE UPPER ADDRESS REGISTER - OFFSET 50h

| BIT  | FUNCTION                 | ТҮРЕ | DESCRIPTION                                                                             | EEPROM/<br>I2C | DEFAULT    |
|------|--------------------------|------|-----------------------------------------------------------------------------------------|----------------|------------|
| 31:0 | Message Upper<br>Address | RW   | This register is only effective if the device supports a 64-bit message address is set. | No             | 0000_0000h |

## 9.6.24 MESSAGE DATA REGISTER - OFFSET 54h

| BIT   | FUNCTION     | TYPE  | DESCRIPTION  | EEPROM/<br>I2C | DEFAULT |
|-------|--------------|-------|--------------|----------------|---------|
| 15:0  | Message Data | RW    | Reset to 0.  | No             | 0000h   |
| 31:16 | Reserved     | RsvdP | Not support. | No             | 0000h   |



## 9.6.25 MESSAGE MASK REGISTER - OFFSET 58h

| BIT  | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                  | EEPROM/<br>I2C | DEFAULT   |
|------|--------------------------------|-------|----------------------------------------------|----------------|-----------|
| 0    | MSI Mask for DVC0<br>Interrupt | RW    | MSI mask for DMA Virtual Channel 0 Interrupt | No             | 0         |
| 1    | MSI Mask for DVC1<br>Interrupt | RW    | MSI mask for DMA Virtual Channel 1 Interrupt | No             | 0         |
| 2    | Reserved                       | RsvdP | Not support.                                 | No             | 0         |
| 3    | Reserved                       | RsvdP | Not support.                                 | No             | 0         |
| 4    | MSI Mask for DVC4<br>Interrupt | RW    | MSI mask for DMA Virtual Channel 4 Interrupt | No             | 0         |
| 5    | MSI Mask for DVC5<br>Interrupt | RW    | MSI mask for DMA Virtual Channel 5 Interrupt | No             | 0         |
| 6    | Reserved                       | RsvdP | Not support.                                 | No             | 0         |
| 7    | Reserved                       | RsvdP | Not support.                                 | No             | 0         |
| 31:8 | Reserved                       | RsvdP | Not support.                                 | No             | 0000_000h |

## 9.6.26 MESSAGE PENDING REGISTER - OFFSET 5Ch

| BIT  | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                            | EEPROM/<br>I2C | DEFAULT   |
|------|--------------------------------|-------|--------------------------------------------------------|----------------|-----------|
| 0    | MSI Pending for DVC0 Interrupt | RO    | MSI pending status for DMA Virtual Channel 0 Interrupt | No             | 0         |
| 1    | MSI Pending for DVC1 Interrupt | RO    | MSI pending status for DMA Virtual Channel 1 Interrupt | No             | 0         |
| 2    | Reserved                       | RsvdP | Not support.                                           | No             | 0         |
| 3    | Reserved                       | RsvdP | Not support.                                           | No             | 0         |
| 4    | MSI Pending for DVC4 Interrupt | RO    | MSI pending status for DMA Virtual Channel 4 Interrupt | No             | 0         |
| 5    | MSI Pending for DVC5 Interrupt | RO    | MSI pending status for DMA Virtual Channel 5 Interrupt | No             | 0         |
| 6    | Reserved                       | RsvdP | Not support.                                           | No             | 0         |
| 7    | Reserved                       | RsvdP | Not support.                                           | No             | 0         |
| 31:8 | Reserved                       | RsvdP | Not support.                                           | No             | 0000_000h |

## 9.6.27 PCI EXPRESS CAPABILITIES REGISTER - OFFSET 68h

| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                                                                                | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7:0   | Enhanced<br>Capabilities ID | RO    | Read as 10h to indicate that this is PCI express enhanced capability register.                             | No             | 10h     |
| 15:8  | Next Item Pointer           | RO    | Point to next PCI capability structure.                                                                    | No             | A4h     |
| 19:16 | Capability Version          | RO    | Read as 2h to indicate the device is compliant to Revision 2.0 of <i>PCI Express Base Specifications</i> . | No             | 2h      |
| 23:20 | Device/Port Type            | RO    | Indicates the type of PCI Express logical device.                                                          | No             | 0h      |
| 24    | Slot Implemented            | RO    | Reset to 0b.                                                                                               | No             | 0       |
| 29:25 | Interrupt Message<br>Number | RO    | Read as 0. No MSI messages are generated in the transparent mode.                                          | No             | 00_000b |
| 31:30 | Reserved                    | RsvdP | Not support.                                                                                               | No             | 00b     |

## 9.6.28 DEVICE CAPABILITIES REGISTER - OFFSET 6Ch

| BIT | FUNCTION                        | TYPE  | DESCRIPTION                                                                                                                                                 | EEPROM/<br>I2C | DEFAULT |
|-----|---------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 2:0 | Max_Payload_Size<br>Supported   | RO    | Indicates the maximum payload size that the device can support for TLPs. Each port of the Switch supports 512 bytes max payload size.                       | No             | 010b    |
| 4:3 | Phantom Functions<br>Supported  | RO    | Indicates the support for use of unclaimed function numbers as Phantom functions. Read as 00b, since no function number bits are used as phantom functions. | No             | 00Ь     |
| 5   | Extended Tag Field<br>Supported | RO    | Indicates the maximum supported size of Tag field as a Requester.<br>Read as 0, since the function supports 5-bit tage field only.                          | No             | 0       |
| 8:6 | Reserved                        | RsvdP | Not support.                                                                                                                                                | No             | 000b    |



| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 11:9  | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 000b    |
| 14:12 | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 000b    |
| 15    | Role_Based Error<br>Reporting      | RO    | When set, indicates that the device implements the functionality originally defined in the Error Reporting ECN.                                                                        | No             | 1       |
| 17:16 | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 00b     |
| 25:18 | Captured Slot Power<br>Limit Value | RO    | In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot.  This value is set by the Set_Slot_Power_Limit message or hardwired to 00h. | No             | 00h     |
| 27:26 | Captured Slot Power<br>Limit Scale | RO    | Specifies the scale used for the Slot Power Limit Value.  This value is set by the Set_Slot_Power_Limit message or hardwired to 00b.                                                   | No             | 00Ь     |
| 31:28 | Reserved                           | RsvdP | Not support.                                                                                                                                                                           | No             | 0h      |

## 9.6.29 DEVICE CONTROL REGISTER - OFFSET 70h

| BIT   | FUNCTION                                | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Correctable Error<br>Reporting Enable   | RW    | 0b: Disable Correctable Error Reporting 1b: Enable Correctable Error Reporting                                                                                                                                                                                                                                                       | No             | 0       |
| 1     | Non-Fatal Error<br>Reporting Enable     | RW    | 0b: Disable Non-Fatal Error Reporting 1b: Enable Non-Fatal Error Reporting                                                                                                                                                                                                                                                           | No             | 0       |
| 2     | Fatal Error Reporting Enable            | RW    | 0b: Disable Fatal Error Reporting 1b: Enable Fatal Error Reporting                                                                                                                                                                                                                                                                   | No             | 0       |
| 3     | Unsupported Request<br>Reporting Enable | RW    | 0b: Disable Unsupported Request Reporting 1b: Enable Unsupported Request Reporting                                                                                                                                                                                                                                                   | No             | 0       |
| 4     | Enable Relaxed<br>Ordering              | RO    | When set, it permits the device to set the Relaxed Ordering bit in the attribute field of transaction.                                                                                                                                                                                                                               | No             | 0       |
| 7:5   | Max_Payload_Size                        | RW    | This field sets maximum TLP payload size for the device.  Permissible values that can be programmed are indicated by the Max_Payload_Size Supported in the Device Capabilities register.  Any value exceeding the Max_Payload_Size Supported written to this register results into clamping to the Max_Payload_Size Supported value. | No             | 000Ь    |
| 8     | Extended Tag Field<br>Enable            | RW    | Returns '0' when read, since extended tag field is Not supported.                                                                                                                                                                                                                                                                    | No             | 0       |
| 9     | Phantom Function<br>Enable              | RW    | Returns '0' when read, since Phantom Function is Not supported.                                                                                                                                                                                                                                                                      | No             | 0       |
| 10    | Auxiliary (AUX)<br>Power PM Enable      | RO    | When set, indicates that a device is enabled to draw AUX power independent of PME AUX power.                                                                                                                                                                                                                                         | No             | 0       |
| 11    | Enable No Snoop                         | RW    | When set, it permits to set the No Snoop bit in the attribute field of transaction.                                                                                                                                                                                                                                                  | No             | 0       |
| 14:12 | Max_Read_<br>Request_Size               | RW    | This field sets the maximum Read Request size for the device as a Requester. The function must not generate Read Requests with a size exceeding the set value.                                                                                                                                                                       | No             | 010ь    |
| 15    | Reserved                                | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                         | No             | 0       |

## 9.6.30 DEVICE STATUS REGISTER - OFFSET 70h

| BIT | FUNCTION                      | ТҮРЕ | DESCRIPTION                                                                                                                                                             | EEPROM/<br>I2C | DEFAULT |
|-----|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 16  | Correctable Error<br>Detected | RW1C | Asserted when correctable error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. | No             | 0       |
| 17  | Non-Fatal Error<br>Detected   | RW1C | Asserted when non-fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.   | No             | 0       |
| 18  | Fatal Error Detected          | RW1C | Asserted when fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.       | No             | 0       |



| BIT   | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                                                               | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 19    | Unsupported Request<br>Detected | RW1C  | Asserted when unsupported request is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. | No             | 0       |
| 20    | AUX Power<br>Detected           | RO    | Asserted when the AUX power is detected by the Switch                                                                                                                     | No             | 0       |
| 21    | Transactions Pending            | RO    | Each port of Switch does not issue Non-posted Requests on its own behalf, so this bit is hardwired to 0b.                                                                 | No             | 0       |
| 31:22 | Reserved                        | RsvdP | Not support.                                                                                                                                                              | No             | 0-0h    |

# 9.6.31 LINK CAPABILITIES REGISTER - OFFSET 74h

| BIT   | FUNCTION                                           | TYPE        | DESCRIPTION                                                                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0   | Maximum Link<br>Speed                              | RO          | Indicates the maximum speed of the Express link is 8Gb/s, 5Gb/s or 2.5 Gb/s.  0001b: 2.5 Gb/s  0010b: 5.0 Gb/s  0011b: 8.0 Gb/s  Others: Reserved                                   | No             | 3h      |
| 9:4   | Maximum Link<br>Width                              | HWInt<br>RO | Indicates the maximum width of the given PCIe Link.                                                                                                                                 | No             | 00_000b |
| 11:10 | Active State Power<br>Management<br>(ASPM) Support | RO          | Indicates the level of ASPM supported on the given PCIe Link. Each port of Switch supports L0s and L1 entry.  This switch does not support ASPM function. Please set 00b by eeprom. | No             | 10ь     |
| 14:12 | L0s Exit Latency                                   | RO          | Indicates the L0s exit latency for the given PCIe Link.  The length of time this port requires to complete transition from L0s to L0 is in the range of 256ns to less than 512ns.   | No             | 011b    |
| 17:15 | L1 Exit Latency                                    | RO          | Indicates the L1 exit latency for the given PCIe Link.  The length of time this port requires to complete transition from L1 to L0 is less than 1us.                                | No             | 000ь    |
| 18    | Clock Power<br>Management                          | RO          | This bit must be hardwired to 0b.                                                                                                                                                   | No             | 0       |
| 19    | Surprise Down<br>Capability Enable                 | RsvdP       | Not support.                                                                                                                                                                        | No             | 0       |
| 20    | Data Link Layer<br>Active Reporting<br>Capable     | RsvdP       | Not support.                                                                                                                                                                        | No             | 0       |
| 21    | Link BW Notify<br>Capability                       | RsvdP       | Not support.                                                                                                                                                                        | No             | 0       |
| 23:20 | Reserved                                           | RsvdP       | Not support.                                                                                                                                                                        | No             | 0-0h    |
| 31:24 | Port Number                                        | RO          | The Port Number is same as Function 0                                                                                                                                               | No             | 90h     |

## 9.6.32 LINK CONTROL REGISTER - OFFSET 78h

| BIT | FUNCTION                          | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-----|-----------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 1:0 | Reserved                          | RsvdP | Not support.                                                                                                                                                                                                                                                                   | No             | 00b     |
| 2   | Reserved                          | RsvdP | Not support.                                                                                                                                                                                                                                                                   | No             | 0       |
| 3   | Read Completion<br>Boundary (RCB) | RO    | The function does not implement RCB. Returns '0' when read.                                                                                                                                                                                                                    | No             | 0       |
| 4   | Link Disable                      | RsvdP | Not supported.                                                                                                                                                                                                                                                                 | No             | 0       |
| 5   | Retrain Link                      | RsvdP | Not supported.                                                                                                                                                                                                                                                                 | No             | 0       |
| 6   | Common Clock<br>Configuration     | RO    | Ob: The components at both ends of a link are operating with synchronous reference clock.  1b: The components at both ends of a link are operating with a distributed common reference clock  It is strongly recommended for programming the same value as does in function 0. | No             | 0       |



| PI7C9X3G606GP   |  |
|-----------------|--|
| 1 17 0373000001 |  |

| BIT   | FUNCTION                                         | ТҮРЕ  | DESCRIPTION                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 7     | Extended Synch                                   | RO    | When set, it transmits 4096 FTS ordered sets in the L0s state for entering L0 state and transmits 1024 TS1 ordered sets in the L1 state for entering L0 state. | No             | 0       |
|       |                                                  |       | If any function has this bit set, then the component must transmit additional ordering set when leaving L0s or when in Recovery.                               | No.            |         |
| 8     | Enable Clock Power<br>Management                 | RsvdP | Not support.                                                                                                                                                   | No             | 0       |
| 9     | HW Autonomous<br>Width Disable                   | RO    | Reset to 0b.                                                                                                                                                   | No             | 0       |
| 10    | Link Bandwidth<br>Management<br>Interrupt Enable | RO    | Reset to 0b.                                                                                                                                                   | No             | 0       |
| 11    | Link Autonomous Bandwidth Interrupt Enable       | RO    | Reset to 0b.                                                                                                                                                   | No             | 0       |
| 15:12 | Reserved                                         | RsvdP | Not support.                                                                                                                                                   | No             | 00h     |

## 9.6.33 LINK STATUS REGISTER - OFFSET 78h

| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                         | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 19:16 | Link Speed                          | RO    | Indicate the negotiated speed of the Express link.  0001b: 2.5 Gb/s.  0010b: 5.0 Gb/s  0011b: 8.0 Gb/s  Others: Reserved                                                                                                                                                                            | No             | 0h      |
| 25:20 | Negotiated Link<br>Width            | RO    | Indicates the negotiated width of the given PCIe link.                                                                                                                                                                                                                                              | No             | 00_000b |
| 26    | Training Error                      | RsvdP | Not supported.                                                                                                                                                                                                                                                                                      | No             | 0       |
| 27    | Link Training                       | RsvdP | Not supported.                                                                                                                                                                                                                                                                                      | No             | 0       |
| 28    | Slot Clock<br>Configuration         | RO    | Ob: the function uses an independent clock correspective of the presence of a reference on the connector  1b: the function uses the same reference clock that the platform provides on the connector  For multi-function endpoint, each function must report the same the same value as function 0. | No             | 0       |
| 29    | Data Link Layer<br>Link Active      | RsvdP | Not support.                                                                                                                                                                                                                                                                                        | No             | 0       |
| 30    | Link Bandwidth<br>Management Status | RO    | Reset to 0b.                                                                                                                                                                                                                                                                                        | No             | 0       |
| 31    | Link Autonomous<br>Bandwidth Status | RO    | Reset to 0b.                                                                                                                                                                                                                                                                                        | No             | 0       |

## 9.6.34 DEVICE CAPABILITIES REGISTER 2 - OFFSET 8Ch

| BIT   | FUNCTION                    | ТҮРЕ  | DESCRIPTION                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|-------|--------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0   | CTO Range                   | RO    | Completion Timeout Ranges: Support Range A (i.e. 50us to 10ms)                                   | Yes            | 0001b   |
| 4     | CTO Disable                 | RO    | Completion Timeout Disable: Not supported. Returned 0 when read.                                 | Yes            | 0       |
| 5     | ARI Forwarding<br>Supported | RO    | 0b: ARI forwarding is Not supported 1b: ARI forwarding is supported                              | Yes            | 1       |
| 6     | Reserved                    | RsvdP | Not support.                                                                                     | No             | 0       |
| 10:7  | Reserved                    | RsvdP | Not support.                                                                                     | No             | 0-0h    |
| 11    | LTR Mechanism<br>Supported  | RO    | A value of 1b indicates support for the optional Latency Tolerance<br>Reporting (LTR) mechanism. | Yes            | 0       |
| 17:12 | Reserved                    | RsvdP | Not support.                                                                                     | No             | 0-0h    |
| 19:18 | OBFF Supported              | RO    | This field indicates if OBFF is supported.                                                       | Yes            | 00b     |
| 31:20 | Reserved                    | RsvdP | Not support.                                                                                     | No             | 000h    |



## 9.6.35 DEVICE CONTROL and STATUS REGISTER 2 - OFFSET 90h

| BIT  | FUNCTION    | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                    | EEPROM/<br>I2C | DEFAULT |
|------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0  | CTO Value   | RW    | Completion Timeout Value: For Range A supported, the valid values are as follows.  0000b: 50us to 50ms 0001b: 50us to 100us 0010b: 1ms to 10ms 0101b: 16ms to 55ms 0110b: 65ms to 210ms  The default value is 0000b, which represents a range of 50us to 50ms. | No             | 0000Ь   |
| 4    | CTO Disable | RW    | Completion Timeout Disable: Not supported.<br>Returned 0 when read.                                                                                                                                                                                            | No             | 0       |
| 31:5 | Reserved    | RsvdP | Not support.                                                                                                                                                                                                                                                   | No             | 00000h  |

## 9.6.36 LINK CAPABILITY REGISTER 2 - OFFSET 94h

| BIT  | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                           | EEPROM/<br>I2C | DEFAULT   |
|------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 0    | Reserved                        | RsvdP | Not support.                                                                                                                          | No             | 0         |
| 7:1  | Supported Link<br>Speeds Vector | RO    | This field indicates the supported Link speed of the associated Port.  bit[0] 2.5 GT/s bit[1] 5.0 GT/s bit[2] 8.0 GT/s bit[6:3] RsvdP | No             | 0000_111b |
| 8    | Crosslink Supported             | RO    | 0b: Crosslink is Not supported 1b: Crosslink is supported                                                                             | No             | 0         |
| 31:9 | Reserved                        | RsvdP | Not support.                                                                                                                          | No             | 0-0b      |

## 9.6.37 LINK CONTROL REGISTER 2 - OFFSET 98h

| BIT   | FUNCTION                          | ТҮРЕ | DESCRIPTION                                                                                                                                                                            | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 3:0   | Target Link Speed                 | RO   | 0001b: 2.5GT/s link speed is supported 0010b: 5.0GT/s link speed is supported 0011b: 8.0GT/s link speed is supported Others: reserved.                                                 | No             | 3h      |
| 4     | Enter Compliance                  | RO   | 1b: enter compliance                                                                                                                                                                   | No             | 0       |
| 5     | HW_AutoSpeed_Dis                  | RO   | When set, this bit disables hardware from changing the link speed<br>for device-specific reasons other than attempting to correct<br>unreliable link operation by reducing link speed. | No             | 0       |
| 6     | Select_Deemp                      | RO   | Valid for downstream ports only.  0b: Select -3.5 dB de-emphasis 1b: Select -6.0 dB de-emphasis                                                                                        | No             | 0       |
| 9:7   | Tran_Margin                       | RO   | This field controls the value of the non-deemphasized voltage level at the transmitter pins.                                                                                           | No             | 000b    |
| 10    | Enter Modify<br>Compliance        | RO   | Valid for upstream port only.  When set, the device transmits modified compliance pattern if the LTSSM enters Polling.Compliance substate.                                             | No             | 0       |
| 11    | Compliance SOS                    | RO   | Valid for upstream port only.  When set, the LTSSM is required to send SKP Ordered Sets between sequences when sending the Compliance Pattern or Modified Compliance Pattern.          | No             | 0       |
| 15:12 | Compliance Preset/De-<br>emphasis | RO   | This field is intended for debug and compliance testing purpose.                                                                                                                       | No             | 0000ь   |





## 9.6.38 LINK STATUS REGISTER 2 - OFFSET 98h

| BIT   | FUNCTION                  | TYPE | DESCRIPTION            | EEPROM/<br>I2C | DEFAULT |
|-------|---------------------------|------|------------------------|----------------|---------|
| 16    | Current De-emphasis level | RO   | 0b: -6dB<br>1b: -3.5dB | No             | 0       |
| 31:17 | Link status 2             | RO   | Reset to 0.            | No             | 0-0h    |

## 9.6.39 SSID/SSVID CAPABILITIES REGISTER - OFFSET A4h

| BIT   | FUNCTION                      | ТҮРЕ  | DESCRIPTION                                                          | EEPROM/<br>I2C | DEFAULT |
|-------|-------------------------------|-------|----------------------------------------------------------------------|----------------|---------|
| 7:0   | SSID/SSVID<br>Capabilities ID | RO    | Read as 0Dh to indicate that this is SSID/SSVID capability register. | No             | 0Dh     |
| 15:8  | Next Item Pointer             | RO    | Read as 00h. No other ECP registers.                                 | No             | 00h     |
| 31:16 | Reserved                      | RsvdP | Not support.                                                         | No             | 0000h   |

## 9.6.40 SUBSYSTEM VENDOR ID REGISTER – OFFSET A8h

| BIT  | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|------|----------|------|----------------------------------------|----------------|---------|
| 15:0 | SSVID    | RO   | It indicates the sub-system vendor id. | No             | 12D8h   |

## 9.6.41 SUBSYSTEM ID REGISTER - OFFSET A8h

| BIT   | FUNCTION | TYPE | DESCRIPTION                            | EEPROM/<br>I2C | DEFAULT |
|-------|----------|------|----------------------------------------|----------------|---------|
| 31:16 | SSID     | RO   | It indicates the sub-system device id. | No             | C008h   |

# 9.6.42 PCI EXPRESS ADVANCED ERROR REPORTING ENHANCED CAPABILITY HEADER REGISTER – OFFSET 100h

| BIT   | FUNCTION                    | ТҮРЕ | DESCRIPTION                                                                                                  | EEPROM/<br>I2C | DEFAULT |
|-------|-----------------------------|------|--------------------------------------------------------------------------------------------------------------|----------------|---------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0001h to indicate that this is PCI express extended capability register for advance error reporting. | No             | 0001h   |
| 19:16 | Capability Version          | RO   | Read as 1h.                                                                                                  | No             | 1h      |
| 31:20 | Next Capability<br>Offset   | RO   | No ECP                                                                                                       | No             | 000h    |

## 9.6.43 UNCORRECTABLE ERROR STATUS REGISTER - OFFSET 104h

| BIT  | FUNCTION                              | ТҮРЕ  | DESCRIPTION                                                                                            | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------------|-------|--------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Status                 | RW1C  | When set, indicates that the Training Error event has occurred.                                        | No             | 0       |
| 3:1  | Reserved                              | RsvdP | Not support.                                                                                           | No             | 000     |
| 4    | Data Link Protocol<br>Error Status    | RW1C  | When set, indicates that the Data Link Protocol Error event has occurred.                              | No             | 0       |
| 5    | Surprise Down Error<br>Status         | RW1C  | When set, indicates that the Surprise Down Error event has occurred.  Valid for Downstream ports only. | No             | 0       |
| 11:6 | Reserved                              | RsvdP | Not support.                                                                                           | No             | 0-0b    |
| 12   | Poisoned TLP Status                   | RW1C  | When set, indicates that a Poisoned TLP has been received or generated.                                | No             | 0       |
| 13   | Flow Control<br>Protocol Error Status | RW1C  | When set, indicates that the Flow Control Protocol Error event has occurred.                           | No             | 0       |
| 14   | Completion Timeout<br>Status          | RW1C  | When set, indicates that the Completion Timeout event has occurred.                                    | No             | 0       |
| 15   | Completer<br>AbortStatus              | RW1C  | When set, indicates that the Completer Abort event has occurred.                                       | No             | 0       |



| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                    | EEPROM/<br>I2C | DEFAULT   |
|-------|-------------------------------------|-------|------------------------------------------------------------------------------------------------|----------------|-----------|
| 16    | Unexpected<br>Completion Status     | RW1C  | When set, indicates that the Unexpected Completion event has occurred.                         | No             | 0         |
| 17    | Receiver Overflow<br>Status         | RW1C  | When set, indicates that the Receiver Overflow event has occurred.                             | No             | 0         |
| 18    | Malformed TLP<br>Status             | RW1C  | When set, indicates that a Malformed TLP has been received.                                    | No             | 0         |
| 19    | ECRC Error Status                   | RW1C  | When set, indicates that an ECRC Error has been detected.                                      | No             | 0         |
| 20    | Unsupported Request<br>Error Status | RW1C  | When set, indicates that an Unsupported Request event has occurred.                            | No             | 0         |
| 21    | ACS Violation Status                | RW1C  | When set, indicates that an ACS Violation event has occurred  Valid for Downstream ports only. | No             | 0         |
| 22    | Internal Error Status               | RW1C  | When set, indicates that an Internal Error has occurred.                                       | No             | 0         |
| 23    | MC Blocked TLP<br>Status            | RW1C  | When set, indicates that an MC Blocked TLP event has occurred.                                 | No             | 0         |
| 24    | AtomicOp Egress<br>Blocked Status   | RW1C  | When set, indicates that an AtomicOp Egress Blocked event has occurred.                        | No             | 0         |
| 31:25 | Reserved                            | RsvdP | Not support.                                                                                   | No             | 0000_000b |

## 9.6.44 UNCORRECTABLE ERROR MASK REGISTER - OFFSET 108h

| BIT  | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                                                                                                     | EEPROM/<br>I2C | DEFAULT |
|------|-------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Mask                 | RW    | When set, the Training Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                                    | No             | 0       |
| 3:1  | Reserved                            | RsvdP | Not support.                                                                                                                                                    | No             | 000b    |
| 4    | Data Link Protocol<br>Error Mask    | RW    | When set, the Data Link Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                          | No             | 0       |
| 5    | Surprise Down Error<br>Mask         | RW    | When set, Surprise Down Error event is not logged in the Header Log register and not issued as an Error Message to RC either.  Valid for Downstream ports only. | No             | 0       |
| 11:6 | Reserved                            | RsvdP | Not support.                                                                                                                                                    | No             | 0-0b    |
| 12   | Poisoned TLP Mask                   | RW    | When set, an event of Poisoned TLP has been received or generated is not logged in the Header Log register and not issued as an Error Message to RC either.     | No             | 0       |
| 13   | Flow Control<br>Protocol Error Mask | RW    | When set, the Flow Control Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                       | No             | 0       |
| 14   | Completion Timeout<br>Mask          | RW    | When set, the Completion Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either.                                | No             | 0       |
| 15   | Completer<br>AbortMask              | RW    | When set, the Completer Abort event is not logged in the Header Log register and not issued as an Error Message to RC either.                                   | No             | 0       |
| 16   | Unexpected<br>Completion Mask       | RW    | When set, the Unexpected Completion event is not logged in the Header Log register and not issued as an Error Message to RC either.                             | No             | 0       |
| 17   | Receiver Overflow<br>Mask           | RW    | When set, the Receiver Overflow event is not logged in the Header Log register and not issued as an Error Message to RC either.                                 | No             | 0       |
| 18   | Malformed TLP<br>Mask               | RW    | When set, an event of Malformed TLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either.                 | No             | 0       |
| 19   | ECRC Error Mask                     | RW    | When set, an event of ECRC Error has been detected is not logged in the Header Log register and not issued as an Error Message to RC either.                    | No             | 0       |
| 20   | Unsupported Request<br>Error Mask   | RW    | When set, the Unsupported Request event is not logged in the Header Log register and not issued as an Error Message to RC either.                               | No             | 0       |
| 21   | ACS Violation Mask                  | RW    | When set, the ACS Violation event is not logged in the Header Log register and not issued as an Error Message to RC either.  Valid for Downstream ports only.   | No             | 0       |







| BIT   | FUNCTION                        | ТҮРЕ  | DESCRIPTION                                                                                                                           | EEPROM/<br>I2C | DEFAULT   |
|-------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|
| 22    | Internal Error Mask             | RW    | When set, the Internal Error is not logged in the Header Log register and not issued as an Error Message to RC either.                | No             | 1         |
| 23    | MC Blocked TLP<br>Mask          | RW    | When set, the MC Blocked TLP event is not logged in the Header Log register and not issued as an Error Message to RC either.          | No             | 0         |
| 24    | AtomicOp Egress<br>Blocked Mask | RW    | When set, the AtomicOp Egress Blocked event is not logged in the Header Log register and not issued as an Error Message to RC either. | No             | 0         |
| 31:25 | Reserved                        | RsvdP | Not support.                                                                                                                          | No             | 0000_000b |

## 9.6.45 UNCORRECTABLE ERROR SEVERITY REGISTER - OFFSET 10Ch

| BIT   | FUNCTION                                   | ТҮРЕ  | DESCRIPTION                | EEPROM/<br>I2C | DEFAULT   |
|-------|--------------------------------------------|-------|----------------------------|----------------|-----------|
| 0     | Training Error<br>Severity                 | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 1         |
| 3:1   | Reserved                                   | RsvdP | Not support.               | No             | 000b      |
| 4     | Data Link Protocol<br>Error Severity       | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 1         |
| 5     | Surprise Down Error<br>Severity            | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 1         |
| 11:6  | Reserved                                   | RsvdP | Not support.               | No             | 0-0b      |
| 12    | Poisoned TLP<br>Severity                   | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 13    | Flow Control<br>Protocol Error<br>Severity | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 1         |
| 14    | Completion Timeout<br>Error Severity       | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 15    | Completer<br>AbortSeverity                 | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 16    | Unexpected<br>Completion Severity          | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 17    | Receiver Overflow<br>Severity              | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 1         |
| 18    | Malformed TLP<br>Severity                  | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 1         |
| 19    | ECRC Error Severity                        | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 20    | Unsupported Request<br>Error Severity      | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 21    | ACS Violation<br>Severity                  | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 22    | Internal Error<br>Severity                 | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 1         |
| 23    | MC Blocked TLP<br>Severity                 | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 24    | AtomicOp Egress<br>Blocked Severity        | RW    | 0b: Non-Fatal<br>1b: Fatal | No             | 0         |
| 31:25 | Reserved                                   | RsvdP | Not support.               | No             | 0000_000b |

# 9.6.46 CORRECTABLE ERROR STATUS REGISTER - OFFSET 110h

| BIT  | FUNCTION                       | ТҮРЕ  | DESCRIPTION                                                    | EEPROM/<br>I2C | DEFAULT |
|------|--------------------------------|-------|----------------------------------------------------------------|----------------|---------|
| 0    | Receiver Error Status          | RW1C  | When set, the Receiver Error event is detected.                | No             | 0       |
| 5:1  | Reserved                       | RsvdP | Not support.                                                   | No             | 0_000b  |
| 6    | Bad TLPStatus                  | RW1C  | When set, the event of Bad TLP has been received is detected.  | No             | 0       |
| 7    | Bad DLLP Status                | RW1C  | When set, the event of Bad DLLP has been received is detected. | No             | 0       |
| 8    | REPLAY_NUM<br>Rollover status  | RW1C  | When set, the REPLAY_NUM Rollover event is detected.           | No             | 0       |
| 11:9 | Reserved                       | RsvdP | Not support.                                                   | No             | 000b    |
| 12   | Replay Timer<br>Timeout status | RW1C  | When set, the Replay Timer Timeout event is detected.          | No             | 0       |





| BIT   | FUNCTION                           | ТҮРЕ  | DESCRIPTION                                               | EEPROM/<br>I2C | DEFAULT |
|-------|------------------------------------|-------|-----------------------------------------------------------|----------------|---------|
| 13    | Advisory Non-Fatal<br>Error status | RW1C  | When set, the Advisory Non-Fatal Error event is detected. | No             | 0       |
| 31:14 | Reserved                           | RsvdP | Not support.                                              | No             | 0-0h    |

## 9.6.47 CORRECTABLE ERROR MASK REGISTER - OFFSET 114h

| BIT   | FUNCTION                         | ТҮРЕ  | DESCRIPTION                                                                                                                                      | EEPROM/<br>I2C | DEFAULT |
|-------|----------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|
| 0     | Receiver Error Mask              | RW    | When set, the Receiver Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                     | No             | 0       |
| 5:1   | Reserved                         | RsvdP | Not support.                                                                                                                                     | No             | 0_000b  |
| 6     | Bad TLPMask                      | RW    | When set, the event of Bad TLP has been received is not logged in<br>the Header Log register and not issued as an Error Message to RC<br>either. | No             | 0       |
| 7     | Bad DLLP Mask                    | RW    | When set, the event of Bad DLLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either.      | No             | 0       |
| 8     | REPLAY_NUM<br>Rollover Mask      | RW    | When set, the REPLAY_NUM Rollover event is not logged in the Header Log register and not issued as an Error Message to RC either.                | No             | 0       |
| 11:9  | Reserved                         | RsvdP | Not support.                                                                                                                                     | No             | 000b    |
| 12    | Replay Timer<br>Timeout Mask     | RW    | When set, the Replay Timer Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either.               | No             | 0       |
| 13    | Advisory Non-Fatal<br>Error Mask | RW    | When set, the Advisory Non-Fatal Error event is not logged in the Header Long register and not issued as an Error Message to RC either.          | No             | 1       |
| 31:14 | Reserved                         | RsvdP | Not support.                                                                                                                                     | No             | 0-0h    |

# 9.6.48 ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h

| BIT   | FUNCTION                             | ТҮРЕ  | DESCRIPTION                                                                                           | EEPROM/<br>I2C | DEFAULT |
|-------|--------------------------------------|-------|-------------------------------------------------------------------------------------------------------|----------------|---------|
| 4:0   | First Error Pointer                  | RO    | It indicates the bit position of the first error reported in the Uncorrectable Error Status register. | No             | 0_0000b |
| 5     | ECRC Generation<br>Capable           | RO    | When set, it indicates the Switch has the capability to generate ECRC.                                | No             | 1       |
| 6     | ECRC Generation<br>Enable            | RW    | When set, it enables the generation of ECRC when needed.                                              | No             | 0       |
| 7     | ECRC Check<br>Capable                | RO    | When set, it indicates the Switch has the capability to check ECRC.                                   | No             | 1       |
| 8     | ECRC Check Enable                    | RW    | When set, the function of checking ECRC is enabled.                                                   | No             | 0       |
| 9     | Multiple Header<br>Recording Capable | RO    | Not support multiple header recording capability.                                                     | No             | 0       |
| 31:10 | Reserved                             | RsvdP | Not support.                                                                                          | No             | 0-0h    |

## 9.6.49 HEADER LOG REGISTER - OFFSET From 11Ch to 128h

| BIT    | FUNCTION              | TYPE | DESCRIPTION                                                       | EEPROM/<br>I2C | DEFAULT    |
|--------|-----------------------|------|-------------------------------------------------------------------|----------------|------------|
| 31:0   | 1st DWORD             | RO   | Hold the 1st DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 63:32  | 2 <sup>nd</sup> DWORD | RO   | Hold the 2nd DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 95:64  | 3 <sup>rd</sup> DWORD | RO   | Hold the 3rd DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |
| 127:96 | 4 <sup>th</sup> DWORD | RO   | Hold the 4th DWORD of TLP Header. The Head byte is in big endian. | No             | 0000_0000h |





### 9.7 DMA ENGINE INTERFACE REGISTERS

To enable DMA function, the packet switch defines a set of interface registers for software to control the DMA engine and monitor the status of DMA transfer. There are two DMA engines (DMA\_0 and DMA\_1) in this Switch to face either one common or two different CPU domains respectively, so it defines an independent interface for software to access its own registers in its own CPU domain. The interface registers contain per-channel DMA ontrol and status registers, descriptor ownership registers, descriptor pointer registersand property registers (such as max payload size, max read request size and bus number of CDEP port etc.) for cross-domain DMA transfer.

The interface registers are mapped to multiple 256-byte register blocks in memory mode and each 256-byte register block represents one channel. The register blocks can be accessed by the DMA Memory Base Address, which is obtained by DMA Base Address Register 0 (Func1, CFG offset 10h or Func2, CFG offset 10h based upon different DMA mode selection, and please note that each DMA engine is viewed as a PCIe function by enumeration).

Table 9-12 DMA Base Address in Memory Mode when DMA channels pertaining to the same host domain

| DMA Engine                      | DMA Memory Base Address    |
|---------------------------------|----------------------------|
| Upstream Port CSR for Channel 0 | Upstream Port BAR0 + 0000h |
| Upstream Port CSR for Channel 1 | Upstream Port BAR0 + 0100h |
| N/A                             | Reserved                   |
| N/A                             | Reserved                   |
| Upstream Port CSR for Channel 4 | Upstream Port BAR0 + 0400h |
| Upstream Port CSR for Channel 5 | Upstream Port BAR0 + 0500h |
| N/A                             | Reserved                   |
| N/A                             | Reserved                   |

Table 9-13 DMA Base Address in Memory Mode when DMA channels pertaining to different host domain

| DMA Engine                      | DMA Memory Base Address    |
|---------------------------------|----------------------------|
| Upstream Port CSR for Channel 0 | Upstream Port BAR0 + 0000h |
| Upstream Port CSR for Channel 4 | Upstream Port BAR0 + 0400h |
| CDEP CSR for Channel 0          | CDEP BAR0 + 0000h          |
| CDEP CSR for Channel 4          | CDEP BAR0 + 0400h          |

Following is a summary of addressing map for interface registers. Please note that the max.length for read/write register only supports 4 bytes.

| 31 –24      | 23 – 16                                                       | 15 – 8                           | 7 –0     | BYTE OFFSET |  |  |  |  |  |  |  |
|-------------|---------------------------------------------------------------|----------------------------------|----------|-------------|--|--|--|--|--|--|--|
| DMA S       | DMA Status 0 DMA Control 0                                    |                                  |          |             |  |  |  |  |  |  |  |
|             | Descriptor Ownership 0 Descriptor Ownership 1                 |                                  |          |             |  |  |  |  |  |  |  |
|             | Descriptor Ownership 1                                        |                                  |          |             |  |  |  |  |  |  |  |
|             | Channel Descriptor Ring Base Pointer (Low 32-bit)             |                                  |          |             |  |  |  |  |  |  |  |
|             | Channel Descriptor Ring Base Pointer (High 32-bit)            |                                  |          |             |  |  |  |  |  |  |  |
|             | Channel Descriptor Current Pointer (Offset from Base Pointer) |                                  |          |             |  |  |  |  |  |  |  |
|             | Channel Transfer Count Statu                                  | as of Current Descriptor Pointer |          | 18h         |  |  |  |  |  |  |  |
| Channel Gap | Time Control                                                  | Rese                             | rved     | 1Ch         |  |  |  |  |  |  |  |
| DMA         | Status 1                                                      | DMA C                            | ontrol 1 | 20h         |  |  |  |  |  |  |  |
|             | Channel Descriptor                                            | Ring Size for Prefetch           |          | 24h         |  |  |  |  |  |  |  |
|             | Domain 0~1 Max. Payload Size and Read Request Size            |                                  |          |             |  |  |  |  |  |  |  |
|             | Res                                                           | erved                            |          | 2Ch         |  |  |  |  |  |  |  |
|             | Res                                                           | erved                            |          | 30h         |  |  |  |  |  |  |  |
|             | Domain 0~1 Bus                                                | Number (Global)                  |          | 34h         |  |  |  |  |  |  |  |
|             | User Defined Attribut                                         | tes for DMA Operation            |          | 40h         |  |  |  |  |  |  |  |
|             | Channel Uncorre                                               | ctable Error Status              |          | 44h         |  |  |  |  |  |  |  |
|             | Res                                                           | erved                            |          | 48h ~ 50h   |  |  |  |  |  |  |  |
|             | DMA Read Th                                                   | reshold Control                  |          | 5Ch         |  |  |  |  |  |  |  |
|             | Res                                                           | erved                            |          | 60h~84h     |  |  |  |  |  |  |  |
|             | DMA Hardy                                                     | vare Control 0                   |          | 88h         |  |  |  |  |  |  |  |
|             | DMA Hardware                                                  | Control 1 (Global)               |          | 8Ch         |  |  |  |  |  |  |  |
|             | Res                                                           | erved                            |          | 90h ~ FFh   |  |  |  |  |  |  |  |



## 9.7.1 DMA CONTROL AND STATUS REGISTER 0 - OFFSET 00h

| BIT   | FUNCTION                | TYPE  | DESCRIPTION                                                                                                                                                                                       | DEFAULT  |
|-------|-------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 0     | No Snooping Mode        | RW    | Configuration of No Snooping.  Ob: Disable no snooping  1b: Enable no snooping                                                                                                                    | 0        |
| 1     | Address Format          | RW    | Indicate the addressing system a DMA operation is riding on.  0b: 32-bit addressing system  1b: 64-bit addressing system                                                                          | 0        |
| 7:2   | Reserved                | RsvdP | Not support.                                                                                                                                                                                      | 0000_00b |
| 8     | EOT Valid               | RW    | When set, the EOT bit in descriptor is valid under the condition of DMA channels. EOT bit will be updated from 0 to 1 by the switch once the data transfer indicated in that descriptor is ended. | 0        |
| 16:9  | Reserved                | RsvP  | Not support.                                                                                                                                                                                      | 00h      |
| 17    | UCE Interrupt<br>Enable | RW    | When set, Interrupt is issued when detecting Uncorrectable Error                                                                                                                                  | 0        |
| 18    | Error Report<br>Scheme  | RW    | When clear, DMA reports UCE event without writing DP TLP to destination address.  When set, DMA reports UCE event after writing DP TLP to destination address                                     | 0        |
| 27:19 | Reserved                | RsvP  | Not support.                                                                                                                                                                                      | 0-0b     |
| 31:28 | Channel ID              | RO    | Indicate the channel ID is used by which channel of DMA.                                                                                                                                          | 0h       |

## 9.7.2 DESCRIPTOR OWNERSHIP REGISTER 0 - OFFSET 04h

| BIT  | FUNCTION                  | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                             | DEFAULT   |
|------|---------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 31:0 | Descriptor<br>Ownership 0 | RW   | Indicate the ownership of descriptor 0. That means the owner can access the buffer pointed by the address field of descriptor 0.  1b: the DMA channel owns the descriptor 0  0b: the DMA driver owns the descriptor 0  After the buffer prepared by DMA driver, it will write "1" to the corresponding descriptor ownership bit. After the descriptor is done, the DMA channel will clear the corresponding bit to "0". | 0000_000h |

## 9.7.3 DESCRIPTOR OWNERSHIP REGISTER1 - OFFSET 08h

| BIT  | FUNCTION                  | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                           | DEFAULT   |
|------|---------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 31:0 | Descriptor<br>Ownership 1 | RW   | Indicate the ownership of descriptor. That means the owner can access the buffer pointed by the address field of descriptor 1.  1b: the DMA channel owns the descriptor 1  0b: the DMA driver owns the descriptor 1  After the buffer prepared by DMA driver, it will write "1" to the corresponding descriptor ownership bit. After the descriptor is done, the DMA channel will clear the corresponding bit to "0". | 0000_000h |

# 9.7.4 CHANNELDESCRIPTOR RING BASE POINTER (LOW 32-bit)REGISTER – OFFSET 0Ch

| BIT  | FUNCTION                                        | TYPE  | DESCRIPTION                                                                                                                                                                                | DEFAULT    |
|------|-------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 1:0  | Reserved                                        | RsvdP | Not support.                                                                                                                                                                               | 00b        |
| 31:2 | Descriptor Ring<br>Base Pointer<br>(Low 32-bit) | RW    | Lower 32-bit of Base Pointer referring to the 1 <sup>st</sup> entry of descriptor ring. It tells DMA channel where the descriptor is starting at. The base pointer is in 64-bit alignment. | 0000_0000h |





# 9.7.5 CHANNELDESCRIPTOR RING BASE POINTER (HIGH 32-bit) REGISTER – OFFSET 10h

| BIT  | FUNCTION                                         | TYPE | DESCRIPTION                                                                                                                                                               | DEFAULT    |
|------|--------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 31:0 | Descriptor Ring<br>Base Pointer<br>(High 32-bit) | RW   | Upper 32-bit of Base Pointer referring to the 1st entry of descriptor ring if 64-bit addressing system is used. It tells DMA channel where the descriptor is starting at. | 0000_0000h |

## 9.7.6 CHANNEL DESCRIPTOR CURRENT POINTER REGISTER - OFFSET 14h

| BIT   | FUNCTION                                                    | TYPE  | DESCRIPTION                                                                                                                                                                             | DEFAULT |
|-------|-------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 11:0  | Descriptor Current<br>Pointer (Offset from<br>Base Pointer) | RO    | Indicating the current pointer (Offset from Base Pointer) referring to the descriptor that is under processing by DMA Engine in terms of index. A maximum of 4096 pointers are allowed. | 000h    |
| 31:12 | Reserved                                                    | RsvdP | Not support.                                                                                                                                                                            | 00000h  |

# 9.7.7 CHANNEL TRANSFER COUNT STATUS OF CURRENT DESCRIPTOR POINTER REGISTER – OFFSET 18h

| BIT   | FUNCTION                 | TYPE  | DESCRIPTION                                                                                   | DEFAULT  |
|-------|--------------------------|-------|-----------------------------------------------------------------------------------------------|----------|
| 23:0  | Transfer Count<br>Status | RO    | Indicating how many byte counts have been not transferred for the current descriptor pointer. | 00_0000h |
| 31:24 | Reserved                 | RsvdP | Not support.                                                                                  | 00h      |

## 9.7.8 CHANNEL GAP TIME CONTROL REGISTER - OFFSET 1Ch

| BIT   | FUNCTION                       | TYPE | DESCRIPTION                                                                            | DEFAULT |
|-------|--------------------------------|------|----------------------------------------------------------------------------------------|---------|
| 15:0  | Write Data Gap<br>Time Control | RW   | Control the gap time between DMA writes. It is represented by 16 bits in a unit of 4ns | 0000h   |
| 31:16 | Fetch Data Gap<br>Time Control | RW   | Control the gap time between DMA reads. It is represented by 16 bits in a unit of 4ns  | 0000h   |

## 9.7.9 DMA CONTROL AND STATUS REGISTER 1 - OFFSET 20h

| BIT | FUNCTION          | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DEFAULT |
|-----|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 0   | DMA Start         | RW1O | Start DMA operation.  1b: the DMA operation starts to fetch and process the descriptors except the DMA stop or abort status is on.  0b: the current pointer will be moved to the descriptor ring base pointer or next descriptor pointer and stop the DMA operation.  This bit can only be written with "1" and will not take effect if written with "0". Only when DMA operation is stopped or aborted, this bit will be automatically cleaned to "0".                                                                                                                                          | 0       |
| 1   | DMA Pause Control | RW   | Pause DMA Operation. When set, the DMA operation is paused to the next active descriptor after completing the processing on current descriptor. It means that no more descriptors are processed and prefetched until the "Paused" condition is lifted.  For Host-to-Host DMA operation, the remote-site has to pause its DMA operation at first and ensure the pause done status has been asserted. After that, the local-site is just allowed to pause DMA operation.  If pause interrupt is enabled and pause control is also enabled, the interruptflagis asserted until cleared by software. | 0       |



| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DEFAULT |
|-------|-------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 2     | DMA Abort Control             | RW    | Abort DMA Operation. When set, the DMA operation drops the current active descriptor by flushing out all outstanding read commands and discarding all received completion data. The pointer will move to the next active descriptor. No more descriptors are processed and prefetched until the "Aborted" condition is lifted.  All receiving data will be discarded if DMA abort asserted. Removing abort condition can only use DMA start control  For Host-to-Host DMA operation, the remote-site has to abort its DMA operation at first and ensure the abort done status has been asserted. After that, the local-site is just allowed to abort DMA operation.  If abort interrupt is enabled and abort control is also enabled, the interruptflagis asserted until cleared by software.                           | 0       |
| 3     | DMA Pause<br>Interrupt Enable | RW    | When set, Interrupt is issued when DMA operation is paused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0       |
| 4     | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0       |
| 5     | DMA Stop Interrupt<br>Enable  | RW    | When set, Interrupt is issued when DMA operation is stopped                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0       |
| 6     | DMA Abort<br>Interrupt Enable | RW    | When set, Interrupt is issued when DMA operation is aborted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0       |
| 7     | DMA Stop Control              | RW1C  | Stop DMA Operation. When set, the DMA operation drops the current active descriptor by flushing out all outstanding read commands and discarding all received completion data. The channel interface registers are all cleaned to default state except Interrupt flag bit if DMA stop enable is set earlier. No more descriptors are processed and prefetched.  All receiving data will be discarded if DMA stop asserted. Removing stop condition can only use DMA start control  For Host-to-Host DMA operation, the remote-site has to stop its DMA operation at first and ensure the stop done status has been asserted. After that, the local-site is just allowed to stop DMA operation.  If stop interrupt is enabled and stop control is also enabled, the interrupt flag is asserted until cleaned by software | 0       |
| 8     | Ownership Flush               | RW    | Clear ownership register when DMA operation is stopped.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0       |
| 15:9  | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00h     |
| 16    | DMA Pause Done<br>Status      | RO    | Indicates the DMA operation is in "Paused" condition. Removing pause done status can use DMA Pause control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0       |
| 17    | DMA Abort Done<br>Status      | RO    | Indicates the DMA operation is in "Aborted" condition. Removing abort done status can only use DMA start control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0       |
| 18    | DMA Stop Done<br>Status       | RO    | Indicates the DMA operation is in "Stopped" condition. Removing Stop done status can only use DMA start control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1       |
| 30:19 | Reserved                      | RsvdP | Not support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 000h    |
| 31    | Interrupt Flag                | RW1C  | Indicates the interrupt asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0       |

## 9.7.10 CHANNEL DESCRIPTOR RING SIZE FORPREFETCH - OFFSET 24h

| BIT   | FUNCTION                   | TYPE  | DESCRIPTION                                                                      | DEFAULT |
|-------|----------------------------|-------|----------------------------------------------------------------------------------|---------|
| 12:0  | Descriptor size            | RW    | The number of descriptors available for H/W to prefetch is rangedfrom 1 to 4096. | 0040h   |
| 15:13 | Reserved                   | RsvdP | Not support.                                                                     | 000b    |
| 28:16 | Pre-fetch Descriptor Index | RO    | Index value of next descriptorfor Prefetch                                       | 0000h   |
| 31:29 | Reserved                   | RsvdP | Not support.                                                                     | 000b    |

# 9.7.11 DOMAIN 0/1 MAX PAYLOAD SIZE AND READ REQUEST SIZE- OFFSET 28h (Global)

| BIT | FUNCTION                     | TYPE | DESCRIPTION                                                              | DEFAULT |
|-----|------------------------------|------|--------------------------------------------------------------------------|---------|
| 2:0 | Domain 0 Max<br>Payload Size | RW   | 000b: 128 bytes<br>001b: 256 bytes<br>010b: 512 bytes<br>Other: Reserved | 000ь    |





| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                                                                                          | DEFAULT |
|-------|-------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|---------|
| 5:3   | Domain 0 Read<br>Request Size | RW    | 000b: 128 bytes<br>001b: 256 bytes<br>010b: 512 bytes<br>011b: 1024 bytes<br>100b: 2048 bytes<br>101b: 4096 bytes<br>Other: Reserved | 000Ь    |
| 7:6   | Reserved                      | RsvdP | Not support.                                                                                                                         | 00b     |
| 10:8  | Domain 1 Max<br>Payload Size  | RW    | 000b: 128 bytes<br>001b: 256 bytes<br>010b: 512 bytes<br>Other: Reserved                                                             | 000ь    |
| 13:11 | Domain 1 Read<br>Request Size | RW    | 000b: 128 bytes<br>001b: 256 bytes<br>010b: 512 bytes<br>011b: 1024 bytes<br>100b: 2048 bytes<br>101b: 4096 bytes<br>Other: Reserved | 000Ь    |
| 15:14 | Reserved                      | RsvdP | Not support.                                                                                                                         | 00b     |
| 31:16 | Reserved                      | RsvdP | Not support.                                                                                                                         | 0000h   |

# 9.7.12 DOMAIN 0/1 BUS NUMBER – OFFSET 34h (Global)

| BIT   | FUNCTION               | TYPE  | DESCRIPTION                          | DEFAULT |
|-------|------------------------|-------|--------------------------------------|---------|
| 7:0   | Domain 0 Bus<br>Number | RW    | Indicates Bus Number for Request ID. | 00h     |
| 15:8  | Domain 1 Bus<br>Number | RW    | Indicates Bus Number for Request ID. | 00h     |
| 31:16 | Reserved               | RsvdP | Not support.                         | 0000h   |

## 9.7.13 USER DEFINED ATTRIBUTES FOR DMA OPERATION - OFFSET 40h

| BIT   | FUNCTION                                        | TYPE  | DESCRIPTION                                                                                                                         | DEFAULT |
|-------|-------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 9:0   | Max. Read Request<br>Size Value                 | RW    | Used to set user-defined max. read request size.  020h: 128 Bytes 040h: 256 Bytes 080h: 512 Bytes 100h: 1024 Bytes Others: Reserved | 000h    |
| 10    | User-Defined Max<br>Read Request Size<br>Enable | RW    | Enable User defines MAX read quester size.                                                                                          | 0       |
| 31:11 | Reserved                                        | RsvdP | Not support.                                                                                                                        | 0000 0h |

## 9.7.14 CHANNEL UNCORRETABLE EEEOR STATUS- OFFSET 44h

| BIT  | FUNCTION                              | TYPE  | DESCRIPTION                                                                  | EEPROM/<br>I2C | DEFAULT |
|------|---------------------------------------|-------|------------------------------------------------------------------------------|----------------|---------|
| 0    | Training Error Status                 | RW1C  | When set, indicates that the Training Error event has occurred.              | Yes            | 0       |
| 3:1  | Reserved                              | RsvdP | Not support.                                                                 | No             | 000b    |
| 4    | Data Link Protocol<br>Error Status    | RW1C  | When set, indicates that the Data Link Protocol Error event has occurred.    | Yes            | 0       |
| 5    | Surprise Down Error<br>Status         | RW1C  | When set, indicates that the Surprise Down Error event has occurred.         | Yes            | 0       |
| 11:6 | Reserved                              | RsvdP | Not support.                                                                 | No             | 0-0b    |
| 12   | Poisoned TLP Status                   | RW1C  | When set, indicates that a Poisoned TLP has been received or generated.      | Yes            | 0       |
| 13   | Flow Control<br>Protocol Error Status | RW1C  | When set, indicates that the Flow Control Protocol Error event has occurred. | Yes            | 0       |
| 14   | Completion Timeout<br>Status          | RW1C  | When set, indicates that the Completion Timeout event has occurred.          | Yes            | 0       |



| BIT   | FUNCTION                            | ТҮРЕ  | DESCRIPTION                                                                          | EEPROM/<br>I2C | DEFAULT   |
|-------|-------------------------------------|-------|--------------------------------------------------------------------------------------|----------------|-----------|
| 15    | Completer<br>AbortStatus            | RW1C  | When set, indicates that the Completer Abort event has occurred.                     | Yes            | 0         |
| 16    | Unexpected<br>Completion Status     | RW1C  | When set, indicates that the Unexpected Completion event has occurred.               | Yes            | 0         |
| 17    | Receiver Overflow<br>Status         | RW1C  | When set, indicates that the Receiver Overflow event has occurred.                   | Yes            | 0         |
| 18    | Malformed TLP<br>Status             | RW1C  | When set, indicates that a Malformed TLP has been received.                          | Yes            | 0         |
| 19    | ECRC Error Status                   | RW1C  | When set, indicates that an ECRC Error has been detected.                            | Yes            | 0         |
| 20    | Unsupported Request<br>Error Status | RW1C  | When set, indicates that an Unsupported Request event has occurred.                  | Yes            | 0         |
| 21    | ACS Violation Status                | RW1C  | When set, indicates that an ACS Violation event has occurred.                        | Yes            | 0         |
| 22    | Internal Error Status               | RW1C  | When set, indicates that an Internal Error has occurred.                             | Yes            | 0         |
| 23    | MC Blocked TLP<br>Status            | RW1C  | When set, indicates that an MC Blocked TLP event has occurred.                       | Yes            | 0         |
| 24    | AtomicOp Egress<br>Blocked Status   | RW1C  | When set, indicates that an AtomicOp Egress Blocked event has occurred.              | Yes            | 0         |
| 25    | Descriptor Error                    | RW1C  | When set, indicates an Uncorrectable Error happening in descriptor                   | Yes            | 0         |
| 26    | Data Buffer Error                   | RW1C  | When set, indicates an Uncorrectable Error happening in moving data into DMA buffer. | Yes            | 0         |
| 31:27 | Reserved                            | RsvdP | Not support.                                                                         | No             | 0000_000b |

# 9.7.15 DMA READ THRESHOLD CONTROL - OFFSET 5Ch

| BIT   | FUNCTION                     | TYPE  | DESCRIPTION                                                                                                                                              | DEFAULT |
|-------|------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 4:0   | Desc_Current_<br>Arbiter_Sts | RO    | It will indicate descriptor current arbiter status.                                                                                                      | 0_0001b |
| 5     | Desc_Arbiter_Reset           | RW    | When set, it will reset descriptor aribiter.                                                                                                             | 0       |
| 7:6   | Reserved                     | RsvdP | Not support.                                                                                                                                             | 00b     |
| 12:8  | DMA_Current_<br>Arbiter_Sts  | RO    | It will indicate DMA current arbiter status.                                                                                                             | 0_0001b |
| 13    | DMA_Arbiter_<br>Reset        | RW    | When set, it will reset DMA aribiter.                                                                                                                    | 0       |
| 15:14 | Reserved                     | RsvdP | Not support.                                                                                                                                             | 00b     |
| 24:16 | Threshold Value              | RW    | When threshold control disable is off, the next DMA read won't be issued until the threshold value is met. The default value is equivalent to 512 bytes. | 80h     |
| 25    | Threshold Control<br>Disable | RW    | When set, DMA read is issued without waiting threshold limit being reached. The default is to disable threshold control.                                 | 1b      |
| 31:26 | Reserved                     | RsvdP | Not support.                                                                                                                                             | 0000_0b |

# 9.7.16 DMA HARDWARE CONTROL - OFFSET 88h (Global)

| BIT   | FUNCTION                                  | TYPE  | DESCRIPTION                                                                                                                                                                | DEFAULT |
|-------|-------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 9:0   | DNOC Arbit Delay<br>Time                  | RW    | Used to st DNOC Arbit delay time.                                                                                                                                          | 0_00h   |
| 14:10 | Reserved                                  | RsvdP | Not support                                                                                                                                                                | 0       |
| 15    | DNOC Arbit Delay<br>Time Enable           | RW    | When set, it will enable dnoc arbit delay time function for DMA packets The time unit is in 2ns.                                                                           | 0       |
| 22:16 | Back-to-Back<br>Packet gap time           | RW    | For back-to-back DMA packets, a programmable gap time between continuous packets can be inserted. The time unit is in 2ns.                                                 | 00h     |
| 23    | Back-to-Back<br>Packet gap Time<br>Enable | RW    | When set, it will enable back-to-back packet gap time.                                                                                                                     | 0       |
| 24    | ECRC Check<br>Enable override             | RW    | When clear, it can override ECRC check enable bit defined in AER control register from 1 to 0 for DMA packet only                                                          | 1       |
| 25    | Arbitration option                        | RW    | This option bit controls the request/grant protocol between central arbiter and DMA engine. By default, the DMA request is not asserted until the the last grant released. | 1       |
| 26    | MSI regeneration enable                   | RW    | The MSI event will be regenerated once not getting service after a time-out period. When disabled, the MSI will be issued only one time.                                   | 1       |
| 27    | Internal CAM hit<br>Error Enable          | RW    | When set, it will enable CAM hit error function.                                                                                                                           | 1       |
| 31:28 | Reserved                                  | RsvdP | Not support                                                                                                                                                                | 0000b   |





# 9.7.17 DMA HARDWARE STATUS – OFFSET 8Ch (Global)

| BIT  | FUNCTION                  | TYPE  | DESCRIPTION                                                                 | DEFAULT |
|------|---------------------------|-------|-----------------------------------------------------------------------------|---------|
| 0    | ECRC Check<br>Enable      | RO    | It is a mirror-bit of ECRC Check Enable status in AER control register      | 0       |
| 1    | ECRC Generation<br>Enable | RO    | It is a mirror-bit of ECRC Generation Enable status in AER control register | 0       |
| 31:2 | Reserved                  | RsvdP | Not support                                                                 | 0-0b    |





## 10 POWER SEQUENCE

As long as PERST# is asserted, all PCI Express functions are held in reset. The main supplies ramp up to their specified levels (0.95V/1.8V). Sometime during this stabilization time, the REFCLK starts and stabilizes. After elapsing some time (i.e. 100 us) for the power and clock to become stable, PERST# is deasserted high and the PCI Express functions can start up.



Figure 10-1 Initial Power-Up Sequence





## 11 IEEE 1149.1 COMPATIBLE JTAG CONTROLLER

An IEEE 1149.1 compatible Test Access Port (TAP) controller and associated TAP pins are provided to support boundary scan in PI7C9X3G606GP for board-level continuity test and diagnostics. The TAP pins assigned are TCK, TDI, TDO, TMS and TRST\_L. All digital input, output, input/output pins except TAP pins and SERDES pins are tested.

### 11.1 INSTRUCTION REGISTER

The IEEE 1149.1 Test Logic consists of a TAP controller, an instruction register, and a group of test data registers including Bypass and Boundary Scan registers. The TAP controller is a synchronous 16-state machine driven by the Test Clock (TCK) and the Test Mode Select (TMS) pins. An independent power on reset circuit is provided to ensure the machine is in TEST\_LOGIC\_RESET state at power-up.

PI7C9X3G606GP implements a 5-bit Instruction register to control the operation of the JTAG logic. The defined instruction codes are shown in the following table. Those bit combinations that are not listed are equivalent to the BYPASS (1111) instruction.

**Table 11-1 Instruction Register Codes** 

| Instruction  | Operation Code (binary) | Register Selected | Operation                                                                                 |
|--------------|-------------------------|-------------------|-------------------------------------------------------------------------------------------|
| EXTEST       | 0000                    | Boundary Scan     | Drives / receives off-chip test data                                                      |
| SAMPLE       | 0010                    | Boundary Scan     | Samples inputs                                                                            |
| EXTEST_PULSE | 0100                    | Boundary Scan     | Drives/receives off-chip test data for TX/RX pins                                         |
| EXTEST_TRAIN | 0101                    | Boundary Scan     | Drives/receives off-chip test data for TX/RX pins                                         |
| SCAN_TEST    | 1010                    | Internal          | Private instruction                                                                       |
| IDCODE       | 0001                    | Device ID         | Accesses the Device ID register, to read manufacturer ID, part number, and version number |
| RX_LEVEL     | 1011                    | Internal          | Private instruction                                                                       |
| NOC_BIST     | 0111                    | Internal          | Private instruction                                                                       |
| MBIST        | 1101                    | Internal          | Private instruction                                                                       |
| BYPASS       | 1111                    | Bypass            | Selected Bypass Register                                                                  |

## 11.2 BYPASS REGISTER

The required bypass register (one-bit shift register) provides the shortest path between TDI and TDO when a bypass instruction is in effect. This allows rapid movement of test data to and from other components on the board. This path can be selected when no test operation is being performed on the PI7C9X3G606GP.

### 11.3 DEVICE ID REGISTER

This register identifies Diodes as the manufacturer of the device and details the part number and revision number for the device.

**Table 11-2 JTAG Device ID Register** 

| Bit   | t Type Value |                  | Description                                |  |
|-------|--------------|------------------|--------------------------------------------|--|
| 31-28 | RO           | 0001             | Version number                             |  |
| 27-12 | RO           | 0001011000010110 | Last 4 digits (hex) of the die part number |  |
| 11-1  | RO           | 01000111111      | Diodes identifier assigned by JEDEC        |  |
| 0     | RO           | 1                | Fixed bit equal to 1'b1                    |  |





## 11.4 BOUNDARY SCAN REGISTER

The boundary scan register has a set of serial shift-register cells. A chain of boundary scan cells is formed by connected the internal signal of the PI7C9X3G606GP package pins. The VDD, VSS, and JTAG pins are not in the boundary scan chain. The input to the shift register is TDI and the output from the shift register is TDO. There are 4 different types of boundary scan cells, based on the function of each signal pin.

The boundary scan register cells are dedicated logic and do not have any system function. Data may be loaded into the boundary scan register master cells from the device input pins and output pin-drivers in parallel by the mandatory SAMPLE and EXTEST instructions. Parallel loading takes place on the rising edge of TCK.

## 11.5 JTAG BOUNDARY SCAN REGISTER ORDER

**Table 11-3 JTAG Boundary Scan Register Definition** 

| Boundary Scan<br>Register Number | Pin Name | Ball Location | Type         | Tri-state Control Ce |
|----------------------------------|----------|---------------|--------------|----------------------|
| 0                                |          |               | internal     |                      |
| 1                                |          |               | internal     |                      |
| 2                                | SDA_I2C  | M12           | bidir        | 3                    |
| 3                                |          |               | control      |                      |
| 4                                | SCL_I2C  | L12           | bidir        | 5                    |
| 5                                |          |               | control      |                      |
| 6                                |          |               | internal     |                      |
| 7                                |          |               | internal     |                      |
| 8                                | PERST_L  | A12           | input        |                      |
| 9                                |          |               | internal     |                      |
| 10                               |          |               | internal     |                      |
| 11                               | PDC_L[7] | F2            | bidir        | 12                   |
| 12                               |          |               | control      |                      |
| 13                               | PDC_L[6] | G1            | bidir        | 14                   |
| 14                               |          |               | control      |                      |
| 15                               |          |               | internal     |                      |
| 16                               |          |               | internal     |                      |
| 17                               | PDC_L[5] | H1            | bidir        | 18                   |
| 18                               |          |               | control      |                      |
| 19                               |          |               | internal     |                      |
| 20                               |          |               | internal     |                      |
| 21                               | PDC_L[4] | J1            | bidir        | 22                   |
| 22                               | = 2 2    |               | control      |                      |
| 23                               |          |               | internal     |                      |
| 24                               |          |               | internal     |                      |
| 25                               |          |               | internal     |                      |
| 26                               |          |               | internal     |                      |
| 27                               | PDC_L[1] | J2            | bidir        | 28                   |
| 28                               |          |               | control      |                      |
| 29                               |          |               | internal     |                      |
| 30                               |          |               | internal     |                      |
| 31                               | PERN[3]  | M6            | observe_only |                      |
| 32                               | PERP[3]  | M5            | observe_only |                      |
| 33                               | PETP[3]  | K5            | output2      |                      |
| 34                               | PERN[2]  | M4            | observe_only |                      |
| 35                               | PERP[2]  | M3            | observe_only |                      |
| 36                               | PETP[2]  | К3            | output2      |                      |
| 37                               | PERN[1]  | A7            | observe_only |                      |
| 38                               | PERP[1]  | A8            | observe_only |                      |
| 39                               | PETP[1]  | C8            | output2      |                      |
| 40                               | PERN[0]  | A9            | observe_only |                      |
| 41                               | PERP[0]  | A10           | observe_only |                      |
| 42                               | PETP[0]  | C10           | output2      |                      |
| 43                               | [0]      |               | internal     |                      |





| Boundary Scan<br>Register Number | Pin Name     | Ball Location | Type     | Tri-state Control Cel |
|----------------------------------|--------------|---------------|----------|-----------------------|
| 44                               |              |               | internal |                       |
| 45                               |              |               | internal |                       |
| 46                               |              |               | internal |                       |
| 47                               |              |               | internal |                       |
| 48                               |              |               | internal |                       |
| 49                               |              |               | internal |                       |
| 50                               |              |               | internal |                       |
| 51                               |              |               | internal |                       |
| 52                               |              |               | internal |                       |
| 53                               |              |               | internal |                       |
|                                  |              |               |          |                       |
| 54                               | EATHAL EDD I | TIO.          | internal |                       |
| 55                               | FATAL_ERR_L  | E9            | bidir    | 56                    |
| 56                               |              |               | control  |                       |
| 57                               | INTA_L       | E1            | bidir    | 58                    |
| 58                               |              |               | control  |                       |
| 59                               |              |               | internal |                       |
| 60                               |              |               | internal |                       |
| 61                               |              |               | internal |                       |
| 62                               |              |               | internal |                       |
| 63                               |              |               | internal |                       |
| 64                               |              |               | internal |                       |
|                                  |              |               |          |                       |
| 65                               |              |               | internal |                       |
| 66                               |              |               | internal |                       |
| 67                               |              |               | internal |                       |
| 68                               |              |               | internal |                       |
| 69                               |              |               | internal |                       |
| 70                               |              |               | internal |                       |
| 71                               |              |               | internal |                       |
| 72                               |              |               | internal |                       |
| 73                               |              |               | internal |                       |
| 74                               |              |               |          |                       |
|                                  |              |               | internal |                       |
| 75                               |              |               | internal |                       |
| 76                               |              |               | internal |                       |
| 77                               |              |               | internal |                       |
| 78                               |              |               | internal |                       |
| 79                               |              |               | internal |                       |
| 80                               |              |               | internal |                       |
| 81                               |              |               | internal |                       |
| 82                               |              |               | internal |                       |
| 83                               |              |               | internal |                       |
|                                  | -            |               |          |                       |
| 84                               | -            |               | internal |                       |
| 85                               | 1            |               | internal |                       |
| 86                               |              |               | internal |                       |
| 87                               | GPIO[23]     | G4            | bidir    | 88                    |
| 88                               |              |               | control  |                       |
| 89                               |              |               | internal |                       |
| 90                               |              |               | internal |                       |
| 91                               | GPIO[22]     | F3            | bidir    | 92                    |
| 92                               | 3110[22]     | 13            | control  | 72                    |
| 93                               | GPIO[21]     | F4            | bidir    | 94                    |
|                                  | UF10[21]     | 1'4           |          | 74                    |
| 94                               | mpam         | F2            | control  |                       |
| 95                               | TEST         | E2            | bidir    | 96                    |
| 96                               |              |               | Control  |                       |
| 97                               | GPIO[20]     | G3            | bidir    | 98                    |
| 98                               |              |               | control  |                       |
| 99                               | GPIO[19]     | J4            | bidir    | 100                   |
| 100                              | ` '          |               | control  |                       |
| 101                              |              |               | internal |                       |
| 102                              | +            |               | internal |                       |
| 102                              | GPIO[18]     | Н3            | bidir    | 104                   |
|                                  | 0110[18]     | пэ            |          | 104                   |
| 104                              | CDICKE       | GC.           | control  | 105                   |
| 105<br>106                       | GPIO[17]     | G2            | bidir    | 106                   |
|                                  | i            | i             | control  | i                     |





| Boundary Scan<br>Register Number | Pin Name               | Ball Location | Туре                     | Tri-state Control Cell |  |
|----------------------------------|------------------------|---------------|--------------------------|------------------------|--|
| 107                              |                        |               | internal                 |                        |  |
| 108                              |                        |               | internal                 |                        |  |
| 109                              | GPIO[15]               | B5            | bidir                    | 110                    |  |
| 110                              | CDIO[14]               | C5            | control                  | 110                    |  |
| 111<br>112                       | GPIO[14]               | C5            | bidir<br>control         | 112                    |  |
| 113                              | GPIO[13]               | C4            | bidir                    | 114                    |  |
| 114                              | 0110[13]               | C+            | control                  | 117                    |  |
| 115                              | GPIO[12]               | D3            | bidir                    | 116                    |  |
| 116                              | ,                      |               | control                  |                        |  |
| 117                              |                        |               | internal                 |                        |  |
| 118                              |                        |               | internal                 |                        |  |
| 119                              |                        |               | internal                 |                        |  |
| 120                              |                        |               | internal                 |                        |  |
| 121                              | GPIO[9]                | E4            | bidir                    | 122                    |  |
| 122                              |                        |               | control                  |                        |  |
| 123                              | GPIO[8]                | E3            | bidir                    | 124                    |  |
| 124                              | GDYO!E!                |               | control                  | 104                    |  |
| 125                              | GPIO[7]                | F1            | bidir                    | 126                    |  |
| 126<br>127                       | CDIO(4)                | H12           | control<br>bidir         | 128                    |  |
| 127                              | GPIO[6]                | H12           | control                  | 128                    |  |
| 128                              | GPIO[5]                | G12           | bidir                    | 130                    |  |
| 130                              | Grio[3]                | G12           | control                  | 130                    |  |
| 131                              | GPIO[3]                | E12           | bidir                    | 132                    |  |
| 132                              | GHO[5]                 | EIL           | control                  | 132                    |  |
| 133                              | GPIO[4]                | F12           | bidir                    | 134                    |  |
| 134                              |                        |               | control                  |                        |  |
| 135                              | GPIO[2]                | D12           | bidir                    | 136                    |  |
| 136                              |                        |               | control                  |                        |  |
| 137                              | GPIO[1]                | C12           | bidir                    | 138                    |  |
| 138                              |                        |               | control                  |                        |  |
| 139                              | GPIO[0]                | B12           | bidir                    | 140                    |  |
| 140                              |                        |               | control                  |                        |  |
| 141                              |                        |               | internal                 |                        |  |
| 142                              |                        |               | internal                 |                        |  |
| 143                              |                        |               | internal                 |                        |  |
| 144                              |                        |               | internal                 |                        |  |
| 145<br>146                       |                        |               | internal                 |                        |  |
| 147                              | PERN[5]                | M10           | intneral<br>observe_only |                        |  |
| 148                              | PERP[5]                | M9            | observe_only             |                        |  |
| 149                              | PETP[5]                | K9            | output2                  |                        |  |
| 150                              | PERN[4]                | M8            | observe_only             |                        |  |
| 151                              | PERP[4]                | M7            | observe_only             |                        |  |
| 152                              | PETP[4]                | K7            | output2                  |                        |  |
| 153                              |                        |               | internal                 |                        |  |
| 154                              |                        |               | internal                 |                        |  |
| 155                              |                        |               | internal                 |                        |  |
| 156                              |                        |               | internal                 |                        |  |
| 157                              |                        |               | internal                 |                        |  |
| 158                              |                        |               | intneral                 |                        |  |
| 159                              |                        |               | internal                 |                        |  |
| 160                              |                        |               | internal                 |                        |  |
| 161                              |                        |               | internal                 |                        |  |
| 162                              |                        |               | internal                 |                        |  |
| 163                              |                        |               | internal                 |                        |  |
| 164<br>165                       | DODTCECIN              | D11           | intneral                 |                        |  |
| 165                              | PORTCFG[2]<br>SHCL_I2C | D11<br>L1     | input<br>bidir           | 167                    |  |
| 167                              | SHCL_12C               | LI            | control                  | 10/                    |  |
| 168                              | PORTCFG[1]             | C11           | input                    | +                      |  |
| 169                              | SHPCINT_L              | M2            | bidir                    | 170                    |  |





| Boundary Scan<br>Register Number | Pin Name      | Ball Location | Type     | Tri-state Control Cell |  |
|----------------------------------|---------------|---------------|----------|------------------------|--|
| 170                              |               |               | control  |                        |  |
| 171                              | PORTCFG[0]    | B11           | input    |                        |  |
| 172                              | SHDA_I2C      | M1            | bidir    | 173                    |  |
| 173                              |               |               | control  |                        |  |
| 174                              |               |               | internal |                        |  |
| 175                              |               |               | internal |                        |  |
| 176                              | EECS_L        | M11           | bidir    | 177                    |  |
| 177                              |               |               | control  |                        |  |
| 178                              | EECK          | K12           | bidir    | 179                    |  |
| 179                              |               |               | control  |                        |  |
| 180                              | EEDO          | J12           | bidir    | 181                    |  |
| 181                              |               |               | control  |                        |  |
| 182                              | CKMODE        | D9            | bidir    | 183                    |  |
| 183                              |               |               | control  |                        |  |
| 184                              | EEDI          | L11           | bidir    | 185                    |  |
| 185                              |               |               | control  |                        |  |
| 186                              | PORTGOOD_L[7] | H11           | bidir    | 187                    |  |
| 187                              | = ; ,         |               | control  |                        |  |
| 188                              | PORTGOOD_L[6] | G10           | bidir    | 189                    |  |
| 189                              |               |               | control  |                        |  |
| 190                              | PORTGOOD_L[5] | F10           | bidir    | 191                    |  |
| 191                              | = ; ;         |               | control  |                        |  |
| 192                              | PORTGOOD_L[4] | G11           | bidir    | 193                    |  |
| 193                              | = ; ;         |               | control  |                        |  |
| 194                              |               |               | intneral |                        |  |
| 195                              |               |               | internal |                        |  |
| 196                              |               |               | internal |                        |  |
| 197                              |               |               | internal |                        |  |
| 198                              | PORTGOOD_L[1] | E10           | bidir    | 199                    |  |
| 199                              |               |               | control  |                        |  |
| 200                              | PORTGOOD_L[0] | E11           | bidir    |                        |  |
| 201                              |               |               | control  |                        |  |
| 202                              |               |               | internal |                        |  |
| 203                              |               |               | internal |                        |  |





## 12 ELECTRICAL AND TIMING SPECIFICATIONS

## 12.1 ABSOLUTE MAXIMUM RATINGS

### **Table 12-1 Absolute Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Item                                                                            | Absolute Max. Rating |
|---------------------------------------------------------------------------------|----------------------|
| Storage Temperature                                                             | -65°C to 150°C       |
| Junction Temperature, Tj                                                        | 125 °C               |
| Digital core and analog supply voltage to ground potential (VDDC and AVDD)      | VDDC +10%            |
| Digital I/O and analog high supply voltage to ground potential (VDDR and AVDDH) | VDDR + 10%           |
| DC input voltage for Digital I/O signals                                        | 2.75V                |
| ESD Rating                                                                      |                      |
| Human Body Model (JEDEC Class 2)                                                | HBM 2KV              |
| Charge Device Model (JEDEC Class 3)                                             | CDM 500V             |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

## 12.2 DC ELECTRICAL CHARACTERISTICS

**Table 12-2 DC Electrical Characteristics** 

| Symbol                            | Description                           | Min. | Тур. | Max. | Unit  |
|-----------------------------------|---------------------------------------|------|------|------|-------|
| $VDDC^2$                          | Digital Core Power                    | 0.90 | 0.95 | 0.99 |       |
| C_VDDR <sup>2</sup>               | Referenc Clock Power                  | 0.90 | 0.95 | 0.99 |       |
| VDDR <sup>3</sup>                 | Digital I/O Power                     | 1.71 | 1.8  | 1.89 |       |
| C_VDDR <sup>3</sup>               | Reference Clock Power                 | 1.71 | 1.8  | 1.89 |       |
| VP <sup>2</sup>                   | PCI Express Analog Power              | 0.90 | 0.95 | 0.99 | V     |
| VPH <sup>3</sup>                  | PCI Express Analog High Voltage Power | 1.71 | 1.8  | 1.89 | v     |
| $V_{IH}$                          | Input High Voltage                    | 1.17 |      | 1.98 |       |
| $V_{\rm IL}$                      | Input Low Voltage                     | -0.3 |      | 0.63 |       |
| $V_{OH}$                          | Output High Voltage                   | 1.35 |      |      |       |
| $V_{OL}$                          | Output Low Voltage                    |      |      | 0.45 |       |
| $R_{PU}$                          | Pull-up Resistor                      | 54K  | 80K  | 120K | Ω     |
| $R_{PD}$                          | Pull-down Resistor                    | 55K  | 95K  | 176K | 2.2   |
| RST# <sub>Slew</sub> <sup>1</sup> | PERST_L Slew Rate                     | 50   |      |      | mV/ns |

#### Note:

- The min. value for PERST\_L Slew Rate is 50 mV/ns, which translates to the requirement that the time for PERST\_L from 0V to 2.5V should be less than 50 ns.
- 2. Peak to peak AC noise < 5% of DC level.
- 3. Peak to peak AC noise < 3% of DC level.

## 12.3 PCIE REFERENCE CLOCK REQUIREMENTS

Table 12-1 specifies the voltage/timing requirements and operating characteristics for PCIe PHY (REFCLKP/N[2:0] and REFCLKP/N[2:0]).

**Table 12-3 PCIe Reference Clock Requirement** 

| Application Reference Clock Jitter nd Swing Requirements |                                                                    |  |  |
|----------------------------------------------------------|--------------------------------------------------------------------|--|--|
| PCIe 1.1 – 2.5 GT/s                                      | Refer to the PCI Express 3.0 Card Electromechanical specification. |  |  |
| PCIe 2.1 – 5.0 GT/s                                      | Refer to the PCI Express 3.1 base specification.                   |  |  |
| PCIe 3.1 – 8.0 GT/s                                      | Refer to the PCI Express 3.1 base specification.                   |  |  |





## 12.4 INTEGRATED CLOCK BUFFER SPECIFICATIONS

The built-in Ingegrated Reference Clock Buffer of the PI7C9X3G606GP supports five reference clock outputs Table 12-4 Integrated Clock Buffer Output Electrical Characteristics specifies the voltage/timing requirements and operating characteristics for internal clock buffer outputs (REFCLKOP/N[7:4;1]).

**Table 12-4 Integrated Clock Buffer Output Electrical Characteristics** 

| Symbol                 | Description                                     | Min                                                                             | Тур  | Max  | Unit     |          |
|------------------------|-------------------------------------------------|---------------------------------------------------------------------------------|------|------|----------|----------|
| $T_R$                  | Output Rise Tin                                 | 100                                                                             | 200  | 500  | ps       |          |
| $T_{F}$                | Output Fall Tim                                 | ne (80% to 20%)                                                                 | 100  | 200  | 500      | ps       |
| $V_{\text{HIGH}}$      | Voltage High                                    | Statistical measurement on single-ended signal using oscilloscope math function | 660  | 774  | 850      | mV       |
| $V_{\text{LOW}}$       | Voltage Low                                     | (Scope averaging on)                                                            | -150 | 18   | 150      | mV       |
| $V_{\text{MAX}}$       | Max Voltage                                     | Measurement on single ended signal using                                        |      | 821  | 1150     | mV       |
| $V_{\text{MIN}}$       | Min Voltage                                     | absolute value (Scope averaging off)                                            | -300 | -15  |          | mV       |
| V <sub>SWING</sub>     | Voltage Swing                                   | 300                                                                             | 1536 |      | mV       |          |
| V <sub>CROSS_ABS</sub> | Absolute crossin                                | 250                                                                             | 414  | 550  | mV       |          |
| $\triangle V_{CROSS}$  | Variance crossing voltage (Scope averaging off) |                                                                                 |      | 13   | 140      | mV       |
| $T_{DCD}$              | Duty Cycle Dist                                 | tortion (measured differentially)                                               | -3   | 0    | 3        | %        |
| $T_{PD}$               | Skew, Input to 0                                | Output                                                                          | 1000 | 3600 | 4500     | ps       |
| $T_{JCC}$              | Additive Jitter,                                | Cycle to Cycle                                                                  |      | 0.1  | 25       | ps (p-p) |
| $T_{\mathrm{JPHG1}}$   | Additive Phase                                  | Jitter for PCIe GEN1                                                            |      | 0.6  | 5        | ps (rms) |
| $T_{\mathrm{JPHG2}}$   | Additive Phase<br>1.5 MHz                       |                                                                                 | 0.1  | 0.3  | ps (rms) |          |
| $T_{\mathrm{JPHG2}}$   | Additive Phase<br>Nyquist (50 MF                |                                                                                 | 0.05 | 0.1  | ps (rms) |          |
| $T_{JPHG3}$            | Additive Phase<br>(PLL BW of 2                  |                                                                                 | 0.05 | 0.1  | ps (rms) |          |

## 12.5 COMMON TRANSMITTER PARAMETERS

The following table defines the parameters for transmitters that are common among all three data rates. Parameters are defined separated for 2.5 GT/s, 5.0 GT/s and 8.0 GT/s implementations.

**Table 12-5 Transmitter Specidications** 

| Symbol                    | Parameter                                                         | 2.5 GT/s                           | 5.0 GT/s                           | 8.0 GT/s                         | Units | Comments                                                                                                                                          |
|---------------------------|-------------------------------------------------------------------|------------------------------------|------------------------------------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                        | Unit Interval                                                     | 399.88<br>(min)<br>400.12<br>(max) | 199.94<br>(min)<br>200.06<br>(max) | 124.9625 (min)<br>125.0375 (max) | ps    | The specified UI is equivalent to a tolerance of ±300 ppm for each Refclk source. Period does not account for SSC induced variations. See Note 1. |
| BW <sub>TX-PLL</sub>      | Tx PLL BW for 2.5 GT/s                                            | 22 (max)<br>1.5 (min)              | Not specified                      | Not specified                    | MHz   | See Note 6.                                                                                                                                       |
| BW <sub>TX-PKG-PLL1</sub> | Tx PLL<br>bandwidth<br>corresponding to<br>PKG <sub>TX-PLL1</sub> | Not specified                      | 16 (max)<br>8 (min)                | 4 (max)<br>2 (min)               | MHz   | Second order PLL jitter transfer bounding function. See Note 6.                                                                                   |
| BW <sub>TX-PKG-PLL2</sub> | Tx PLL<br>bandwidth<br>corresponding to<br>PKG <sub>TX-PLL2</sub> | Not specified                      | 16 (max)<br>5 (min)                | 5 (max)<br>2 (min)               | MHz   | Second order PLL jitter transfer bounding function. See Note 6.                                                                                   |
| PKG <sub>TX-PLL1</sub>    | Tx PLL peaking                                                    | Not specified                      | 3.0 (max)                          | 2.0 (Max)                        | dB    | PLL BW = 8 MHz (min) @ 5.0<br>GT/s or BW = 4 MHz (max) @<br>8.0 GT/s. See Note 6 and 8.                                                           |
| PKG <sub>TX-PLL2</sub>    | Tx PLL peaking                                                    | Not specified                      | 1.0 (max)                          | 1.0 (Max)                        | dB    | PLL BW = 5 MHz (min) @ 5.0<br>GT/s or BW = 5 MHz (max) @<br>8.0 GT/s. See Note 8.                                                                 |





| Symbol                                   | Parameter                                                                            | 2.5 GT/s                      | 5.0 GT/s                                                          | 8.0 GT/s                                                                                          | Units     | Comments                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{\text{TX-DIFF-PP}}$                  | Differenital p-p<br>Tx voltage swing                                                 | 0.8 (min)<br>1.2 (max)        | 0.8 (min)<br>1.2 (max)                                            | See Table 12-6                                                                                    | VPP       | As measured with compliance test load. Defined as $2* V_{TXD+}-V_{TXD-} $ .                                                                                                                                                                                                                                                                                                                                |
| $V_{	ext{TX-DIFF-PP-LOW}}$               | Low power<br>differential p-p Tx<br>voltage swing                                    | 0.4 (min)<br>1.2 (max)        | 0.4 (min)<br>1.2 (max)                                            | See Table 12-6                                                                                    | VPP       | As measured with compliance test load. Defined as $2* V_{TXD+}-V_{TXD-} $ . See Note 9.                                                                                                                                                                                                                                                                                                                    |
| V <sub>TX-DE-RATIO-3.5dB</sub>           | Tx de-emphasis level ratio                                                           | 3.0 (min)<br>4.0 (max)        | 3.0 (min)<br>4.0 (max)                                            | See Table 12-6                                                                                    | dB        | See PCI Express Base<br>Specification Revision 3.1,<br>Section 4.3.3.3 and Note 11.                                                                                                                                                                                                                                                                                                                        |
| V <sup>TX-DE-RATIO-6dB</sup>             | Tx de-emphasis lebel                                                                 | N/A                           | 5.5 (min)<br>6.5 (max)                                            | See Table 12-6                                                                                    | dB        | See PCI Express Base<br>Specification Revision 3.1,<br>Section 4.3.3.3 and Note 11.                                                                                                                                                                                                                                                                                                                        |
| T <sub>MIN-PULSE</sub>                   | Instantaneous lone pulse width                                                       | Not specified                 | 0.9 (min)                                                         | See Table 12-6                                                                                    | UI        | Measured relative to rising/falling<br>pulse. See Note 2, 10 and PCI<br>Express Base Specification<br>Revision 3.1, Figure 4-38.                                                                                                                                                                                                                                                                           |
| $T_{TX	ext{-EYE}}$                       | Transmitter Eye including all jitter sources                                         | 0.75 (min)                    | 0.75 (min)                                                        | See Table 12-6                                                                                    | UI        | Does not include SSC or Refclk jitter. Includes Rj at 10 <sup>-12</sup> . Note that 2.5 GT/s and 5.0 GT/s use different jitter determination methods.                                                                                                                                                                                                                                                      |
| T <sub>TX-EYE-MEDIAN-to-</sub>           | Maximum time<br>between the jitter<br>median and max<br>deviation from the<br>median | 0.125 (max)                   | Not specified                                                     | Not specified                                                                                     | UI        | Measured differentially at zero crossing points after applying the 2.5 GT/s clock recovery function. See Note 2.                                                                                                                                                                                                                                                                                           |
| $T_{TX\text{-}HF\text{-}DJ\text{-}DD}$   | Tx deterministic jitter > 1.5 MHz                                                    | Not specified                 | 0.15 (max)                                                        | See Table 12-6                                                                                    | UI        | Deterministic jitter only. See<br>Notes 2 and 10.                                                                                                                                                                                                                                                                                                                                                          |
| T <sub>TX-LF-RMS</sub>                   | Tx RMS jitter < 1.5 MHz                                                              | Not specified                 | 3.0                                                               | See Table 12-6                                                                                    | Ps<br>RMS | Total energy measured over a 10 kHz - 1.5 MHz range.                                                                                                                                                                                                                                                                                                                                                       |
| $T_{\text{RF-MISMATCH}}$                 | Tx rise/fall<br>mismatch                                                             | Not specified                 | 0.1 (max)                                                         | Not specified                                                                                     | UI        | Measured from 20% to 80% differentially. See Note 2.                                                                                                                                                                                                                                                                                                                                                       |
| $RL_{	ext{TX-DIFF}}$                     | Tx package plus<br>Si differential<br>return loss                                    | 10 (min)                      | 10 (min) for<br>0.05 -1.25 GHz<br>8 (min) for ><br>1.25 - 2.5 GHz | 10 (min) for<br>0.05 -1.25 GHz<br>8 (min) for ><br>1.25 - 2.5 GHz<br>4 (min) for ><br>2.5 - 4 GHz | dB        | For details refer to PCI Express<br>Base Specification Revision 3.1,<br>Figure 4-56.                                                                                                                                                                                                                                                                                                                       |
| RL <sub>TX-CM</sub>                      | Tx package plus<br>Si common mode<br>return loss                                     | 6 (min) for 0.05<br>- 2.5 GHz | 6 (min) for 0.05<br>- 2.5 GHz                                     | 6 (min) for 0.05<br>- 2.5GHz<br>3 (min) for 2.5<br>GHz                                            | dB        | For details refer to PCI Express<br>Base Specification Revision 3.1,<br>Figure 4-57.                                                                                                                                                                                                                                                                                                                       |
| $Z_{	ext{TX-DIFF-DC}}$                   | DC differential Tx impedance                                                         | 80 (min)<br>120 (max)         | 120 (max)                                                         | 120 (max)                                                                                         | Ω         | Low impedance defined during signaling. Parameter is captured for $5.0 \text{ GHz}$ by $\text{RL}_{\text{TX-DIFF}}$ . The (min) value is bounded by $\text{RL}_{\text{TX}}$ . DIFF for $5.0 \text{ GT/s}$ and $8.0 \text{ GT/s}$ .                                                                                                                                                                         |
| $V_{\text{TX-CM-AC-PP}}$                 | Tx AC peak-peak<br>common mode<br>voltage (5.0 GT/s)                                 | Not specified                 | 150 (max)                                                         | 150 (max)                                                                                         | mVPP      | At 8.0 GT/s, no more than 50mVPP in 0.03-500 MHz range. At 5.0GT/s no more than 100mVPP in 0.03-500 MHz range. See Notes 5 and 12.                                                                                                                                                                                                                                                                         |
| $V_{\text{TX-CM-AC-P}}$                  | Tx AC peak<br>common mode<br>voltage (2.5 GT/s)                                      | 20                            | Not specified                                                     | Not specified                                                                                     | mV        | See Note 5.                                                                                                                                                                                                                                                                                                                                                                                                |
| I <sub>TX-SHORT</sub>                    | Transmitter short-<br>circuit current<br>limit                                       | 90 (max)                      | 90 (max)                                                          | 90 (max)                                                                                          | mA        | The total single-ended current a transmitter can supply when shorted to ground. See Note 13.                                                                                                                                                                                                                                                                                                               |
| $V_{TX	ext{-}DC	ext{-}CM}$               | Transmitter DC common-mode voltage                                                   | 0 (min)<br>3.6 (max)          | 0 (min)<br>3.6 (max)                                              | 0 (min)<br>3.6 (max)                                                                              | V         | The allowed DC common-mode voltage at a transmitter pin under any conditions. See Note 13.                                                                                                                                                                                                                                                                                                                 |
| $V_{\text{TX-CM-DC-ACTIVE-}}$ IDLE-DELTA | Absolute Delta of<br>DC Common<br>Mode Voltage<br>during L0 and<br>Electrical Idle   | 0 (min)<br>100 (max)          | 0 (min)<br>100 (max)                                              | 0 (min)<br>100 (max)                                                                              | mV        | $\begin{split} & V_{TX\text{-}CM\text{-}DC \text{ [during L0]}} - V_{TX\text{-}CM\text{-}idle\text{-}DC} \\ & \text{during Electrical Idle]}  \leq 100 mV \\ &V_{TX\text{-}CM\text{-}DC} = DC_{(avg)} \text{ of }  V_{TX\text{-}D+} + V_{TX\text{-}D} /2 \\ &V_{TX\text{-}CM\text{-}Idle\text{-}DC} = DC_{(avg)} \text{ of }  V_{TX\text{-}D+} + V_{TX\text{-}D} /2 \text{ [Electrical Idle]} \end{split}$ |
| V <sub>TX-CM-DC-LINE</sub> -             | Absolute Delta of                                                                    | 0 (min)                       | 0 (min)                                                           | 0 (min)                                                                                           | mV        | $ V_{TX\text{-}CM\text{-}DC\text{-}D\text{+}} _{[during L0]} - V_{TX\text{-}CM\text{-}DC\text{-}D\text{-}}$                                                                                                                                                                                                                                                                                                |





| Symbol                           | Parameter                                                                                     | 2.5 GT/s               | 5.0 GT/s               | 8.0 GT/s               | Units | Comments                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------|-----------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DELTA                            | DC Common<br>Mode Voltage<br>between D+ and<br>D-                                             | 25 (max)               | 25 (max)               | 25 (max)               |       | $\begin{split} &   \text{[during L0]}   \leq 25 \text{mV} \\ & V_{\text{TX-CM-DC-D+}} = DC_{(avg)} \text{ of }  V_{\text{TX-D+}}  \\ &   \text{[during L0]} \\ & V_{\text{TX-CM-DC-D-}} = DC_{(avg)} \text{ of }  V_{\text{TX-D-}}  \\ &   \text{[during L0]}. \end{split}$                                                                                                |
| V <sub>TX</sub> -idle-diff-aC-p  | Electrical Idle<br>Differential Peak<br>Output Voltage                                        | 0 (min)<br>20 (max)    | 0 (min)<br>20 (max)    | 0 (min)<br>20 (max)    | mV    | $V_{TX\text{-}IDLE\text{-}DIFF\text{-}AC\text{-}p} =  V_{TX\text{-}Idle\text{-}D\text{+}} - V_{TX\text{-}Idle\text{-}D\text{-}}  \le 20 \text{mV}$ . Voltage must be band pass filtered to remove any DC component and HF noise. The bandpass is constructed from two first-order filters, the high pass and low pass 3dB bandwidths are 10 kHz and 1.25 GHz respectively. |
| V <sub>TX-IDLE-DIFF-DC</sub>     | DC Electrical Idle<br>Differential<br>Output Voltage                                          | Not specified          | 0 (min)<br>5 (max)     | 0 (min)<br>5 (max)     | mV    | $\begin{split} &V_{TX\text{-}IDLE\text{-}DIFF\text{-}DC} =  V_{TX\text{-}Idle\text{-}D^+} - V_{TX\text{-}}\\ &_{Idel\text{-}D^-}  \leq 5 \text{mV}. \ Voltage \ must \ be \\ &low \ pass \ filtered \ to \ remove \ any \\ &AC \ component. \ The \ low \ pass \\ &filter \ is \ first\text{-}order \ with \ a \ 3dB \\ &bandwidth \ of \ 10 \ kHz. \end{split}$           |
| V <sub>TX-RCV-DETECT</sub>       | The amount of<br>voltage change<br>allowed during<br>Receiver<br>Detection                    | 600 (max)              | 600 (max)              | 600 (max)              | mV    | The total amount of voltage change in a positive direction that a Transmitter can apply to sense whether a low impedance Receiver is present. Note: Receivers display substantially different impedance for $V_{\rm IN} < 0$ vs $V_{\rm IN} > 0$ . See PCI Express Base Specification Revision 3.1, Table 4-24 for detail                                                  |
| $T_{TX\text{-}IDLE\text{-}MIN}$  | Minimum time<br>spent in Electrical<br>Idle                                                   | 20 (min)               | 20 (min)               | 20 (min)               | ns    | Minimum time a Transmitter must be in Electrical Idle.                                                                                                                                                                                                                                                                                                                     |
| T <sub>TX-IDLE-SET-TO-IDLE</sub> | Maximum time to<br>transition to a<br>valid Electrical<br>Idle after sending<br>an EIOS       | 8 (max)                | 8 (max)                | 8 (max)                | ns    | After sending the required number of EIOSs, the Transmitter must meet all Electrical Idel specifications within this time. This is measured from the end of the last UI of the last EIOS to the Transmitter in Electrical Idle.                                                                                                                                            |
| T <sub>TX</sub> -idle-to-diff-   | Maximum time to<br>transistion to valid<br>diff signaling after<br>leaving Electrical<br>Idle | 8 (max)                | 8 (max)                | 8 (max)                | ns    | Maximum time to transition to valid diff signaling after leaving Electrical Idle. This is considered a debounce time to the Tx.                                                                                                                                                                                                                                            |
| T <sub>CROSSLINK</sub>           | Crosslink random timeout                                                                      | 1.0 (max)              | 1.0 (max)              | 1.0 (max)              | ms    | This random timeout helps resolve potential conflicts in the crosslink configuration.                                                                                                                                                                                                                                                                                      |
| L <sub>TX-SKEW</sub>             | Lane-to-Lane<br>Output Skew                                                                   | 500 ps + 2 UI<br>(max) | 500 ps + 4 UI<br>(max) | 500 ps + 6 UI          | ps    | Between any two Lanes within a single Transmitter.                                                                                                                                                                                                                                                                                                                         |
| $C_{TX}$                         | AC Coupling<br>Capacitor                                                                      | 75 (min)<br>265 (max)  | 75 (min)<br>265 (max)  | 176 (min)<br>265 (max) | nF    | All Transmitters shall be AC coupled. The AC coupling is required wither within the media or within the transmitting component itself. See Note 14.                                                                                                                                                                                                                        |

- 1. SSC permits a +0, -5000ppm modulation of the clock frequency ar a modulation rate not to exceed 33 kHz.
- 2. Measurements at 5.0 GT/s require an oscilloscope with a bandwidth of ≥12.5 GHz, or equivalent, while measurements made at 2.5 GT/s require a scope with a least 6.2 GHz bandwidth. Measurement at 5.0 GT/s must deconvolve effects of compliance test board to yield an effective measurement at Tx pins. 2.5 GT/s may be measured within 200 mils of Tx device's pins, although deconvolution is recommended. For measurement setup details, refer PCI Express Base Specification Revision 3.1, Figure 4-32 to and Figure 4-33. At lease 10<sup>6</sup> UI of data must be acquired.
- 3. Transmitter jitter is measured by driving the Transmitter under test with a low jitter "ideal" clock and connecting the DUT to a reference load.
- 4. Transmitter raw jitter data must be convolved with a filtering function that represents the worst case CDR tracking BW. 2.5 GT/s and 5.0 GT/s use different filter functions that are defined in PCI Express Base Specification Revision 3.1, Figure 4-49. After the convolution process has been applied, the center of the resulting eye must be determined and used as a reference point for obtaining eye voltage and margins.





- V<sub>TX-AC-CM-PP</sub> and V<sub>TX-AC-CM-P</sub> are defined in PCI Express Base Specification Revision 3.1, Section 4.3.3.2. Measurement is made over at lease 10<sup>6</sup> III
- 6. The Tx PLL Bandwidth must lie between the min and max ranges given in the above table. PLL peaking must lie below the value listed above. Note: the PLL B/W extends from zero up to the values(s) specificied in the above table.
- Measurements are made for both common mode and differential return loss. The DUT must be powered up and DC isolated, and its data+/dataoutput must be in the low-Z state at a static value.
- 8. A single combination of PLL BW and peaking is specified for 2.5 GT/s implementations. For 5.0 GT/s, two combinations of PLL BW and peaking are specified to permit designers to make a tradeoff between the two parameters. If the PLL's min BW is ≥ 8 MHz, then up to 3.0 dB of peaking is permitted. If the PLL's min BW is relaxed to ≥ 5.0 MHz, then a tighter peaking value of 1.0 dB must be met. In both cases, the max PLL BW is 16 MHz.
- 9. Reduced swing output, defined by V<sub>TX-DIFF-PP-LOW</sub> must be implemented as shown in PCI Express Base Specification Revision 3.1, Figure 4-37 with no de-emphasis.
- 10. For 5.0 GT/s, de-emphasis timing jitter must be removed. An additional HPF function must be applied as shown in PCI Express Base Specification Revision 3.1, Figure 4-49. This parameter is measured by accumulating a record length of 10<sup>6</sup> UI while the DUT outputs a compliance pattern. T<sub>MIN-PULSE</sub> is defined to be nominally 1 UI wide and is borderd on both sides by pulses of the opposite polarity. Refer to PCI Express Base Specification Revision 3.1, Figure 4-38.
- 11. Root Complex Tx de-emphasis is configured from Upstream controller. Downstream Tx de-emphasis is set via a command, issued at 2.5 GT/s. For detail, refer to the appropriate location in PCI Express Base Specification Revision 3.1, Section 4.2.
- 12. Tx CM noise for 8.0 GT/s is measured at TP1 without de-embedding the breakout channel. The parameter captures device CM noise only and is not intended to capture system CM noise. For 5.0 GT/s an LPF with a -3 dB corner at 2.5 GHz is applied to the raw data. For 8.0 GT/s the filter's -3 dB corner is at 4.0 GHz.
- 13. I<sub>TX-SHORT</sub> and V<sub>TX-DC-CM</sub> stipulate the maximum current/voltage levels that a transmitter can generate and therefore define the worst case transients that a receiver must tolerate.
- 14. All platforms that have transmitters supporting 8.0 GT/s must implement the 176-265 nF C<sub>TX</sub> value. Platforms operating at 2.5 or 5.0 GT/s only may implement over a range of 75 to 265 nF.

Table 12-6 8.0 GT/s Specific Tx Voltage and Jitter Parameters

| Symbol                          | Parameter                                | Value                    | Units                     | Notes                                                                                                         |
|---------------------------------|------------------------------------------|--------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------|
| V <sub>TX-FS-NO-EQ</sub>        | Full swing Tx voltage with no TxEq       | 1300 (max)<br>800 (min)  | mVPP                      | See Note 1.                                                                                                   |
| $V_{\text{TX-RS-NO-EQ}}$        | Reduced swing Tx voltage with no TxEq    | 1300 (max)               | mVPP                      | See Note 1.                                                                                                   |
| $V_{TX\text{-}EIEOS\text{-}FS}$ | Min swing during EIEOS for full swing    | 250 (min)                | mVPP                      | See Note 2.                                                                                                   |
| V <sub>TX-EIEOS-RS</sub>        | Min swing during EIEOS for reduced swing | 232 (min)                | mVPP                      | See Note 2.                                                                                                   |
| $T_{TX-UTJ}$                    | Tx uncorrelated total jitter             | 31.25 (max)              | Ps PP @ 10 <sup>-12</sup> |                                                                                                               |
| $T_{TX\text{-}UDJDD}$           | Tx uncorrelated deterministic jitter     | 12 (max)                 | Ps PP                     |                                                                                                               |
| $T_{TX\text{-}UPW\text{-}TJ}$   | Total uncorrelated PWJ                   | 24 (max)                 | Ps PP @ 10 <sup>-12</sup> | See Notes 3 and 4.                                                                                            |
| $T_{TX-UPW-DJDD}$               | Deterministic DjDD uncorrelated PWJ      | 10 (max)                 | Ps PP                     | See Notes 3 and 4.                                                                                            |
| $T_{TX-DDJ}$                    | Data dependent jitter                    | 18 (max)                 | Ps PP                     | See Notes 4 and 5.                                                                                            |
| Ps21 <sub>TX</sub>              | Pseudo package loss                      | -3.0 (min)               | dB                        | PP ratio of 64 ones/64 zeroes pattern vs. 0101 pattern. No Tx equalization. See Note 6.                       |
| V <sub>TX-BOOST-FS</sub>        | Tx boost ratio for full swing            | 8.0 (min)                | dB                        | Assumes ±1.5 dB tolerance from diagonal elements in PCI Express Base Specification Revision 3.1, Figure 4-45. |
| V <sub>TX-BOOST-RS</sub>        | Tx boost ratio for reduced swing         | 2.5 (min)                | dB                        | Assumes ±1.0 dB tolerance from diagonal elements in PCI Express Base Specification Revision 3.1, Figure 4-45. |
| EQ <sub>TX-COEFF-RES</sub>      | Tx coefficient resolution                | 1/24 (max)<br>1/63 (min) | N/A                       |                                                                                                               |

- $1. \quad \mbox{Voltage measurements for } V_{\mbox{\scriptsize TX-FS-NO-EQ}} \mbox{ and } V_{\mbox{\scriptsize TX-RS-NO-EQ}} \mbox{ are made using the } 64-zeroes/64-ones pattern in the compliance pattern.$
- Voltage limits compreheand both full swing and reduced swing modes. The Tx must reject any changes that would violate this specification. The maximum level is covered in the V<sub>TX-FS-NO-EQ</sub> measurement which represents the maximum peak voltage the Tx can drive. The V<sub>TX-EIEOS-FS</sub> and V<sub>TX-EIEOS-RS</sub> voltage limits are imposed to guarantee the EIEOS threshold of 175 mVPP at the Rx pin. This parameter is measured using the actual EIEOS pattern that is part of the compliance pattern and then removing the ISI contribution of the breakout channel. The transmitter must advertise a value for LF during TS1 at 8.0 GT/s that ensures that these parameters are met.
- 3. PWJ parameters shall be measured after DDJ separation.
- 4. Measured with optimized preset value after de-embedding to Tx pin.
- 5. The 18 ps number takes into account measurement error.
- 6. The -3.0 dB number takes into account measurement error. For some Tx package/driver combinations ps21<sub>TX</sub> may be greater than 0 dB.





## 12.6 COMMON RECEIVER PARAMETERS

The following table defines the parameters for 2.5 GT/s, 5.0 GT/s, and 8.0 GT/s Receivers.

**Table 12-7 Receiver Specifications** 

| Symbol                                                | eiver Specification  Parameter                                                  | 2.5 GT/s                     | 5.0 GT/s                                                           | 8.0GT/s                                                                                            | Units | Comments                                                                                                                          |
|-------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------|
| UI                                                    | Unit Interval                                                                   | 399.88 (min)<br>400.12 (max) | 199.94 (min)<br>200.06 (max)                                       | 124.9625 (min)<br>125.0375 (max)                                                                   | ps    | UI does not account for SSC caused variations.                                                                                    |
| V <sub>RX-DIFF-PP-CC</sub>                            | Differential Rx<br>peak-peak voltage<br>for common<br>Refclk Rx<br>architecture | 0.175 (min)<br>1.2 (max)     | 0.120 (min)<br>1.2 (max)                                           | See Table 12-10 and Table 12-11                                                                    | V     | See PCI Express Base<br>Specification Revision 3.1,<br>Section 4.3.7.3.2.                                                         |
| $V_{	ext{RX-DIFF-PP-DC}}$                             | Differential Rx<br>peak-peak voltage<br>for data clocked<br>Rx architecture     | 0.175 (min)<br>1.2 (max)     | 0.100 (min)<br>1.2 (max)                                           | See Table 12-10<br>and Table 12-11                                                                 | V     | See PCI Express Base<br>Specification Revision 3.1,<br>Section 4.3.7.3.2.                                                         |
| $T_{\text{RX-EYE}}$                                   | Receiver eye time opening                                                       | 0.40 (min)                   | See Table 12-8<br>and Table 12-9                                   | See Table 12-10<br>and Table 12-11                                                                 | UI    | Minimum eye time at Rx pins to yield a 10 <sup>-12</sup> BER. See Note 1.                                                         |
| T <sub>RX-TJ-CC</sub>                                 | Max Rx inherent<br>timing error                                                 | N/A                          | 0.40 (max)                                                         | See Table 12-10<br>and Table 12-11                                                                 | UI    | Max Rx inherent total timing<br>error for common Refclk Rx<br>architecture. See Note 2.                                           |
| T <sub>RX-TJ-DC</sub>                                 | Max Rx inherent timing error                                                    | N/A                          | 0.34 (max)                                                         | See Table 12-10<br>and Table 12-11                                                                 | UI    | Max Rx inherent total timing error for data clocked Rx architecture. See Note 2.                                                  |
| T <sub>RX-DJ-DD-CC</sub>                              | Max Rx inherent<br>deterministic<br>timing error                                | N/A                          | 0.30 (max)                                                         | See Table 12-10<br>and Table 12-11                                                                 | UI    | Max Rx inherent deterministic timing error for common Refclk Rx architecture. See Note 2.                                         |
| $T_{\text{RX-DJ-DD-DC}}$                              | Max Rx inherent<br>deterministic<br>timing error                                | N/A                          | 0.24 (max)                                                         | See Table 12-10<br>and Table 12-11                                                                 | UI    | Max Rx inherent deterministic timing error for data clocked Rx architecture. See Note 2.                                          |
| $T_{\text{RX-EYE-MEDIAN-to-}}$ $_{\text{MAX-JITTER}}$ | Max time delta<br>between median<br>and deviation<br>from median                | 0.3 (max)                    | Not specified                                                      | Not specified                                                                                      | UI    | Only specified for 2.5 GT/s.                                                                                                      |
| $T_{\text{RX-MIN-PULSE}}$                             | Minimum width pulse at Rx                                                       | Not specified                | 0.6 (min)                                                          | Not specified                                                                                      | UI    | Measured to account for worst<br>Tj at 10 <sup>-12</sup> BER. See PCI<br>Express Base Specification<br>Revision 3.1, Figure 4-38. |
| V <sub>RX-MAX-MIN-RATIO</sub>                         | Min/max pulse<br>voltage on<br>consecutive UI                                   | Not specified                | 5 (max)                                                            | Not specified                                                                                      | -     | Rx eye must simultaneously meet $V_{\text{RX-EYE}}$ limits.                                                                       |
| BW <sub>RX-PLL</sub>                                  | Rx PLL BW for<br>2.5 GT/s                                                       | 22 (max)<br>1.5 (min)        | Not specified                                                      | Not specified                                                                                      | MHz   | See Note 3.                                                                                                                       |
| BW <sub>RX-PKG-PLL1</sub>                             | Rx PLL<br>bandwidth<br>corresponding to<br>PKG <sub>RX-PLL1</sub>               | Not specified                | 16 (max)<br>8 (min)                                                | 4 (max)<br>2 (min)                                                                                 | MHz   | Second order PLL jitter transfer bounding function. See Note 3.                                                                   |
| BW <sub>RX-PKG-PLL2</sub>                             | Rx PLL<br>bandwidth<br>corresponding to<br>PKG <sub>RX-PLL2</sub>               | Not specified                | 16 (max)<br>5 (min)                                                | 5 (max)<br>2 (min)                                                                                 | MHz   | Second order PLL jitter transfer bounding function. See Note 3.                                                                   |
| PKG <sub>RX-PLL1</sub>                                | Rx PLL peaking limit #1                                                         | Not specified                | 3.0 (max)                                                          | 2.0 (max)                                                                                          | dB    | PLL BW = 8 MHz (min) @ 5.0 GT/s or BW = 4 MHz (max) @ 8.0 GT/s. See Note 3.                                                       |
| PKG <sub>RX-PLL2</sub>                                | Rx PLL peaking limit #2                                                         | Not specified                | 1.0 (max)                                                          | 1.0 (max)                                                                                          | dB    | PLL BW = 5 MHz (min) @ 5.0<br>GT/s or BW = 5 MHz (max) @<br>8.0 GT/s. See Note 3.                                                 |
| $RL_{RX	ext{-DIFF}}$                                  | Rx package plus<br>Si differential<br>return loss                               | 10 (min)                     | 10 (min) for<br>0.05 - 1.25 GHz<br>8 (min) for ><br>1.25 - 2.5 GHz | 10 (min) for<br>0.05 - 1.25 GHz<br>8 (min) for ><br>1.25 - 2.5 GHz<br>5 (min) for > 2.5<br>- 4 GHz | dB    | See PCI Express Base<br>Specification Revision 3.1,<br>Figure 4-60 and Note 4.                                                    |





| Symbol                                       | Parameter                                                                      | 2.5 GT/s              | 5.0 GT/s              | 8.0GT/s                                                                                     | Units | Comments                                                                                                                                                                                                    |
|----------------------------------------------|--------------------------------------------------------------------------------|-----------------------|-----------------------|---------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RL <sub>RX-CM</sub>                          | Common mode<br>Rx return loss                                                  | 6 (min)               | 6 (min)               | 6 (min) for 0.05<br>-2.5 GHz<br>5 (min) for > 2.5<br>- 4.0 GHz                              | dB    | See PCI Express Base<br>Specification Revision 3.1,<br>Figure 4-60 and Note 4.                                                                                                                              |
| Z <sub>RX-DC</sub>                           | Receiver DC<br>single ended<br>impedance                                       | 40 (min)<br>60 (max)  | 40 (min)<br>60 (max)  | Not specified                                                                               | Ω     | DC impedance limits are<br>needed to guarantee Receiver<br>detect. For 8.0 GT/s is bounded<br>by RL <sub>RX-CM</sub> . See Note 5.                                                                          |
| $T_{ m RX	ext{-}GND\_FLOAT}$                 | Rx termination ground float time                                               | Not specified         | Not specified         | 500                                                                                         | μs    | Time allowed to float Rx internal ground in 2.5 GT/s/ 5.0 GT/s to 8.0 GT/s configuration change. See Note 8.                                                                                                |
| $Z_{\text{RX-DIFF-DC}}$                      | DC differenital impedance                                                      | 80 (min)<br>120 (max) | Not specified         | Not specified                                                                               | Ω     | For 5.0 GT/s and 8.0 GT/s coverd under the RL <sub>RX-DIFF</sub> parameter. See Note 5.                                                                                                                     |
| V <sub>RX-CM-AC-P</sub>                      | Rx AC common<br>mode voltage                                                   | 150 (max)             | 150 (max)             | 75 mV (max)<br>(EH < 100<br>mVPP)<br>125 mV (max)<br>(EH < 100<br>mVPP).<br>See Table 12-10 | mVP   | Measured at Rx pins into a pair of 50 $\Omega$ terminations into ground. See Not 6.                                                                                                                         |
| $Z_{\text{RX-HIGH-IMP-DC-POS}}$              | DC input CM<br>Input Impedance<br>for V > 0 during<br>Reset or power<br>down   | ≥10 k or<br>≥20 k     | ≥10 k or<br>≥20 k     | ≥10 k or<br>≥20 k                                                                           | Ω     | Rx DC CM impedance with the RX terminations not pwered. $\geq 10 \text{ k}\Omega$ over 0-200 mV range wrt. Ground and $\geq 20 \text{ k}\Omega$ for voltages $\geq 200 \text{ mV}$ wrt ground. See Note 9.  |
| Z <sub>RX-HIGH-IMP-DC-NEG</sub>              | DC input CM<br>input Impedance<br>for V < 0 during<br>Reset or power<br>down   | 1.0 k (min)           | 1.0 k (min)           | 1.0 k (min)                                                                                 | Ω     | Rx DC CM impedance with the Rx terminations not powered, measured over the range -150 to 0 mV with respect to ground. See Note 7.                                                                           |
| $V_{\text{RX-IDLE-DET-DIFFp-p}}$             | Electrical Idle<br>Detect Threshold                                            | 65 (min)<br>175 (max) | 65 (min)<br>175 (max) | 65 (min)<br>175 (max)                                                                       | mV    | $V_{RX\text{-IDLE-DET-DIFFp-p}} = 2* V_{RX\text{-D+}} - V_{RX\text{-D+}} $ . Measured at the package pins of the Receiver. See PCI Express Base Specification Revision 3.1, Section 4.2.4.3.                |
| T <sub>RX-IDLE</sub> -DET-DIFF-<br>ENTERTIME | Unexpected<br>Electrical Idle<br>Enter Detect<br>Threshold<br>Integration Time | 10 (max)              | 10 (max)              | 10 (max)                                                                                    | ms    | An unexpected Electrical Idle $(V_{RX\text{-DIFF-PP}} < V_{RX\text{-IDLE-DET-DIFFp-}})$ must be recongnized on longer than $T_{RX\text{-IDLE-DET-DIFF-}}$ entertime to signal an unexpected idle condition. |
| $L_{ m RX	ext{-}SKEW}$                       | Lane to Lane<br>skew                                                           | 20 (max)              | 8 (max)               | 6 (max)                                                                                     | ns    | Across all Lanes on a Ports.  L <sub>RX-SKEW</sub> comprehends Lane- Lane variations due to channel and repeater delay differences.                                                                         |

- 1. Receiver eye margins are defined into a  $2x 50 \Omega$  reference load.
- 2. The four inherent timing error parameters are defined for the convenience of Rx designers, and they are measured during Receiver tolerancing.
- 3. Two combinations of PLL BW and peaking are specified at ≥5.0 GT/s to permit designers to make tradeoffs vetween the two parameters. If the PLL's min BW is ≥8 MHz, then up to 3.0 dB of peaking is permitted. If the PLL's min BW is relaxed to ≥5.0MHz, then a tighter peaking value of 1.0 dB must be met. Note: a PLL BW extends from zero up to value(s) defined as the min or max in the above table. For 2.5 GT/s a single PLL bandwidth and peaking value of 1.5-22 Mhz and 3.0 dB are defined.
- Measurements must be made for both common mode and differential return loss. In both cases the DUT must be powered up and DC isloated, and its D+/D- inputs must be in the low-Z state.
- 5. The Rx DC single ended impedance must be present when the Receiver terminations are first enabled to ensure that the Receiver Detect occurs properly. Compensation of this impedance can start immediately and and the Rx Common Mode Impedance (Constrained by RL<sub>RX-CM</sub> to 50 Ω ±20%) must be within the specified range by the time Detect is entered.
- 6. Common mode peak voltage is defined by the expression:  $\max\{|(V_{D+}-V_{D-})-V_{-CMDC}|\}$ .
- Z<sub>RX-HIGH-IMP-DC-NEG</sub> and Z<sub>RX-HIGH-IMP-DC-POS</sub> are defined respectively for negative and positive voltages at the input of the Receiver. Transmitter
  designers need to comprehend the large difference between >0 and <0 Rx impedances when designing Receiver detect circuits.</li>







- Defines the time for the receiver's input pads to settle to new common-mode on 2.5 GT/s/5.0 GT/s transition to 8.0 GT/s.
- For voltage >500 mV the effects of Rx ESD structures may limit  $Z_{\text{RX-HIGH-IMP-DC-POS}}$  to values less than 20 K $\Omega$ .

Table 12-8 5.0 GT/s Tolerancing Limits for Common Refclk Rx Architecture

| Parameter                                       | Description                                                    | Min    | Max    | Units        | Notes                       |
|-------------------------------------------------|----------------------------------------------------------------|--------|--------|--------------|-----------------------------|
| UI                                              | Unit interval without including of SSC                         | 199.94 | 200.06 | ps           | Over 10 <sup>6</sup> UI     |
| $T_{RX-HF-RMS}$                                 | 1.5 – 100 MHz RMS jitter                                       |        | 3.4    | ps RMS       | Spectrally flat, see Note 3 |
| T <sub>RX-HF-DJ-DD</sub>                        | Max Dj impinging on Rx under test                              |        | 88     | ps           | See Notes 2 and 4           |
| T <sub>RX-SSC-RES</sub>                         | 33 kHz Refclk residual                                         |        | 75     | ps           |                             |
| T <sub>RX-LF-RMS</sub>                          | < 1.5 MHz RMS jitter                                           |        | 4.2    | ps RMS       | Spectrally flat             |
| T <sub>RX-MIN-PULSE</sub>                       | Minimum single pulse applied at Rx                             | 120    |        | ps           | See Note 2                  |
| V <sub>RX-MIN-MAX-RATIO</sub>                   | Min/max pulse voltage ratio seen over an time interval of 2 UI |        | 5      |              | See Note 2                  |
| V <sub>RX-EYE</sub> Receive eye voltage opening |                                                                | 120    |        | mVPP<br>diff | See Notes 1 and 3           |
| V <sub>RX-CM-CH-SRC</sub>                       | Common mode noise from Rx                                      |        | 300    | mVPP         | See Note 2                  |

#### Note:

- Refer to PCI Express Base Specification Revision 3.1, Figure 4-63 for a description of how the Rx eye voltage is defined. 1.
- Accumulated over 106 UI.
- Minimum eye is obtained by first injecting maximum Dj and then adjusting Rj until a minimum eye (defined by TRX\_EYE as show in PCI Express Base Specification Revision 3.1, Figure 4-63) is reached. Rj is spectrally flat before being filtered with a BPF having 3 dB cut-offs f<sub>C\_LOW</sub> and f<sub>C-HIGH</sub> of 1.5 MHz and 100 MHz, rspectively with step rolloff at 1.5 MHz and a 20 dB/decade rolloff on the high side. Minimum eye width is defined for a sample size equivalent to a BER of 10<sup>-12</sup>.
- Different combinations of  $T_{RX-HF-DJ-DD}$  and  $T_{RX-HF-RMS}$  are needed to measure  $T_{RX-TJ-CC}$  and  $T_{RX-DJ-DD-CC}$ .

Table 12-9 5.0 GT/s Tolerancing Limits for Data Clocked Rx Architecture

| Parameter                     | Description                                                    | Min    | Max    | Units        | Notes                       |
|-------------------------------|----------------------------------------------------------------|--------|--------|--------------|-----------------------------|
| UI                            | Unit interval without including of SSC                         | 199.94 | 200.06 | ps           | Over 10 <sup>6</sup> UI     |
| T <sub>RX-HF-RMS</sub>        | 1.5 – 100 MHz RMS jitter                                       |        | 4.2    | ps RMS       | Spectrally flat, see Note 3 |
| T <sub>RX-HF-DJ-DD</sub>      | Max Dj impinging on Rx under test                              |        | 88     | ps           | See Notes 2 and 4           |
| T <sub>RX-SSC-RES</sub>       | 33 kHz Refclk residual                                         |        | 20     | ps           |                             |
| $T_{RX-LF-RMS}$               | < 1.5 MHz RMS jitter                                           |        | 8.0    | ps RMS       | Spectrally flat             |
| T <sub>RX-MIN-PULSE</sub>     | Minimum single pulse applied at Rx                             | 120    |        | ps           | See Note 2                  |
| V <sub>RX-MIN-MAX-RATIO</sub> | Min/max pulse voltage ratio seen over an time interval of 2 UI |        | 5      |              | See Note 2                  |
| V <sub>RX-EYE</sub>           | Receive eye voltage opening                                    | 120    |        | mVPP<br>diff | See Notes 1 and 3           |
| V <sub>RX-CM-CH-SRC</sub>     | Common mode noise from Rx                                      |        | 300    | mVPP         | See Note 2                  |

#### Note:

- 1. Refer to PCI Express Base Specification Revision 3.1, Figure 4-63 for a description of how the Rx eye voltage is defined.
- Accumulated over 106 UI.
- Minimum eye is obtained by first injecting maximum Dj and then adjusting Rj until a minimum eye (defined by T<sub>RX EYE</sub> as show in PCI Express Base Specification Revision 3.1, Figure 4-63) is reached. Rj is spectrally flat before being filtered with a BPF having 3 dB cut-offs f<sub>C\_LOW</sub> and f<sub>C-HIGH</sub> of 1.5 MHz and 100 MHz, rspectively with step rolloff at 1.5 MHz and a 20 dB/decade rolloff on the high side. Minimum eye width is defined for a sample size equivalent to a BER of 10<sup>-12</sup>.
- Different combinations of  $T_{RX\text{-HF-DJ-DD}}$  and  $T_{RX\text{-HF-RMS}}$  are needed to measure  $T_{RX\text{-TJ-CC}}$  and  $T_{RX\text{-DJ-DD-CC}}$ .

**Table 12-10 Stressed Voltage Eye Parameters** 

| Symbol                     | Parameter                      | Limits at 8.0GT/s                                                 | Units | Comments                                                                                                                                                                                                                                       |
|----------------------------|--------------------------------|-------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>RX-LAUNCH-8G</sub>  | Generator launch voltage       | 800                                                               | mVPP  | Measured at TP1. Please refer to PCI Express Base Specification Revision 3.1, Figures 4-65. V <sub>RX-LAUNCH-8G</sub> may be adjusted if necessary to yield the proper EH as long as the outside eye voltage at TP2 does not exceed 1300 mVPP. |
| T <sub>RX-UI-8G</sub>      | Unit Interval                  | 125.00                                                            | ps    | Nominal value is sufficient for Rx tolerancing. Value does not account for SSC.                                                                                                                                                                |
| V <sub>RX-SV-8G</sub>      | Eye height at TP2P             | 25 (-20 dB channel)<br>50 (-12 dB channel)<br>200 (-3 dB channel) | mVPP  | Eye height @ BER = 10 <sup>-12</sup> . See Notes 1 and 2.                                                                                                                                                                                      |
| T <sub>RX-SV-8G</sub>      | Eye width at TP2P              | 0.3 to 0.35                                                       | UI    | Eye width at BER = $10^{-12}$ . See Note 2.                                                                                                                                                                                                    |
| V <sub>RX-SV-DIFF-8G</sub> | Differential mode interference | 14 or greater                                                     | mVPP  | Adjusted to set EH/ Frequency = 2.10                                                                                                                                                                                                           |

July 2024





| Symbol Parameter          |                                   | Limits at 8.0GT/s                          | Units  | Comments                                                |
|---------------------------|-----------------------------------|--------------------------------------------|--------|---------------------------------------------------------|
|                           |                                   |                                            |        | GHz. See Note 3.                                        |
| V <sub>RX-SV-CM-8G</sub>  | Rx AC Common mode voltage at TP2P | 150 (EH < 100 mVPP)<br>250 (EH ≥ 100 mVPP) | mVPP   | Defined for a single tone at 120 MHz. See Note 3.       |
| T <sub>RX-SV-SJ-8G</sub>  | Sinusoidal Jitter at 100 MHz      | 0.1                                        | UI PP  | Fixed at 100 MHz. See Note 4.                           |
| T <sub>RX-SV-RJ-8G</sub>  | Random Jitter                     | 2.0                                        | Ps RMS | Rj spectrally flat before filtering. See Notes 4 and 5. |
| V <sub>RX-MAX-SE-SW</sub> | Max single-ended swing            | ±300                                       | mVP    | See Note 6.                                             |

#### Note:

- V<sub>RX-SV-8G</sub> is tested at three different voltages to ensure the Rx DUT is capable of equalizing over range of channel loss profiles. The test also
  guarantees the Rx is capable of operating over a sufficient dunamic range of eye heights. This "SV" in the parameter names refers to stressed
  voltage.
- V<sub>RX-ST-8G</sub> and T<sub>RX-ST-8G</sub> are referenced to TP2P and are obtained after post processing data captured at TP2.
   V<sub>RX-ST-8G</sub> and T<sub>RX-ST-8G</sub> include the effects of applying the behavioral Rx model and Rx behavioral equalization.
- 3.  $V_{RX.SV-DIFF-8G}$  measurement is made at TP2 without post processing.  $V_{RX.SV-CM.8G}$  may be made at either TP1 or TP2.  $V_{RX.SV-DIFF-8G}$  voltage may need to be adjusted over a wide range for the different loss calibration channels.
- 4.  $T_{RX-SV-SJ-8G}$  and  $T_{RX-SV-RJ-8G}$  measurements are made at TP1 without post processing.
- 5. Rj is applied over the following range. The low frequency limit may be between 1.5 and 10 MHz, and the upper limit is 1.0GHz. See PCI Express Base Specification Revision 3.1, Figure 4-47 for details.
- 6. V<sub>RX-MAX-SE-SW</sub> sets the maximum outer, single-ended eye voltage limit in the presence of differential and CM noise applied to the Rx, as observed at TP2 relative to ground with no behvioral RxEq post processing.

### **Table 12-11 Stressed Jitter Eye Parameters**

| Symbol                    | Parameter                | Limits at 8.0GT/s    | Units  | Comments                                                                                        |
|---------------------------|--------------------------|----------------------|--------|-------------------------------------------------------------------------------------------------|
| V <sub>RX-LAUNCH-8G</sub> | Generator launch voltage | 800 (nominal)        | mVPP   | Measured at TP1, See PCI Express<br>Base Specification Revision 3.1,<br>Figure 4-65 and Note 1. |
| T <sub>RX-UI-8G</sub>     | Unit Interval            | 125.00               | ps     | Nominal value is suffivient for Rx tolerancing. Value does not account for SSC.                 |
| V <sub>RX-ST-8G</sub>     | Eye height at TP2P       | 25 (min)<br>35 (max) | mVPP   | At BER = $10^{-12}$ . See Note 2.                                                               |
| T <sub>RX-ST-8G</sub>     | Eye width at TP2P        | 0.30                 | UI     | At BER = $10^{-12}$ . See Note 2.                                                               |
| T <sub>RX-ST-SJ-8G</sub>  | Sinusoidal Jitter        | 0.1 - 1.0            | UI PP  | See PCI Express Base Specification<br>Revision 3.1, Figure 4-74 Measured at<br>TP1. See Note 3. |
| T <sub>RX-ST-RJ-8G</sub>  | Random Jitter            | 3.0                  | ps RMS | Rj spectrally flat before filtering.<br>Measured at TP1, See Note 4.                            |

- 1.  $V_{RX-SV-8G}$  may be adjusted to meet  $V_{RX-ST-8G}$  as long as the outside eye voltage at TP2 does not exceed 1300 mVPP.
- 2.  $V_{RX.ST.8G}$  and  $T_{RX.ST.8G}$  are referenced to TP2P and are obtained after post processing data captured at TP2.  $V_{RX.ST.8G}$  and  $T_{RX.ST.8G}$  include the effects of applying the behavioral Rx model and Rx behavioral equalization.
- 3. T<sub>RX-ST-SJ-8G</sub> may be measured at either TP1 or TP2.
- 4. While the nominal value is specified at 3.0 ps RMS, it may be adjusted to meet the 0.3 UI value for T<sub>RX-ST-8G</sub>. Rj is measured at TP1 to prevent data-channel interaction from adversely affecting the accuracy of the Rj calibration.
  - Rj is applied over the following range. The low frequency limit may be between 1.5 and 10 MHz, and the upper limit is 1.0 GHz.



## 12.7 POWER CONSUMPTION

**Table 12-12 Power Consumption** 

| Active | Link            | Tj   | D       | 0.95V          | DDC          | 0.95           | SVP          | 0.95C          | VDDC         | 1.8V           | DDR          | 1.8CV          | /DDR         | 1.8            | /PH          | Total        |
|--------|-----------------|------|---------|----------------|--------------|----------------|--------------|----------------|--------------|----------------|--------------|----------------|--------------|----------------|--------------|--------------|
| Lane#  | Speed<br>(GT/s) | (°C) | Process | Current<br>(A) | Power<br>(W) | ( <b>W</b> ) |
| 6      | 8.0             | 25   |         | 1.70           | 1.61         | 0.4            | 0.38         | 0.03           | 0.03         | 0.01           | 0.02         | 0.05           | 0.08         | 0.1            | 0.18         | 2.30         |
| 6      | 8.0             | 80   | Typical | 2.27           | 2.15         | 0.43           | 0.40         | 0.03           | 0.03         | 0.01           | 0.02         | 0.05           | 0.08         | 0.11           | 0.20         | 2.88         |
| 6      | 8.0             | 125  |         | 3.59           | 3.41         | 0.48           | 0.46         | 0.03           | 0.03         | 0.01           | 0.02         | 0.05           | 0.08         | 0.11           | 0.20         | 4.20         |
| 6      | 8.0             | 25   |         | 1.85           | 1.75         | 0.41           | 0.39         | 0.02           | 0.02         | 0.02           | 0.04         | 0.08           | 0.14         | 0.12           | 0.21         | 2.55         |
| 6      | 8.0             | 80   | Worst   | 2.83           | 2.69         | 0.45           | 0.43         | 0.02           | 0.02         | 0.02           | 0.04         | 0.07           | 0.13         | 0.12           | 0.22         | 3.53         |
| 6      | 8.0             | 125  |         | 5.00           | 4.75         | 0.54           | 0.51         | 0.02           | 0.02         | 0.02           | 0.04         | 0.07           | 0.13         | 0.13           | 0.23         | 5.69         |

- 1. Power consumption measurement conditons:

  - Port Configuration: 606
    Down Ports: Full-loading, 5 SSD cards plugged
- Power consumption in the table is a reference, be affected by various environments, bus traffic and power supply etc.
   Max power is at Tj=125°C and Fast/Fast (FF) process coner silicon





# 13 THERMAL DATA

Table 13-1 lists sample simulation thermal data for PI7C9X3G606GP at Industrial Temperature.

**Table 13-1 Sample Simulation Thermal Data** 

| Table 15-1 L     | umpic omit          | nation inci-                                                                                   | mar Duta                       |                                |                                              |                     |
|------------------|---------------------|------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|----------------------------------------------|---------------------|
| PCB<br>Structure | Airflow<br>Velocity | $\Theta_{JA}(^{\circ}\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | Ψ <sub>JB</sub> ( <b>℃/W</b> ) | Ψ <sub>17</sub> ( <b>℃/W</b> ) | $\Theta_{JC}({}^{\bullet}\!\!{\mathbb C}/W)$ | Heat Sink           |
|                  | Still air           | 16.75                                                                                          | 8.97                           | 0.03                           |                                              |                     |
| Customized       | 1 m/s               | 15.98                                                                                          | 8.84                           | 0.04                           | 0.67                                         | No                  |
| 10L PCB          | 2 m/s               | 15.55                                                                                          | 8.73                           | 0.04                           | 0.67                                         |                     |
|                  | Still air           | 10.30                                                                                          | 5.00                           | 0.72                           |                                              | Alpha<br>LPD 25 12B |

- 1.  $\Theta_{JA}$ : Thermal Resistance, Junction-to-Ambient
- 2.  $\Theta_{JC}$ : Thermal Resistance, Junction-to-Case
- 3.  $\Psi_{\text{JT}}$ : Junction to top center thermal characterization
- 4.  $\Psi_{JB}$ : Junction to board thermal characterization
- 5. Thermal data is based upon simuation
- 6. Simulation conditions
  - PCB Condition: Customized 10L PCB
  - Substrate: 0.38 mm 6L
  - Thermal power dissipation: maximum power is assumed to be at 8.0 GT/s, as listed in Table 12-12.
  - Ambient temperature: 85℃
  - Thermal criteria: jumction temperature < 125 °C





## 14 PACKAGE INFORMATION

The package of PI7C9X3G606GP is a 10mm x 10mm FC-LFBGA (144 Pin) package with ball pitch 0.8mm. The detailed package information, mechanical dimension and package of drawing are shown below.



Figure 14-1 Package of Drawing



Figure 14-2 Part Marking





# 15 ORDERING INFORMATION

| Part Number |                     | Package Code | Package Description           | Pb-Free & Green |
|-------------|---------------------|--------------|-------------------------------|-----------------|
|             | PI7C9X3G606GPCFCAEX | FCA          | 144-pin FC-LFBGA, 10mm x 10mm | Yes             |

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free,
  "Green" and Lead-free.
- 4. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.</p>

