

# LPA2103A 3W Filter-free Mono Class-D Audio Power Amplifier

#### **Features**

- 2.5-5.5V Operation Voltage
- 4mA Quiescent Current
- <1µA Shutdown Current</li>
- 550kHz fixed frequency switching
- Optimized PWM Output Stage Eliminates LC Output Filter
- Low EMI
- Output Power (Po) at 10% THD+N:
   VDD=5V, 4Ω load, 2.5W
- Output Power (Po) at 1% THD+N:
   VDD=5V, 4Ω load, 2.2W
- External Gain Configuration Capability
- Short Circuit Protection
- RoHS Compliant and 100% Lead(Pb)-Free
- Package: DFN-8

## **Applications**

- GPS Tracker
- PSP
- BT Speaker
- Portable Electronic Devices

#### **General Description**

The LPA2103A is a 3-W high efficiency filter-free mono class-D audio power amplifier (class-D amp) that requires only few external components. Its low THD+N feature offers high-quality sound reproduction. The new filterless architecture allows the device to drive speakers directly instead of using low-pass output filters thus saving PCB area and system cost.

The LPA2103A contains circuitry to prevent "pop and click" noise that would occur during turn-on and turn-off transitions. For maximum flexibility, the LPA2103A provides an externally controlled gain (with resistors).

The LPA2103A is capable of delivering 2.5W of continuous average power to a  $4\Omega$  load from a 5V power supply with less than 10% distortion (THD+N). The device utilizes a fully differential architecture, a full-bridged output, and a low-EMI modulation scheme.

The LPA2103A is designed specifically to provide high quality output audio power with a minimal number of external components. The LPA2103A does not require output coupling capacitors or bootstrap capacitors, and therefore is ideally suited where minimal board or solution size is a primary requirement. It features a low-power shutdown mode, which is achieved by driving the SD pin with logic low. Additionally, the LPA2103A features output short-circuit protection and internal thermal-overload protection.

# **Marking Information**



# **Ordering and Package Information**

| Part Number                                                                  | Top Mark     | Package | T&R     |  |  |
|------------------------------------------------------------------------------|--------------|---------|---------|--|--|
| LPA2103AQVF                                                                  | LPS<br>CBYWX | DFN-8   | 4K/REEL |  |  |
| Marking indication: Y: Production Year, W: Production week, X: Series Number |              |         |         |  |  |

# **Typical Application Circuits**



Figure 1-1. Typical Application Circuits with Differential Input



Figure 1-2. Typical Application Circuits with Single Input



# **Pin Configuration**



DFN-8 (Top View)

# **Pin Description**

| Pin | Name | Description                                                                                                                                                                                                                                                        |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | SD   | Shutdown input pin. The device is enabled with this pin pulled high. The device enters the shutdown mode if this pin is floating or pulled low. This pin is internally pulled down to ground through the RPD resistor (refer to Electrical Characteristics Table). |
| 2   | NC   | No connection.                                                                                                                                                                                                                                                     |
| 3   | INP  | Positive input of the first amplifier. This pin receives the common mode voltage.                                                                                                                                                                                  |
| 4   | INN  | Negative input of the first amplifier. This pin receives the audio input signal. Connect this pin to the feedback resistor R <sub>F</sub> and to the input resistor R <sub>IN</sub> (refer to Figure 2).                                                           |
| 5   | VOP  | Positive output.                                                                                                                                                                                                                                                   |
| 6   | VDD  | VDD power supply input. Connect at least 1µF ceramic capacitor as close as possible to this pin.                                                                                                                                                                   |
| 7   | GND  | Ground.                                                                                                                                                                                                                                                            |
| 8   | VON  | Negative output.                                                                                                                                                                                                                                                   |

## **Functional Block Diagram**



Figure 2. Internal Block Diagram

#### **Absolute Maximum Ratings (Note 1)**

| • | VDD/VON/VOP to GND                                   | -0.3V to + 6V  |
|---|------------------------------------------------------|----------------|
| • | Other pins to GND                                    | 0.3V to + 5.5V |
| • | Maximum Junction Temperature (T <sub>JMAX</sub> )    |                |
| • | Operating Ambient Temperature Range(Ta)              | -40°C to 85°C  |
| • | Storage Temperature Range, Tstg                      |                |
| • | Maximum Soldering Temperature (at leads, 10 seconds) | 260°C          |

<sup>\*</sup>Note 1: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, instead of functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Thermal Information**

| • | Maximum Power Dissipation (DFN-8, TA: | = 25°C) 1 | 1.0W |
|---|---------------------------------------|-----------|------|
|---|---------------------------------------|-----------|------|

<sup>•</sup> Thermal Resistance (DFN-8 , θJ<sub>A</sub>) <sup>(Note 2)</sup> ------ 107°C/W

#### **ESD Information**

| • | HBM(Human Body Mode) |  | 4kV |
|---|----------------------|--|-----|
|---|----------------------|--|-----|

MM(Machine Mode) ------- 200V

# **Recommended Operating Conditions**

|  | Input Voltage |  | 2.5V to 5.5 | ٥٧ |
|--|---------------|--|-------------|----|
|--|---------------|--|-------------|----|

<sup>\*</sup>Note 2: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$  or the number given in Absolute Maximum Ratings, whichever is lower. For the LPA2103A,  $T_{JMAX} = 162^{\circ}C$ . For the  $\theta_{JA}$ , it is based on 2S2P JEDEC standard PCB.



# **Electrical Characteristics**

The following parameters are guaranteed under condition  $V_{DD}$  =5V,  $T_A$  = -40°C to 85°C unless otherwise noted.  $T_A$  = 25°C for

typical value.

| ypical value      | •                                                  |                                                                              |                       |     |      |     |      |
|-------------------|----------------------------------------------------|------------------------------------------------------------------------------|-----------------------|-----|------|-----|------|
| Symbol            | Parameter                                          | Test Conditions                                                              |                       | Min | Тур  | Max | Unit |
| Vos               | Output offset voltage<br>(Measured differentially) | $V_{i=0}V_{,V_{DD}=2.5}V$ to 5.5V, $R_{inp}=R_{inn}=20K\Omega$ , $V_{SD}=5V$ |                       |     | 5    | 3   | mV   |
| IQ                | Quiescent current                                  | V <sub>DD</sub> =5V, no load                                                 |                       |     | 4    |     | mA   |
| I <sub>SD</sub>   | Shutdown Current                                   | V <sub>SD</sub> =0.35V, V <sub>DD</sub> =2.5V to 5.5                         | SV .                  |     | 0.2  |     | μA   |
|                   |                                                    |                                                                              | V <sub>DD</sub> =5V   | C   | 2.5  |     |      |
|                   |                                                    | f=1kHz, R <sub>L</sub> =4Ω, THD=10%                                          | V <sub>DD</sub> =4.2V | 7   | 1.7  |     |      |
|                   |                                                    |                                                                              | V <sub>DD</sub> =3.6V |     | 1.2  |     |      |
|                   |                                                    |                                                                              | V <sub>DD</sub> =5V   |     | 2.2  |     |      |
|                   |                                                    | f=1kHz, R∟=4Ω, THD=1%                                                        | V <sub>DD</sub> =4.2V |     | 1.4  |     | W    |
| D-                | Output power                                       |                                                                              | V <sub>DD</sub> =3.6V |     | 1.0  |     |      |
| Po                |                                                    | f=1kHz, R <sub>L</sub> =8Ω, THD=10%                                          | V <sub>DD</sub> =5V   |     | 1.4  |     |      |
|                   |                                                    |                                                                              | V <sub>DD</sub> =4.2V |     | 1.0  |     |      |
|                   |                                                    |                                                                              | V <sub>DD</sub> =3.6V |     | 0.7  |     |      |
|                   |                                                    | f=1kHz, R∟=8Ω, THD=1%                                                        | V <sub>DD</sub> =5V   |     | 1.3  |     |      |
|                   |                                                    |                                                                              | V <sub>DD</sub> =4.2V |     | 0.8  |     |      |
|                   |                                                    |                                                                              | V <sub>DD</sub> =3.6V |     | 0.6  |     |      |
| T.I.D. A.I        | Total harmonic distortion plus                     | $V_{DD}$ =5V, Po=1W, R <sub>L</sub> =4 $\Omega$                              |                       |     | 0.02 |     | 0.1  |
| THD+N             | noise                                              | $V_{DD}$ =5V, Po=1W, R <sub>L</sub> =8 $\Omega$                              |                       |     | 0.05 |     | %    |
| PSRR              | Supply ripple rejection ratio                      | $V_{\text{DD}}$ =5V, inputs ac-grounded with $C_{i}$ = 0.47uF, f=217Hz       |                       |     | 75   |     | dB   |
| Vn                | Output noise voltage                               | Inputs ac-grounded with Ci=0.47μF,<br>V <sub>DD</sub> =5V                    |                       |     | 100  |     | uV   |
| SNR               | Signal-to-noise ratio                              | $V_{DD}$ =5V, f=1kHz, R <sub>L</sub> =4 $\Omega$ , THD=1%                    |                       |     | 75   |     | dB   |
| Fsw               | Switching frequency                                | V <sub>DD</sub> =5V                                                          |                       |     | 550  |     | kHz  |
| V <sub>SD_H</sub> | SD pin logic High                                  | V <sub>DD</sub> =5V                                                          |                       | 1.2 |      |     | V    |
|                   |                                                    |                                                                              |                       |     |      |     |      |





# **LPA2103A**

| V <sub>SD_L</sub>   | SD pin logic Low                   | V <sub>DD</sub> =5V           |          |     | 0.4  | V  |
|---------------------|------------------------------------|-------------------------------|----------|-----|------|----|
| twu                 | Device wake up time                | V <sub>DD</sub> =5V           |          | 82  |      | ms |
| R <sub>PD</sub>     | SD pin internal pull-down resistor | V <sub>DD</sub> =2.5V to 5.5V | 160      | 290 | 1460 | kΩ |
| R <sub>F</sub>      | Equivalent feedback resistor       | V <sub>DD</sub> =2.5V to 5.5V |          | 400 |      | kΩ |
| Rs                  | Amplifier internal resistor        | V <sub>DD</sub> =2.5V to 5.5V |          | 6.1 |      | kΩ |
| T <sub>SD</sub>     | OTSD                               |                               |          | 162 |      | Ô  |
| T <sub>SD_HYS</sub> | OTSD Hysteresis                    |                               |          | 33  |      | Ô  |
|                     |                                    | NCN Mode 1                    | <b>%</b> | 95  |      | ms |
| T <sub>ACT</sub>    | NCN active time                    | NCN Mode 2                    |          | 60  |      | ms |
|                     |                                    | NCN Mode 3                    |          | 30  |      | ms |
|                     |                                    | NCN Mode 1                    |          | 250 |      | ms |
| T <sub>RLS</sub>    | NCN release time                   | NCN Mode 2                    |          | 160 |      | ms |
|                     |                                    | NCN Mode 3                    |          | 160 |      | ms |



# **Typical Performance Characteristics**



Figure 3. THD+N at VDD=5V,  $P_o = 0.5W$ ,  $R_L = 4\Omega$ 



Figure 4. THD+N at VDD=5V,  $P_0 = 0.5W$ ,  $R_L = 8\Omega$ 



Figure 5. Po VS VDD,  $R_L=4\Omega$ 



Figure 6. Frequency Response



Figure 7. IQ VS VDD, No input ,  $R_L=8\Omega$ 



Figure 8. ISD VS VDD, No input ,  $R_L=8\Omega$ 





# **Functional Description**

#### **General Description**

The LPA2103A is a high-efficiency filter-free Class-D audio amplifier capable of delivering up to 2.5 W into 4- $\Omega$  loads with 5-V power supply. The fully differential design of this amplifier avoids the usage of bypass capacitors and the improved CMRR eliminates the usage of input-coupling capacitors. This makes the device size a perfect choice for small, portable applications because only three external components are required. The advanced modulation used in the LPA2103A PWM output stage eliminates the need for an output filter.

#### **Fully Differential Amplifier**

As shown in Figure 2, the LPA2103A has two operational amplifiers internally, allowing for a few different amplifier configurations. The first amplifier's gain is externally configurable, while the second amplifier is internally fixed gain. The close loop gain of the first amplifier is set by selecting the ratio of internal feedback resister of the first amplifier to  $R_{\rm IN}+R_{\rm IN1}$  while the  $R_{\rm IN1}$  is the external input resistor. Figure 2 shows the output of the amplifier one serves as the input to amplifier two, which results in both amplifiers producing signals identical in magnitude, but out of phase by 180°. The equivalent feedback resistance of the chip is denoted as  $R_{\rm F}$ . Consequently, the differential gain  $A_{\rm VD}$  for the IC is

$$A_{VD} = \frac{R_F}{R_{IN} + R_S}$$

By driving the load differentially through outputs VOP and VON, an amplifier configuration commonly referred to as "BTL mode" is established. The BTL mode operation is different from the classical single-ended amplifier configuration where one side of the load is connected to ground.

The LPA2103A uses a modulation scheme that still has each output switching from 0 to the supply voltage. However, VOP and VON are now in phase with each other with no input. The duty cycle of VOP is greater than 50% and VON is less than 50% for positive voltages. The duty cycle of VOP is less than 50% and VON is greater than 50% for negative voltages. The voltage across the load sits at 0 volts throughout most of the switching period greatly reducing the switching current, which reduces any I<sup>2</sup>R losses in the load.

#### **Power Supply Bypassing**

The LPA2103A is a high-performance class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. The capacitor location on power supply pin should be as close to the device as possible. Typical applications employ a 5V regulator with 10  $\mu F$  tantalum or electrolytic capacitor and a ceramic bypass capacitor that aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the LPA2103A. The selection of a bypass capacitor is dependent upon PSRR requirements, click and pop performance, system cost, and size constraints.

#### **Shutdown Mode**

The LPA2103A contains a SD pin, it can put the device into shutdown mode when asserting SD pin to a logic LOW. While in shutdown mode, the device output stage is turned off and set into high impedance, making the current consumption very low. The device exits shutdown mode when a HIGH logic level is applied to the /SD pin. The LPA2103A has an internal pull-down resistor (R<sub>PD</sub>) on the SD pin, if SD pin is floating, the device will shut down. By switching the SD pin to logic LOW or connect it to ground directly, the LPA2103A supply current draw will be minimized to shutdown current (I<sub>SD</sub>), which is 0.2uA in typical.

#### **Short Circuit Protection**

The LPA2103A has short circuit protection circuitry on the outputs to prevent damage to the device when output-to-output or output-to-GND short occurs. When a short circuit is detected on the outputs, the outputs are disabled immediately. If the short was removed, the device activates again.

#### **Thermal Shutdown**

The LPA2103A has thermal shutdown protection to fully protect the device from internally or externally generated excessive temperatures. This protection scheme prevents the device from damage when the die temperature is too high. The thermal shutdown circuit is activated when the die temperature exceeds a safe temperature (typ 162°C) and the amplifier is turned off. The device automatically turns on again if the temperature drops below the threshold temperature.





# **Application Information**

#### **Typical Applications**

Figure 1-1 shows the LPA2103A typical schematic with differential inputs and input capacitors, and Figure 1-2 shows the LPA2103A with single-ended inputs. Differential inputs should be used whenever possible because the single-ended inputs are more susceptible to noise.

#### **Decoupling Capacitor**

As with any amplifier, proper supply bypassing is critical for low noise performance and high-power supply rejection. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1 µF for C<sub>VDD</sub> at least, placed as close as possible to the device VDD lead works best. Placing this decoupling capacitor close to the LPA2103A is very important for the efficiency of the class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 10 µF or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

#### **Input Capacitor**

The LPA2103A does not require input coupling capacitors if the design uses a differential source that is biased from 0.5V to  $V_{DD}$ -0.8V. If the input signal is not biased within the recommended common-mode input range, if needing to use the input as a high pass filter (shown in Figure 1-2), or if using a single-ended source (shown in Figure 1-1), input coupling capacitors are required. The input capacitors and input resistors form a high-pass filter with the corner frequency,  $f_c$ , determined in below Equation:

$$f_C = \frac{1}{2\pi * (R_S + R_{IN}) * C_{IN}}$$

The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones cannot usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application.

If the corner frequency is within the audio band, the capacitors should have a tolerance of  $\pm 10\%$  or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below. For a flat low-frequency response, use large input coupling capacitors (1  $\mu$ F). However, in a GSM phone the ground signal is fluctuating at 217 Hz, but the signal from the codec does not have the same 217 Hz fluctuation. The difference between the two signals is amplified, sent to the speaker, and heard as a 217 Hz hum.

#### **NCN Mode**

The LPA2103A has three NCN modes. These NCN modes can be entered by setting the SD signal. The amplifier automatically detects the output clipping distortion and automatically adjusts the amplifier gain to reduce cracking noise. The following figure shows the function:



Figure 13 Audio output signal assuming no supply voltage limitation







Figure 15 Audio output signal in NCN mode

#### **NCN Mode Setting**

The LPA2103A supports one-wire pulse by using the SD pin to set the LPA2103A to enter different NCN modes. When the SD pin is directly connected to high, the LPA2103A works in NCN mode 1. Input two rising edges into the SD pin to enter NCN mode 2. Input three rising edges into the SD pin to enter NCN mode 3. Input four or more rising edges into the SD pin will remain in NCN mode 3. Set the SD pin to low for more than 1ms and keep the chip will enter shutdown mode. The high level width ( $T_{HI}$ ) of the one-wire pulse inputed to the SD pin requires  $5\mu s < T_{HI} < 100\mu s$ . The low level width ( $T_{LO}$ ) requires  $5\mu s < T_{LO} < 100\mu s$ . The time to enter Shutdown mode with low level hold ( $T_{OFF}$ ) requires  $T_{OFF} > 1ms$ . The signal diagram is as follows



Figure 16 one-wire pulse signal setting LPA2103A NCN mode

#### **Shutdown Mode**

The device contains a SD pin to externally turn off the amplifier. In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry to provide a quick, smooth transition into shutdown. Another solution is to use a switch, When the switch is closed, the SD pin is connected to VDD and turn-on the amplifier. If the switch is open, the internal pull-down resistor will disable the LPA2103A. This scheme ensures that the SD pin will not float thus preventing unwanted state changes.

#### **Output filter**

Design the LPA2103A without an Inductor/Capacitor(LC) output filter if the traces from the amplifier to the speaker are short. Wireless handsets and PDAs are great applications for this class-D amplifier to be used without an output filter.

The LPA2103A does not require an LC output filter for short speaker connections (approximately 100mm long or less). A ferrite bead can often be used in the design if failing radiated emissions testing without an LC filter; And the frequency-sensitive circuit is greater than 1MHz. If choosing a ferrite bead, choose one with high impedance at high frequencies, but very low impedance at low frequencies. The selection must also take into account the currents flowing through the





ferrite bead. Ferrites will begin to lose effectiveness when the current beyond its rated current values.

#### **Power Dissipation**

Power dissipation is a major concern when designing a successful amplifier, it is critical that the maximum junction temperature T<sub>JMAX</sub> of 162°C is not exceeded. T<sub>JMAX</sub> can be determined from the power derating curves by using P<sub>DMAX</sub> and the PC board foil area. By adding additional copper foil, the thermal resistance of the application can be reduced, resulting in higher P<sub>D</sub>. Additional copper foil can be added to any of the leads connected to the LPA2103A. If T<sub>JMAX</sub> still exceeds 162°C, additional changes must be made. These changes can include reduced supply voltage, higher load impedance, or reduced ambient temperature.

#### **PCB Layout Guidelines**

The PCB layout is critical to the optimal performance of an audio amplifier, some general mixed signal layout recommendations for LPA2103A as below:

- 1. Place the C<sub>VDD</sub> capacitor as close as possible to the device with short, wide traces to the VDD and GND pins.
- 2. The power ground should be connected to the analog ground through a single point. It is further recommended to put analog and power traces over the corresponding analog and power ground traces to minimize noise coupling.
- 3. The PCB traces that connect the output pins to the load and the supply pins to the power supply should be as wide as possible to minimize trace resistance, this is helpful to maintain the highest output voltage swing and corresponding peak output power.
- 4. Avoid ground loops or running digital and analog traces parallel to each other (side-by-side) on the same PCB layer. Running digital and analog traces at 90 degrees to each other from the top to the bottom side as much as possible will minimize capacitive noise coupling and cross talk.
- 5. Use wide and thick trace for the high current pins like VDD, VOP, VON and GND, and ensure enough copper area is used for heat dissipation.



# **Package Information**

# DFN-8



TOP VIEW



BOTTOM VIEW



SIDE VIEW



Recommended Land Pattern

| SYMBOL   | Dimensions In Millimeters |          |      |  |  |
|----------|---------------------------|----------|------|--|--|
| STIVIBUL | MIN                       | NOM      | MAX  |  |  |
| Α        | 0.70                      | 0.75     | 0.80 |  |  |
| A1       | 0.00                      | 0.02     | 0.05 |  |  |
| b        | 0.18                      | 0.25     | 0.30 |  |  |
| С        |                           | 0.20 REF |      |  |  |
| D        | 1.90                      | 2.00     | 2.10 |  |  |
| D1       | 1.10                      | 1.30     | 1.65 |  |  |
| Е        | 1.90                      | 2.00     | 2.10 |  |  |
| E1       | 0.60                      | 0.75     | 0.85 |  |  |
| е        |                           | 0.50 BSC |      |  |  |
| L        | 0.25                      | 0.35     | 0.40 |  |  |
| F        | 0.25                      | 0.30     | 0.35 |  |  |