

# **Extended Reach 3G/HD/SD Adaptive Cable Equalizer**

#### **Gennum Products** -

#### **Key Features**

- SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259 compliant
- Automatic cable equalization
- Multi-standard operation from 125Mb/s to 2.97Gb/s
- Performance optimized for 270Mb/s, 1.485Gb/s and 2.97Gb/s. Typical equalized length of Belden 1694A cable up to:
  - 210m at 2.97Gb/s
  - 300m at 1.485Gb/s
  - 550m at 270Mb/s
- Supports DVB-ASI at 270Mb/s
- Supports MADI at 125Mb/s
- Manual bypass (useful for low data rates with slow rise/fall times)
- Programmable carrier detect with squelch threshold adjustment
- Automatic power-down on loss of signal
  - Standby power <35mW (typical)</li>
- Differential output supports DC-coupling from 1.2V to 3.3V CML logic
- Option to compensate for 6dB flat attenuation prior to input of device
- Selectable output de-emphasis: 2dB, 4dB and 6dB
- Standard EIA/JEDEC logic control and status signal levels
- Single 3.3V power supply operation
- 180mW power consumption (typical)
- Wide operating temperature range of -40°C to +85°C
- Small footprint QFN package (4mm x 4mm)
  - Footprint compatible with the GS2974A, GS2974B, GS2984 and GS2994
- Pb-free and RoHS compliant

#### **Applications**

 SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259 coaxial cable serial digital interfaces

#### Description

The GS3440 is a high-speed BiCMOS device designed to equalize and restore signals received over  $75\Omega$  coaxial cable.

The device is designed to support SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259, and is optimized for performance at 270Mb/s, 1.485Gb/s and 2.97Gb/s.

The GS3440 features DC restoration to compensate for the DC content of SMPTE pathological signals.

The Carrier Detect output pin (CD) indicates whether an input signal has been detected. It can be connected directly to the SLEEP pin to enable automatic sleep on loss of carrier.

A voltage programmable threshold, set via the SQ\_ADJ pin, forces  $\overline{CD}$  high when the input signal amplitude falls below the threshold. This allows the GS3440 to distinguish between low-amplitude SDI signals and noise at the input of the device.

The equalizing and DC restore stages are disengaged and no equalization occurs when the BYPASS pin is HIGH. Setting the BYPASS pin HIGH is useful for signals launched at the signal source with low data rates and/or slow rise/fall times.

The GS3440 features a gain selection pin (GAIN\_SEL) which can be used to compensate for 6dB flat attenuation prior to the input of the device.

The differential output can be DC-coupled to Semtech's reclockers and cable drivers, as well as industry-standard 1.2V, 1.8V, 2.5V and 3.3V CML logic by changing the voltage applied to the VCC\_O pin. In general, DC-coupling to any termination voltage between 1.2V and 3.3V is supported.

The GS3440 also features programmable output de-emphasis with three, user-selectable operating levels to support long PCB traces at the output of the device.

#### **Description (continued)**

The device comes in a 16-pin, 4mm x 4mm QFN package and is footprint compatible with Semtech's GS2974A, GS2974B, GS2984 and GS2994 equalizers.

Power consumption of the GS3440 is typically 180mW when DC-coupled at 1.2V.

The GS3440 is Pb-free, and the encapsulation compound does not contain halogenated flame retardant.

This component and all homogeneous subcomponents are RoHS compliant.



**GS3440 Functional Block Diagram** 

## **Revision History**

| Version | ECO    | PCN | Date           | Changes and/or Modifications                                                                                                                                     |
|---------|--------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3       | 021537 | _   | September 2014 | Updated Table 1-1.                                                                                                                                               |
| 2       | 010494 | _   | December 2012  | Converted document to Final Data Sheet.                                                                                                                          |
| 1       | 009989 | _   | November 2012  | Updates throughout the document.                                                                                                                                 |
| 0       | 158278 | _   | June 2012      | Converted to Preliminary Data Sheet                                                                                                                              |
| н       | 158055 | _   | May 2012       | Updated the description for GAIN_SEL, BYPASS, OP_CTL, SLEEP AND CD in Table 1-1. Included additional row with Input Voltage for Digital pins in Table 2-2.       |
|         |        |     |                | Change in text throughout document for clarity                                                                                                                   |
| G       | 157993 |     | May 2012       | Modifications throughout the document.                                                                                                                           |
| F       | 157289 | _   | November 2011  | Removed the Typical Usages section.                                                                                                                              |
| E       | 157162 | _   | November 2011  | Updated the descriptions for the SQ_ADJ and GAIN_SEL pins in Table 1-1 to indicate that they have internal pull-down resistors.                                  |
| D       | 156828 | _   | August 2011    | Updated power and cable reach numbers in Key<br>Features, Description, DC Electrical Characteristics, AC<br>Electrical Characteristics and Detailed Description. |
| С       | 156166 | _   | May 2011       | Updated the Power numbers in Table 2-2: DC Electrical Characteristics.                                                                                           |
| В       | 156134 | _   | April 2011     | Updated the MSL rating in Packaging Data.                                                                                                                        |
| А       | 155973 | _   | April 2011     | New document.                                                                                                                                                    |

#### **Contents**

| 1. Pin Out                                        | 5  |
|---------------------------------------------------|----|
| 1.1 GS3440 Pin Assignment                         | 5  |
| 1.2 GS3440 Pin Descriptions                       | 5  |
| 2. Electrical Characteristics                     | 8  |
| 2.1 Absolute Maximum Ratings                      | 8  |
| 2.2 DC Electrical Characteristics                 | 8  |
| 2.3 AC Electrical Characteristics                 | 10 |
| 3. Input/Output Circuits                          | 12 |
| 4. Detailed Description                           | 14 |
| 4.1 Serial Digital Inputs                         | 14 |
| 4.2 Automatic (Adaptive) Cable Equalization       | 14 |
| 4.3 Differential Digital Data Output              | 14 |
| 4.4 Programmable Squelch Adjust (SQ_ADJ)          | 15 |
| 4.5 Carrier Detect, Sleep, and Auto-Sleep         | 15 |
| 4.6 GAIN_SEL                                      | 16 |
| 4.7 Adjustable Output Swing, De-Emphasis and Mute | 16 |
| 5. Application Information                        | 19 |
| 5.1 High-Gain Adaptive Cable Equalizers           | 19 |
| 5.2 PCB Layout                                    | 19 |
| 5.3 Typical Application Circuit                   | 20 |
| 6. Package & Ordering Information                 | 21 |
| 6.1 Package Dimensions                            | 21 |
| 6.2 Packaging Data                                | 21 |
| 6.3 Recommended PCB Footprint                     | 22 |
| 6.4 Marking Diagram                               | 22 |
| 6.5 Solder Reflow Profiles                        | 23 |
| 6.6 Ordering Information                          | 23 |

## 1. Pin Out

## 1.1 GS3440 Pin Assignment



Figure 1-1: GS3440 Pin Out

## 1.2 GS3440 Pin Descriptions

Table 1-1: GS3440 Pin Descriptions

| Pin Number | Name                | Timing             | Туре  | Description                                                                                                                                                                                 |
|------------|---------------------|--------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VEE_A               | Analog             | Power | Most negative power supply connection for the input buffer, core and control circuits.                                                                                                      |
|            |                     | _                  |       | Connect to GND.                                                                                                                                                                             |
| 2, 3       | SDI, <del>SDI</del> | Analog             | Input | Serial digital differential input.                                                                                                                                                          |
|            |                     |                    |       | Input Sensitivity Control.                                                                                                                                                                  |
| 4          | GAIN_SEL            | Not<br>Synchronous | Input | Please refer to the input logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility. This pin is a 2.5V input that is tolerant to 3.3V levels. |
|            |                     |                    |       | When HIGH, the device compensates for an additional 6dB of loss across the entire operating band.                                                                                           |
|            |                     |                    |       | This pin has an internal pull-down resistor.                                                                                                                                                |
| 5, 6       | AGC, AGC            | Analog             | _     | External AGC capacitor connection.                                                                                                                                                          |

**Table 1-1: GS3440 Pin Descriptions (Continued)** 

| Pin Number | Name     | Timing             | Type   | Description                                                                                                                                                                                                                                                                                                       |
|------------|----------|--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |          |                    |        | Core Bypass Control.                                                                                                                                                                                                                                                                                              |
| 7          | BYPASS   | Not                | Input  | Please refer to the input logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility. This pin is a 2.5V input that is tolerant to 3.3V levels.                                                                                                                       |
|            |          | Synchronous        |        | Forces the equalizer and DC-restore stages into Bypass mode when HIGH. No equalization occurs in this mode.                                                                                                                                                                                                       |
|            |          |                    |        | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                                      |
|            |          |                    |        | Squelch Threshold Adjust.                                                                                                                                                                                                                                                                                         |
| 8          | SQ_ADJ   | Analog             | Input  | Adjusts the input signal amplitude threshold of the carrier detect function. The serial data output of the device can be muted when the serial data input signal amplitude is too low by connecting the $\overline{\text{CD}}$ and OP_CTL pins using a suitable resistor network (see Figure 4-2 and Figure 4-3). |
|            |          |                    |        | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                                      |
|            |          |                    |        | <b>Note:</b> The SQ_ADJ function is only available when the device is not in auto-sleep mode. Reference Section 4.5 for more detail.                                                                                                                                                                              |
|            |          |                    |        | Controls the Output Swing, De-emphasis and Mute Features of the DDO/DDO outputs.                                                                                                                                                                                                                                  |
|            |          |                    |        | When this pin is connected to GND, the output swing is 850mV <sub>ppd</sub>                                                                                                                                                                                                                                       |
| 9          | OP_CTL   | Not                | Input  | with no de-emphasis applied to the output signal.                                                                                                                                                                                                                                                                 |
| ,          | OI_CIL   | Synchronous        | трис   | With this pin connected to 2.5V, the output is muted.                                                                                                                                                                                                                                                             |
|            |          |                    |        | Intermediate voltages and functions are shown in Table 4-5. These voltages can be achieved as shown in Figure 4-2 and Figure 4-3.                                                                                                                                                                                 |
|            |          |                    |        | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                                      |
| 10, 11     | DDO, DDO | Analog             | Output | Serial digital differential output.                                                                                                                                                                                                                                                                               |
| 12         | VEE_O    | Analog             | Power  | Most negative power supply connection for the output buffer.                                                                                                                                                                                                                                                      |
| 12         | VEE_O    | Allalog            | rowei  | Connect to GND.                                                                                                                                                                                                                                                                                                   |
| 13         | VCC O    | Analas             | Davis  | Most positive power supply connection for the output buffer.                                                                                                                                                                                                                                                      |
| 15         | VCC_O    | Analog             | Power  | Connect to 1.2V - 3.3V DC.                                                                                                                                                                                                                                                                                        |
|            |          |                    |        | SLEEP Control.                                                                                                                                                                                                                                                                                                    |
|            |          |                    |        | Please refer to the input logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility. This pin is a 2.5V input that is tolerant to 3.3V levels.                                                                                                                       |
|            |          | Net                |        | When HIGH the part is powered-down except for the Carrier Detect function.                                                                                                                                                                                                                                        |
| 14         | SLEEP    | Not<br>Synchronous | Input  | This pin can be connected directly to the $\overline{\text{CD}}$ pin to automatically put the device to sleep (low-power operation) on loss of carrier.                                                                                                                                                           |
|            |          |                    |        | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                                      |
|            |          |                    |        | <b>Note</b> : When SLEEP is connected to $\overline{\text{CD}}$ for automatic power reduction on loss of carrier, the SQ_ADJ pin will not modify the $\overline{\text{CD}}$ threshold. The $\overline{\text{CD}}$ threshold will revert to the default value used when SQ_ADJ is pulled LOW.                      |

Table 1-1: GS3440 Pin Descriptions (Continued)

| Pin Number | Name       | Timing             | Туре   | Description                                                                                                                                                                             |
|------------|------------|--------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |            |                    |        | Carrier Detect Status Output.                                                                                                                                                           |
| 15         | CD         | Not<br>Synchronous | Output | Please refer to the output logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility. This pin is a 2.5V output.                           |
|            |            | Syncinolious       |        | Indicates presence of an input signal. When the $\overline{\text{CD}}$ pin is LOW, a signal has been detected at the input. When this pin is HIGH, this indicates loss of input signal. |
| 16         | VCC_A      | Analog             | Power  | Most positive power supply connection for the input buffer, core and control circuits.  Connect to +3.3V DC.                                                                            |
| _          | Center Pad | _                  | Power  | Internally bonded to VEE_A. Connect to GND with at least 5 VIAs.                                                                                                                        |

## 2. Electrical Characteristics

## 2.1 Absolute Maximum Ratings

**Table 2-1: Absolute Maximum Ratings** 

| Parameter                                   | Value                             |
|---------------------------------------------|-----------------------------------|
| Supply Voltage - Core/Output Driver         | -0.5V to +3.6V DC                 |
| Input ESD Voltage (HBM)                     | 5kV                               |
| Storage Temperature Range (T <sub>s</sub> ) | -50°C to 125°C                    |
| Input Voltage Range (any input)             | -0.3 to (V <sub>CC_A</sub> +0.3)V |
| Operating Temperature Range                 | -40°C to +85°C                    |
| Solder Reflow Temperature                   | 260°C                             |

**Note:** Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation outside of the ranges shown in Table 2-1 is not implied.

#### 2.2 DC Electrical Characteristics

**Table 2-2: DC Electrical Characteristics** 

 $V_{CC\_A}$  = +3.3V ±5%,  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter                         | Symbol            | Conditions | Min   | Тур | Max   | Units | Notes |
|-----------------------------------|-------------------|------------|-------|-----|-------|-------|-------|
| Supply Voltage - Core             | $V_{CC\_A}$       | _          | 3.135 | 3.3 | 3.465 | V     | _     |
|                                   | V <sub>CC_O</sub> | _          | 1.14  | 1.2 | 1.26  | V     | 1     |
| Supply Voltage - Output<br>Driver |                   | _          | 2.375 | 2.5 | 2.625 | V     | 1     |
|                                   |                   | _          | 3.135 | 3.3 | 3.465 | V     | 1     |

#### **Table 2-2: DC Electrical Characteristics (Continued)**

 $V_{CC\_A}$  = +3.3V ±5%,  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter                    | Symbol                   | Conditions                                                   | Min  | Тур  | Max  | Units | Notes |
|------------------------------|--------------------------|--------------------------------------------------------------|------|------|------|-------|-------|
|                              |                          | $V_{CC\_O} = 1.2V$<br>$\Delta V_{DDO} = 425 \text{mV}_{ppd}$ | _    | 180  | 215  | mW    | 2     |
|                              |                          | $V_{CC\_O} = 1.2V$<br>$\Delta V_{DDO} = 850 \text{mV}_{ppd}$ | _    | 195  | 230  | mW    | 2     |
| Davies Consumption           | D                        | $V_{CC\_O} = 2.5V$ $\Delta V_{DDO} = 425 \text{mV}_{ppd}$    | _    | 196  | 231  | mW    | 2     |
| Power Consumption            | P <sub>D</sub>           | $V_{CC\_O} = 2.5V$ $\Delta V_{DDO} = 850 \text{mV}_{ppd}$    | _    | 221  | 261  | mW    | 2     |
|                              |                          | $V_{CC\_O} = 3.3V$<br>$\Delta V_{DDO} = 425 \text{mV}_{ppd}$ | _    | 202  | 242  | mW    | 2     |
|                              |                          | $V_{CC\_O} = 3.3V$ $\Delta V_{DDO} = 850 \text{mV}_{ppd}$    | _    | 240  | 283  | mW    | 2     |
| Supply Current - Core        | I <sub>s</sub>           | _                                                            | _    | 53   | 59   | mA    | 2, 3  |
| Supply Current - Output      | I <sub>Output</sub>      | $\Delta V_{DDO} = 850 \text{mV}_{ppd}$                       | _    | 19   | 24   | mA    | 2     |
| Driver                       | Driver                   | $\Delta V_{DDO} = 425 \text{mV}_{ppd}$                       | _    | 10   | 14   | mA    | 2     |
| Input Common Mode Voltage    | V <sub>CMIN</sub>        | _                                                            | 1.62 | 1.71 | 1.80 | V     | _     |
| <u> </u>                     | V <sub>CD(OH)</sub>      | Carrier not present                                          | 2.0  | _    | _    | V     | _     |
| CD Output Voltage            | V <sub>CD(OL)</sub>      | Carrier present                                              | _    | _    | 0.4  | V     | _     |
|                              | V <sub>GAIN_SEL</sub>    | Minimum to assert                                            | 1.7  | _    | _    | ٧     | 4     |
| Input Voltage - Digital pins | $V_{BYPASS}$ $V_{SLEEP}$ | Maximum to de-assert                                         | _    | _    | 0.7  | V     | 4     |

#### Notes:

<sup>1.</sup>  $V_{CC\_O}$  operates from 1.2V through 3.3V (+/-5%).

<sup>2.</sup> De-emphasis off.

<sup>3.</sup> An additional 3mA when de-emphasis is enabled.

<sup>4.</sup> GAIN\_SEL, BYPASS, SLEEP pins are 2.5V, but 3.3V tolerant.

## 2.3 AC Electrical Characteristics

**Table 2-3: AC Electrical Characteristics** 

 $V_{CC\ A} = +3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise shown

| Parameter                                                   | Symbol              | Conditions                                                 | Min | Тур  | Max  | Units             | Notes   |
|-------------------------------------------------------------|---------------------|------------------------------------------------------------|-----|------|------|-------------------|---------|
| Serial input data rate                                      | DR <sub>DDO</sub>   | _                                                          | 125 | _    | 2970 | Mb/s              | 1       |
| Input Voltage Suing                                         | AV.                 | Differential,<br>270Mb/s and 1.485Gb/s                     | 720 | 800  | 950  | mV <sub>ppd</sub> | 2       |
| Input Voltage Swing                                         | $\DeltaV_SDI$       | Differential,<br>2.97Gb/s                                  | 720 | 800  | 880  | mV <sub>ppd</sub> | 3       |
| Output Voltage Swing                                        | $\Delta V_{ m DDO}$ | 100 $\Omega$ load, differential, OP_CTL set for high swing | 700 | 850  | 1000 | mV <sub>ppd</sub> | _       |
|                                                             |                     | 100 $\Omega$ load, differential, OP_CTL set for low swing  | 350 | 425  | 500  | mV <sub>ppd</sub> | _       |
|                                                             | _                   | 2.97Gb/s<br>Belden 1694A: 0-120m                           | _   | _    | 0.25 | UI                | 3, 4, 5 |
|                                                             |                     | 2.97Gb/s<br>Belden 1694A: 120-150m                         | _   | _    | 0.3  | UI                | 3, 4, 5 |
|                                                             |                     | 2.97Gb/s<br>Belden 1694A: 150-170m                         |     | _    | 0.4  | UI                | 3, 4, 5 |
|                                                             |                     | 2.97Gb/s<br>Belden 1694A: 170-200m                         | _   | _    | 0.5  | UI                | 3, 4, 5 |
|                                                             |                     | 2.97Gb/s<br>Belden 1694A: 200-210m                         | _   | 0.5  |      | UI                | 3, 4, 5 |
| Output Jitter at Various<br>Cable Lengths and Data<br>Rates |                     | 1.485Gb/s<br>Belden 1694A: 0-200m                          | _   | _    | 0.2  | UI                | 3, 4, 5 |
|                                                             |                     | 1.485Gb/s<br>Belden 1694A: 200-260m                        | _   | _    | 0.3  | UI                | 3, 4, 5 |
|                                                             |                     | 1.485Gb/s<br>Belden 1694A: 260-300m                        | _   | 0.3  | _    | UI                | 3, 4, 5 |
|                                                             |                     | 270Mb/s<br>Belden 1694A: 0-300m                            | _   | 0.1  | 0.15 | UI                | 3, 4, 5 |
|                                                             |                     | 270Mb/s<br>Belden 1694A: 300-500m                          | _   | _    | 0.25 | UI                | 3, 4, 5 |
|                                                             |                     | 270Mb/s<br>Belden 1694A: 500-550m                          | _   | 0.25 | _    | UI                | 3, 4, 5 |
|                                                             | _                   | 2.97Gb/s & 1.485Gb/s<br>20% - 80%                          | _   | 75   | _    | ps                | _       |
| Output Rise/Fall time                                       | _                   | 270Mb/s<br>20% - 80%                                       | _   | 150  | _    | ps                | _       |

#### **Table 2-3: AC Electrical Characteristics (Continued)**

 $V_{CC\_A}$  = +3.3V ±5%,  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter                  | Symbol | Conditions         | Min | Тур | Max | Units | Notes |
|----------------------------|--------|--------------------|-----|-----|-----|-------|-------|
| Mismatch in rise/fall time | _      | _                  | _   | _   | 30  | ps    | _     |
| Duty cycle distortion      | _      | SD/HD/3G           | _   | _   | 30  | ps    | _     |
| Overshoot                  | _      | _                  | _   | _   | 10  | %     | _     |
|                            | _      | 5MHz - 1.485GHz    | 15  | _   | _   | dB    | _     |
| Input Return Loss          |        | 1.485GHz - 2.97GHz | 10  | _   | _   | dB    | _     |
| Input Resistance           | _      | single-ended       | _   | 1.9 | _   | kΩ    | _     |
| Input Capacitance          | _      | single-ended       | _   | 1.3 | _   | pF    | _     |
| Output Resistance          | _      | single-ended       | _   | 50  | _   | Ω     | _     |

#### Notes:

- 1. Device performance is optimized for standard data rates (SD = 270Mb/s, HD = 1.485Gb/s, 3G = 2.970Gb/s)
- 2. 0m cable length.
- 3. All parts are production tested. In order to guarantee jitter over the full range of specification ( $V_{CC\_A} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to +85°C, and 720-880mV<sub>pp</sub> launch swing from the SDI cable driver) the recommended applications circuit must be used.
- 4. Based on validation data using the recommended applications circuit, at  $V_{CC\_A} = 3.3V$ ,  $T_A = -40$ °C to +85°C and 800mV  $_{pp}$  launch swing from the SDI cable driver.

www.semtech.com

5. GAIN\_SEL = 0.

## 3. Input/Output Circuits





Figure 3-1: Input Circuit

Figure 3-2: SQ\_ADJ Circuit



Figure 3-3: Output Circuit



Figure 3-4: SLEEP, BYPASS and GAIN\_SEL Circuits

Figure 3-5: CD Circuit



Figure 3-6: OP\_CTL

## 4. Detailed Description

The GS3440 is a high-speed BiCMOS IC designed to equalize serial digital signals.

The GS3440 can equalize 3Gb/s, HD and SD serial digital signals, and will typically equalize up to 210m of Belden 1694A cable at 2.97Gb/s, 300m at 1.485Gb/s, and 550m at 270Mb/s. The GS3440 can be powered from a single +3.3V DC power supply, and is footprint-compatible with Semtech's GS2974A, GS2974B, GS2984, and GS2994 equalizers. When DC coupling the output of a device to a 1.2V CML load, the GS3440 typically consumes 180mW of power.

#### 4.1 Serial Digital Inputs

The received serial data signal is connected to the input pins (SDI/ $\overline{SDI}$ ) in either a differential or single-ended configuration. AC-coupling of the inputs is recommended, because the SDI and  $\overline{SDI}$  inputs are internally biased to approximately 1.71V.

### 4.2 Automatic (Adaptive) Cable Equalization

The input signal passes through a variable gain equalizing stage, whose frequency response closely matches the inverse of the cable (Belden 1694A) loss characteristic. In addition, the variation of the frequency response with control voltage imitates the variation of the inverse cable loss characteristic with cable length ensuring that the correct amount of gain is automatically applied to the input signal for any cable length within the supported ranges.

The equalized signal is DC-restored, effectively restoring the logic threshold of the equalized signal to its correct level independent of shifts due to AC-coupling.

#### 4.3 Differential Digital Data Output

The digital data output signals (DDO/ $\overline{DDO}$ ) have a nominal output voltage swing of either  $850 \text{mV}_{ppd}$  or  $425 \text{mV}_{ppd}$ , as set by the OP\_CTL pin. Table 4-1 shows the typical output common mode voltage levels related to the two output swing options and the chosen coupling (DC vs. AC).

**Table 4-1: Typical Common Mode Output Voltage Levels** 

| Supply Voltage<br>(VCC_O) | 425mV <sub>ppd</sub> Swing<br>(DC-coupled<br>Output) | 425mV <sub>ppd</sub> Swing<br>(AC-coupled<br>Output) | 850mV <sub>ppd</sub> Swing<br>(DC-coupled<br>Output) | 850mV <sub>ppd</sub> Swing<br>(AC-coupled<br>Output) |
|---------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| 3.3V                      | 3.2V                                                 | 3.1V                                                 | 3.1V                                                 | 2.9V                                                 |
| 2.5V                      | 2.4V                                                 | 2.3V                                                 | 2.3V                                                 | 2.1V                                                 |

www.semtech.com

Table 4-1: Typical Common Mode Output Voltage Levels (Continued)

| Supply Voltage<br>(VCC_O) | 425mV <sub>ppd</sub> Swing<br>(DC-coupled<br>Output) | 425mV <sub>ppd</sub> Swing<br>(AC-coupled<br>Output) | 850mV <sub>ppd</sub> Swing<br>(DC-coupled<br>Output) | 850mV <sub>ppd</sub> Swing<br>(AC-coupled<br>Output) |
|---------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| 1.8V                      | 1.7V                                                 | 1.6V                                                 | 1.6V                                                 | 1.4V                                                 |
| 1.2V                      | 1.1V                                                 | 1.0V                                                 | 1.0V                                                 | 0.8V                                                 |

### 4.4 Programmable Squelch Adjust (SQ\_ADJ)

The GS3440 features a programmable Squelch Adjust (SQ ADJ) threshold.

This feature can be useful in applications where there are multiple input channels using the GS3440 and the maximum gain can be limited to avoid crosstalk.

The SQ\_ADJ pin acts to change the threshold of the Carrier Detect  $(\overline{CD})$  pin. When the input signal drops below the threshold set by SQ\_ADJ, the  $\overline{CD}$  pin will be driven HIGH, indicating that there is not a valid input signal. In applications where programmable squelch adjust is not required, the SQ\_ADJ pin can be left unconnected.

This feature has been designed for use in applications such as routers, where signal crosstalk and circuit noise cause the equalizer to output erroneous data when no input signal is present. The use of a Carrier Detect function with a fixed internal reference does not solve this problem, since the signal-to-noise ratio on the circuit board could be significantly less than the default signal detection level set by the on-chip reference.

**Note:** When using SQ\_ADJ to limit the maximum gain of the GS3440,  $\overline{CD}$  should not be connected to SLEEP.

#### 4.5 Carrier Detect, Sleep, and Auto-Sleep

The Carrier Detect output pin  $\overline{(CD)}$  indicates the presence of a valid signal at the input of the GS3440. When  $\overline{CD}$  is LOW, the device has detected a valid input on SDI and  $\overline{SDI}$ . When  $\overline{CD}$  is HIGH, the device has not detected a valid input.

The GS3440 includes a SLEEP input pin, which can be used to put the device into a low-power sleep mode, consuming less than 35mW. In this mode, the outputs are high impedance and will be pulled high by the on-chip termination. Set the SLEEP pin HIGH to place the chip in this low-power state. In this mode, the Carrier Detect output will still function to facilitate the detection of a valid serial input data signal.

Auto-Sleep is enabled by connecting  $\overline{\text{CD}}$  to SLEEP. When connected, the GS3440 will automatically go into low-power sleep mode when there is a loss of Serial Digital Input signal.

**Note 1:**  $\overline{\text{CD}}$  will only detect loss of carrier for data rates greater than 19Mb/s.

**Note 2:** If SQ\_ADJ is being used to limit the maximum gain of the device, and the maximum cable length is exceeded when BYPASS is set LOW, the  $\overline{\text{CD}}$  pin will be set to HIGH even if a carrier is present.

**Note 3:** If the  $\overline{\text{CD}}$  pin is connected to the SLEEP pin, SQ\_ADJ must be either left open, or connected to ground.

**Table 4-2: SLEEP Input Table** 

| SLEEP | Function                                                        |  |  |
|-------|-----------------------------------------------------------------|--|--|
| 0     | The GS3440 operates normally                                    |  |  |
| 1     | The GS3440 enters low-power sleep mode. CD output remains valid |  |  |

#### **Table 4-3: CD Output Table**

| CD | Input Status                 |  |
|----|------------------------------|--|
| 0  | Valid Input on SDI, SDI pins |  |
| 1  | Input is not valid           |  |

#### 4.6 GAIN\_SEL

The GS3440 has an option of compensating for 6dB of flat attenuation prior to the equalizer.

**Table 4-4: GAIN\_SEL Input Table** 

| GAIN_SE<br>L | Function                                                   |  |
|--------------|------------------------------------------------------------|--|
| 0            | No flat band gain is applied.                              |  |
| 1            | 6dB of flat attenuation will be compensated by the device. |  |

### 4.7 Adjustable Output Swing, De-Emphasis and Mute

The OP\_CTL input pin determines the output swing and de-emphasis settings for DDO and DDO.

The OP\_CTL pin is an analog input, allowing different combinations of output swing, de-emphasis and mute. The possible values are listed in Table 4-5.

Table 4-5: OP\_CTL Functions and Levels

| Level | Swing                | De-emphasis | Mute | Voltage (V)   |
|-------|----------------------|-------------|------|---------------|
| 0     | 850mV <sub>ppd</sub> | Off         | N    | 0.000 - 0.083 |
| 1     | 850mV <sub>ppd</sub> | 2dB         | N    | 0.234 - 0.394 |

Table 4-5: OP\_CTL Functions and Levels (Continued)

| Level | Swing                | De-emphasis | Mute | Voltage (V)   |
|-------|----------------------|-------------|------|---------------|
| 2     | 850mV <sub>ppd</sub> | 4dB         | N    | 0.545 - 0.704 |
| 3     | 850mV <sub>ppd</sub> | 6dB         | N    | 0.856 - 1.015 |
| 4     | 425mV <sub>ppd</sub> | Off         | N    | 1.166 - 1.333 |
| 5     | 425mV <sub>ppd</sub> | 2dB         | N    | 1.484 - 1.644 |
| 6     | 425mV <sub>ppd</sub> | 4dB         | N    | 1.795 - 1.954 |
| 7     | 425mV <sub>ppd</sub> | 6dB         | N    | 2.106 - 2.265 |
| 8     | 425mV <sub>ppd</sub> | N/A         | Y    | 2.416 - 2.500 |

When muted, the output swing is set to 425mV<sub>ppd</sub> and the outputs are latched.

Automatic muting of the output can be enabled by connecting the  $\overline{CD}$  pin to the OP\_CTL pin.

If the connection is made directly, as shown in Figure 4-1, the output would be in its default mode (850mV<sub>ppd</sub> swing with no de-emphasis) when there is signal present.



Figure 4-1: Direct Loopback

To enable automatic muting while the output is configured for other settings, a resistor network should be used between  $\overline{\text{CD}}$  and VCC\_A. The intermediate voltages of this resistor ladder can set the output to any one of the nine different settings as shown in Figure 4-2 and Figure 4-3.





Figure 4-2: Resistor Divider Loopback Example #1 (Function Level 3 from Table 4-5)

Figure 4-3: Resistor Divider Loopback Example #2 (Function Level 4 from Table 4-5)

In Figure 4-2, the automatic muting of the output is established by connecting node 3 to the OP\_CTL pin. In this scenario, the output would be 850mV<sub>ppd</sub> with 6dB of de-emphasis when there is a signal present.

In Figure 4-3, the OP\_CTL pin is connected to node 4. In this scenario, the output would be 425mV<sub>ppd</sub> with no de-emphasis when there is a signal present.

In both cases, the output would be muted when no carrier is detected.

**Note:** When the device is in SLEEP mode, automatic muting and SQ\_ADJ do not function. Asserting the SLEEP pin manually overrides all other functionality.

## 5. Application Information

#### 5.1 High-Gain Adaptive Cable Equalizers

The GS3440 is a multi-rate adaptive cable equalizer. In order to continue to extend the cable length that the device can support, it is necessary to have high-gain in the equalizer.

A video cable equalizer must provide wide band gain over a range of frequencies in order to accommodate the range of data rates and signal patterns that are present in a SMPTE-compliant serial video stream.

Small levels of signal or noise present at the input pins of the equalizer may cause chatter at the output. In order to prevent this from happening, particular attention must be paid to board layout.

## **5.2 PCB Layout**

Special attention must be paid to component layout when designing Serial Digital Interfaces for HDTV. An FR-4 dielectric can be used, however, controlled impedance transmission lines are required for PCB traces longer than approximately 1cm. Note the following PCB artwork features used to optimize performance:

- PCB trace width for 3Gb/s rate signals is closely matched to SMT component width to minimize reflections due to change in trace impedance.
- High-speed traces are curved to minimize impedance changes.
- Cutouts in the inner layers should be used under the GS3440 input and output components to minimize parasitic capacitance. For more detail on this and other layout recommendations, please refer to A Guide For Designing With Gennum's 3G-SDI Equalizers.

## **5.3 Typical Application Circuit**



Figure 5-1: GS3440 Typical Application Circuit Recommended for Extend Cable Reach Applications



Figure 5-2: GS3440 Alternate Application Circuit Recommended for Drop in Replacement Applications

www.semtech.com

## 6. Package & Ordering Information

## **6.1 Package Dimensions**



Figure 6-1: Package Dimensions

## **6.2 Packaging Data**

**Table 6-1: Packaging Data** 

| Parameter                                                            | Value                |
|----------------------------------------------------------------------|----------------------|
| Package Type                                                         | 4mm x 4mm 16-pin QFN |
| Package Drawing Reference                                            | JEDEC M0220          |
| Moisture Sensitivity Level                                           | 1                    |
| Junction to Case Thermal Resistance, $\theta_{j\text{-}c}$           | 31.0°C/W             |
| Junction to Air Thermal Resistance, $\theta_{j-a}$ (at zero airflow) | 43.8°C/W             |
| Psi, ψ                                                               | 11.0°C/W             |
| Pb-free and RoHS compliant                                           | Yes                  |

www.semtech.com

DIMENSIONING AND TOLERANCE IS IN CONFORMANCE TO ASME Y14.5-1994
 ALL DIMENSIONS ARE IN MILLIMETERS "IN DEGREES
 DIMENSION OF LEAD WIDTH APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15mm AND 0.30mm FROM THE TERMINAL TIP (BOTH ROWS). IF THE TERMINAL HAS OPTIONAL RADIUS ON THE END OF THE TERMINAL, THE LEAD WIDTH DIMENSION SHOULD NOT BE MEASURED IN THAT RADIUS AREA

## **6.3 Recommended PCB Footprint**



Figure 6-2: Recommended PCB Footprint

The Center Pad should be connected to the most negative power supply plane for analog circuitry in the device (VEE\_A) by a minimum of 5 vias.

**Note:** Suggested dimensions only. Final dimensions should conform to customer design rules and process optimizations.

### 6.4 Marking Diagram



XXXX - Last 4 digits (excluding decimal) of SAP Batch Assembly (FIN) as listed on Packing Slip.
E3 - Pb-free & Green indicator YYWW - Date Code

Figure 6-3: Marking Diagram

## **6.5 Solder Reflow Profiles**

The GS3440 is available in a Pb-free package. It is recommended that the Pb-free package be soldered with Pb-free paste using the reflow profile shown in Figure 6-4.



Figure 6-4: Maximum Pb-free Solder Reflow Profile

## **6.6 Ordering Information**

| Part Number   | Package                             | Temperature Range |
|---------------|-------------------------------------|-------------------|
| GS3440-INE3   | 16-pin QFN                          | -40°C to 85°C     |
| GS3440-INTE3  | 16-pin QFN Tape &<br>Reel (250pcs)  | -40°C to 85°C     |
| GS3440-INTE3Z | 16-pin QFN Tape &<br>Reel (2500pcs) | -40°C to 85°C     |

#### **Appendix - Relevant Documentation**

| Document Name                                         | Document Identification |
|-------------------------------------------------------|-------------------------|
| A Guide For Designing With Gennum's 3G-SDI Equalizers | 55280                   |



#### DOCUMENT IDENTIFICATION FINAL DATA SHEET

Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice.

#### **CAUTION**

ELECTROSTATIC SENSITIVE DEVICES

DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION



#### © Semtech 2012

All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### **Contact Information**

Semtech Corporation 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com