# Bidirectional 3G-SDI Re-timing Adaptive Cable Equalizer/Cable Driver #### **Key Features** - Single bidirectional 75 $\Omega$ cable interface with on-chip termination - SMPTE ST 424, ST 292-1 and ST 259 compliant input/output - Multi-standard operation from 1Mb/s to 2.97Gb/s - Supports re-timing for DVB-ASI at 270Mb/s and MADI at 125Mb/s - 3D Input Signal Eye Monitor - PRBS Generator and Checker - Automatic cable equalization. Typical equalized cable lengths of Belden 1694A cable: - 160m at 2.97Gb/s - 240m at 1.485Gb/s - 400m at 270Mb/s #### • Cable Equalizer Mode Features: - Manual or automatic power-down on loss of signal - Programmable carrier detect with squelch threshold adjustment - Manual and automatic Cable Equalizer bypass #### Cable Driver Mode Features: - Wide swing control - Pre-emphasis to compensate for significant insertion loss between device output and BNC - Manual or automatic power-down on loss of signal - Manual or automatic Mute or Disable on LOS #### Trace Equalizer Features: - Integrated $100\Omega$ , differential input termination - Manual or automatic power-down on loss of signal - Adjustable carrier detect threshold - DC-coupling from 1.2V to 2.5V CML logic - Trace Equalization to compensate for up to 60" FR4 at 2.97Gb/s - Automatic input offset compensation #### Trace Driver Features: - Integrated 100Ω, differential output termination - DC-coupling from 1.2V to 2.5V CML logic - Trace Driver data output pre-emphasis to compensate for up to 60" FR4 at 2.97Gb/s - Manual or automatic Mute or Disable on LOS #### CDR features: - Manual or automatic rate modes - Manual or automatic Re-timer Bypass - Wide-range Loop Bandwidth control - Re-timing at the following data rates: 125Mb/s, 270Mb/s, 1.485Gb/s, and 2.97Gb/s. This includes the f/1.001 rates. #### Additional Features: - Single 1.8V power supply for analogue and digital core - 2.5V for Cable Driver output supply - 1.2V, 1.8V, or 2.5V for Trace Driver output supply - GSPI serial control and monitoring interface - Four configurable GPIO pins for control or status monitoring - Wide operating temperature range: -40°C to +85°C - Small 6mm x 4mm 40-pin QFN - Pb-free/Halogen-free/RoHS & WEEE compliant package - Pin compatible with the GS12090 ### **Applications** SMPTE ST 424, SMPTE ST 292, SMPTE ST 259 interfaces requiring switching between cable equalizing or cable driving functionality. Typical applications: Cameras, Switchers, Distribution Amplifiers and Routers. ### **Description** The GS3590 is a low-power, configurable multi-rate re-timing Cable Equalizer/Cable Driver supporting rates up to 3G-SDI. It can be configured to equalize or drive signals over $75\Omega$ coaxial cable. It includes DC restoration to compensate for the DC content of SMPTE pathological test patterns. Since the GS3590 is a re-timing device, extremely low output jitter is achievable even at extended cable/trace lengths. The integrated Eye Monitor provides non-disruptive mission mode analysis of the post-equalized input signal. The 256x128 resolution scan matrix allows accurate signal analysis to speed-up prototyping and enable field analysis. Built-in macros enable customizable cross section analysis and quick horizontal and vertical eye opening measurements. With high phase consistency between scans and configurable space and time thresholds, algorithms can be deployed in the field to analyse long-term signal quality variation (Bathtub Plot) to reduce costly system installation debug time for intermittent errors. Each output has highly configurable pre-emphasis and swing controls to compensate for long trace and connector losses. Additionally, automatic and user selectable output slew rate control is provided for the Cable Equalizer output. The GS3590 is pin compatible with the GS12090 Bidirectional 12G-SDI Re-timing Adaptive Cable Equalizer/Cable Driver. **GS3590 Functional Block Diagram** # **Revision History** | Version | ECO | PCN | Date | Changes and/or Modifications | |---------|--------|-----|----------------|---------------------------------------------------------------------------| | 6 | 041068 | _ | July 2018 | Updated Section 4.2.3.1, Section 4.10.5.6, Section 4.8.6.2 and Section 5. | | 5 | 040329 | _ | January 2018 | Updated Table 2-2, Table 2-3, Section 4.2.1, Section 4.3.2 and Section 5. | | 4 | 038524 | _ | September 2017 | Updated values in Table 2-2 and Table 2-3. | | 3 | 037845 | _ | July 2017 | Added Section 4.8.3. | | 2 | 037327 | _ | June 2017 | Updated Section 4.10.13, and added Section 4.10.12. | | 1 | 034374 | _ | December 2016 | Updates as described in the GS3590 Errata (PDS-061458, ECO-034375). | | 0 | 033713 | _ | October 2016 | New Document. | ### **Contents** | 1. Pin Out | 5 | |-----------------------------------------------------------|----| | 1.1 GS12090 Pin Assignment | 5 | | 1.2 GS12090 Pin Descriptions | 6 | | 2. Electrical Characteristics | 9 | | 2.1 Absolute Maximum Ratings | 9 | | 2.2 DC Electrical Characteristics | 10 | | 2.3 AC Electrical Characteristics | 13 | | 3. Input/Output Circuits | 16 | | 4. Detailed Description | 18 | | 4.1 Device Description | 18 | | 4.1.1 Bidirectional Mode Control | 18 | | 4.1.2 Sleep Mode | 18 | | 4.2 Cable Equalizer | 19 | | 4.2.1 Cable Equalizer Bypass | 19 | | 4.2.2 Upstream Launch Swing Compensation | 20 | | 4.2.3 Carrier Detect, Squelch Control, and Loss of Signal | 20 | | 4.3 Trace Equalizer | 23 | | 4.3.1 Input Trace Equalizer | 23 | | 4.3.2 Carrier Detect, and Loss of Signal | 24 | | 4.4 Serial Digital Re-timer (CDR) | 26 | | 4.4.1 PLL Loop Bandwidth Control | 27 | | 4.4.2 Automatic and Manual Rate Detection | 27 | | 4.4.3 Lock Time | 28 | | 4.5 PRBS Checker | 30 | | 4.5.1 Timed PRBS Check Measurement Procedure | 30 | | 4.5.2 Continuous PRBS Check Measurement Procedure | 32 | |--------------------------------------------------------|-----| | 4.6 Eye Monitor | 34 | | 4.6.1 Scan Matrix and Measurement Time | 35 | | 4.6.2 Matrix-Scan and Shape-Scan Operation | 37 | | 4.7 PRBS Generator | 44 | | 4.8 Output Drivers | 47 | | 4.8.1 Bypassed Re-timer Signal Output Control | 47 | | 4.8.2 Output Driver Polarity Inversion | 47 | | 4.8.3 Output Driver Data Rate Selection | 48 | | 4.8.4 Amplitude and Pre-Emphasis Control | 49 | | 4.8.5 Trace Driver DC-Coupling Requirements | 58 | | 4.8.6 Output State Control Modes | 59 | | 4.9 GPIO Controls | 61 | | 4.10 GSPI Host Interface | 61 | | 4.10.1 CS Pin | 61 | | 4.10.2 SDIN Pin | 62 | | 4.10.3 SDOUT Pin | 62 | | 4.10.4 SCLK Pin | 63 | | 4.10.5 Command Word 1 Description | 64 | | 4.10.6 GSPI Transaction Timing | 66 | | 4.10.7 Single Read/Write Access | 68 | | 4.10.8 Auto-increment Read/Write Access | 69 | | 4.10.9 Setting a Device Unit Address | 70 | | 4.10.10 Default GSPI Operation | 71 | | 4.10.11 Clear Sticky Counts Through Four Way Handshake | 72 | | 4.10.12 Device Power-Up Sequence | 72 | | 4.10.13 Host Initiated Device Reset | 73 | | 5. Register Map | 75 | | 5.1 Control Registers | 75 | | 5.2 Status Registers | 78 | | 5.3 Register Descriptions | 79 | | 5.3.1 Control Register Descriptions | 79 | | 5.3.2 Status Register Descriptions | 110 | | 6. Application Information | 117 | | 6.1 Typical Application Circuit | 117 | | 7. Package & Ordering Information | 118 | | 7.1 Package Dimensions | 118 | | 7.2 Recommended PCB Footprint | 119 | | 7.3 Packaging Data | 119 | | 7.4 Marking Diagram | 120 | | 7.5 Solder Reflow Profiles | 120 | | 7.6 Ordering Information | 120 | # 1. Pin Out # 1.1 GS3590 Pin Assignment Figure 1-1: GS3590 Pin Assignment # 1.2 GS3590 Pin Descriptions **Table 1-1: GS3590 Pin Descriptions** | Pin Number | Name | Туре | Description | |------------|---------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1,8 | VEE_DDI | Power | Most negative power supply connection for the Cable Equalizer and Trace Equalizer. Connect to ground. | | 2 | LOOP_IN | Input | Single-ended CML input with internal 75 $\Omega$ termination. Connect to LOOP_OUT (pin 30) through a capacitor (see Section 6.1 Typical Application Circuit for recommended values). | | 3 | SDI_TERM | _ | Input Common Mode termination. Decouple to ground (see<br>Section 6.1 Typical Application Circuit for recommended values). | | 4 | VCC_DDI | Power | Most positive power supply connection for the Trace and Cable Equalizer. Connect to 1.8V. | | 5 | TERM | _ | Input Common Mode termination. Decouple to ground (see<br>Section 6.1 Typical Application Circuit for recommended values). | | 6, 7 | DDI, <del>DDI</del> | Input | Serial digital differential input. Differential CML input with internal $100\Omega$ termination. | | 9, 32 | RSVD | _ | These pins may be left floating. Please contact your Semtech FAE for additional information on circuit compatibility with the GS3590. | | 10 | <u>cs</u> | Digital Input | Chip Select input for the Gennum Serial Peripheral Interface (GSPI) host control/status port.<br>1.8V CMOS input with $100k\Omega$ pull-up.<br>Active-low input.<br>Refer to Section 4.10.1 for more details. | | 11 | SDIN | Digital Input | Serial digital data input for the Gennum Serial Peripheral Interface (GSPI) host control/status port. 1.8V CMOS input with $100k\Omega$ pull-down. Refer to Section 4.10.2 for more details. | | 12 | SDOUT | Digital Output | Serial digital data output for the Gennum Serial Peripheral Interface (GSPI) host control/status port. 1.8V CMOS output. Refer to Section 4.10.3 for more details. | | 13 | SCLK | Digital Input | Burst-mode clock input for the Gennum Serial Peripheral Interface (GSPI) host control/status port.<br>1.8V CMOS input with $100k\Omega$ pull-down.<br>Refer to Section 4.10.4 for more details. | | 14, 15 | VSS | Power | Most negative power supply for digital core logic. Connect to ground. | | 16 | VDD | Power | Most positive power supply connection for digital core logic. Connect to 1.8V. | **Table 1-1: GS3590 Pin Descriptions (Continued)** | Pin Number | Name | Туре | Description | |----------------|-----------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 | GPIO0 | Digital<br>Input/Output | Multi-function Control/Status Input/Output 0. Default function: Direction = Output Signal = High indicates LOS (Loss of Signal, inverse of Carrier Detect) Pin is 1.8V CMOS I/O, please refer to GPIOO_CFG for more information on how to configure GPIOO. | | 18 | GPIO1 | Digital<br>Input/Output | Multi-function Control/Status Input/Output 1. Default function: Direction = Output Signal = High indicates PLL is locked Pin is 1.8V CMOS I/O, please refer to GPIO1_CFG for more information on how to configure GPIO1. | | 19, 31, 37, 38 | VEE_CORE | Power | Most negative power supply connection for the analogue core. Connect to ground. | | 20 | VCCO1P8_1 | Power | Most positive power supply connection for Trace Driver pre-driver. Connect to 1.8V. | | 21, 28 | VEEO | Power | Most negative power supply connection for the output drivers. Connect to ground. | | 22, 23 | DDO, DDO | Output | Differential CML output with two internal $50\Omega$ pull-ups. In cable equalizer mode, the data signal or PRBS Generator can be selected for this output. | | 24 | VCCO_1 | Power | Most positive power supply connection for the DDO/ DDO output driver. Connect to 1.2V – 2.5V. | | 25 | VCCO_0 | Power | Most positive power supply connection for the SDIO/SDO output driver. Connect to 2.5V. | | 26 | SDO | Output | Single-ended CML output buffer with internal 75 $\Omega$ pull-up. Decouple to ground (see Section 6.1 Typical Application Circuit for recommended values). | | 27 | SDIO | Output | Single-ended bidirectional CML buffer with internal 75 $\Omega$ pull-up. In cable driver mode, the data signal or PRBS Generator can be selected for this output. | | 29 | VCCO1P8_0 | Power | Most positive power supply connection for Cable Driver pre-driver. Connect to 1.8V. | | 30 | LOOP_OUT | Output | Single-ended CML output. Connect to LOOP_IN (pin 2) through a capacitor (see Section 6.1 Typical Application Circuit for recommended values). | **Table 1-1: GS3590 Pin Descriptions (Continued)** | Pin Number | Name | Туре | Description | |------------|----------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Multi-function Control/Status Input/Output 2. | | 33 | GPIO2 | Digital<br>Input/Output | Default function: Direction = Input Signal = Set HIGH to put device in sleep | | | | | Pin is 1.8V CMOS I/O, please refer to GPIO2_CFG for more information on how to configure GPIO2. | | 34 | VCO_FILT | Passive | VCO filter capacitor connection. Decouple to ground. See Section 6.1 Typical Application Circuit for recommended values. | | 35 | VCC_CORE | Power | Most positive power supply connection for the analogue core. Connect to 1.8V. | | | | | Multi-function Control/Status Input/Output 3. | | 36 | GPIO3 | Digital<br>Input/Output | Default function: Direction = Input Signal = Set HIGH to put device in cable driver mode | | | | | Pin is 1.8V CMOS I/O, please refer to GPIO3_CFG for more information on how to configure GPIO3. | | 39 | LF+ | Passive | Loop filter capacitor connection. Connect to pin 40 through a capacitor (see Section 6.1 Typical Application Circuit for recommended values). | | 40 | LF- | Passive | Loop filter capacitor connection. Connect to pin 39 through a capacitor (see Section 6.1 Typical Application Circuit for recommended values). | | Tab | _ | _ | Central paddle can be connected to ground or left unconnected. Its purpose is to provide increased mechanical stability. It is not required for thermal dissipation. It is not recommended to connect the device ground pins to the central paddle. | # 2. Electrical Characteristics # 2.1 Absolute Maximum Ratings **Table 2-1: Absolute Maximum Ratings** | Parameter | | Value | |----------------------------------------------------------------------------------------|--------------------|---------------------------------------| | Supply Voltage—Core (V <sub>CC_DDI</sub> ,<br>V <sub>CC_CORE</sub> , V <sub>DD</sub> ) | | -0.5V to +2.2V | | Supply Voltage—Output Driver | V <sub>CCO_0</sub> | -0.5V to +2.8V | | Supply voltage—Output Driver | V <sub>CCO_1</sub> | -0.5V to +2.8V | | Input ESD Voltage (any pin) | | 3kV HBM | | Storage Temperature Range (T <sub>S</sub> ) | | -50°C to +125°C | | Input Voltage Range (SDIO) | | -0.3 to (V <sub>CCO_0</sub> + 0.3)V | | Input Voltage Range (GPIO2, GPIO3) | | -0.3 to (V <sub>CC_CORE</sub> + 0.3)V | | Input Voltage Range (CS, SDIN, SCLK, VSS, VDD, GPIO0, GPIO1) | | -0.3 to (V <sub>DD</sub> +0.3)V | | Solder Reflow Temperature | | 260°C | **Note:** Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation outside of the ranges shown in the AC/DC electrical characteristics tables is not guaranteed. # 2.2 DC Electrical Characteristics **Table 2-2: DC Electrical Characteristics** $T_A = -40$ °C to +85°C, unless otherwise shown. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Note | |-----------------------------------------|-------------------------------------------|------------------------------------|--------------------|-----|-------------------|--------------------------|------| | | Bi-Directio | nal Characteristics (Applicable | e to Both Mod | es) | | | | | Supply Voltage | $V_{CC\_DDI}$ , $V_{CC\_CORE}$ , $V_{DD}$ | _ | 1.71 | 1.8 | 1.89 | V | _ | | DDI Input and DDO<br>Output Termination | | Differential | _ | 100 | _ | Ω | _ | | SDIO Bi-directional<br>Termination | | Between SDIO and GND | _ | 75 | _ | Ω | _ | | SDO Output Termination | | Between SDO and GND | _ | 75 | _ | Ω | _ | | | | CDR Unlocked During Rate<br>Search | _ | 182 | _ | mA | _ | | Supply Current— | I <sub>CC_CORE</sub> | PRBS Generator Enabled | _ | 119 | _ | mA | 2, 3 | | Analogue Core | | PRBS Checker Enabled | _ | 60 | _ | mA | 2 | | | | Eye Monitor Enabled | _ | 54 | _ | mA | 2 | | Supply Current—<br>Digital Logic | I <sub>DD</sub> | _ | _ | 16 | 20 | mA | _ | | Input Voltage—Digital Pins | $V_{IH}$ | _ | 0.65*<br>VDD | _ | VDD | V | _ | | (CS, SDIN, SCLK, GPIO[0:1]) | V <sub>IL</sub> | _ | 0 | _ | 0.35*<br>VDD | V | _ | | Input Voltage—Digital Pins | V <sub>IH</sub> | _ | 0.65*<br>VCC_CORE | _ | VCC_CORE | V Ω Ω Ω mA mA mA MA V | _ | | (GPIO[2:3]) | V <sub>IL</sub> | _ | 0 | _ | 0.35*<br>VCC_CORE | V | _ | | Output Voltage—Digital Pins | V <sub>OH</sub> | I <sub>OH</sub> = -5mA | VDD -<br>0.45 | _ | _ | V | _ | | (SDOUT, GPIO[0:1]) | V <sub>OL</sub> | $I_{OL} = +5mA$ | _ | _ | 0.45 | V | _ | | Output Voltage—Digital Pins | V <sub>OH</sub> | I <sub>OH</sub> = -5mA | VCC_CORE<br>- 0.45 | _ | _ | V | _ | | (GPIO[2:3]) | V <sub>OL</sub> | I <sub>OL</sub> = +5mA | _ | _ | 0.45 | MA mA mA V V V V V V V V | | | | | Cable Equalizer Mode Charact | eristics | | | | | | | | | 1.14 | 1.2 | 1.26 | V | | | Supply Voltage—Trace<br>Driver | $V_{CCO_1}$ | | 1.71 | 1.8 | 1.89 | V | | | | | | 2.38 | 2.5 | 2.63 | V | _ | ### **Table 2-2: DC Electrical Characteristics (Continued)** $T_A = -40$ °C to +85°C, unless otherwise shown. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------|-----|-------|-------| | | | $V_{CCO_{_{_{_{_{_{_{_{_{_{_{_{_{}}}}}}}}}}$ | _ | 430 | _ | mW | 1 | | | | $V_{CCO_1} = 1.8V$ ,<br>Output Swing = $400 \text{mV}_{ppd}$ ,<br>DDO/ $\overline{DDO}$ enabled | _ | 440 | _ | mW | 1 | | Power | $P_{D}$ | $V_{CCO_1} = 1.8V$ ,<br>Output Swing = $800 \text{mV}_{ppd}$ ,<br>DDO/ $\overline{DDO}$ enabled | _ | 455 | _ | mW | 1 | | | | $V_{CCO_{1}} = 2.5V$ ,<br>Output Swing = $400 \text{mV}_{ppd}$ ,<br>DDO/ $\overline{DDO}$ enabled | _ | 430 - 440 - 455 - 470 - 10 - 10 - 20 - 10 - 20 - 25 - 13 - 55 - 1 | _ | mW | 1 | | | | $V_{CCO_{_{_{_{_{_{_{_{_{_{_{_{}}}}}}}}}}}$ | _ | 470 | _ | mW | 1 | | | r l <sub>cco_1</sub> | $V_{CCO_1} = 1.2V$ ,<br>Output Swing = $400 \text{mV}_{ppd}$ | _ | 10 | 17 | mA | 1 | | | | $V_{CCO_{1}} = 1.8V$ ,<br>Output Swing = $400 \text{mV}_{ppd}$ | _ | 10 | 17 | mA | 1 | | Supply Current—Trace Driver | | $V_{CCO_1} = 1.8V$ ,<br>Output Swing = $800 \text{mV}_{ppd}$ | _ | 20 | 30 | mA | 1 | | | | $V_{CCO_{1}} = 2.5V$ ,<br>Output Swing = $400 \text{mV}_{ppd}$ | _ | 10 | 17 | mA | 1 | | | | $V_{CCO_1} = 2.5V$ ,<br>Output Swing = $800 \text{mV}_{ppd}$ | _ | 20 | 30 | mA | 1 | | Supply Current — Trace<br>Driver Pre Driver | I <sub>CCO_1P8_1</sub> | Output Swing = 800mV <sub>pp</sub> | _ | 25 | 32 | mA | _ | | Supply Current — V <sub>CCO_0</sub> | I <sub>CCO_0</sub> | $V_{CCO_0} = 2.5V$ ,<br>Output Swing = $800 \text{mV}_{ppd}$ | _ | 13 | 18 | mA | _ | | Supply Current—<br>Cable Equalizer | I <sub>CC_SDI</sub> | _ | _ | 55 | 75 | mA | _ | | Supply Current—<br>Analogue Core | I <sub>CC_CORE</sub> | CDR Locked to Rate | _ | 125 | 161 | mA | _ | | DDO Output Common<br>Mode Voltage | V <sub>CMOUT</sub> | _ | _ | | _ | V | _ | ### **Table 2-2: DC Electrical Characteristics (Continued)** $T_A = -40$ °C to +85°C, unless otherwise shown. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------|-------|-------|-------| | | | Cable Driver Mode Characteris | stics | | | | | | Supply Voltage — Cable<br>Driver | V <sub>CCO_0</sub> | _ | 2.38 | 2.5 | 2.63 | V | _ | | | | $V_{CCO_0} = 2.5V$ ,<br>Output Swing = $800 \text{mV}_{pp}$ ,<br>DDO/ $\overline{DDO}$ disabled | _ | 375 | _ | mW | 1 | | Power | P <sub>D</sub> | $V_{CCO_0} = 2.5V$ ,<br>Output Swing = $800 \text{mV}_{pp}$<br>with max pre-emphasis,<br>DDO/ $\overline{\text{DDO}}$ disabled | _ | 390 | _ | mW | _ | | 6 16 | I <sub>CCO_0</sub> | $V_{CCO_0} = 2.5V$ ,<br>Output Swing = $800 \text{mV}_{pp}$ | _ | 25 | 36 | mA | 1 | | Supply Current—<br>Cable Driver | | $V_{CCO_0} = 2.5V$ ,<br>Output Swing = $800 \text{mV}_{pp}$ ,<br>with max pre-emphasis | _ | 30 | 38 | mA | _ | | Supply Current — Cable<br>Driver Pre Driver | I <sub>CCO1P8_0</sub> | Output Swing = 800mV <sub>pp</sub> | _ | 20 | 30 | mA | _ | | Supply Current—<br>Analogue Core | I <sub>CC_CORE</sub> | CDR Locked to Rate | _ | 120 | 164 | mA | _ | | Supply Current — Trace<br>Equalizer | I <sub>CC_DDI</sub> | _ | _ | 20 | 32 | mA | _ | | DDI Input Common<br>Mode Voltage | V <sub>CMIN</sub> | _ | 0.94 | _ | 2.525 | V | 4 | | SDO Output Common Mode<br>Voltage | V <sub>CMOUT</sub> | Single Ended | _ | V <sub>CCO_0</sub> -<br>V <sub>SDO</sub> /2 | _ | | _ | | | | Sleep Mode | | | | | | | Sleep | | Cable Equalizer mode | | 80 | _ | mW | | | Sleep | | Cable Driver mode | _ | 45 | _ | mW | _ | #### **Notes:** - 1. Pre-emphasis is disabled. - 2. Current listed is an increase to $I_{\mbox{\footnotesize CC\_CORE}}$ when stated condition is true. - 3. Selected clock source = VCO free running. - 4. 0.94V is when the trace equalizer is DC coupled to upstream driver running from 1.2V supply, and 2.525V is when trace equalizer is DC coupled to upstream driver running from 2.5V supply. # 2.3 AC Electrical Characteristics **Table 2-3: AC Electrical Characteristics** $V_{CC\_DDI}, V_{CC\_CORE}, V_{DD} = +1.8V \pm 5\% \ and \ V_{CCO\_0}, V_{CCO\_1} = +2.5V \pm 5\%, T_A = -40^{\circ}C \ to \ +85^{\circ}C, unless \ otherwise \ shown.$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------|-------------|------|------|-----------------------------------------|-------| | | Bi-Directional | Characteristics (Applicable | to Both Mod | es) | | | | | Serial Input Data Rate | DR <sub>DDI</sub> , DR <sub>SDIO</sub> | _ | 0.001 | _ | 2.97 | Gb/s | 12 | | Perial Input Data Rate Return Loss PLL Loop Bandwidth (for 0.2UI jitter and 50% edge density) | | 5MHz to 1.485GHz | _ | _ | -17 | dB | 1 | | Return Loss | | 1.485GHz to 2.97GHz | _ | _ | -12 | dB | 1 | | | | Setting 0.0625x | _ | 5 | _ | kHz | 5 | | | | Setting 0.125x | _ | 10 | _ | kHz | 5 | | | BW <sub>LOOP(125Mb/s)</sub> | Setting 0.25x | _ | 19 | _ | -17 dB -12 dB kHz kHz | 5 | | | | Setting 0.5x (Default) | _ | 38 | _ | | 5 | | | | Setting 1.0x | _ | 75 | _ | kHz | 5 | | | | Setting 0.0625x | _ | 10 | _ | kHz | 5 | | | | Setting 0.125x | _ | 20 | _ | kHz | 5 | | | BW <sub>LOOP(270Mb/s)</sub> | Setting 0.25x | _ | 40 | _ | kHz | 5 | | | | Setting 0.5x | _ | 80 | _ | kHz | 5 | | PLL Loop Bandwidth (for 0.2UI | | Setting 1.0x (Default) | _ | 158 | _ | kHz | 5 | | jitter and 50% edge density) | | Setting 0.0625x | _ | 55 | _ | kHz | 5 | | | | Setting 0.125x | _ | 110 | _ | kHz | 5 | | | BW <sub>LOOP(1.485Gb/s)</sub> | Setting 0.25x | _ | 220 | _ | kHz | 5 | | | | Setting 0.5x (Default) | _ | 438 | _ | kHz | 5 | | | | Setting 1.0x | _ | 875 | _ | | 5 | | - | BW <sub>LOOP(2.97Gb/s)</sub> | Setting 0.0625x | _ | 110 | _ | kHz | 5 | | | | Setting 0.125x | _ | 220 | _ | kHz | 5 | | | | Setting 0.25x | _ | 440 | _ | kHz | 5 | | | | Setting 0.5x (Default) | _ | 0.88 | _ | MHz | 5 | | | | Setting 1.0x | _ | 1.75 | _ | MHz | 5 | | | Cabl | e Equalizer Mode Character | ristics | | | | | | BNC Input Voltage Swing | V <sub>SDIO</sub> | _ | 720 | 800 | 880 | mV <sub>pp</sub> | 3 | | Differential Output | 41/ | 200mV | 150 | 200 | 250 | $mV_{ppd}$ | 7 | | Voltage Swing | $\Delta V_{ m DDO}$ | 800mV | 600 | 800 | 1000 | kHz | 8 | | DDO, DDO, Rise/Fall Time | t <sub>riseDDO</sub> ,<br>t <sub>fallDDO</sub> | All rates | _ | _ | 40 | ps | 11 | | DDO Mismatch in<br>Rise/Fall Time | | _ | _ | _ | 8 | ps | 11 | | DDO Duty Cycle Distortion<br>DDO, DDO | | _ | _ | _ | 10 | ps | _ | | PLL Lock Time —<br>Asynchronous | t <sub>ALOCK</sub> | _ | _ | 75 | _ | ms | 6 | # **Table 2-3: AC Electrical Characteristics (Continued)** $V_{CC\_DDI}, V_{CC\_CORE}, V_{DD} = +1.8V \pm 5\% \ and \ V_{CCO\_0}, V_{CCO\_1} = +2.5V \pm 5\%, T_A = -40^{\circ}C \ to \ +85^{\circ}C, unless \ otherwise \ shown.$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-------------------------------------|--------------------------------|---------------------------------|-----|------|------|----------------------------------------------------------------------------------------------------|-------| | PLL Lock Time — | taraar | SD | _ | _ | 10 | μs | 6 | | Synchronous | t <sub>SLOCK</sub> | HD/3G | _ | _ | 2 | μs | 6 | | | t <sub>OJ(125Mb/s)</sub> | Belden 1694A: 400m | _ | 0.02 | 0.1 | μs μs μs UI UI UI UI WV <sub>ppd</sub> mV <sub>pp</sub> Inches Inches Inches Inches Inches Inches | 2 | | Covial Data Output littor (DDO) | t <sub>OJ(270Mb/s)</sub> | Belden 1694A: 400m | _ | 0.02 | 0.1 | UI | 2 | | Serial Data Output Jitter (DDO) — | t <sub>OJ(1.485Gb/s)</sub> | Belden 1694A: 240m | _ | 0.02 | 0.1 | UI | 2 | | _ | t <sub>OJ(2.97Gb/s)</sub> | Belden 1694A: 160m | _ | 0.04 | 0.1 | UI | 2 | | | Ca | ble Driver Mode Characteristi | CS | | | | | | Differential Input<br>Voltage Swing | $\Delta V_{ extsf{DDI}}$ | _ | 200 | _ | 800 | ${\rm mV_{ppd}}$ | 13 | | BNC Output Voltage Swing | $V_{SDIO}, V_{\overline{SDO}}$ | Single Ended | 720 | 800 | 880 | mV <sub>pp</sub> | 4 | | | | 3G | _ | 60 | _ | Inches | 9 | | Loss Compensation (Input | | HD | _ | 60 | _ | Inches | 9 | | race Equalization) | | SD | _ | 60 | _ | Inches | 9 | | | | MADI | _ | 60 | _ | Inches | 9 | | Intrinsic Input Jitter Tolerance | IIJT | MADI/SD/HD/3G | 0.8 | 0.95 | _ | UI | _ | | PLL Lock Time—<br>Asynchronous | t <sub>ALOCK</sub> | All rates enabled, except MADI. | _ | _ | 16.7 | UI UI UI UI WVppd mVpp Inches Inches Inches Inches Inches Ps | 6 | | Asylicillollous | , Lo Cit | All rates enabled. | _ | _ | 32 | ms | 6 | | PLL Lock Time—Synchronous | t <sub>SLOCK</sub> | SD | _ | _ | 10 | μs | 6 | | TEE LOCK TIME Synchronous | SLOCK | HD/3G | _ | _ | 5 | μs | 6 | | | | SD/MADI | 400 | _ | 1000 | ps | _ | | SDIO, SDO Rise/Fall Time | $t_{riseSDIO}, t_{fallSDIO}$ | HD/3G | _ | _ | 70 | ps | _ | | | | Bypass | _ | _ | 40 | ps | _ | | SDIO Mismatch | | SD/MADI | _ | _ | 100 | ps | _ | | in Rise/Fall Time | | HD/3G | _ | _ | 20 | ps | _ | | SDIO Eye Cross Shift | | SD/MADI | _ | _ | 5 | % | _ | | (SDIO, SDO) | | HD/3G | _ | _ | 8 | % | _ | | SDIO Overshoot | | _ | _ | _ | 10 | % | _ | #### **Table 2-3: AC Electrical Characteristics (Continued)** $V_{CC\_DDI}, V_{CC\_CORE}, V_{DD} = +1.8V \pm 5\% \text{ and } V_{CCO\_0}, V_{CCO\_1} = +2.5V \pm 5\%, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \text{ unless otherwise shown.}$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |----------------------------------|----------------------------|------------|-----|-------|------|-------|-------| | Serial Data Output Jitter (SDIO) | t <sub>OJ(125Mb/s)</sub> | – | _ | 0.015 | 0.08 | UI | 2, 10 | | | t <sub>OJ(270Mb/s)</sub> | | _ | 0.035 | 0.08 | UI | 2, 10 | | | t <sub>OJ(1.485Gb/s)</sub> | | _ | 0.025 | 0.08 | UI | 2, 10 | | | t <sub>OJ(2.97Gb/s)</sub> | | _ | 0.04 | 0.08 | UI | 2, 10 | | | t <sub>OJ(Bypass)</sub> | | _ | 0.1 | 0.2 | UI | 2, 10 | #### Notes: - 1. Values achieved with Semtech evaluation board and connector. - 2. Measured using a clean input source. - 3. Default value for CFG\_EQ\_INPUT\_LAUNCH\_SWING\_COMP parameter in control register 0x18. The default parameter value is $80_d$ ( $50_h$ ). www.semtech.com - 4. Default Cable Driver swing Setting. - 5. Please see for the full range of loop bandwidth settings. - 6. Please see Section 4.4.3.1 for the further definition on Synchronous and Asynchronous Lock Time. - 7. Output driver setting of 8. - 8. Output driver setting of 36. - 9. Trace insertion loss was measured with FR4 material using 7 mil strip-line traces using a PRBS23 signal. - 10. Measured under minimal trace loss conditions. - 11. Rise/fall time was measured between 80% and 20%. - 12. When in Cable Equalizer Mode, the rise/fall time of signals at the source should not be more than 62ns. - 13. Stated minimum and maximum voltages represent voltage levels at input pins. # 3. Input/Output Circuits Figure 3-1: DDI, DDI Figure 3-2: DDO/DDO Figure 3-3: SDIO, SDO Figure 3-4: SDIN, SCLK Figure 3-6: SDOUT Figure 3-5: Chip Select (CS) Figure 3-7: GPIO[0:3] # 4. Detailed Description # **4.1 Device Description** The GS3590 features a $75\Omega$ internally-terminated bidirectional SDIO port, which can be set as SMPTE-compliant Cable Driver, or Cable Equalizer. In addition to the SDIO port, there is a $100\Omega$ differential Trace Driver to transmit the incoming SDI signal to the system and a $100\Omega$ differential Trace Equalizer to receive the outgoing signal from the system. The bidirectional mode can be controlled through the host interface, or the *GPIO* pin. The Cable Driver has amplitude and pre-emphasis control to compensate for significant insertion loss between device output and BNC. The Trace Driver also has amplitude and pre-emphasis control which can compensate for 15dB of insertion loss at 1.485GHz. The pre-emphasis control is two-dimensional in both the Cable Driver and Trace Driver, where both pre-emphasis pulse amplitude and width adjustments can be made to help optimize for interconnect mismatches such as vias and connectors. The Trace Equalizer has boost control, which can compensate for 17dB of insertion loss at 1.485GHz. #### 4.1.1 Bidirectional Mode Control The bidirectional mode of the GS3590 can be controlled through the GPIO or the host interface. By default the device is in pin control mode and *GPIO3* is the control input pin. To put the device in Cable Equalizer Mode drive this pin LOW. To put the device in Cable Driver Mode drive this pin HIGH. In addition to GPIO control, the host can set the direction mode through the host interface using the **CTRL\_DIRECTION\_SEL\_MODE** and **CTRL\_DIRECTION\_SEL** parameters in register 0x14. To use the host interface to control the direction mode, first choose host interface select mode by writing $1_b$ to **CTRL\_DIRECTION\_SEL\_MODE** (default = $0_b$ pin mode). Once the device is in host interface select mode, the host can put the device in cable equalizer mode by writing $0_b$ to the **CTRL\_DIRECTION\_SEL** control parameter (default = $1_b$ cable driver mode). ## 4.1.2 Sleep Mode To enable low-power operation, the GS3590 has Manual and Automatic Sleep Mode control. The default mode is Automatic Sleep Mode on LOS (Loss Of Signal). The device can also be manually put into Sleep Mode. When the device is in Sleep Mode, all the core blocks are powered-down, except the host interface and carrier detect circuits. The SDIO Cable Driver output buffer is always disabled (powered-down) in sleep mode, while the DDO Trace Driver can be disabled or muted. The CTRL\_AUTO\_SLEEP and CTRL\_MANUAL\_SLEEP parameters in register 0x3, control the sleep mode of the device. The default value of the CTRL\_AUTO\_SLEEP parameter is $1_b$ (Auto Sleep). While in Auto Sleep Mode, the CTRL\_MANUAL\_SLEEP parameter has no effect. To enable host control of the sleep mode, set the CTRL\_AUTO\_SLEEP parameter to $0_b$ for Manual Sleep Control. To prevent the device from entering sleep, set the CTRL\_MANUAL\_SLEEP parameter to $0_b$ (not sleep). To manually configure the device to sleep, set the CTRL\_MANUAL\_SLEEP parameter to $0_b$ (sleep). The device can also be manually made to sleep through the *GPIO* pins. The default *GPIO* pin to control sleep is *GPIO2* (pin 33). Drive this pin HIGH to make the device sleep. Section 4.7 describes the PRBS Generator function. If the device's PRBS Generator is intended to be used without a valid input signal, the device should be manually set to not sleep as described above. Without a valid input signal, an LOS status will be generated and the device will enter sleep mode and the PRBS block will be disabled. For a description of LOS thresholds and settings, see Section 4.2.3 and Section 4.3.2. # 4.2 Cable Equalizer When the GS3590 is operating in Cable Equalizer Mode, it can automatically adjust its gain to equalize and restore SMPTE-compliant signals received over different lengths of coaxial cable having loss characteristics similar to Belden 8281 or 1694A. With the default settings, the device will automatically equalize MADI at 125Mb/s and most common SMPTE compliant signals between SD at 270Mb/s and 3G-SDI at 2.97Gb/s and bypass signals below 125Mb/s. The GS3590 features programmable Launch Swing Compensation, Squelch Threshold Adjust, and Bypass, all of which can be set through the device's host interface. The equalized or bypassed signal is then routed to the serial digital re-timer (CDR) block. **Note**: Section 4.2 to Section 4.2.3.2 are only applicable to the Cable Equalizer input (SDIO). ## 4.2.1 Cable Equalizer Bypass With the default settings, the device will automatically bypass signals below 125Mb/s. During cable equalizer bypass mode, the device supports low data rate and slow edge signals such as SMPTE310 and AES3id. The rise/fall times must not exceed 62ns. While in cable equalizer bypass mode, signals will not be re-timed by the CDR block. To force the device to bypass the cable equalizer, DC restoration stage, and CDR, the following two methods can be used: #### **Host Interface Control:** Set the following parameters in register 17<sub>h</sub> - CTRL\_CEQ\_AUTO\_BYPASS = 0 - CTRL CEQ MANUAL BYPASS = 1 #### **GPIO Control:** - 1. Configure a GPIO as an input by writing 0<sub>h</sub> to the **CFG\_GPIO<n>\_OUTPUT\_ENA**. - Configure the GPIO function as "cable equalizer bypass enable," by writing 84<sub>h</sub> to CFG\_GPIO<n>\_FUNCTION. - 3. Drive the selected GPIO pin HIGH. **Note**: The <n> in the control parameter names refers to the GPIO pin number. ### 4.2.2 Upstream Launch Swing Compensation The GS3590 Cable Equalizer has an automatic gain control circuit, that is optimized on the assumption that the Cable Driver in the upstream device is SMPTE-compliant and has a launch swing of $800 \text{mV}_{pp} \pm 10\%$ . When the source amplitude is known to be non-SMPTE compliant, a compensation adjustment can be made in the GS3590. The GS3590 can adjust for launch swings in the range of 250mV to 1V in approximately $50 \text{mV}_{ppd}$ increments. Upstream launch swing compensation can be adjusted through the **CFG\_EQ\_INPUT\_LAUNCH\_SWING\_COMP** parameter in control register 0x18. The default parameter value is $80_{d}$ ( $50_{h}$ ), which corresponds to a nominal launch swing of $800 \text{mV}_{ppd}$ . ### 4.2.3 Carrier Detect, Squelch Control, and Loss of Signal The GS3590 Cable Equalizer has highly-configurable carrier detection and squelching capability. The carrier detection can be made more robust against spurious signals and noise at the inputs and the squelch control can be configured and enabled to reduce false outputs to low level signals such as crosstalk. The GS3590 reports two separate carrier detect parameters—**STAT\_PRI\_CD** and **STAT\_SEC\_CD**. They are described in Section 4.2.3.1 and Section 4.2.3.2 respectively. **Note:** The parameters referred to within Section 4.2.3 to Section 4.2.3.2 are linked to their respective registers in Table 4-1. #### 4.2.3.1 Primary Carrier Detection (STAT\_PRI\_CD) Configuration Primary carrier detection (**STAT\_PRI\_CD**) can be configured for higher stability by filtering-out longer transients or glitches. This can be achieved by increasing the sampling window over which the signal is sampled and the number of samples required to assert or de-assert it. There are three configuration parameters that control assertion or de-assertion of **STAT\_PRI\_CD**: - CFG\_CD\_FILTER\_SAMPLE\_WIN - CFG\_FILTER\_DEASSERT\_CNT - CFG\_CD\_FILTER\_ASSERT\_CNT See Figure 4-1 for a visual representation of the **STAT\_PRI\_CD** configuration parameters. With the default values in place: - An assertion (setting HIGH) of STAT\_PRI\_CD will take place after a valid signal is present for ~6.5ms - A de-assertion (setting LOW) of STAT\_PRI\_CD will take place after loss of a valid signal for ~96μs If the application requires any adjustment of the sampling window, assertion count, or de-assertion count, please consult the following equations to calculate the associated time to assert or de-assert **STAT\_PRI\_CD**. **STAT PRI CD** de-assert time: • (1.6µs) \* (CFG\_CD\_FILTER\_SAMPLE\_WIN + 1) \* CFG\_CD\_FILTER\_DEASSERT\_CNT **STAT\_PRI\_CD** assert time: • (1.6µs) \* (CFG\_CD\_FILTER\_SAMPLE\_WIN + 1) \* CFG\_CD\_FILTER\_ASSERT\_CNT Figure 4-1: STAT\_PRI\_CD Configuration Parameters #### 4.2.3.2 Secondary Carrier Detection (STAT\_SEC\_CD) Configuration The secondary carrier detection signal acts as an additional carrier detection which can be further filtered through squelch controls. It also serves as the control signal for Mute on LOS (Loss Of Signal) and Disable on LOS. Please refer to Section 4.8.6 to Section 4.8.6.3 for further information on this. If the application requires the use of squelch settings, start by setting the following: • CFG\_SEC\_CD\_INCL\_CLI\_SQUELCH = 1 Once this parameter is set, the device will apply squelch based on the settings found within the following parameters: CFG\_CLI\_SQUELCH\_THRESHOLD #### CFG CLI SQUELCH HYSTERESIS The device will use these parameters to determine squelch status and set that within **STAT\_CLI\_SQUELCH**. Based off of this, secondary carrier detection can be described as: • STAT\_SEC\_CD = inverse of (STAT\_CLI\_SQUELCH & STAT\_PRI\_CD). To help detail how the device determines the state of Squelch, we define the following variables: - CLI = STAT CABLE LEN INDICATION - THR = CFG\_CLI\_SQUELCH\_THRESHOLD - HYS = CFG\_CLI\_SQUELCH\_HYSTERESIS - SQL = STAT\_CLI\_SQUELCH The following rules define the state of SQL. **Note:** If the cable equalizer is in bypass (**STAT\_CEQ\_BYPASS** = 1), the device will set SQL to 0. - If CLI > (THR + HYS), the device will set SQL to 1, otherwise: - If CLI < (THR HYS), the device will set SQL to 0, otherwise: - If CLI ≥ (THR HYS) and CLI ≤ (THR + HYS), SQL remains unchanged. - If SQL = 1, the device will not indicate lock and the trace driver state will be defined by output state control parameters settings, see Section 4.8.6 for more details. **Table 4-1: Cable Equalizer Status and Configuration Parameters** | Register Address <sub>h</sub> and Name | Parameter Name | Parameter Description | | |----------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------|--| | 15, CARR_ DET_CFG | CFG_SEC_CD_INCL_CLI_SQUELCH | Enables or disables squelch control. | | | 16, SQUELCH_PARAMETERS | CFG_CLI_SQUELCH_THRESHOLD | Used to tune the squelch threshold based on the tolerance requirements of the application. | | | 10, SQUEECT_FARAMETERS | CFG_CLI_SQUELCH_HYSTERESIS | Used to tune the squelch hysteresis based on the tolerance requirements of the application. | | | 20, CD_FILTER_ DELAYS_0 | CFG_CD_FILTER_SAMPLE_WIN | Primary carrier detect sampling window size. | | | 21, CD_FILTER_ DELAYS_1 | CFG_CD_FILTER_DEASSERT_CNT | Primary carrier detect de-assertion count. | | | 22, CD_FILTER_ DELAYS_2 | CFG_CD_FILTER_ASSERT_CNT | Primary carrier detect assertion count. | | | 84, STICKY_COUNTS_0 | STAT_CNT_PRI_CD_CHANGES | A counter showing the number of times the primary Carrier Detect signal changed. | | | | STAT_CNT_SEC_CD_CHANGES | A counter showing the number of times the secondary Carrier Detect signal changed. | | | 86, CURRENT_ STATUS_0 | STAT_CLI_SQUELCH | Cable equalizer Squelch status. | | Table 4-1: Cable Equalizer Status and Configuration Parameters (Continued) | Register Address <sub>h</sub> and Name | Parameter Name | Parameter Description | | | |----------------------------------------|---------------------------|--------------------------------------------------------------------------|--|--| | 87, CURRENT_ STATUS_1 | STAT_PRI_CD | Primary filtered carrier detect of the analogue carrier detect signal. | | | | | STAT_SEC_CD | Secondary filtered carrier detect of the analogue carrier detect signal. | | | | 88, EQ_GAIN_IND | STAT_CABLE_LEN_INDICATION | SDIO cable length indication when in cable equalizer mode. | | | # 4.3 Trace Equalizer The GS3590 features a differential input buffer with $100\Omega$ differential input termination, which includes a Trace Equalizer that can be configured to compensate for up to 60" of 7mil strip-line in FR4 at 2.97Gb/s. The differential input signal can be either DC-coupled or AC-coupled, and is capable of operation with any binary coded signal between 1Mb/s and 2.97Gb/s. The input circuit is compatible with industry standard CML differential transmitters when DC-coupled using industry standard $100\Omega$ differential termination circuitry. The Trace Equalizer includes an automatic input offset compensation circuit. This reduces offset-induced data jitter in the link due to asymmetric performance of DC-coupled upstream differential drivers. The input offset compensation circuit also improves the input sensitivity of the Trace Equalizer. Note: When working with the Trace Equalizer, note the following: - The parameters referred to within Section 4.3 to Section 4.3.2 are linked to their respective registers in Table 4-2. For a complete list of registers and functions, see Section 5. - Section 4.3 to Section 4.3.2 are only applicable to the Trace Equalizer input (DDI). ## 4.3.1 Input Trace Equalizer The Trace Equalizer can compensate for up to 17dB of insertion loss at 1.485GHz in 8 increments, which can be adjusted through the **CFG\_TREQ0\_BOOST** parameter in control register 0x1E. The default value of **CFG\_TREQ0\_BOOST** is (0<sub>h</sub>), which corresponds to the minimum equalization boost level. Please refer to Figure 4-2 for recommended boost setting. Figure 4-2: GS3590 Trace EQ Boost Setting Recommendation By default at power up or after system reset, the trace equalizer is configured to compensate for up to 3" of 7mil strip-line in FR4 material at high-frequencies. **Note:** If using input trace lengths longer than 5", use an upstream launch swing of $\sim 800 \text{mV}_{\text{ppd}}$ . ## 4.3.2 Carrier Detect, and Loss of Signal The trace equalizer has a highly configurable Carrier Detection mechanism that allows the system designer to optimize the sensitivity and hysteresis of the Carrier Detection mechanism to meet specific system requirements. Default settings should satisfy most applications; however, designers can modify the following three parameters to customize the trace equalizer's carrier detection for their application: - CFG\_TREQ0\_CD\_BOOST - CFG\_TREQ0\_CD\_ASSERT\_THRESH - CFG\_TREOQ\_CD\_DEASSERT\_THRESH The trace equalizer Carrier Detect is reported by status parameter **STAT\_PRI\_CD** in register 0x87. The first CD control parameter is **CFG\_TREQ0\_CD\_BOOST** in register 0x1E. This parameter determines the method and therefore the level of equalization to be used on the input signal routed to the Carrier Detection sub-block. The default value is $0_b$ , which maximizes the level of equalization. Alternatively, the designer can choose to have this signal equalized at the same level as the main signal routed to the CDR by setting **CFG\_TREQ0\_CD\_BOOST** to $1_b$ . The setting of this parameter has no impact on the main signal routed to the CDR. The last two CD control parameters can be found in register 0x1F. Parameters CFG\_TREQO\_CD\_ASSERT\_THRESH and CFG\_TREOQ\_CD\_DEASSERT\_THRESH set the Carrier Detect assert and de-assert thresholds to the input signal, which also defines the hysteresis of CD signal. The default values of **CFG\_TREQ0\_CD\_ASSERT\_THRESH** and **CFG\_TREQ0\_CD\_DEASSERT\_THRESH** are $4_d$ and $3_d$ respectively. With the default settings, the minimum launch swing needed to assert the carrier detect is 200mV and it will be de-asserted when the signal level falls below 150mV. The **STAT\_PRI\_CD** (Carrier Detect) parameter will be set to $0_b$ and the LOS will be set to $1_b$ whenever a new signal at the input does not exceed the assert threshold, or an existing signal falls below the de-assert threshold. The result is that the device will not indicate lock, and the outputs will mute (assuming Mute on LOS is left to its default value in the **CONTROL\_OUTPUT\_MUTE** register—0x49). See Section 4.8.6 for more details. Given a differential input trace with 17dB of insertion loss at 1.485GHz and $\mathbf{CFG\_TREQ\_CD\_BOOST} = 0_b$ , Figure 4-3 illustrates the relationship between launch swing voltage, and minimum threshold setting to assert or de-asset Carrier Detect at all rates up to threshold setting at 2.97Gb/s. Figure 4-3: Input Voltage Vs. Carrier Detect Threshold Setting **Table 4-2: Trace Equalizer Status and Configuration Parameters** | Register Address <sub>h</sub> and Name | Parameter Name | Description | | | |----------------------------------------|------------------------------|----------------------------------------------------------------------------------|--|--| | 84, STICKY_COUNTS_0 | STAT_CNT_PRI_CD_CHANGES | A counter showing the number of times the primary Carrier Detect signal changed. | | | | 87, CURRENT_ STATUS_1 | STAT_PRI_CD | Primary filtered carrier detect of the analogue carrier detect signal. | | | | 1F, TREQ0 CD HYSTERESIS - | CFG_TREQ0_CD_ASSERT_THRESH | Sets the Carrier Detect assert threshold. | | | | IF, INEQU_CD_ HTSTERESIS - | CFG_TREQ0_CD_DEASSERT_THRESH | Sets the Carrier Detect de-assert threshold. | | | | 1E, TREQ0_ INPUT_BOOST - | CFG_TREQ0_BOOST | Sets the Trace Equalizer boost level. | | | | | CFG_TREQ0_CD_BOOST | Selects the boost method of the CD signal. | | | # 4.4 Serial Digital Re-timer (CDR) The GS3590 includes an integrated CDR, whose purpose is to lock to a valid incoming signal from the Cable Equalizer stage (when operating in cable equalizer mode) or the Trace Equalizer stage (when operating in cable driver mode) and produce a lower jitter signal at the Cable Driver or Trace Driver outputs. The CDR has the ability to lock to any of the following data rates: MADI (125Mb/s), SD-SDI (270Mb/s), HD-SDI (1.485Gb/s), and 3G-SDI (2.97Gb/s). This includes the f/1.001 rates. The default settings of the re-timer block are optimal for most applications. However, the following controls allow the user to customize the behaviour of the re-timer: loop bandwidth control, Automatic and Manual Rate Detection. **Note:** The parameters referred to within Section 4.4.1 to Section 4.4.2 are linked to their respective registers in Table 4-4: CDR Control and Status Parameters. For a complete list of registers and functions, please see Section 5. ### 4.4.1 PLL Loop Bandwidth Control The ratio of output peak-to-peak jitter to input peak-to-peak jitter of the CDR can be represented by a low-pass jitter transfer function, with a bandwidth equal to the PLL loop bandwidth. Although the default loop bandwidth settings for the GS3590 CDR are ideal for most SDI signals, the GS3590 allows the user to adjust the loop bandwidth for each MADI and SMPTE-compliant rate. Registers 0x0B through 0x0C contain the following parameters which allow the user to configure rate dependent loop bandwidth: **CFG\_PLL\_LBW\_3G**, **CFG\_PLL\_LBW\_HD**, **CFG\_PLL\_LBW\_SD**, and **CFG\_PLL\_LBW\_MADI**. The loop bandwidth settings are defined in terms of ratios of the nominal loop bandwidth. For each rate, where '1.0x' is the nominal loop bandwidth, the following ratios are available: 0.0625x, 0.125x, 0.25x, 0.5x, and 1.0x. Table 2-3 provides the specific loop bandwidths for each data rate and loop bandwidth setting. Lowering the loop bandwidth will lower the jitter amplitude above the loop bandwidth frequency. Although lower output jitter is desirable, the lower loop bandwidth may reduce the device's IJT to very high jitter that may be present outside the loop bandwidth. #### 4.4.2 Automatic and Manual Rate Detection In Cable Equalizer mode, with the default rate detect settings, the CDR will automatically attempt to lock to any of following data rates: MADI (125Mb/s), SD-SDI (270Mb/s), HD-SDI (1.485Gb/s), and 3G-SDI (2.97Gb/s). This includes the f/1.001 rates. In Cable Driver mode, with the default rate detect settings, the CDR will automatically attempt to lock to any of the following data rates: SD-SDI (270Mb/s), HD-SDI (1.485Gb/s), and 3G-SDI (2.97Gb/s). This includes the f/1.001 rates. However, the CDR can be configured to only lock to a single rate, by setting the CFG\_AUTO\_RATE\_DETECT\_ENA and CFG\_MANUAL\_RATE parameters in register 0x06. In addition to CFG\_MANUAL\_RATE, when operating in cable driver mode and with automatic rate detection enabled (CFG\_AUTO\_RATE\_DETECT\_ENA = 1), specific rates can be excluded from the rate detect list through the CFG\_RATE\_ENA\_<r> rate disable mask parameter in 0x06, where r is the rate to be disabled. For details on specific settings, please see Table 5-3: Control Register Descriptions, RATE\_DETECT\_MODE. **Note**: The **CFG\_RATE\_ENA\_<r>** parameter is only applicable to the trace equalizer input DDI in cable driver mode. The **STAT\_LOCK** parameter in register 0x86 will indicate that the CDR is locked when its value is $1_b$ and unlocked when its value is $0_b$ . The lock status can also be monitored externally on any *GPIO* pin, however it is the default mode for *GPIO1*, pin 18. The **STAT\_DETECTED\_RATE** parameter in register 0x87 will indicate the data rate at which the CDR is locked to. A value of $0_d$ in the **STAT\_DETECTED\_RATE** parameter indicates that the device is not locked, while values between $1_d$ and $4_d$ will indicate that the device is locked to one of the four available rates between MADI at 125Mb/s and 3G-SDI at 2.97Gb/s. If the CDR cannot lock to any of the valid rates in automatic mode or the selected rate in manual mode, the signal can automatically be bypassed to the output. If the CDR does lock to the incoming signal, the re-timed and bypassed (if manual bypass control enabled) signals are available at the appropriate output. See the Section 4.8 for more details. **Table 4-3: Detected Data Rates** | STAT_DETECTED_<br>RATE [2:0] | Detected Data Rate | |------------------------------|--------------------| | 0 | Unlocked | | 1 | MADI (125Mb/s) | | 2 | SD (270Mb/s) | | 3 | HD (1.485Gb/s) | | 4 | 3G (2.97Gb/s) | | 5 | Reserved | | 6 | Reserved | | 7 | Reserved | #### 4.4.3 Lock Time #### 4.4.3.1 Synchronous and Asynchronous Lock Time Synchronous lock time is defined as the time it takes the device to re-lock to an existing signal that has been momentarily interrupted or to a new signal of the same data rate as the previous signal which has been quickly switched in. Asynchronous lock time is defined as the time it takes the device to lock when a signal is first applied to the serial digital inputs, or when the signal rate changes. The asynchronous and synchronous lock times are defined in Table 2-3. **Note:** To ensure synchronous lock times are met, the maximum interruption time of the signal is 10µs for an SD-SDI signal. HD, and 3G signals must have a maximum interruption time of 6µs. The new signal, after interruption, must have the same frequency as the original signal but may have an arbitrary phase. **Table 4-4: CDR Control and Status Parameters** | Register<br>Address <sub>h</sub> and<br>Name | Parameter Name | Description | |----------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------| | | CFG_AUTO_RATE_DETECT_ENA | Enables or disables the automatic rate detection mode of the CDR. | | 06,<br>RATE_DETECT_ | CFG_MANUAL_RATE | Select a single rate for CDR rate detection when CFG_AUTO_RATE_DETECT_ENA is 0 <sub>b</sub> . | | MODE | CFG_RATE_ENA_3G | 3G auto rate detection enable | | <del>-</del> | CFG_RATE_ENA_HD | HD auto rate detection enable | | <del>-</del> | CFG_RATE_ENA_SD | SD auto rate detection enable | | _ | CFG_RATE_ENA_MADI | MADI auto rate detection enable | | OB, | CFG_PLL_LBW_3G | Configures the Loop Bandwidth for 3G signals. | | PLL_LOOP_<br>BANDWIDTH_ 1 | CFG_PLL_LBW_HD | Configures the Loop Bandwidth for HD signals. | | 0C, | CFG_PLL_LBW_SD | Configures the Loop Bandwidth for SD signals. | | PLL_LOOP_ —<br>BANDWIDTH_ 2 | CFG_PLL_LBW_MADI | Configures the Loop Bandwidth for MADI signals. | | 11, | CFG_GPIO1_FUNCTION | Sets the function of GPIO1. | | GPIO1_CFG | CFG_GPIO1_OUTPUT_ENA | Sets the GPIO pin as either an output or an input. | | 85,<br>STICKY_ —<br>COUNTS_1 | STAT_CNT_PLL_LOCK_CHANGES | Counter showing the number of times the PLL lock status changed. | | | STAT_CNT_RATE_CHANGES | Counter showing the number of times the PLL lock rate changed. | | 86,<br>CURRENT_<br>STATUS_0 | STAT_LOCK | The status of the PLL. Locked, or unlocked. | | 87,<br>CURRENT_<br>STATUS_1 | STAT_DETECTED_RATE | The rate at which the PLL is locked to. | ### 4.5 PRBS Checker The GS3590 includes an integrated PRBS Checker, which can error check a PRBS7 signal out of the trace or cable equalizer input blocks. There are two modes of operation for the PRBS checker: - Timed Mode: Used for precise measurements of up to ~3.34s - In Timed Mode, the host sets the measurement time and executes the checker operation. The device ends the PRBS error check measurement when the timer expires, and the host reads back the measurement status and error count - Continuous Mode: Can be used for longer measurements but with less precision in the time interval - In Continuous Mode, the host controls the starts and stops of the PRBS error checking operation then reads back the measurement status and error count **Note:** When working with the PRBS Checker, please note the following: - The parameters referred to in Section 4.5 to Section 4.5.2 are briefly described and linked to their respective registers in Table 4-5 - The PRBS Generator and Checker can be active at the same time. However, the Generator can not be looped-back on itself for error checking #### 4.5.1 Timed PRBS Check Measurement Procedure For applications where measurement times are ~3.34s or less, the timed PRBS check mode is the most suitable. Alternatively, to achieve precise timing for lower BER signals, the timed PRBS check measurement can be repeated by the host and the total measurement time and error count is determined by summing the individual measurements. In timed mode, the host sets the total measurement time by setting the **CFG\_PRBS\_CHECK\_PREDIVIDER** and the **CFG\_PRBS\_CHECK\_MEAS\_TIME** parameters to the required values to achieve the total measurement time required by the application. To perform a timed PRBS measurement, please complete the following steps: Set the appropriate settings within CFG\_PRBS\_CHECK\_PREDIVIDER and CFG\_PRBS\_CHECK\_MEAS\_TIME to achieve the total measurement time required by the application. The TMT (Total Measurement Time) is determined by the following equation: TMT = CFG\_PRBS\_CHECK\_PREDIVIDER \* (CFG\_PRBS\_CHECK\_MEAS\_TIME \*256+1) \* (1/40MHz) **Note:** Using the default **CFG\_PRBS\_CHECK\_PREDIVIDER** setting of 0 (pre-divider = 4) and **CFG\_PRBS\_CHECK\_MEAS\_TIME** setting of 3 (**MEAS\_TIME** = 3), the TMT is ~77µs per measurement. Follow the steps outlined in the flowchart found within Figure 4-4: Timed PRBS Check Flow. Figure 4-4: Timed PRBS Check Flow ### 4.5.2 Continuous PRBS Check Measurement Procedure The maximum measurement time for a timed PRBS error measurement is ~3.35 seconds. For links with very low error rates, this time is insufficient to capture an adequate number of errors. For these situations, the continuous PRBS check measurement is more appropriate. In continuous PRBS measurement mode, the measurement can run as long as required (assuming the device remains locked) to ensure the BER test level is met. To perform a continuous PRBS measurement, please follow the steps outlined in the flowchart found within Figure 4-5: Continuous PRBS Flow Chart **Table 4-5: PRBS Checker Parameter Description** | Register Address <sub>h</sub> and Name | Parameter Name | Parameter Description | | | |----------------------------------------|------------------------------|-----------------------------------------------------------------|--|--| | 50, PRBS CHK CFG | CFG_PRBS_CHECK_PREDIVIDER | Selects pre-divider for PRBS check measurement timer. | | | | 30, FND3_CFIN_CFG | CFG_PRBS_CHECK_MEAS_TIME | Selects PRBS check measurement interval for timed measurements. | | | | 51, PRBS_CHK_CTRL | CTRL_PRBS_CHECK_TIMED_CONT_B | Selects between timed and continuous type PRBS measurement. | | | | | CTRL_PRBS_CHECK_START | Used to start and stop PRBS measurements. | | | | 89, PRBS_ CHK_ERR_CNT | STAT_PRBS_CHK_ERR_CNT | PRBS error count storage location. | | | | 8A, PRBS_ CHK_STATUS | STAT_PRBS_CHECK_STATUS | Status indication of PRBS checker. | | | | | STAT_PRBS_CHECK_LAST_ABORT | Indication bit for PRBS successful completion or abort. | | | Figure 4-5: Continuous PRBS Flow Chart # 4.6 Eye Monitor The GS3590 includes an integrated Eye Monitor, which can scan the equalized signal from the trace or cable equalizer input blocks. The Eye Monitor is capable of performing a full 128h x 256v matrix-scan or simply a 4 coordinate shape-scan of the equalized signal (See Figure 4-6). Figure 4-6: Full Matrix Scan (left) and 4-Point Shape Scan (right) The Eye Monitor is highly-configurable, and the host can configure the offset, resolution, sample time, and error threshold parameters to control the depth and execution time of the scan. The Eye Monitor scans the signal from whichever of the trace or cable equalizer blocks is active for the current direction (see Section 4.1.1 for directional mode configuration). Similar to the PRBS Checker, the Eye Monitor is controlled through a 4-way handshake mechanism. The following sections outline the scan parameters and procedure to configure the eye scan area, error threshold, and run a shape or full scan. #### 4.6.1 Scan Matrix and Measurement Time Figure 4-7: Eye Scan Matrix Parameters Figure 4-7 shows a visual representation of the scan matrix and indicates the spatial parameters that determine the scan area and resolution. Running a scan using the default offset and step parameters, results in 32768 (128x256) samples. The number of samples and thus, the total scan time can be reduced to meet the needs of the application. The scan area can be reduced by reducing the span determined by the vertical and phase start and stop offsets. Or, the resolution can be reduced by increasing the step size between adjacent samples. On the right in Figure 4-7, there are three step settings used as examples, however there are a total of nine combinations possible. See Table 4-6 for the register addresses and parameter names of the spatial eye scan parameters. For example, by increasing the vertical and phase step size to 4, the resolution is reduced to $(1/4)^2$ , thus reducing the number of samples down to 2048 (32768x1/16). The vertical and horizontal scan information is useful when adjusting pre-emphasis and equalization of a link. However, once this is accomplished, it may be sufficient to use the Eye Scanner to only monitor jitter by setting the offsets to simply slice the eye at the centre offset position, thus obtaining a simple 128 sample horizontal scan. A horizontal eye can be configured to run in just over a millisecond. In addition to the spatial parameters, the sample time, and thus the bit error rate resolution for the eye scan can be adjusted; longer scans can detect finer bit error rates. However, this proportionally increases the total scan time. The sample time in microseconds is determined by a 32-bit time-out value split across two 16 bit registers. See Table 4-7 for the register addresses and parameter names of the time-out eye scan parameters. For example, using the default spatial and temporal measurement scan parameters, the scan time is approximately 6.6 seconds (32768 x 2 x 100 $\mu$ s). However, by changing the vertical and horizontal step size to 4, the scan time can be reduced to 400ms (2048 x 2 x 100 $\mu$ s). The error count information can be used as is to determine the minimum inner contour based on the measurement time. However, the basic data can be post processed to determine things like error rate, and error threshold. The following equations provide guidance for user post-processing: Equation 4-1 $error rate = \frac{sample \ error \ count}{sample \ time}$ Contour maps can be created by defining error rate thresholds, and grouping sampled points that fall between thresholds. For example: Equation 4-2 ``` \frac{\text{sample time}}{\text{error rate threshold } 1} < \text{sample error threshold} < \frac{\text{sample time}}{\text{error rate threshold } 2} ``` Some sampling scopes provide eye maps with BER contours; similar limited BER contour approximations can be obtained from the eye scan by using BER threshold groups. For example: Equation 4-3 ``` \frac{\textbf{sample time x data rate}}{\textbf{error rate threshold}} < \frac{\textbf{sample time x data rate}}{1} rate ``` **Table 4-6: Spatial Scan Configuration Parameters** | Register Address <sub>h</sub> and Name | Parameter Name | Description | |----------------------------------------|----------------------------|------------------------------| | 5A, EYE_MON_ SCAN_CTRL_0 | CTRL_EYE_PHASE_START | Horizontal phase start index | | SA, ETE_INION_SCAIN_CTRL_U | CTRL_EYE_PHASE_STOP | Horizontal phase stop index | | 5B, EYE_MON_ SCAN_CTRL_1 | CTRL_EYE_PHASE_STEP | Horizontal phase step size | | | CTRL_EYE_VERT_OFFSET_START | Vertical offset start index | | 5C, EYE MON SCAN CTRL 2 | CTRL_EYE_VERT_OFFSET_STOP | Vertical offset stop index | | SC, ETE_MON_ SCAN_CTRL_2 | CTRL_EYE_VERT_OFFSET_STEP | Vertical offset step size | # 4.6.2 Matrix-Scan and Shape-Scan Operation The previous section described the parameters used to adjust the spatial and temporal eye scan settings. Each sample of the eye scan can record up to 65536 errors. A full eye scan would require 64KB (256 x 128 x 2 Bytes) of memory to store the data of a full scan. The Eye Monitor was implemented to use device resources more efficiently by segmenting a full scan into several partial scan segments. Each partial scans segment can contain up to 512B of scan data. In the case of a full matrix-scan, there are 128 partial scan segments and each partial scan segment contains two complete scan lines ( $2 \times 128 \times 2B = 512B$ ). In the case of a partial matrix-scan, each scan segment contains multiple partial scan lines including partial lines (see Figure 4-8). Figure 4-8: Full Matrix Scan (left) and Partial Matrix Scan (right) Figure 4-7 illustrates an example of an eye scan, where the sampled eye data is not centred within the scan matrix. The eye scan data has an arbitrary centre phase relative to the centre of the matrix which is determined when the Eye Monitor is powered-up. While the Eye Monitor remains powered, subsequent scans will maintain the same relative phase allowing for consecutive scans to be compared for changes. Although the scan data is not centred, a simple algorithm can be applied to the data to shift the eye data and extract the relevant information. In addition to the matrix-scan, the Eye Monitor includes a built-in function called a shape-scan. The shape-scan returns four coordinates corresponding to the horizontal and vertical extremes of the inner eye (See Figure 4-9). Figure 4-9: 4-Point Scan Coordinates Relative to the Eye The four points obtained from the shape-scan can be used to quickly and easily calculate the eye height and width of the signal eye. The shape-scan alone will most likely meet the signal analysis requirements of most applications. Alternatively, the coordinates obtained from the shape-scan can be used to optimize the bounds of a partial matrix-scan. The four points returned from the shape-scan are determined by the error rate threshold set by the error threshold parameter and the time-out parameters previously discussed. **Table 4-7: Time-out Eye Scan Parameters** | Register Address <sub>h</sub> and Name | Parameter Name | Description | |----------------------------------------|------------------------|-------------------------------------------| | 56, EYE_MON_INT_CFG_2 | CFG_EYE_BER_THRESHOLD | Number of sample errors to determine fail | | 54, EYE_MON_INT_CFG_0 | CFG_EYE_MON_TIMEOUT_MS | MSB of measurement time in microseconds | | 55, EYE_MON_INT_CFG_1 | CFG_EYE_MON_TIMEOUT_LS | LSB of measurement time in microseconds | This section provides a step-by-step procedure to run a matrix and shape-scan. The shape-scan procedure is described first. ### **Shape-Scan Procedure:** - 1. Ensure the offset and step parameters described in Table 4-6 are set to their default values - 2. Configure the 4-point error rate threshold by setting each of the parameters listed in Table 4-7. - 3. Configure the eye monitor to run a shape-scan by setting **CTRL\_EYE\_SHAPE\_SCAN\_B** to 1. - 4. Start the scan and poll the scanner status register until the scan is complete. Please refer to the flow diagram in Figure 4-10. Figure 4-10: Shape-Scan Flow Diagram #### **Matrix-Scan Procedure:** - 1. Set the bounds of the matrix-scan with the offset and step parameters described in Table 4-6. The default value results in a full matrix-scan. Alternatively, the shape-scan can be executed and the coordinates returned can be used to minimize the scan time and data size of the scan. - 2. Configure the 4-point error rate threshold by setting each of the parameters listed in Table 4-7. - 3. Configure the eye monitor to run a matrix-scan by setting CTRL\_EYE\_SHAPE\_SCAN\_B to 0. - 4. Start the scan and poll the scanner status register until the scan is complete. Refer to the flow diagram in Figure 4-11. #### **Read Eye Scan Buffer Procedure:** - Host reads image size from STAT\_EYE\_IMAGE\_SIZE. Note: The matrix-scan is composed of multiple partial scan segments. The size (in Bytes) of the last partial scan segment is stored in STAT\_EYE\_IMAGE\_SIZE. - 2. Host reads scan buffer data from register 0x6C00 to (0x6C00 + (size read from **STAT\_EYE\_IMAGE\_SIZE**)/2). - Address 0x6C00 is the first header word corresponding to the last vertical offset position in the matrix that was read - Address 0x6C01 is the second header word corresponding to the image size. This value is a copy of the image size that was read from #### STAT\_EYE\_IMAGE\_SIZE - Address 0x6C02 to (0x6C00 + (size read from STAT\_EYE\_IMAGE\_SIZE)/2) is the eye scan data: - The image data is 2 bytes per sample point - Making reference to the Matrix shown in Figure 4-7, the eye scan data starting at 0x6C02 is stored in order from left to right, top to bottom, from the last stored vertical/horizontal position in the matrix - The number of samples contained in the scan buffer is equal to (size read from **STAT\_EYE\_IMAGE\_SIZE** 4)/2 Figure 4-11: Matrix-Scan Flow Diagram ## 4.7 PRBS Generator The GS3590 includes an integrated PRBS Generator which can produce a differential PRBS7 or a divided clock signal on SDIO/SDO or DDO/DDO for system testing. **Note:** The parameters referred to within this section are briefly described and linked to their respective registers in Table 4-8. The PRBS Generator and Checker can be active at the same time. However, the Generator can not be looped-back on itself for error checking Please consider the following before initializing the PRBS Generator for use: - Ensure that the directional mode setting is set to utilize the appropriate output. Refer to Section 4.1.1 for more information: - Cable Driver Mode PRBS output = SDIO/SDO - Cable Equalizer Mode PRBS output = DDO/DDO - If the application requires adjustment to the default output swing on either PRBS output, please see Section 4.8.4 for details on how to adjust these settings To configure the PRBS Generator for use, please see the following steps: - 1. Select the PRBS Generator as the source on the appropriate output: - To switch DDO/DDO from data mode to PRBS generator mode, set CTRL\_OUTPUT1\_SIGNAL\_SEL = 1 - To switch SDIO/SDO from data mode to PRBS generator mode, set CTRL\_OUTPUTO\_SIGNAL\_SEL = 1 - The default device settings are configured to power down the device on loss of input signal. If the PRBS Generator is to be used without a valid input signal, then the following automatic setting parameters must be disabled. This must be done to ensure device is powered up and the outputs are active for the PRBS Generator. The following settings are required for PRBS output on either output: - CTRL AUTO SLEEP = 0 - CTRL\_MANUAL\_SLEEP = 0 The following settings are required when DDO/DDO is selected as PRBS output: - CTRL\_OUTPUT1\_AUTO\_MUTE = 0 - CTRL\_OUTPUT1\_MANUAL\_MUTE = 0 - CTRL\_OUTPUT1\_AUTO\_DISABLE = 0 - CTRL\_OUTPUT1\_MANUAL\_DISABLE = 0 The following settings are required when SDIO/SDO is selected as PRBS output: - CTRL OUTPUTO AUTO MUTE = 0 - CTRL\_OUTPUTO\_MANUAL\_MUTE = 0 - CTRL\_OUTPUTO\_AUTO\_DISABLE = 0 - CTRL\_OUTPUTO\_MANUAL\_DISABLE = 0 - CTRL\_OUTPUT0\_AUTO\_SLEW = 0 - Manually set the appropriate slew rate in CTRL\_OUTPUTO\_MANUAL\_SLEW for the rate to be selected in CTRL\_PRBS\_GEN\_DATA\_RATE - 0 for SD and MADI - 1 for HD and 3G - 3. Set the values within the following parameters which meet the needs of the application: - CTRL\_PRBS\_GEN\_SIGNAL\_SELECT - CTRL\_PRBS\_GEN\_CLK\_SRC - CTRL\_PRBS\_GEN\_DATA\_RATE - Note: If CTRL\_PRBS\_GEN\_CLK\_SRC was set to CDR recovered clock a valid signal that the CDR has locked to must be present for proper operation, and the PRBS Generator will match this data rate regardless of what rate CTRL\_PRBS\_GEN\_DATA\_RATE is set to - CTRL\_PRBS\_GEN\_CLK\_DIVIDER - CTRL\_PRBS\_GEN\_INVERT - 4. Start the Generator by setting **CTRL\_PRBS\_GEN\_ENABLE** = 1. To stop the Generator at any time, set **CTRL\_PRBS\_GEN\_ENABLE** = 0. If the use of the PRBS Generator is complete, revert any settings made in steps 1, 2 and/or 4 to return to normal operation. Table 4-8 provides a brief description of the parameters used to configure and enable the PRBS Generator. For a detailed description of each parameter, please reference the linked registers. **Table 4-8: PRBS Generator Parameter Descriptions** | Register Address <sub>h</sub> and Name | Parameter Name | Parameter Description | | | |----------------------------------------|--------------------------|---------------------------------------------------------------------------------|--|--| | | CTRL_AUTO_SLEEP | Set the device to auto or manual sleep | | | | 3, CONTROL_ SLEEP | CTRL_MANUAL_SLEEP | Manually set the sleep setting of the device when auto sleep mode is turned off | | | | 49 OLITRUIT SIG SELECT | CTRL_OUTPUT1_SIGNAL_SEL | Selects between data or PRBS Generator as the driver source for DDO/DDO | | | | 48, OUTPUT_ SIG_SELECT | CTRL_OUTPUT0_SIGNAL_SEL | Selects between data or PRBS Generator as the driver source for SDIO/SDO | | | | | CTRL_OUTPUT1_AUTO_MUTE | Select automatic or manual mute control for DD0/DDO | | | | 49, CONTROL_OUTPUT_MUTE | CTRL_OUTPUT1_MANUAL_MUTE | Manually set the mute control for DD0/DD0 when auto mute mode is turned off | | | | 43, CONTROL_GOTFOT_MOTE | CTRL_OUTPUT0_AUTO_MUTE | Select automatic or manual mute control for SDIO/SDO | | | | | CTRL_OUTPUTO_MANUAL_MUTE | Manually set the mute control of the SDIO/SDO when auto mute mode is turned off | | | **Table 4-8: PRBS Generator Parameter Descriptions (Continued)** | Register Address <sub>h</sub> and Name | Parameter Name | Parameter Description | | | |----------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------|--|--| | | CTRL_OUTPUT1_AUTO_DISABLE | Selects automatic or manual disable control for DD0/DD0 | | | | AA CONTROL OUTDUT DISADLE | CTRL_OUTPUT1_MANUAL_DISABLE | Manually set the disable control of DDO/DDO when auto disable mode is turned off | | | | 4A, CONTROL_OUTPUT_DISABLE | CTRL_OUTPUT0_AUTO_DISABLE | Selects automatic or manual disable control for SDIO/SDO | | | | | CTRL_OUTPUTO_MANUAL_DISABLE | Manually set the disable control of the SDIO/SDO when auto disable mode is turned off | | | | 4B, CONTROL_OUTPUT_SLEW | CTRL_OUTPUT0_AUTO_SLEW | Selects auto or manual slew rate selection for SDIO/SDO | | | | | CTRL_OUTPUT0_MANUAL_SLEW | Manually set the slew rate for SDIO/SDO when auto slew mode is turned off | | | | | CTRL_PRBS_GEN_SIGNAL_SELECT | Selects between setting the output of the PRBS Generator to being a clock or a PRBS test signal | | | | | CTRL_PRBS_GEN_CLK_SRC | Selects the clock source used by the PRBS<br>Generator | | | | 52, PRBS_GEN_ CTRL | CTRL_PRBS_GEN_CLK_DIVIDER | If a clock is selected as the PRBS output signal, this parameter sets the divide ratio of the clock | | | | | CTRL_PRBS_GEN_INVERT | Allows the polarity of the PRBS signal to be inverted | | | | | CTRL_PRBS_GEN_DATA_RATE | If a PRBS test signal is selected as the output signal, this parameter sets the data rate of the PRBS7 signal | | | | | CTRL_PRBS_GEN_ENABLE | Used to enable or disable the PRBS<br>Generator | | | # 4.8 Output Drivers The GS3590 features two independent output drivers (see Figure 3-2 and Figure 3-3), with data and PRBS Generators available on both outputs. The two drivers provide highly-configurable amplitude and pre-emphasis control. The Cable Driver output on *SDIO* can compensate for significant loss between the device output and BNC. The Trace Driver, *DDO*, can compensate for up 15dB of insertion loss at 1.485GHz. This can represent up to 60" of compensation at 3G for typical micro-strip and strip-line routing. In normal operation, re-timed and bypassed data is available at both outputs. The signal on the outputs can be inverted to help with signal polarity when layout requires trace inversion. The PRBS Generator is available at both outputs. The LOS (Loss Of Signal) status from the equalizer stage can be used to automatically mute or disable the outputs on their assertion. The Loss Of Lock status from the CDR block can be used to mute the outputs. The Cable Driver is always disabled during sleep, while the Trace Driver can be configured to mute or disable during sleep. The sleep control modes takes precedence over the manual or automatic LOS and Loss of Lock output control modes. **Note:** The <n> in the control parameter names refers to the output number. Output 0 is the cable driver output *SDIO* and output 1 is the trace driver output *DDO*. ### 4.8.1 Bypassed Re-timer Signal Output Control With the default power-up settings, the GS3590 outputs will automatically switch to the bypassed signal (non-re-timed) whenever the PLL is unlocked. Alternatively, manual re-timer bypass may be configured by setting the CTRL\_OUTPUT<n>\_RETIMER\_AUTO\_BYPASS and CTRL\_OUTPUT<n>\_RETIMER\_MANUAL\_BYPASS parameters in register 0x4C to $0_b$ and $1_b$ respectively via the host interface, in which case the PLL will remain bypassed for all rates. The re-timer bypass function, manual or automatic, does not affect the input equalization function of the device. If the GS3590 is in Cable Driver Mode, and loop-back is not enabled, then setting *SDIO* to manual bypass will power-down the CDR block and features of the re-timer such as rate detect and lock detect will no longer be accessible in this mode. The same is true if the GS3590 is in Cable Equalizer Mode and *DDO* is set to manual bypass. # 4.8.2 Output Driver Polarity Inversion While in Data Mode, the signal polarity may be inverted at the outputs through the **CTRL\_OUTPUT<n>\_DATA\_INVERT** parameters in register 0x48. This may be useful to compensate for an inverted upstream signal or to facilitate board signal routing. To invert the polarity of either of the two output drivers, write 1<sub>b</sub> to control parameter **CTRL\_OUTPUT<n>\_DATA\_INVERT**. ### 4.8.3 Output Driver Data Rate Selection The following information describes the default output driver configuration for each operational mode, and how to modify them if required by the application. #### Cable Driver Mode In cable driver mode, with default settings active, the GS3590 uses the output driver and slew rate group settings for the data rate to which the CDR is locked. When the CDR is unlocked it will use the Bypass rate group: - CFG OUTPUTO CD BYPASS DRIVER SWING - CFG OUTPUTO CD BYPASS PREEMPH WIDTH - CFG\_OUTPUTO\_CD\_BYPASS\_PREEMPH\_AMPL - CFG\_OUTPUTO\_CD\_BYPASS\_PREEMPH\_PWRDWN If required, manual selection of the output driver and slew rate group is possible using the following steps: - 1. Set CTRL OUTPUTO AUTO SLEW = 0 - 2. Set **CTRL\_OUTPUTO\_MANUAL\_SLEW** to the desired rate group. The slew rate options are as follows: 0 = SD/MADI1 = HD/3G #### **Trace Driver Mode** In trace driver mode, with default settings active, the GS3590 uses the SD trace driver output group settings for all data rates, regardless of CDR lock condition or data rate being applied. The following parameters are used to control the output for all data rates in the default condition: - CFG\_OUTPUT1\_TD\_SD\_DRIVER\_SWING - CFG OUTPUT1 TD SD PREEMPH WIDTH - CFG\_OUTPUT1\_TD\_SD\_PREEMPH\_AMPL - CFG OUTPUT1 TD SD PREEMPH PWRDWN If required, per-rate selection of the trace driver output group setting is possible by setting **CTRL\_OUTPUT1\_TRDR\_PER\_RATE** = 1. Once set, the trace driver output group will be determined by the rate to which the CDR is locked. For example, if the CDR is locked to 3G, the following parameters will be used to control the output drivers: - CFG OUTPUT1 TD 3G DRIVER SWING - CFG\_OUTPUT1\_TD\_3G\_PREEMPH\_WIDTH - CFG\_OUTPUT1\_TD\_3G\_PREEMPH\_AMPL - CFG\_OUTPUT1\_TD\_3G\_PREEMPH\_PWRDWN **Note:** If per-rate settings are being used, when the CDR is not locked the trace driver will use the Bypass trace driver output group settings. ### 4.8.4 Amplitude and Pre-Emphasis Control The two output drivers offer very granular amplitude and pre-emphasis control. For optimal loss compensation, both the pre-emphasis pulse amplitude and the pre-emphasis pulse width can be independently configured on both output drivers. This extra flexibility provides a mechanism to better shape the pre-emphasis gain to match the frequency loss response of interconnect composed of trace, connector and via losses. The swing and pre-emphasis can be independently configured for specific data rates. Note: Output 0 references the Cable Driver, and Output 1 references the Trace Driver. The output swing on the Cable Driver can be configured for the following three rate groups: ``` CFG_OUTPUTO_CD_SD_DRIVER_SWING (MADI and SD) CFG_OUTPUTO_CD_HD_DRIVER_SWING (HD and 3G) CFG_OUTPUTO_CD_BYPASS_DRIVER_SWING (Bypass) ``` The output pre-emphasis on the Cable Driver can be configured for the following two rate groups: ``` CFG_OUTPUTO_CD_HD_PREEMPH_WIDTH (HD and 3G) CFG_OUTPUTO_CD_HD_PREEMPH_AMPL (HD and 3G) CFG_OUTPUTO_CD_BYPASS_PREEMPH_WIDTH (Bypass) CFG_OUTPUTO_CD_BYPASS_PREEMPH_AMPL (Bypass) ``` The output driver swing and pre-emphasis will use the rate specific swing configuration when the CDR is locked to that rate. The default swing setting is $\sim 800 \text{mV}_{pp}$ single-ended into an external $75\Omega$ load, and is adjustable in each of the output swing parameters listed above. The Cable Driver supply is pin 25 ( $VCCO_{-}0$ ) and should be connected to a 2.5V supply. The default pre-emphasis settings provide minimal insertion loss compensation. The Trace Driver amplitude can be configured to use the same swing for all rates, or similarly to the Cable Driver, can have a specific swing for each rate. The following registers allow a per rate swing to be configured for 4 rates: ``` CFG_OUTPUT1_TD_SD_DRIVER_SWING (SD) CFG_OUTPUT1_TD_HD_DRIVER_SWING (HD) CFG_OUTPUT1_TD_3G_DRIVER_SWING (3G) CFG_OUTPUT1_TD_BYPASS_DRIVER_SWING (Bypass) ``` The output pre-emphasis on the Trace Driver can be configured for the following four rates: ``` CFG_OUTPUT1_TD_SD_PREEMPH_WIDTH (SD) CFG_OUTPUT1_TD_SD_PREEMPH_AMPL (SD) CFG_OUTPUT1_TD_HD_PREEMPH_WIDTH (HD) CFG_OUTPUT1_TD_HD_PREEMPH_AMPL (HD) CFG_OUTPUT1_TD_3G_PREEMPH_WIDTH (3G) CFG_OUTPUT1_TD_3G_PREEMPH_AMPL (3G) CFG_OUTPUT1_TD_BYPASS_PREEMPH_WIDTH (Bypass) CFG_OUTPUT1_TD_BYPASS_PREEMPH_AMPL (Bypass) ``` The Trace Driver swing can be adjusted in $\approx$ 25mV<sub>pp</sub> increments. The default swing value is $400V_{ppd}$ into an external $100\Omega$ differential load. Although an adequate swing and pre-emphasis can be achieved with a 1.8V output supply, for long traces where maximum output swing and pre-emphasis range is desired, it is recommended that the device *VCC\_DDO* output supply pin be connected to a 2.5V supply. The default pre-emphasis settings provide minimal insertion loss compensation. ### 4.8.4.1 Pre-emphasis Optimization The goal of pre-emphasis is to open the eye at the downstream receiver as much as possible. This means minimizing ISI jitter while meeting sufficient inner eye amplitude to meet a receiver's input sensitivity. The Cable Driver has the additional requirement to meet the SMPTE output specification. The GS3590 has a high level of precision for pre-emphasis control, which allows for fine optimization of any loss channel. The default Cable Driver settings should meet SMPTE output specification for most applications with short (1 to 2 inch) trace between the GS3590 and the output BNC. However, the pre-emphasis values may be adjusted to produce a better-looking eye. It is difficult to provide guidance regarding dB, as a 3G eye diagram looks different depending on the video test equipment used. The designer must optimize for their targets. The only requirement of the Trace Driver pre-emphasis settings is to minimize ISI introduced by a lossy link and maximize the eye opening at the receiver. The pre-emphasis compensation of the GS3590 output channel is a two-step process. The first step is to use the settings from Figure 4-12 to Figure 4-19 that best match the insertion loss of the link in the application, while the second step is a fine optimization procedure. In most cases, where the downstream device has a CDR, the first step alone may meet the design target. However, if the downstream device is a non-re-timed buffer or crosspoint, it may be required to further optimize the settings to minimize the jitter thereby maximizing the system jitter budget. To do this, please see the Fine Optimization Procedure. In the remainder of this section the following abbreviations are used for clarity: DS = Driver Swing PPA = Pre-emphasis Pulse Amplitude PPW = Pre-emphasis Pulse Width Figure 4-12: Pre-emphasis Settings for VCCO\_1 = 1.2V and DS = 7 (swing = 200mV<sub>pp</sub>) Figure 4-13: Pre-emphasis Settings for VCCO\_1 = 1.2V and DS = 16 (swing = $400 \text{mV}_{pp}$ ) Figure 4-14: Pre-emphasis Settings for VCCO\_1 = 1.8V and DS = 7 (swing = $200 \text{mV}_{pp}$ ) Figure 4-15: Pre-emphasis Settings for VCCO\_1 = 1.8V and DS = 16 (swing = $400 \text{mV}_{pp}$ ) Figure 4-16: Pre-emphasis Settings for VCCO\_1 = 1.8V and DS = 35 (swing = $800 \text{mV}_{pp}$ ) Figure 4-17: Pre-emphasis Settings for VCCO\_1 = 2.5V and DS = 7 (swing = 200mV<sub>pp</sub>) Figure 4-18: Pre-emphasis Settings for VCCO\_1 = 2.5V and DS = 16 (swing = 400mV<sub>pp</sub>) Figure 4-19: Pre-emphasis Settings for VCCO\_1 = 2.5V and DS = 35 (swing = $800 \text{mV}_{pp}$ ) #### 4.8.4.1.1 Fine Optimization Procedure The procedure requires access to the signal at the downstream device input, or non-re-timed device output. If there are multiple stages between the initial downstream device input and final measurement point, it is still possible to perform optimization; however link settings within the other stages must be fairly optimized. The pre-emphasis amplitude (PPA) and pre-emphasis width (PPW) settings can be optimized by sweeping the PPA and PPW settings in increments of 'a' and 'w' and selecting the setting which results in the lowest jitter. For Trace Driver optimization, 'a' and 'w' increments of 5 should be sufficient. The procedure has three steps. Pre-emphasis Amplitude (PPA) Optimization: Set the PPA and PPW to the values obtained from the graph selected out of Figure 4-12 to Figure 4-19, and then measure the downstream jitter. While keeping PPW constant, increment the PPA by 'a'. If the jitter is lower after the first increment, continue to increment by 'a' until the jitter begins increasing or a setting of 50 is reached. If there was a setting which resulted in a lower jitter measurement than the initial setting, that is the Optimized Pre-emphasis Amplitude setting: PPA<sub>Optimal</sub>, and the PPA optimization procedure is complete. However, if the jitter increased after the first increment, decrement the setting by 'a' below the initial value. If the jitter is lower after the first decrement, continue to decrement by 'a' until the jitter begins increasing or a setting of 0 is reached. If there was a setting which resulted in a lower jitter measurement than the initial setting, that is the Optimized Pre-emphasis Amplitude: PPA<sub>Optimal</sub>. If incrementing the PPA or decrementing the PPA did not result in a setting with lower jitter, then the initial setting obtained from the graph selected out of Figure 4-12 to Figure 4-19 is the PPA optimized Pre-emphasis Amplitude setting: PPA<sub>Optimal</sub>. 2. The second step is to set the PPA to the optimized setting PPA<sub>Optimal</sub> determined in step 1 and PPW to the values obtained from the graph selected out of Figure 4-12 to Figure 4-19, then measure the downstream jitter. While keeping PPA constant, increment the PPW by 'w'. If the jitter is lower after the first increment, continue to increment by 'w' until the jitter begins increasing or a setting of 15 is reached. If there was a setting which resulted in a lower jitter measurement than the initial setting, that is the Optimized Pre-emphasis Width setting: PPW<sub>Optimal</sub>, and the optimization procedure is complete. However, if the jitter increased after the first increment, decrement the setting by 'w' below the initial value. If the jitter is lower after the first decrement, continue to decrement by 1 until the jitter begins increasing or a value of 0 is reached. If there was a setting which resulted in a lower jitter measurement than the initial setting, that is the Optimized Pre-emphasis Width setting: PPW<sub>Optimal,</sub> and the optimization procedure is complete. If incrementing the PPW or decrementing the PPW did not result in a setting with lower jitter, then the initial setting value obtained from the graph selected out of Figure 4-12 to Figure 4-19 is the optimized Pre-emphasis Width setting: PPW<sub>Optimal</sub>. Pre-emphasis pulse amplitude has a direct impact on swing amplitude. The third and final step is to readjust the driver swing until the swing amplitude design target is met. The fine optimization procedure maybe repeated to ensure that the PPA<sub>Optimal</sub> and PPW<sub>Optimal</sub> settings previously determined still hold with the new DS setting. Steps 1 and 2 are illustrated in Figure 4-20: PPA Optimization Flow Chart and Figure 4-21: PPW Optimization Flow Chart below. Figure 4-20: PPA Optimization Flow Chart Figure 4-21: PPW Optimization Flow Chart **Table 4-9: Output Swing and Pre-emphasis Control Parameters** | Register<br>Address <sub>h</sub> and<br>Name | Parameter Name | Description | | | | |------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 2B/29 OUTPUT_ PARAM_CD_ SD_3/OUTPUT_ PARAM_ TD_SD_1 | CFG_OUTPUT <n>_CD/TD_<br/>SD_DRIVER_SWING</n> | Output amplitude configuration parameter. <n>=0:For SD and MADI rates on SDIO. <n>=1:For SD or all rates* on DDO. Note: If CTRL_OUTPUT1_TRDR_PER_RATE = 0, this setting will be used for all data rates output form DDO.</n></n> | | | | | 2A/28 OUTPUT_ PARAM_CD_ SD_2/OUTPUT_ PARAM_TD_ SD_0 | CFG_OUTPUT <n>_CD/TD_SD_<br/>PREEMPH_WIDTH</n> | Output pre-emphasis pulse width configuration parameter. <n>=0:Reserved - do not modify. <n>=1:For SD or all rates* on DDO. Note: If CTRL_OUTPUT1_TRDR_PER_RATE = 0, this setting will be used for all data rates output form DDO.</n></n> | | | | | | CFG_OUTPUT <n>_CD/TD_SD_<br/>PREEMPH_PWRDWN</n> | Output pre-emphasis power-down configuration parameter. <n>=0:Reserved - do not modify. <n>=1:For SD or all rates* on DDO. Note: If CTRL_OUTPUT1_TRDR_PER_RATE = 0, this setting will be used for all data rates output form DDO.</n></n> | | | | | | CFG_OUTPUT <n>_CD/TD_SD_<br/>PREEMPH_AMPL</n> | Output amplitude configuration parameter. <n>=0:Reserved - do not modify. <n>=1:For SD or all rates* on DDO. Note: If CTRL_OUTPUT1_TRDR_PER_RATE = 0, this setting wide be used for all data rates output form DDO.</n></n> | | | | | 2D/2F OUTPUT_ PARAM_ TD_HD_1/ OUTPUT_ PARAM_ CD_HD_3 | CFG_OUTPUT <n>_CD/TD_<br/>HD_DRIVER_SWING</n> | Output amplitude configuration parameter. <n>=0:For HD and 3G rates on SDIO. <n>=1: For HD rates on DDO.</n></n> | | | | | 2C/2E OUTPUT_ PARAM_ TD_HD_0/ OUTPUT_ PARAM_ CD_HD_2 | CFG_OUTPUT <n>_CD/TD_<br/>HD_PREEMPH_WIDTH</n> | Output pre-emphasis pulse width configuration parameter. <n>=0:For HD and 3G rates on SDIO. <n>=1:For HD rates on DDO.</n></n> | | | | | | CFG_OUTPUT <n>_CD/TD_<br/>HD_PREEMPH_PWRDWN</n> | Output pre-emphasis power-down configuration parameter. <n>=0:For HD and 3G rates on SDIO. <n>=1:For HD rates on DDO.</n></n> | | | | | | CFG_OUTPUT <n>_CD/TD_<br/>HD_PREEMPH_AMPL</n> | Output pre-emphasis power-down configuration parameter. <n>=0:For HD and 3G rates on SDIO. <n>=1:For HD rates on DDO.</n></n> | | | | **Table 4-9: Output Swing and Pre-emphasis Control Parameters (Continued)** | Register<br>Address <sub>h</sub> and<br>Name | Parameter Name | Description | |-------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | 31/33 OUTPUT_ PARAM_ TD_3G_1/ OUTPUT_ PARAM_ CD_BYPASS_3 | CFG_OUTPUT <n>_TD/CD_<br/>3G/BYPASS_DRIVER_SWING</n> | Output amplitude configuration parameter. <n>=0:Bypass. <n>=1:For 3G rates on DDO.</n></n> | | 30/32 | CFG_OUTPUT <n>_TD/CD_<br/>3G/BYPASS_PREEMPH_WIDTH</n> | Output pre-emphasis pulse width configuration parameter.<br><n>=0:Bypass.<br/><n>=1:For 3G rates on DDO.</n></n> | | OUTPUT_<br>PARAM_<br>TD_3G_0/<br>OUTPUT_<br>PARAM_<br>CD_BYPASS_2 | CFG_OUTPUT <n>_TD/CD_<br/>3G/BYPASS_PREEMPH_<br/>PWRDWN</n> | Output pre-emphasis power-down configuration parameter. <n>=0:Bypass. <n>=1:For 3G rates on DDO.</n></n> | | | CFG_OUTPUT <n>_TD/CD_<br/>3G/BYPASS_PREEMPH_AMPL</n> | Output pre-emphasis pulse amplitude configuration parameter.<br><n>=0:Bypass.<br/><n>=1:For 3G rates on DDO.</n></n> | | 39 OUTPUT_ PARAM_ TD_BYPASS_1 | CFG_OUTPUT1_TD_<br>BYPASS_DRIVER_<br>SWING | DDO Trace Driver amplitude configuration parameter for Bypass. | | | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_<br>WIDTH | DDO Trace Driver output pre-emphasis pulse width configuration parameter for Bypass. | | 38 OUTPUT_ PARAM_ TD_BYPASS_0 | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_<br>PWRDWN | DDO output pre-emphasis power-down configuration parameter for Bypass. | | | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_<br>AMPL | DDO Trace Driver output pre-emphasis pulse amplitude configuration parameter for Bypass. | ### 4.8.5 Trace Driver DC-Coupling Requirements Table 4-10 lists the required $V_{cco}$ (driver supply voltage) and DS (driver swing) required to achieve three common nominal VDDO<sub>ppd</sub> (peak-to-peak differential output voltages) and their associated nominal $V_{cmout}$ (output common mode voltage). In the DC-coupled case, where $V_{cco}$ is connected to the same supply as the input buffer supply voltage of the downstream device, $V_{cmount}$ in Table 4-10 is the common mode voltage at the output of the GS3590 driver. For short low-loss transmission lines, this will also be the common mode voltage created at the input termination of the downstream input buffer. However, for long and lossy transmission lines, the amplitude will be attenuated at the downstream receiver and therefore the common mode voltage created at the input termination will be higher and must be measured or simulated for accuracy. For proper link operation, the common mode voltage created at the input termination of the downstream input buffer must be within the $V_{cmin}$ range specified by that device. In the AC-coupled case, $V_{cmout}$ is the common mode voltage at the driver side of the AC-coupling capacitor placed near the driver. In the AC-coupled case, $V_{cmout}$ does not need to be within the $V_{cmin}$ range specified by the downstream device. However, the capacitor should have a voltage rating that exceeds $|V_{cmout}-V_{cmin}|$ . In addition to the voltage rating, the recommended value of the AC-coupling capacitor should be at least 4.7 µF to meet the low cut-off frequency requirement of low transition density signals such as the check-field pattern defined in SMPTE RP-198. The capacitor should have a temperature rating that maintains the capacitance over the required operating range. Table 4-10: $\Delta V_{DDO}$ (mV<sub>ppd</sub>) and V<sub>CMOUT</sub>(V) vs. DS Setting and V<sub>CCO</sub> | ΔV <sub>DDO</sub> (mV <sub>ppd</sub> ) vs. DS Setting | | DC-Coupled<br>V <sub>CMOUT</sub> (V) vs. DS Setting | | | AC-Coupled<br>V <sub>CMOUT</sub> (V) vs. DS Setting | | | | | |-------------------------------------------------------|-----|-----------------------------------------------------|-----|------|-----------------------------------------------------|-----|-----|-----|-----| | V <sub>cco</sub> (V) | 8 | 17 | 37 | 8 | 17 | 37 | 8 | 17 | 37 | | 1.2 | 200 | 400 | _ | 1.15 | 1.1 | _ | 1.1 | 1 | _ | | 1.8 | 200 | 400 | 800 | 1.75 | 1.7 | 1.6 | 1.7 | 1.6 | 1.4 | | 2.5 | 200 | 400 | 800 | 2.45 | 2.4 | 2.3 | 2.4 | 2.3 | 2.1 | ### 4.8.6 Output State Control Modes The GS3590 provides several output state control modes to meet specific application requirements. The Trace Driver has the following three output modes: operational, muted, or disabled. The Cable Driver also has these three modes and additionally has a balanced mode. During non-sleep, if the control modes are configured such that multiple output modes are enabled, the priorities of the control modes from highest to lowest are the following: balanced (Cable Driver only), disabled, and then muted. Section 4.8.6.1 through Section 4.8.6.3 describe how to configure the output control modes that are enabled during non-sleep. If the device enters sleep, either manually or automatically, the sleep output control modes take precedence over the non-sleep control modes. During sleep, the Cable Driver will always be disabled, while the Trace Driver can be configured to mute or disable during sleep. The default Trace Driver configuration is for it to be disabled during sleep; however the Trace Driver can be configured to mute during sleep by setting the **CFG\_SLEEP\_OUTPUT1\_MUTE** parameter in register 0x5 to 1<sub>b</sub>. #### 4.8.6.1 Output Mute Control Mode Each of the outputs on the GS3590 have independent mute control modes, which can be configured through the host interface. The following are the four output mute control modes: - 1. The outputs automatically mute on LOS (default). - 2. The outputs automatically mute on LOS and during rate search. - 3. The outputs never mute. - 4. The outputs are always muted. The first mute control mode is the default power-up configuration for both output drivers (the CTRL\_OUTPUT<n>\_AUTO\_MUTE control parameter in register 0x49 is set to 1<sub>b</sub>). In this mode, the outputs will automatically mute on the assertion of LOS. This includes LOS as a result of setting up Squelch Adjust (see Section 4.2.3 for more details). In addition to mute on LOS, with auto mute control mode configured, setting the CTRL\_OUTPUT<n>\_AUTO\_MUTE\_DURING\_RATE\_SEARCH control parameter in register 0x49 to 1<sub>b</sub>, will configure the outputs to also mute when the device loses lock and begins to rate search. The outputs can be manually configured to never mute by setting both the CTRL\_OUTPUT<n>\_AUTO\_MUTE and CTRL\_OUTPUT<n>\_MANUAL\_MUTE control parameters in register 0x49 to 0<sub>b</sub>. Alternatively, the outputs can be manually configured to always be muted by setting the CTRL\_OUTPUT<n>\_AUTO\_MUTE and CTRL\_OUTPUT<n>\_MANUAL\_MUTE control parameters to 0<sub>b</sub> and 1<sub>b</sub> respectively. ### 4.8.6.2 Output Disable Control Mode Each of the outputs on the GS3590 also have independent disable control modes, which can be configured through the host interface. The following are the three output disable control modes: - 1. The outputs are never disabled (default). - 2. The outputs are automatically disabled on LOS. - 3. The outputs are always disabled. The first disable control mode is the default power-up configuration for both output drivers (the CTRL\_OUTPUT<n>\_AUTO\_DISABLE and CTRL\_OUTPUT<n>\_MANUAL\_DISABLE control parameters in register 0x4A are both set to 0<sub>b</sub>). In this mode, the outputs will never disable. By setting the CTRL\_OUTPUT<n>\_AUTO\_DISABLE control parameter in register 0x4A to 1<sub>b</sub>, the outputs will automatically disable on the assertion of LOS. This includes LOS as a result of setting up Squelch Adjust (see Section 4.2.3 for more details). The output can be manually disabled by leaving the CTRL\_OUTPUT<n>\_AUTO\_DISABLE control parameter set to 0<sub>b</sub> and setting the CTRL\_OUTPUT<n>\_MANUAL\_DISABLE control parameter to 1<sub>b</sub>. The disable control mode takes precedence over the output mute control mode. ### 4.8.6.3 Output Balanced Control Mode The GS3590 has a feature designed to facilitate reliable Output Return Loss (ORL) measurements on *SDIO/SDO* while the device is still powered. The device can be put into BALANCE mode which prevents the outputs from toggling while ORL is being measured. BALANCE mode can be enabled through the host interface, by setting control parameter **CTRL\_OUTPUTO\_BALANCED** in register 4D<sub>h</sub> to 1<sub>b</sub>. This control is solely for the Cable Driver output. This control mode takes precedence over both the output mute and output disable control modes. #### 4.8.6.4 Loopback Control The GS3590 has the ability to loop a re-clocked version of the signal applied to the trace equalizer input (DDI) to the trace driver output (DDO) while in Cable Driver Mode. To enable this feature set **CTRL\_LOOPBACK\_ENA** to 1. With default settings applied, and the device set to Cable Driver Mode, the Trace Driver is inactive and it is controlled by the CFG\_TRDR\_MUTE\_WHEN\_CABLE\_DRIVER parameter to determine whether it is muted or disabled. Once CTRL\_LOOPBACK\_ENA is set to 1, it overrides any setting in CFG\_TRDR\_MUTE\_WHEN\_CABLE\_DRIVER. **Note**: When using the Loopback feature, please note the following: The Loopback signal of DDI appearing on DDO will be only be re-clocked if the device is locked to the signal applied to the trace equalizer input (DDI). If the CDR is bypassed or not locked, the loopback signal will not be re-clocked. - The output state control modes described in Section 4.8.6.1 to Section 4.8.6.3 (disable, mute, and balanced) take priority over the CTRL\_LOOPBACK\_ENA parameter. - This mode is only applicable to Cable Driver Mode, using DDI as the input. # 4.9 GPIO Controls There are four configurable *GPIO* pins which can independently be configured as inputs or outputs. Each *GPIO* has a default function which can be re-configured through the host interface. If there is a conflict between the internal register configuration of a given device function and the logic-level applied to a *GPIO* pin that is configured to control that same device function, the GPIO logic-level takes precedence over the internal register configuration. The logic HIGH and LOW levels of the *GPIO[3:0]* pin to which LOS is connected are specified by the EIA/JESD8-5A standard for 1.8V operation. For a list of available functions and configuration details of *GPIO[3:0]*, please refer to the GPIO Configuration Registers in Section 5. # 4.10 GSPI Host Interface The GS3590 is configured via the Gennum Serial Peripheral Interface (GSPI). The GSPI host interface is comprised of a serial data input signal (SDIN pin), serial data output signal (SDOUT pin), an active-LOW chip select ( $\overline{CS}$ pin) and a burst clock (SCLK pin). The GS3590 is a slave device, so the SCLK, SDIN and $\overline{\text{CS}}$ signals must be sourced by the application host processor. All read and write access to the device is initiated and terminated by the application host processor. ### 4.10.1 **CS** Pin The Chip Select pin $\overline{(CS)}$ is an active-low signal provided by the host processor to the GS3590. The HIGH-to-LOW transition of this pin marks the start of serial communication to the GS3590. The LOW-to-HIGH transition of this pin marks the end of serial communication to the GS3590. Each device may use its own separate Chip Select signal from the host processor or up to 32 devices may be connected to a single Chip Select when making use of the Unit Address feature. Only those devices whose Unit Address matches the UNIT ADDRESS in GSPI Command Word 1 will respond to communication from the host processor (unless the B'CAST ALL bit in GSPI Command Word 1 is set to 1). #### 4.10.2 SDIN Pin The SDIN pin is the GSPI serial data input pin of the GS3590. The 32-bit Command and 16-bit Data Words from the host processor or from the *SDOUT* pin of other devices are shifted into the device on the rising edge of SCLK when the $\overline{CS}$ pin is LOW. #### 4.10.3 SDOUT Pin The SDOUT pin is the GSPI serial data output of the GS3590. All data transfers out of the GS3590 to the host processor or to the SDIN pin of other connected devices occur from this pin. By default at power-up or after system reset, the *SDOUT* pin provides a non-clocked path directly from the *SDIN* pin, regardless of the $\overline{CS}$ pin state, except during the GSPI Data Word portion for read operations from the device. This allows multiple devices to be connected in Loop-Through configuration. For read operations, the *SDOUT* pin is used to output data read from an internal Configuration and Status Register (CSR) when $\overline{CS}$ is LOW. Data is shifted out of the device on the falling edge of SCLK, so that it can be read by the host processor or other downstream connected device on the subsequent SCLK rising edge. ### 4.10.3.1 GSPI Link Disable Operation It is possible to disable the direct *SDIN* to *SDOUT* (Loop-Through) connection by writing a value of 1 to the **GSPI\_LINK\_DISABLE** bit in **CONTROL\_REG**. When disabled, any data appearing at the *SDIN* pin will not appear at the *SDOUT* pin and the *SDOUT* pin is HIGH. **Note:** Disabling the Loop-Through operation is temporarily required when initializing the Unit Address for up to 32 connected devices. The time required to enable/disable the Loop-Through operation from assertion of the register bit is less than the GSPI configuration command delay as defined by the parameter t<sub>cmd GSPI config</sub> (4 SCLK cycles). Table 4-11: GSPI\_LINK\_DISABLE Bit Operation | Bit State | Description | |-----------|-------------------------------------------------------------------------| | 0 | SDIN pin is looped through to the SDOUT pin | | 1 | Data appearing at SDIN does not appear at SDOUT, and SDOUT pin is HIGH. | Figure 4-22: GSPI\_LINK\_DISABLE Operation ### 4.10.3.2 GSPI Bus-Through Operation Using GSPI Bus-Through operation, the GS3590 can share a common PCB trace with other GSPI devices for SDOUT output. When configured for Bus-Through operation, by setting **GSPI\_BUS\_THROUGH\_ENABLE** bit to 1, the *SDOUT* pin will be high-impedance when the $\overline{CS}$ pin is HIGH. When the $\overline{CS}$ pin is LOW, the *SDOUT* pin will be driven and will follow regular read and write operation as described in Section 4.10.3. Multiple chains of GS3590 devices can share a single SDOUT bus connection to host by configuring the devices for Bus-Through operation. In such configuration, each chain requires a separate Chip Select $(\overline{CS})$ . Figure 4-23: GSPI\_BUS\_THROUGH\_ENABLE Operation ### 4.10.4 SCLK Pin The SCLK pin is the GSPI serial data shift clock input to the device, and must be provided by the host processor. Serial data is clocked into the GS3590 *SDIN* pin on the rising edge of SCLK. Serial data is clocked out of the device from the *SDOUT* pin on the falling edge of SCLK (read operation). SCLK is ignored when $\overline{CS}$ is HIGH. The maximum interface clock rate is 27MHz. ## 4.10.5 Command Word 1 Description All GSPI accesses are a minimum of 48 bits in length (two 16-bit Command Words followed by a 16-bit Data Word) and the start of each access is indicated by the HIGH-to-LOW transition of the Chip Select $(\overline{CS})$ pin of the GS3590. The format of the Command Words and Data Word are shown in Figure 4-24. Data received immediately following this HIGH-to-LOW transition will be interpreted as a new Command Word. #### 4.10.5.1 R/W bit—B15 Command Word 1 This bit indicates a read or write operation. When $R/\overline{W}$ is set to 1, a read operation is indicated, and data is read from the register specified by the ADDRESS field of the Command Word. When $R/\overline{W}$ is set to 0, a write operation is indicated, and data is written to the register specified by the ADDRESS field of the Command Word. #### 4.10.5.2 B'CAST ALL—B14 Command Word 1 This bit is used in write operations to configure all devices connected in Loop-Through and Bus-Through configuration with a single command. When B'CAST ALL is set to 1, the following Data Word (AUTOINC = 0) or Data Words (AUTOINC = 1) are written to the register specified by the ADDRESS field of the Command Words (and subsequent addresses when AUTOINC = 1), regardless of the setting of the UNIT ADDRESS(es). When B'CAST ALL is set to 0, a normal write operation is indicated. Only those devices that have a Unit Address matching the UNIT ADDRESS field of Command Word 1 write the Data Word to the register specified by the ADDRESS field of the Command Words. #### 4.10.5.3 EMEM—B13 Command Word 1 The EMEM bit must be set to 1 in Command Word 1. When EMEM is set to 1, a 23-bit address split between Command Word 1 and Command Word 2 is used to access the registers in this device. #### 4.10.5.4 AUTOINC—B12 Command Word 1 When AUTOINC is set to 1, Auto-Increment read or write access is enabled. In Auto-Increment Mode, the device automatically increments the register address for each contiguous read or write access, starting from the address defined in the ADDRESS field of the Command Word. The internal address is incremented for each 16-bit read or write access until a LOW-to-HIGH transition on the $\overline{CS}$ pin is detected. When AUTOINC is set to 0, single read or write access is required. Auto-Increment write must not be used to update values in CONTROL\_REG. #### 4.10.5.5 UNIT ADDRESS—B11:B7 Command Word 1 The 5 bits of the UNIT ADDRESS field of the Command Word are used to select one of 32 devices connected on a single chip select in Loop-Through or Bus-Through configurations. Read and write accesses are only accepted if the UNIT ADDRESS field matches the programmed DEV\_UNIT\_ADDRESS in **CONTROL\_REG**. By default at power-up or after a device reset, the DEV\_UNIT\_ADDRESS is set to 00<sub>h</sub>. #### 4.10.5.6 ADDRESS—B6:B0 Command Word 1 and B15:B0 Command Word 2 The Command and Data Word formats are shown in Figure 4-24 and Figure 4-25. As an example of the command word structure, reading register 0x90 from a device with unit address 3, that has AUTOINC = 0, and B'CAST ALL = 0 would be structured as follows: - Command word 1: 1010 0001 1000 0000 (0xA180) - Command word 2: 0000 0000 1001 0000 (0x90) Figure 4-24: Command and Data Word Format Figure 4-25: Command Word 1 and Command Word 2 Details **Note:** Please see Section 4.10.5.6 ADDRESS—B6:B0 Command Word 1 and B15:B0 Command Word 2 for an example of the command word structure. # **4.10.6 GSPI Transaction Timing** Figure 4-26: GSPI External Interface Timing **Table 4-12: GSPI Timing Parameters** | Parameter | Symbol | Equivalent<br>SCLK<br>Cycles | Min | Тур | Max | Units | |-----------------------------------------------------------|-----------------------------------------|------------------------------|-------------------|-----|-----|------------------------------------------| | SCLK Frequency | _ | _ | _ | _ | 27 | MHz | | CS LOW Before SCLK Rising Edge | $t_0$ | _ | 1.7 | _ | _ | ns | | SCLK Period | t <sub>1</sub> | _ | 37 | _ | _ | ns | | SCLK Duty Cycle | t <sub>2</sub> | _ | 40 | 50 | 60 | % | | Input Data Setup Time | t <sub>3</sub> | _ | 2.3 | _ | _ | ns | | SCLK Idle Time – Write | t <sub>4</sub> | 1 | 38.5 <sup>1</sup> | _ | _ | ns | | SCLK Idle Time – Read | t <sub>5</sub> | _ | 138 | _ | _ | ns | | Inter–Command Delay Time | t <sub>cmd</sub> | 3 | 115 | _ | _ | ns | | Inter–Command Delay Time (after GSPI configuration write) | t <sub>cmd_GSPI_conf</sub> <sup>2</sup> | 4 | 139 | _ | _ | ns | | SDOUT After SCLK Falling Edge | t <sub>6</sub> | _ | 1.3 | _ | 6.4 | ns | | CS HIGH After Final SCLK Falling<br>Edge | t <sub>7</sub> | _ | 0 | _ | _ | ns | | Input Data Hold Time | t <sub>8</sub> | _ | 1.2 | _ | _ | ns | | CS HIGH Time | t <sub>9</sub> | _ | 58 | _ | _ | ns | | SDIN to SDOUT Combinatorial<br>Delay | _ | _ | _ | _ | 3.4 | ns | | Max chips daisy-chained at max<br>SCLK frequency (26 MHz) | When host clo<br>data on falling | | _ | _ | 8 | # of<br>compatible<br>Semtech<br>devices | | Max frequency for 32<br>daisy-chained devices | | _ | _ | _ | 7.5 | MHz | #### Note: Parameter is exactly multiple of SCLK periods and scales proportionally. t<sub>cmd\_GSPl\_conf</sub> inter-command delay must be used whenever modifying CONTROL\_REG register at address 0x00. # 4.10.7 Single Read/Write Access Single read/write access timing for the GSPI interface is shown in Figure 4-27 to Figure 4-31. When performing a single read or write access, one Data Word is read from/written to the device per access. Each access is a minimum of 48-bits long, consisting of two Command Words and a single Data Word. The read or write cycle begins with a HIGH-to-LOW transition of the $\overline{CS}$ pin. The read or write access is terminated by a LOW-to-HIGH transition of the $\overline{CS}$ pin. The maximum interface clock rate is 27MHz and the inter-command delay time indicated in the figures as $t_{cmd}$ , is a minimum of 3 SCLK clock cycles. After modifying values in **CONTROL\_REG**, the inter-command delay time, $t_{cmd\_GSPl\_config}$ , is a minimum of 4 SCLK clock cycles. For read access, the time from the last bit of Command Word 2 to the start of the data output, as defined by t<sub>5</sub>, corresponds to no less than 4 SCLK clock cycles at 27MHz. Figure 4-27: GSPI Write Timing—Single Write Access with Loop-Through Operation (default) Figure 4-28: GSPI Write Timing—Single Write Access with GSPI Link-Disable Operation Figure 4-29: GSPI Write Timing—Single Write Access with Bus-Through Operation Figure 4-30: GSPI Read Timing—Single Read Access with Loop-Through Operation (default) Figure 4-31: GSPI Read Timing—Single Read Access with Bus-Through Operation ### 4.10.8 Auto-increment Read/Write Access Auto-increment read/write access timing for the GSPI interface is shown in Figure 4-32 to Figure 4-36. Auto-increment mode is enabled by the setting the **AUTOINC** bit of Command Word 1. In this mode, multiple Data Words can be read from/written to the device using only one starting address. Each access is initiated by a HIGH-to-LOW transition of the $\overline{CS}$ pin, and consists of two Command Words and one or more Data Words. The internal address is automatically incremented after the first read or write Data Word, and continues to increment until the read or write access is terminated by a LOW-to-HIGH transition of the $\overline{CS}$ pin. **Note:** Writing to **CONTROL\_REG** using Auto-increment access is not allowed. The maximum interface clock rate is 27MHz and the inter-command delay time indicated in the diagram as $t_{cmd}$ , is a minimum of 3 SCLK clock cycles. For read access, the time from the last bit of the second Command Word to the start of the data output of the first Data Word as defined by $t_5$ will be no less than 4 SCLK cycles at 27MHz. All subsequent read data accesses will not be subject to this delay during an Auto-Increment read. Figure 4-32: GSPI Write Timing—Auto-Increment with Loop-Through Operation (default) Figure 4-33: GSPI Write Timing—Auto-Increment with GSPI Link Disable Operation Figure 4-34: GSPI Write Timing—Auto-Increment with Bus-Through Operation Figure 4-35: GSPI Read Timing—Auto-Increment Read with Loop-Through Operation (default) Figure 4-36: GSPI Read Timing—Auto-Increment Read with Bus-through Operation ### 4.10.9 Setting a Device Unit Address Multiple (up to 32) GS3590 devices can be connected to a common Chip Select $(\overline{CS})$ in Loop-Through or Bus-Through operation. To ensure that each device selected by a common $\overline{CS}$ can be separately addressed, a unique Unit Address must be programmed by the host processor at start-up as part of system initialization or following a device reset. **Note:** By default at power-up or after a device reset, the **DEV\_UNIT\_ADDRESS** of each device is set to 0<sub>h</sub> and the SDIN→SDOUT non-clocked loop-through for each device is enabled. These are the steps required to set the **DEV\_UNIT\_ADDRESS** of devices in a chain to values other than 0: - Write to Unit Address 0 selecting CONTROL\_REG (ADDRESS = 0), with the GSPI\_LINK\_DISABLE bit set to 1 and the DEV\_UNIT\_ADDRESS field set to 0. This disables the direct SDIN—SDOUT non-clocked path for all devices on chip select. - Write to Unit Address 0 selecting CONTROL\_REG (ADDRESS = 0), with the GSPI\_LINK\_DISABLE bit set to 0 and the DEV\_UNIT\_ADDRESS field set to a unique Unit Address. This configures DEV\_UNIT\_ADDRESS for the first device in the chain. Each subsequent such write to Unit Address 0 will configure the next device in the chain. If there are 32 devices in a chain, the last (32nd) device in the chain must use DEV\_UNIT\_ADDRESS value 0. - Repeat step 2 using new, unique values for the DEV\_UNIT\_ADDRESS field in CONTROL\_REG until all devices in the chain have been configured with their own unique Unit Address value. **Note:** $t_{cmd\_GSPl\_conf}$ delay must be observed after every write that modifies **CONTROL REG**. All connected devices receive this command (by default the Unit Address of all devices is 0), and the Loop-Through operation will be re-established for all connected devices. Once configured, each device will only respond to Command Words with a UNIT ADDRESS field matching the **DEV\_UNIT\_ADDRESS** in **CONTROL\_REG**. **Note:** Although the Loop-Through and Bus-Through configurations are compatible with previous generation GSPI enabled devices (backward compatibility), only devices supporting Unit Addressing can share a chip select. All devices on any single chip select must be connected in a contiguous chain with only the last device's SDOUT connected to the application host processor. Multiple chains configured in Bus-Through mode can have their final SDOUT outputs connected to a single application host processor input. ### 4.10.10 Default GSPI Operation By default at power up or after a device reset, the GS3590 is set for Loop-Through Operation and the internal **DEV\_UNIT\_ADDRESS** field of the device is set to 0. Figure 4-37 shows a functional block diagram of the Configuration and Status Register (CSR) map in the GS3590. Figure 4-37: Internal Register Map Functional Block Diagram The steps required for the application host processor to write to the Configuration and Status Registers via the GSPI, are as follows: - Set Command Word 1 for write access (R/W = 0); set Auto Increment; set the Unit Address field in the Command Word 1 to match the configured DEV\_UNIT\_ADDRESS which will be zero after power-up. Set the Register Address bits in Command Word 1 to match the upper 7 bits of the register address to be accessed. Set the bits in Command Word 2 to match the lower 16 bits of the register address to be accessed. Write Command Word 1 and Command Word 2. - 2. Write the Data Word to be written to the first register. 3. Write the Data Word to be written to the next register in Auto Increment mode, etc. Read access is the same as the above with the exception of step 1, where the Command Word 1 is set for read access ( $R/\overline{W} = 1$ ). **Note:** The UNIT ADDRESS field of Command Word 1 must always match **DEV\_UNIT\_ADDRESS** for an access to be accepted by the device. Changing **DEV\_UNIT\_ADDRESS** to a value other than 0 is only required if multiple devices are connected to a single chip select (in Loop-Through or Bus-Through configuration). ### 4.10.11 Clear Sticky Counts Through Four Way Handshake There are four sticky counters that keep count of changes in status of primary and secondary carrier detect, rate changes, and lock changes. The counters can be read from the following four parameters in register 0x84 and 0x85: **STAT\_CNT\_PRI\_CD\_CHANGES, STAT\_CNT\_SEC\_CD\_CHANGES, STAT\_CNT\_RATE\_CHANGES**, and **STAT\_CNT\_PLL\_LOCK\_CHANGES**. The counters saturate at 255 (0xFF) and must be cleared before additional status changes can be counted. The following four way handshake procedures clears the counters. - 1. Poll **STAT\_CLEAR\_COUNTS\_STATUS** parameter until equal to 0 (idle), then set **CTRL\_CLEAR\_COUNTS** = 1 (clear sticky counts). - 2. Poll **STAT\_CLEAR\_COUNTS\_STATUS** parameter until equal to 2 (cleared), then reset **CTRL\_CLEAR\_COUNTS** to 0. The device will now reset **STAT\_CLEAR\_COUNTS\_STATUS** to 0 (idle) and the clearing process can be repeated at any time. ### 4.10.12 Device Power-Up Sequence If all power supplies cannot be guaranteed to power up simultaneously, ensure that *VCC\_DDI* powers up first. Please note that there is no minimum time requirement between power supply initializations after *VCC\_DDI* is energized. **Note:** Please check with your local FAE (field applications engineer), as some devices may need updated configuration settings. If a configuration file has been provided by the FAE, see the timing information in the Serial Routing and Distribution Product Configuration Loading Procedure Application Note (PDS-061176). #### 4.10.12.1 Power-Up Timing Sequence The following timing sequence must be observed after power-up when no external configuration loading is required. See Figure 4-38 for the timing requirements of Steps 1 and 2 below. #### Step 1 - No GSPI Access Allowed - a) Device supply reaches 90% of target. POR (Power On Reset) is activated. - b) Internal blocks reset, default device configuration boot-up begins. - c) Default device configuration boot-up process. #### Step 2 – GSPI Access Allowed - a) Host sets EYE\_MON\_INT\_CFG\_3 (register address 0x57) to 0x8006. - b) If there are multiple devices on the GSPI chain, the host should configure the unit address of each device. See Section 4.10.9 for further information on unit addressing. - c) Host sets custom application specific settings. - d) Normal operation begins. Figure 4-38: Power-Up Sequence. ### 4.10.13 Host Initiated Device Reset The GS3590 includes a reset function accessible via the device's host interface, which reverts all internal logic and register values to their default values. The device can be reset with a single write of $AD00_h$ to the **RESET\_CONTROL** bits of the **CONTROL\_RESET** register, which will assert and de-assert the device reset within the duration of the GSPI write access Data Word. The device can be placed and held in reset by writing $AA00_h$ to the **RESET\_CONTROL** bits of the **CONTROL\_RESET** register. Subsequent writes of $DD00_h$ to the **RESET\_CONTROL** bits will de-assert device reset. The current state of user-initiated device reset can be read from the **RESET\_CONTROL** bits of **CONTROL\_RESET** register. While in reset, host interface access to any other register will not be functional and all logic and configuration registers will be in reset state. While in reset, output behaviour is undefined. The digital logic and registers within the device will exit the reset state 5ms after device reset is de-asserted. The following timing sequence must be observed to initiate a device reset. **Note:** Please check with your local FAE (field applications engineer), as some devices may need updated configuration settings. If a configuration file has been provided by the FAE, see the timing information in the Serial Routing and Distribution Product Configuration Loading Procedure Application Note (PDS-061176). ### 4.10.13.1 Host Initiated Device Reset Timing Sequence The following timing sequence must be observed after a Host Initiated Device Reset when no external configuration loading is required. See Figure 4-39 for the timing requirements of the Steps 1 to 3 below. ### Step 1 - GSPI Access Allowed a) Host writes 0xAD00 to register 0x007F to reset selected devices, or all devices using broadcast. #### Step 2- No GSPI Access Allowed - a) Internal blocks reset, default device configuration boot-up begins. - b) Default device configuration boot-up completes. #### Step 3 - GSPI Access Allowed - a) Host sets **EYE\_MON\_INT\_CFG\_3** (register address 0x57) to 0x8006. - b) If there are multiple devices on the GSPI chain, host must reconfigure unit address of each device that was reset. See Section 4.10.9 for further information on unit addressing. - c) Host sets custom application specific settings. - d) Normal operation begins. Figure 4-39: Host Initiated Device Reset Timing Sequence. ### 5. Register Map The host interface on the GS3590 provides users complete control of key features such as GPIO configuration, PLL loop bandwidth settings, re-time parameters, carrier detection, cable equalization, bypass modes, output swing controls, mute functions, pre-emphasis control and many others. It also includes a wide selection of Status Registers which allow the user to read back several key metrics of information from the GS3590 to add more flexibility to their designs. Section 5.1 to Section 5.3 cover each Control and Status Register in detail. ### **5.1 Control Registers** **Table 5-1: Control Registers** | GSPI<br>Address <sub>h</sub> | Register Name | R/W | |------------------------------|------------------------|-----| | 0 | CONTROL_REG | RW | | 1 | DEVICE_ID | RO | | 2 | RSVD | RW | | 7F | CONTROL_ RESET | RW | | 3 | CONTROL_ SLEEP | RW | | 4 | MISC_CNTRL | RW | | 5 | MISC_CFG | RW | | 6 | RATE_DETECT_MODE | RW | | 7 | RATE_DETECT_CFG | RW | | CDR Configu | ıration | | | 8 | RSVD | RW | | 9 | FACTORY_CDR_PARAMETERS | RW | | 0A | RSVD | RW | | OB | PLL_LOOP_BANDWIDTH_1 | RW | | 0C | PLL_LOOP_BANDWIDTH_2 | RW | | 0D to 0F | RSVD | RW | | GPIO Config | uration | | | 10 | GPIO0_CFG | RW | | 11 | GPIO1_CFG | RW | | 12 | GPIO2_CFG | RW | **Table 5-1: Control Registers (Continued)** | GSPI<br>Address <sub>h</sub> | Register Name | R/W | |------------------------------|--------------------------|-----| | 13 | GPIO3_CFG | RW | | Equalizer Co | nfiguration | | | 14 | INPUT_SELECT_CTRL | RW | | 15 | CARR_DET_CFG | RW | | 16 | SQUELCH_PARAMETERS | RW | | 17 | CABLE_EQ_BYPASS_MODE | RW | | 18 | INPUT_LAUNCH_SWING_CFG | RW | | 19 to 1D | RSVD | RW | | 1E | TREQ0_INPUT_BOOST | RW | | 1F | TREQ0_CD_ HYSTERESIS | RW | | 20 | CD_FILTER_ DELAYS_0 | RW | | 21 | CD_FILTER_ DELAYS_1 | RW | | 22 | CD_FILTER_ DELAYS_2 | RW | | 23 to 25 | RSVD | RW | | Output Conf | iguration | | | 26 to 27 | RSVD | RW | | 28 | OUTPUT_PARAM_TD_SD_0 | RW | | 29 | OUTPUT_PARAM_TD_SD_1 | RW | | 2A | OUTPUT_PARAM_CD_SD_2 | RW | | 2B | OUTPUT_PARAM_CD_SD_3 | RW | | 2C | OUTPUT_PARAM_TD_HD_0 | RW | | 2D | OUTPUT_PARAM_TD_HD_1 | RW | | 2E | OUTPUT_PARAM_CD_HD_2 | RW | | 2F | OUTPUT_PARAM_CD_HD_3 | RW | | 30 | OUTPUT_PARAM_TD_3G_0 | RW | | 31 | OUTPUT_PARAM_TD_3G_1 | RW | | 32 | OUTPUT_PARAM_CD_BYPASS_2 | RW | | 33 | OUTPUT_PARAM_CD_BYPASS_3 | RW | | 34 to 37 | RSVD | RW | | 38 | OUTPUT_PARAM_TD_BYPASS_0 | RW | | 39 | OUTPUT_PARAM_TD_BYPASS_1 | RW | | | | | **Table 5-1: Control Registers (Continued)** | GSPI<br>Address <sub>h</sub> | Register Name | R/W | |------------------------------|--------------------------------------------|---------| | 3A to 40 | RSVD | RW | | 41 | OUTPUT_PARAM_MUTE_1 | RW | | 42 to 47 | RSVD | RW | | Output Cont | rol | | | 48 | OUTPUT_SIG_SELECT | RW | | 49 | CONTROL_OUTPUT_MUTE | RW | | 4A | CONTROL_OUTPUT_DISABLE | RW | | 4B | CONTROL_OUTPUT_SLEW | RW | | 4C | CONTROL_RETIMER_BYPASS | RW | | 4D | CONTROL_BALANCED_MODE | RW | | 4E to 4F | RSVD | RW | | Test Function | ns | | | 50 | PRBS_ CHK_CFG | RW | | 51 | PRBS_CHK_CTRL | RW | | 52 | PRBS_GEN_ CTRL | RW | | 53 | RSVD | RW | | 54 | EYE_MON_INT_CFG_0 | RW | | 55 | EYE_MON_INT_CFG_1 | RW | | 56 | EYE_MON_INT_CFG_2 | RW | | 57 | EYE_MON_INT_CFG_3 | RW | | 58 to 59 | RSVD | RW | | 5A | EYE_MON_ SCAN_CTRL_0 | RW | | 5B | EYE_MON_ SCAN_CTRL_1 | RW | | 5C | EYE_MON_ SCAN_CTRL_2 | RW | | 5D | EYE_MON_ SCAN_CTRL_3 | RW | | 5E to 5F | RSVD | RW | | Internal Only | y Configuration (Do not write to these reg | isters) | | 60 to 7E | RSVD | _ | ## **5.2 Status Registers** **Table 5-2: Status Registers** | GSPI<br>Address <sub>h</sub> | Register Name | R/W | |------------------------------|----------------------------|-----| | 80 | RSVD | RW | | 81 | VERSION_0 | RO | | 82 | VERSION_1 | RO | | 83 | VERSION_2 | RO | | 84 | STICKY_COUNTS_0 | RO | | 85 | STICKY_COUNTS_1 | RO | | 86 | CURRENT_STATUS_0 | RO | | 87 | CURRENT_STATUS_1 | RO | | 88 | EQ_GAIN_IND | RO | | 89 | PRBS_ CHK_ERR_CNT | RO | | 8A | PRBS_ CHK_STATUS | RO | | 8B | EYE_MON_ SCAN_ SIZE_OUTPUT | RO | | 8C | EYE_MON_ SHAPE_ OUTPUT_0 | RO | | 8D | EYE_MON_SHAPE_OUTPUT_1 | RO | | 8E | EYE_MON_ SHAPE_ OUTPUT_2 | RO | | 8F | EYE_MON_ SHAPE_ OUTPUT_3 | RO | | 90 | EYE_MON_ STATUS | RO | | 91 to BF | RSVD | RW | # **5.3 Register Descriptions** ### **5.3.1 Control Register Descriptions** **Table 5-3: Control Register Descriptions** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------|-----------------------------|--------------|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15 | RW | 0 | Reserved — do not modify. | | | CONTROL_ | GSPI_LINK_DISABLE | 14 | RW | 0 | 0 = Enable loop-through. SDIN pin is<br>looped through to the SDOUT pin<br>1 = Disable loop-through. Data<br>appearing at SDIN does not appear at<br>SDOUT, and SDOUT pin is HIGH | | 0 | REG | GSPI_BUS_THROUGH_<br>ENABLE | 13 | RW | 0 | 0 = Disable bus-through mode<br>1 = Enable bus-through mode | | | | RSVD | 12:5 | RW | 0 | Reserved — do not modify. | | | | DEV_UNIT_ADDRESS | 4:0 | RW | 0 | Device address programmed by application. See Section 4.10.9 for further information. | | 1 | DEVICE_ID | DEVICE_VERSION | 15:0 | RO | _ | This register contains the device's identification, including revision. Contact the local technical sales representative for details. | | 2 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved— do not modify. | | 7F | CONTROL_<br>RESET | RESET_CONTROL | 15:0 | R/W | DD00 | Device Reset, Reverts all internal logic and register values to defaults. Write Values: AA00 <sub>h</sub> = Asserts device reset DD00 <sub>h</sub> = De-assert device reset AD00 <sub>h</sub> = Assert/de-assert device reset in a single write Read Values: AA00 <sub>h</sub> = User-initiated reset is asserted DD00 <sub>h</sub> = User-initiated reset is de-asserted See Section 4.10.13 for further information. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------|-------------------------------------|--------------|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:2 | R/W | 0 | Reserved—do not modify. | | | | CTRL_MANUAL_SLEEP | 1 | R/W | 0 | Sleep manual mode control: 0 = Never Sleep 1 = Always Sleep Controls sleep mode when auto sleep (CTRL_AUTO_SLEEP) is disabled. | | 3 | CONTROL_<br>SLEEP | CTRL_AUTO_SLEEP | 0 | R/W | 1 | Sleep auto mode control: 0 = Disable auto sleep mode 1 = Enable auto sleep mode If CTRL_AUTO_SLEEP = 0 (manual sleep mode), then CTRL_MANUAL_SLEEP controls sleep. If CTRL_AUTO_SLEEP = 1 (auto sleep mode), sleep is automatically entered on loss of signal. | | | | RSVD | 15:1 | R/W | 0 | Reserved—do not modify. | | 4 | 4 MISC_CNTRL | CTRL_CLEAR_COUNTS | 0 | R/W | 0 | Clear sticky counts control register. 0 = no action 1 = clear sticky counts. Part of a four way handshake with STAT_CLEAR_COUNTS_STATUS. See Section 4.10.11 for more details on implementing the four way handshake for this operation. | | | | RSVD | 15:5 | R/W | 0 | Reserved—do not modify. | | 5 | MISC_CFG | CFG_TRDR_MUTE_<br>WHEN_CABLE_DRIVER | 4 | R/W | 0 | Controls whether Trace Driver (DDO) is muted or disabled when GS3590 bi-directional part is in Cable Driver Mode and CTRL_LOOPBACK_ENA = 0: 0 = Disable (power-down) 1 = Mute | | | | CFG_SLEEP_OUTPUT1_<br>MUTE | 3 | R/W | 0 | Controls whether Trace Driver (DDO) is<br>muted or disabled (powered-down)<br>during sleep:<br>0 = Disable (power-down) output<br>during sleep<br>1 = mute output during sleep | | | | RSVD | 2:0 | R/W | 1 | Reserved—do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------|------------------------------|--------------|--------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:12 | R/W | 3 | Reserved—do not modify. | | | | | | | | 3G auto rate detection enable: | | | | CFG_RATE_ENA_3G | 11 | R/W | 1 | 0 = Disable rate<br>1 = Enable rate | | | | | | | | <b>Note</b> : This parameter is only applicable to the trace equalizer input (DDI). | | | | | | | | HD auto rate detection enable: | | | | CEC DATE ENA LID | 10 | D 044 | 4 | 0 = Disable rate | | | | CFG_RATE_ENA_HD | 10 | R/W | 1 | 1 = Enable rate <b>Note</b> : This parameter is only applicable | | | | | | | | to the trace equalizer input (DDI). | | | | | | | | SD auto rate detection enable: | | | | CFG_RATE_ENA_SD | 9 | R/W | 1 | 0 = Disable rate<br>1 = Enable rate | | | | G. G | | 11/ VV | | Note: This parameter is only applicable | | | | | | | | to the trace equalizer input (DDI). | | | | | | | | MADI auto rate detection enable: | | | | CFG_RATE_ENA_MADI | 8 | R/W | 0 | 0 = Disable rate<br>1 = Enable rate | | | RATE_ | Cr d_intre_entre | O | 10 ** | Ü | Note: This parameter is only applicable | | 6 | DETECT_<br>MODE | | | | | to the trace equalizer input (DDI). | | | | RSVD | 7:5 | R/W | 0 | Reserved—do not modify. | | | | | | | | Manual rate selection. The CDR will only lock to the selected rate if CFG_AUTO_RATE_DETECT_ENA = 0: | | | | | | | | 0 = < MADI (only applicable in Cable Equalizer Mode) 1 = MADI | | | | CFG_MANUAL_RATE | 4:1 | R/W | 0 | 2 = SD | | | | | | | | 3 = HD<br>4 = 3G | | | | | | | | 5 = Reserved—do not modify | | | | | | | | 6 = Reserved—do not modify 7 = Reserved—do not modify | | | | | | | | Set or disable auto rate detection mode. | | | | | | | | 0 = Disable auto rate detection<br>1 = Enable auto rate detection | | | | CFG_AUTO_RATE_<br>DETECT_ENA | 0 | R/W | 1 | When automatic rate detection is disabled, the rate is set by CFG_MANUAL_RATE. | | | | 22.23. <u>2</u> | | | | <b>Note</b> : If using manual rate selection while in cable driver mode, the host should set CFG_MANUAL_RATE to 1 through 7 first, then set CFG_AUTO_RATE_ENA = 0. | | | | | | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------------------|--------------------------------|--------------|----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:5 | R/W | 0 | Reserved—do not modify. | | | | CFG_RD_SD_MADI_<br>THRESHOLD | 4 | R/W | 0 | Select data rate threshold between SD and MADI: 0 = 181Mb/s 1 = 198Mb/s | | | | | | | | <b>Note</b> : This parameter is only applicable to the cable equalizer input (SDIO). | | 7 | RATE_<br>DETECT_CFG | CFG_RD_MADI_<br>LTMADI_DATADIV | 3:2 | R/W | 0 | CFG_RD_SD_MADI_THRESHOLD and CFG_RD_MADI_LTMADI_DATADIV (bit slice [3:0]) determines the rate detection threshold between MADI and <madi (default)="" 0x0="53Mb/s" 0x1,="" 0x2="32Mb/s" 0x3="79Mb/s" 0x4,="" 0x5,="" 0x6="63Mb/s" 0x7,="" 0x8,="" 0x9="48Mb/s" 0xa="95Mb/s" 0xb,="" 0xc="111Mb/s" 0xd,="" 0xe="Reserved—do" and="" applicable<="" are="" available:="" following="" is="" not="" note:="" only="" parameter="" rates.="" settings="" td="" the="" this="" threshold="" use=""></madi> | | | | | | | | to the cable equalizer input (SDIO). | | | | CFG_RD_MADI_<br>LTMADI_CLKDIV | 1:0 | R/W | 3 | See CFG_RD_MADI_ LTMADI_DATADIV. <b>Note</b> : This parameter is only applicable to the cable equalizer input (SDIO). | | | | C | DR Confi | guration | 1 | | | 8 | RSVD | RSVD | 15:0 | R/W | 3 | Reserved—do not modify. | | | | RSVD | 15:2 | R/W | 1C | Reserved—do not modify. | | 9 | FACTORY_<br>CDR_<br>PARAMETERS | CFG_MIN_LBW | 1 | R/W | 1 | To maximize loop bandwidth of PLL and consequently IJT of CDR, set this parameter to 0. | | | | RSVD | 0 | R/W | 0 | Reserved—do not modify. | | 0A | | RSVD | 15:0 | R/W | 808 | Reserved—do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------------|------------------|--------------|------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | | | | | Configure 2.97Gb/s (3G) PLL loop<br>bandwidth in terms of ratio to nominal<br>loop bandwidth 'x' (see Table 2-3). | | | | | | | | 2.97Gb/s (3G) loop bandwidth setting: | | OB | PLL_LOOP_<br>BANDWIDTH_<br>1 | CFG_PLL_LBW_3G | 12:8 | R/W | 8 | 0x00 = Reserved—do not use<br>0x01 = 0.0625x<br>0x02 = 0.125x<br>0x03 = 0.1875x<br>0x04 = 0.25x<br>0x05 = 0.3125x<br>0x06 = 0.375x<br>0x07 = 0.4375x<br>0x08 = 0.5x<br>0x09 = 0.5625x<br>0x0A = 0.625x<br>0x0B = 0.6875x<br>0x0C = 0.75x<br>0x0D = 0.8125x<br>0x0E = 0.875x<br>0x0F = 0.9375x<br>0x10 to 0x1B = Reserved - do not use<br>0x1C = 1.0x (nominal) | | | | | | | | 0x1D = 1.0625x<br>0x1E = 1.125x<br>0x1F = 1.1875x | | | | RSVD | 7:5 | R/W | 0 | Reserved—do not modify. | | | | CFG_PLL_LBW_HD | 4:0 | R/W | 8 | Configure 1.485Gb/s (HD) PLL loop<br>bandwidth in terms of ratio to nominal<br>loop bandwidth 'x' (see Table 2-3).<br>See CFG_PLL_LBW_3G parameter for<br>available settings. | | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | CFG_PLL_LBW_SD | 12:8 | R/W | 1C | Configure 270Mb/s (SD) PLL loop<br>bandwidth in terms of ratio to nominal<br>loop bandwidth 'x' (see Table 2-3).<br>See CFG_PLL_LBW_3G parameter for | | 0C | PLL_LOOP_<br>BANDWIDTH_<br>2 | DCVD | 7.5 | D/M/ | 0 | available settings. | | | 2 | CFG_PLL_LBW_MADI | 7:5<br>4:0 | R/W | 8 | Reserved—do not modify. Configure 125Mb/s (MADI) PLL loop bandwidth in terms of ratio to nominal loop bandwidth 'x' (see Table 2-3). See CFG_PLL_LBW_3G parameter for available settings. | | 0D to 0F | RSVD | RSVD | 15:0 | R/W | 0 | Reserved—do not modify. | | | | | | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------|--------------------------|--------------|---------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | | | G | PIO Confi | guratio | n | | | | | RSVD | 15:9 | R/W | 0 | Reserved—do not modify. | | 10 | GPIO0_CFG | CFG_GPIO0_<br>OUTPUT_ENA | 8 | R/W | 1 | GPIO0 buffer mode control. 0 = GPIO pin is configured as an input (tri-stated / high impedance) 1 = GPIO pin is configured as an output | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------------|--------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | Function select for GPIO0 pin. | | | | | | | | GPIO0 output functions: | | | | | | | | 0x00 = Output driven LOW 0x01 = Output driven HIGH 0x02 = PLL lock status (HIGH—PLL locked) 0x03 to 0x7F = Reserved—do not use 0x80 = LOS—equivalent to inverse of STAT_PRI_CD for trace equalizer input (DDI) and STAT_SEC_CD for cable equalizer input (SDIO) 0x81 = Carrier detect status of the selected input (STAT_PRI_CD for trace equalizer input (DDI) and STAT_SEC_CD for cable equalizer input (SDIO)) 0x82 = Sleep mode status (HIGH—Device in sleep mode) 0x83 = HIGH for SD, LOW for all other rates 0x84 = Rate detected [0] | | | | | | | | 0x85 = Rate detected [1]<br>0x86 = Rate detected [2] | | 10<br>(Continued) | GPIO0_CFG<br>(Continued) | CFG_GPIO0_FUNCTION | 7:0 | R/W | 80 | Note: To have full rate range using the GPIO rate detect function, one GPIO pin must be used for each Rate Detect bit [2:0]. Please see Table 4-3: Detected Data Rates for the indication values. | | | | | | | | 0x87 to 0xFF = Reserved—do not use | | | | | | | | GPIO0 input functions: 0x00 to 0x80 = Reserved—do not use 0x81 = SDIO disable control (HIGH—disable) 0x82 = DDO disable control (HIGH— disable) 0x83 = Reserved—do not modify 0x84 = Cable equalizer bypass enable (HIGH — Bypass enabled), Cable equalizer input (SDIO) only. 0x85 = Retimer bypass enable (HIGH—Bypass enabled) 0x86 = Sleep control (HIGH—Sleep) 0x87 = Cable Driver / Equalizer mode selection (HIGH = Cable Driver Mode, DDI as input / LOW = Cable Equalizer Mode, SDIO as input). 0x88 to 0xFF = Reserved—do not use | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------|--------------------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:9 | R/W | 0 | Reserved—do not modify. | | 11 GPIO1_CF | GPIO1_CFG | CFG_GPIO1_OUTPUT_<br>ENA | 8 | R/W | 1 | GPIO1 buffer mode control. See GPIO0_CFG: CFG_GPIO0_OUTPUT_ENA parameter for description and available settings. Default mode: Output | | | | CFG_GPIO1_FUNCTION | 7:0 | R/W | 2 | Function select for GPIO1 pin. See GPIO0_CFG: CFG_GPIO0_FUNCTION parameter for description and available settings. Default Function: 0x02 = PLL lock status | | | | RSVD | 15:9 | R/W | 0 | Reserved—do not modify. | | 12 | GPIO2_CFG | CFG_GPIO2_OUTPUT_<br>ENA | 8 | R/W | 0 | GPIO2 buffer mode control. See GPIO0_CFG: CFG_GPIO0_OUTPUT_ENA parameter for description and available settings. Default mode: Input | | | | CFG_GPIO2_FUNCTION | 7:0 | R/W | 86 | Function select for GPIO2 pin. See GPIO0_CFG: CFG_GPIO0_FUNCTION parameter for description and available settings. Default Function: 0x86 = Sleep control | | | | RSVD | 15:9 | R/W | 0 | Reserved—do not modify. | | 13 | GPIO3_CFG | CFG_GPIO3_OUTPUT_<br>ENA | 8 | R/W | 0 | GPIO3 buffer mode control. See GPIO0_CFG: CFG_GPIO0_OUTPUT_ENA parameter for description and available settings. Default mode: Input | | | | CFG_GPIO3_FUNCTION | 7:0 | R/W | 87 | Function select for GPIO3 pin. See GPIO0_CFG: CFG_GPIO0_FUNCTION parameter for description and available settings. Default Function: 0x87 = Cable Equalizer/Driver mode selection | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | | | | | |-------------------------|-----------------------|-----------------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Equalizer Configuration | | | | | | | | | | | | | | RSVD | 15:11 | R/W | 0 | Reserved—do not modify. | | | | | | | | | | | | Enables trace input (DDI) to trace output (DDO) loopback mode when in cable driver mode. | | | | | | | | CTRL_LOOPBACK_ENA | 10 | R/W | 0 | 0 = Loopback is disabled. The Trace<br>Driver is controlled by CFG_TRDR_<br>MUTE_WHEN_CABLE_DRIVER. | | | | | | | | | | | | 1 = Loopback is enabled. (subject to output state control modes, see Section 4.8.6) | | | | | | | | | | | | <b>Note</b> : This parameter is only applicable to the trace equalizer input (DDI). | | | | | | 14 | INPUT_<br>SELECT_CTRL | RSVD | 9:3 | R/W | 60 | Reserved—do not modify. | | | | | | | JEECT_CINE | | | | | Select bi-directional control method. | | | | | | | | CTRL_DIRECTION_<br>SEL_MODE | 2:1 | R/W | 0 | 0 = pin mode (default mode) 1 = Host Interface Mode 2 = Reserved—do not select 3 = Reserved—do not select The host should configure one of the GPIO pins for input select before selecting mode 0. | | | | | | | | CTRL_DIRECTION_SEL | 0 | R/W | 1 | Selects bidirectional mode when CTRL_DIRECTION_SEL_MODE = 1 (Host Interface mode). | | | | | | | | | | | | 0 = Cable Equalizer Mode<br>1 = Cable Driver Mode | | | | | | | | RSVD | 15:1 | R/W | 0 | Reserved—do not modify. | | | | | | 15 | CARR_<br>DET_CFG | CFG_SEC_CD_INCL_ | 0 | R/W | 0 | Enable or disable squelch control conditions for deriving secondary carrier detection (LOS) status for Cable Equalizer mode. | | | | | | | | CLI_SQUELCH | | | | <ul><li>0 = Ignore CLI squelch</li><li>1 = Take into account CLI squelch</li><li>Note: This parameter is only applicable to the cable equalizer input (SDIO).</li></ul> | | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------------------|-----------------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15 | R/W | 0 | Reserved—do not modify. | | 16 | SQUELCH_<br>PARAMETERS | CFG_CLI_SQUELCH_<br>THRESHOLD | 14:8 | R/W | 40 | Set the input signal squelch threshold. Range = 0 to 64 <sub>d</sub> (64 <sub>d</sub> is max cable reach determined for specific rate, cable type, and launch swing compensation). <b>Note</b> : This parameter is only applicable to the cable equalizer input (SDIO). | | | | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | | CFG_CLI_SQUELCH_<br>HYSTERESIS | 6:0 | R/W | 2 | Set the input signal squelch hysteresis. Range = 1 <sub>d</sub> to 30 <sub>d</sub> <b>Note</b> : This parameter is only applicable to the cable equalizer input (SDIO). | | | | RSVD | 15:2 | R/W | 0 | Reserved—do not modify. | | | | CTRL_CEQ_MANUAL_<br>BYPASS | 1 | R/W | 0 | Controls Cable Equalizer bypass when auto cable equalizer bypass is disabled (CTRL_CEQ_AUTO_BYPASS= 0). 0 = Cable Equalizer never bypassed 1 = Cable Equalizer always bypassed Note: This parameter is only applicable to the cable equalizer input (SDIO). | | 17 | CABLE_EQ_<br>BYPASS_<br>MODE | CTRL_CEQ_AUTO_<br>BYPASS | | R/W | 1 | Auto Cable Equalizer bypass mode control: 0 = Disable auto mode 1 = Enable auto mode When CFG_CEQ_AUTO_BYPASS = 0, CEQ bypass is controlled by CFG_CEQ_BYPASS_MANUAL. Note: This parameter is only applicable to the cable equalizer input (SDIO). | | | | RSVD | 15:7 | R/W | 0 | Reserved—do not modify. | | 18 | INPUT_<br>LAUNCH_<br>SWING_CFG | CFG_CEQ_INPUT_<br>LAUNCH_SWING_<br>COMP | 6:0 | R/W | 50 | Input launch swing compensation setting in units of 10 mV <sub>ppd</sub> Default setting of 80 <sub>d</sub> (0x50) corresponds to 800mV. Default for upstream SMPTE compliant cable drivers operating at 800mv ±10%. <b>Note</b> : This parameter is only applicable to the cable equalizer input (SDIO). | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------------|----------------------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | RSVD | RSVD | 15:0 | R/W | 1 | Reserved—do not modify. | | 1A | RSVD | RSVD | 15:0 | R/W | 0 | Reserved—do not modify. | | 1B | RSVD | RSVD | 15:0 | R/W | 1 | Reserved—do not modify. | | 1C to 1D | RSVD | RSVD | 15:0 | R/W | 0 | Reserved—do not modify. | | | | RSVD | 15:5 | R/W | 0 | Reserved—do not modify. | | 1E | TREQ0_<br>INPUT_BOOST | CFG_TREQ0_BOOST | 4:1 | R/W | 0 | Trace Equalizer input boost setting: 0 = Bypass equalization stage 1 to 8 = 1 to 17dB of insertion loss at 1.485GHz (see Figure 4-2) Bypass is the minimum boost setting; boost 8 is maximum boost setting. Note: This parameter is only applicable to the trace equalizer input (DDI). | | | | CFG_TREQ0_CD_<br>BOOST | 0 | R/W | 0 | Selects boost level applied to trace equalizer input signal for carrier detection function only. 0 = Sets to boost 8 (See Figure 4-2) 1 = Use CFG_TREQ0_BOOST setting Note: This parameter is only applicable to the trace equalizer input (DDI). | | | | RSVD | 15:8 | R/W | 0 | Reserved—do not modify. | | 1F | TREQ0_CD_<br>HYSTERESIS | CFG_TREQ0_CD_<br>ASSERT_THRESH | 7:4 | R/W | 4 | Sets assert threshold for trace equalizer input carrier detect. 0 to 15 <sub>d</sub> , where 0 is minimum threshold and 15 <sub>d</sub> is maximum threshold (see Figure 4-3). Note: This parameter is only applicable to the trace equalizer input (DDI). | | IF | | CFG_TREQ0_CD_DEAS<br>SERT_THRESH | 3:0 | R/W | 3 | Sets de-assert threshold for Trace<br>Equalizer input carrier detect<br>0 to 15 <sub>d</sub> , where 0 is minimum threshold<br>and 15 <sub>d</sub> is maximum threshold (see<br>Figure 4-3).<br><b>Note</b> : This parameter is only applicable<br>to the trace equalizer input (DDI). | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------|--------------------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:8 | R/W | 0 | Reserved—do not modify. | | 20 | CD_FILTER_<br>DELAYS 0 | CFG CD FILTER | | | | Cable Equalizer input carrier detect filter sample window period in clock cycles. Sample window size is this value plus 1 clock cycle. | | | DEE/113_0 | SAMPLE_WIN | 7:0 | R/W | 3 | Valid Range = 0x03 to 0xFF | | | | | | | | See Section 4.2.3 for details. | | | | | | | | <b>Note</b> : This parameter is only applicable to the cable equalizer input (SDIO). | | | CD_FILTER_<br>DELAYS_1 | RSVD | 15:10 | R/W | 0 | Reserved—do not modify. | | | | CFG_CD_FILTER_<br>DEASSERT_CNT | 9:0 | R/W | F | Number of samples for detecting cable equalizer carrier detection de-assertion: | | 21 | | | | | | Valid Range = 0x00 to 0x3FF | | | | | | | | See Section 4.2.3 for details. | | | | | | | | <b>Note</b> : This parameter is only applicable to the cable equalizer input (SDIO). | | | | RSVD | 15:10 | R/W | 0 | Reserved—do not modify. | | | CD_FILTER_ | | | | | Number of samples for detecting cable equalizer carrier detection assertion: | | 22 | DELAYS_2 | CFG_CD_FILTER_ | 9:0 | R/W | 3FF | Valid Range = $0x00$ to $0x3FF$ | | | | ASSERT_CNT | 2.0 | | 2 | See Section 4.2.3 for details. | | | | | | | | <b>Note</b> : This parameter is only applicable to the cable equalizer input (SDIO). | | 23 to 25 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved—do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | | | | | |----------------------|-------------------|------------------------------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Output Configuration | | | | | | | | | | | | 26 to 27 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved—do not modify. | | | | | | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | | | | | | | R/W | 2 | Configure the Trace Driver output (DDO)<br>SD pre-emphasis pulse width.<br>Range: 0 to 15 <sub>d</sub> . | | | | | | | | CFG_OUTPUT1_TD_<br>SD_PREEMPH_WIDTH | 12:8 | | | Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | | | | OUTPUT_ | | | | | <b>Note:</b> By default, the Trace Driver SD settings are applied for all rates (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | | | | | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | | | | | | CFG_OUTPUT1_TD_<br>SD_PREEMPH_<br>PWRDWN | 6 | R/W | 0 | Trace Driver output (DDO) SD<br>Pre-Emphasis Power Down<br>DDO power down control for | | | | | | | | | | | | pre-emphasis driver. | | | | | | 28 | PARAM_TD_<br>SD_0 | | | | | 0 = Pre-emphasis driver powered up<br>(pre-emphasis enabled)<br>1 = Pre-emphasis driver powered down<br>(pre-emphasis disabled) | | | | | | | | | | | | <b>Note:</b> By default, the Trace Driver SD settings are applied for all rates (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | | | | | | | | | Configure the Trace Driver output (DDO) SD pre-emphasis pulse amplitude. | | | | | | | | | | | | Range = $0_d$ to $50_d$ | | | | | | | | CFG_OUTPUT1_TD_<br>SD_PREEMPH_AMPL | 5:0 | R/W | 1 | Adjust the pre-emphasis pulse<br>amplitude to better match the channel<br>loss at Nyquist. | | | | | | | | | | | | <b>Note:</b> By default, the Trace Driver SD settings are applied for all rates (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------------|-----------------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | R/W | 0 | Reserved—do not modify. | | | | | | | 11 | Configure the trace driver output (DDO)<br>SD amplitude. Range: 0 to 40 <sub>d</sub> . | | 29 | OUTPUT_<br>PARAM_ | CFG_OUTPUT1_TD_<br>SD_DRIVER_SWING | 13:8 | R/W | | Adjust the differential Trace Driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> | | | TD_SD_1 | | | | | <b>Note:</b> By default, the Trace Driver SD settings are applied for all rates (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | RSVD | 7:0 | R/W | 70 | Reserved—do not modify. | | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | CFG_OUTPUTO_CD_<br>SD_PREEMPH_<br>WIDTH | 12:8 | R/W | 3 | Configures the MADI/SD rate pre-emphasis pulse width on Cable Driver output (SDIO): Range = $0_d$ to $15_d$ | | | | | | | | Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | 2A | OUTPUT_<br>PARAM_CD_<br>SD_2 | CFG_OUTPUTO_CD_ | | | | Power-down the MADI/SD rate pre-emphasis on Cable Driver output (SDIO): | | | 3U_2 | SD_PREEMPH_<br>PWRDWN | 6 | R/W | 1 | <ul><li>0 = Pre-emphasis driver powered-up<br/>(pre-emphasis enabled)</li><li>1 = Pre-emphasis driver powered-down<br/>(pre-emphasis disabled).</li></ul> | | | | CEC OUTDUTE CO | | | | Configures the MADI/SD rate pre-emphasis amplitude on Cable Driver output (SDIO): | | | | CFG_OUTPUT0_CD_<br>SD_PREEMPH_AMPL | 5:0 | R/W | 0 | Range = $0_d$ to $15_d$ | | | | | | | | Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------------|-------------------------------------|--------------|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | R/W | 0 | Reserved—do not modify. | | | | | | | | Configure the Cable Driver output (SDIO) SD/MADI amplitude in ~25mV <sub>pp</sub> steps: Functional Range = 9 <sub>d</sub> to 31 <sub>d</sub> | | | | | | | | Precision Range = 21 <sub>d</sub> to 27 <sub>d</sub> | | | OLITRUIT | CFG_OUTPUT0_CD_ | | | | Default value = $24_d$ (~800mV <sub>pp</sub> ) | | 2B | OUTPUT_<br>PARAM_CD_<br>SD_3 | SD_DRIVER_<br>SWING | 13:8 | R/W | 18 | Note: In auto slew mode (CTRL_OUTPUTO_AUTO_SLEW=1), the slew rate is determined by the rate at which the CDR is locked. If the CDR is unlocked, the slew will default to Bypass Slew. See Table 2-3 for Rise/Fall Times, and Section 4.8.3 for more details on output driver selection. | | | | RSVD | 7:0 | R/W | A0 | Reserved—do not modify. | | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | CFG_OUTPUT1_TD_<br>HD_PREEMPH_WIDTH | 12:8 | R/W | 2 | Configure the Trace Driver output (DDO) HD pre-emphasis pulse width. | | | | | | | | Range = $0_d$ to $15_d$ | | | | | | | | Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | OUTPUT | | | | | Trace Driver output (DDO) HD pre-emphasis power-down | | 2C | PARAM_<br>TD_HD_0 | CFG_OUTPUT1_TD_<br>HD_PREEMPH_ | 6 | R/W | 0 | Power-down control for pre-emphasis driver. | | | | PWRDWN | Ü | K/ VV | Ü | 0 = Pre-emphasis driver powered-up<br>(pre-emphasis enabled)<br>1 = Pre-emphasis driver powered-down<br>(pre-emphasis disabled) | | | | | | | | Configure the Trace Driver output (DDO)<br>HD pre-emphasis pulse amplitude. | | | | CFG_OUTPUT1_TD_ | 5:0 | R/W | 1 | Range = $0_d$ to $50_d$ | | | | HD_PREEMPH_AMPL | 5.0 | R/W | I | Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------|-------------------------------------|--------------|-------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | R/W | 0 | Reserved—do not modify. | | | | | | | 11 | Configure the Trace Driver output (DDO)<br>HD amplitude. | | 2D | OUTPUT_<br>PARAM | CFG_OUTPUT1_TD_ | 13:8 | R/W | | Range = $0_d$ to $40_d$ | | | TD_HD_1 | HD_DRIVER_SWING | 13.0 | ., | | Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . | | | | RSVD | 7:0 | R/W | 70 | Reserved—do not modify. | | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | CFG_OUTPUT0_CD_<br>HD_PREEMPH_WIDTH | | | | Configure the Cable Driver output (SDIO) HD/3G pre-emphasis pulse width. | | | | | 12:8 | R/W | 9 | Range = $0_d$ to $15_d$ . | | | OUTPUT | | | | | Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | | | | | | Cable Driver output (SDIO) HD/3G pre-emphasis power-down. | | 2E | PARAM_<br>CD_HD_2 | CFG_OUTPUTO_CD_<br>HD_PREEMPH_ | 6 | R/W | 0 | SDIO power-down control for pre-emphasis driver. | | | | PWRDWN | | r/ vv | Ü | 0 = Pre-emphasis driver powered-up<br>(pre-emphasis enabled)<br>1 = Pre-emphasis driver powered-down<br>(pre-emphasis disabled) | | | | CFG_OUTPUTO_CD_<br>HD_PREEMPH_AMPL | | | | Configure the Cable Driver output<br>(SDIO) HD/3G pre-emphasis pulse<br>amplitude. | | | | | 5:0 | R/W | 7 | Range = $0_d$ to $15_d$ | | | | | | | | Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------|-------------------------------------|--------------|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | R/W | 0 | Reserved—do not modify. | | | | | | | | Configure the Cable Driver output (SDIO) HD/3G amplitude in ~20mV <sub>pp</sub> steps. | | | | | | | | Functional Range = $9_d$ to $31_d$ | | | | | | | | Precision Range = 20 <sub>d</sub> to 26 <sub>d</sub> | | | OUTPUT_ | CFG_OUTPUT0_CD_ | | | | Default value = $23_d$ ( $\sim 800 \text{mV}_{pp}$ ) | | 2F | PARAM_<br>CD_HD_3 | HD_DRIVER_SWING | 13:8 | R/W | 17 | Note: In auto slew mode (CTRL_OUTPUTO_AUTO_SLEW=1), the slew rate is determined by the rate at which the CDR is locked. If the CDR is unlocked, the slew will default to Bypass Slew. See Table 2-3 for Rise/Fall Times, and Section 4.8.3 for more details on output driver selection. | | | | RSVD | 7:0 | R/W | 80 | Reserved—do not modify. | | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | CFG_OUTPUT1_TD_<br>3G_PREEMPH_WIDTH | 12:8 | | | Configure the Trace Driver output (DDO)<br>3G pre-emphasis pulse width. | | | | | | R/W | 2 | Range = $0_d$ to $15_d$ | | | | | | | | Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | OUTPUT_ | | | | | Trace Driver output (DDO) 3G<br>pre-emphasis power down | | 30 | PARAM_<br>TD_3G_0 | CFG_OUTPUT1_TD_<br>3G_PREEMPH_ | 6 | R/W | 0 | DDO power-down control for pre-emphasis driver. | | | | PWRDWN | O | r/ vv | U | 0 = Pre-emphasis driver powered-up (pre-emphasis enabled) | | | | | | | | 1 = Pre-emphasis driver powered-down (pre-emphasis disabled) | | | | | | | | Configure the trace driver output (DDO) 3G pre-emphasis pulse amplitude. | | | | CFG_OUTPUT1_TD_ | 5:0 | R/W | 1 | Range = $0_d$ to $50_d$ | | | | 3G_PREEMPH_AMPL | 5:0 | K/VV | I | Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-----------------------|---------------------------------------------|--------------|--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | R/W | 0 | Reserved—do not modify. | | | | | | | | Configure the Trace Driver output (DDO) 3G amplitude. | | 31 | OUTPUT_<br>PARAM | CFG_OUTPUT1_TD_ | 13:8 | R/W | 11 | Range = $0_d$ to $40_d$ | | 31 | TD_3G_1 | 3G_DRIVER_SWING | 13.5 | 11/ VV | 11 | Adjust the differential Trace Driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . | | | | RSVD | 7:0 | R/W | 70 | Reserved—do not modify. | | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | | | | | Configure the Cable Driver output (SDIO) Bypass pre-emphasis pulse width. | | | OUTPUT_ | CFG_OUTPUTO_CD_<br>BYPASS_PREEMPH_<br>WIDTH | 12:8 | | | Range = $0_d$ to $15_d$ | | | | | | R/W | 7 | Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | | | | | Note: In auto slew mode (CTRL_<br>OUTPUTO_AUTO_SLEW = 1), the slew<br>rate is determined by the rate at which<br>the CDR is locked. If the CDR is<br>unlocked, the slew will default to Bypass<br>Slew. See Table 2-3 for Rise/Fall times,<br>and Section 4.8.3 for more details on<br>output driver selection. | | 32 | PARAM_<br>CD_BYPASS_2 | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | CD_0117i33_2 | | | R/W | 0 | Cable Driver output (SDIO) Bypass pre-emphasis power-down SDIO power-down control for pre-emphasis driver. | | | | CFG_OUTPUTO_CD_<br>BYPASS_PREEMPH_ | 6 | | | 0 = Pre-emphasis driver powered-up<br>(pre-emphasis enabled)<br>1 = Pre-emphasis driver powered-down<br>(pre-emphasis disabled) | | | | PWRDWN | ū | | | Note: In auto slew mode (CTRL_<br>OUTPUTO_AUTO_SLEW = 1), the slew<br>rate is determined by the rate at which<br>the CDR is locked. If the CDR is<br>unlocked, the slew will default to Bypass<br>Slew. See Table 2-3 for Rise/Fall times,<br>and Section 4.8.3 for more details on<br>output driver selection. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|--------------------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | Configure the Cable Driver output (SDIO) Bypass pre-emphasis pulse amplitude. | | | | | | | | Range = $0_d$ to $50_d$ | | 32 | OUTPUT_<br>PARAM | CFG_OUTPUTO_CD_ | 5.0 | R/W | В | Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | | (Continued) | CD_BYPASS_2<br>(Continued) | BYPASS_PREEMPH_<br>AMPL | 5:0 | | | Note: In auto slew mode (CTRL_<br>OUTPUT0_AUTO_SLEW = 1), the slew<br>rate is determined by the rate at which<br>the CDR is locked. If the CDR is<br>unlocked, the slew will default to Bypass<br>Slew. See Table 2-3 for Rise/Fall times,<br>and Section 4.8.3 for more details on<br>output driver selection. | | | | RSVD | 15:14 | R/W | 0 | Reserved—do not modify. | | | | CFG_OUTPUTO_CD_<br>BYPASS_DRIVER_<br>SWING | | | 18 | Configure the Cable Driver output (SDIO) Bypass amplitude in ~15mV <sub>pp</sub> steps. | | | | | 13:8 | R/W | | Functional Range = $9_d$ to $31_d$ | | | OLITRUIT | | | | | Default value = $24_d$ (~800mV <sub>pp</sub> ) | | 33 | OUTPUT_<br>PARAM_<br>CD_BYPASS_3 | | | | | Note: In auto slew mode (CTRL_<br>OUTPUT0_AUTO_SLEW = 1), the slew<br>rate is determined by the rate at which<br>the CDR is locked. If the CDR is<br>unlocked, the slew will default to Bypass<br>Slew. See Table 2-3 for Rise/Fall times,<br>and Section 4.8.3 for more details on<br>output driver selection. | | | | RSVD | 7:0 | R/W | 60 | Reserved—do not modify. | | 34 | RSVD | RSVD | 15:0 | R/W | 201 | Reserved—do not modify. | | 35 | RSVD | RSVD | 15:0 | R/W | 1170 | Reserved—do not modify. | | 36 | RSVD | RSVD | 15:0 | R/W | 201 | Reserved—do not modify. | | 37 | RSVD | RSVD | 15:0 | R/W | 1170 | Reserved—do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|----------------------------------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | | | | | Configure the Trace Driver output (DDO)<br>Bypass pre-emphasis pulse width. | | | | | | | | Range = $0_d$ to $15_d$ | | | | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_ | 12:8 | R/W | 2 | Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | WIDTH | | | | <b>Note:</b> When per rate settings are chosen, the Trace Driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | OUTPUT_<br>PARAM_<br>TD_BYPASS_0 | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_<br>PWRDWN | 6 | R/W | 0 | Trace driver output (DDO) Bypass pre-emphasis power-down. DDO power-down control for pre-emphasis driver. | | 38 | | | | | | <ul> <li>0 = Pre-emphasis driver powered-up<br/>(pre-emphasis enabled)</li> <li>1 = Pre-emphasis driver powered-down<br/>(pre-emphasis disabled)</li> </ul> | | | | | | | | <b>Note:</b> When per rate settings are chosen, the Trace Driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | | | | | Configure the Trace Driver output (DDO)<br>Bypass pre-emphasis pulse amplitude.<br>Range: 0 to 50 <sub>d</sub> . | | | | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_<br>AMPL | 5:0 | R/W | 1 | Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | | | | | | | | <b>Note:</b> When per rate settings are chosen, the Trace Driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|-----------------------------------|--------------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | R/W | 0 | Reserved—do not modify. | | | | | | | | Configure the Trace Driver output (DDO)<br>Bypass amplitude.<br>Range = $0_d$ to $40_d$ | | 39 | OUTPUT_<br>PARAM_<br>TD_BYPASS_1 | CFG_OUTPUT1_TD_<br>BYPASS_DRIVER_ | 13:8 | R/W | 11 | Adjust the differential Trace Driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . | | | 10_011 A33_1 | SWING | | | | <b>Note:</b> When per rate settings are chosen, the Trace Driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | RSVD | 7:0 | R/W | 70 | Reserved—do not modify. | | 3A | RSVD | RSVD | 15:0 | R/W | 201 | Reserved—do not modify. | | 3B | RSVD | RSVD | 15:0 | R/W | 1170 | Reserved—do not modify. | | 3C | RSVD | RSVD | 15:0 | R/W | 342 | Reserved—do not modify. | | 3D | RSVD | RSVD | 15:0 | R/W | 1C90 | Reserved—do not modify. | | 3E | RSVD | RSVD | 15:0 | R/W | 342 | Reserved—do not modify. | | 3F | RSVD | RSVD | 15:0 | R/W | 1C90 | Reserved—do not modify. | | 40 | RSVD | RSVD | 15:0 | R/W | 340 | Reserved—do not modify. | | | | RSVD | 15:14 | R/W | 0 | Reserved—do not modify. | | 41 | OUTPUT_<br>PARAM_<br>MUTE_1 | CFG_OUTPUT1_MUTE_<br>DRIVER_SWING | 13:8 | R/W | 8 | Controls the output mute differential latch voltage. Default is $8=\sim200\text{mV}_{\text{diff}}$ . Increasing the setting may be required for noisy environment, but mute power increases proportionally to mute differential latch voltage. Range = $0_d$ to $63_d$ | | | | | | | | <b>Note</b> : This parameter is only applicable to the trace driver output (DDO). | | | | RSVD | 7:0 | R/W | 50 | Reserved—do not modify. | | 42 | RSVD | RSVD | 15:0 | R/W | 340 | Reserved—do not modify. | | 43 | RSVD | RSVD | 15:0 | R/W | 850 | Reserved—do not modify. | | 44 | RSVD | RSVD | 15:0 | R/W | 342 | Reserved—do not modify. | | 45 | RSVD | RSVD | 15:0 | R/W | 1C90 | Reserved—do not modify. | | 46 | RSVD | RSVD | 15:0 | R/W | 342 | Reserved—do not modify. | | 47 | RSVD | RSVD | 15:0 | R/W | 1C90 | Reserved—do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|---------------------|---------------------------------------------------|--------------|--------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Output C | ontrol | | | | | | RSVD | 15:4 | R/W | 10 | Reserved - do not modify. | | | | CTRL_OUTPUTO_<br>DATA_INVERT | 3 | R/W | 0 | Controls optional signal polarity inversion on SDIO when data is selected (CTRL_OUTPUTO_SIGNAL_SEL = 0). | | | | CTRL_OUTPUT1_<br>DATA_INVERT | 2 | R/W | 0 | Controls optional signal polarity inversion on DDO when data is selected (CTRL_OUTPUT1_SIGNAL_SEL = 0). | | 48 | OUTPUT_ | | | | | SDIO data vs PRBS select: | | 10 | SIG_SELECT | CTRL_OUTPUTO_ | | | | 0 = Data | | | | SIGNAL_SEL | 1 | R/W | 0 | 1 = PRBS Generator output (PRBS7 or<br>divided version of PRBS Generator<br>clock) | | | | CTRL_OUTPUT1_<br>SIGNAL_SEL | 0 | R/W | 0 | DDO data vs PRBS select: 0 = Data 1 = PRBS Generator output (PRBS7 or divided version of PRBS Generator clock) | | | | RSVD | 15:6 | R/W | 0 | Reserved—do not modify. | | | | CTRL_OUTPUT1_<br>AUTO_MUTE_DURING_<br>RATE_SEARCH | 5 | R/W | | Selects if device is auto muted during rate search, based on loss of lock at the input in cable equalizer mode. | | | | | | | 0 | 1= Mutes DDO when CDR is not locked to the applied signal. | | | | | | | | 0= Device does not auto mute. | | | | | | | | <b>Note</b> : If passing non-standard rates through the device or using the PRBS generator, set this parameter to 0. | | 49 | CONTROL_<br>OUTPUT_ | | | | | Selects if device is auto muted during rate search, based on loss of lock at the input in cable driver mode. | | | MUTE | CTRL_OUTPUTO_<br>AUTO_MUTE_DURING_<br>RATE_SEARCH | 4 | R/W | 0 | <ul> <li>1= Mutes SDIO when CDR is not locked to the applied signal.</li> <li>0= Device does not auto mute.</li> <li>Note: If passing non-standard rates through the device or using the PRBS</li> </ul> | | | | | | | | generator, set this parameter to 0. | | | | | | | | Force manual mute mode for DDO. | | | | CTRL_OUTPUT1_<br>MANUAL_MUTE | 2 | D/M | ^ | 0 = Unmute<br>1 = Mute | | | | | 3 | R/W | 0 | Controls mute for DDO when auto mute (CTRL_OUTPUT1_AUTO_MUTE) is disabled. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------|---------------------------------|--------------|-------|-----------------------------|----------------------------------------------------------------------------------------------| | | | | | | | Select automatic or manual mute control for DD0. | | | | CTRL_OUTPUT1_<br>AUTO_MUTE | 2 | R/W | 1 | 0 = Disable auto mute mode<br>1 = Enable auto mute mode | | 49 | CONTROL_ | AUTO_MUTE | | | | If CTRL_OUTPUT1_AUTO_MUTE = 0, then CTRL_OUTPUT1_MANUAL_MUTE controls mute for DDO. | | (Continued) | OUTPUT_<br>MUTE | CTPL OUTPLITO | | | | Force manual mute mode for SDIO. | | | (Continued) | CTRL_OUTPUTO_<br>MANUAL_MUTE | 1 | R/W | 0 | Same settings description as CTRL_OUTPUT1_ MANUAL_MUTE. | | | | CTRL_OUTPUTO_ | 0 | D/M/ | 1 | Select automatic or manual mute control for SDIO | | | | AUTO_MUTE | 0 | R/W | ı | Same settings description as CTRL_OUTPUT1_ AUTO_MUTE. | | | | RSVD | 15:4 | R/W | 0 | Reserved—do not modify. | | | | CTRL_OUTPUT1_<br>MANUAL_DISABLE | 3 | R/W | | Force manual disable mode for DDO. | | | | | | | 0 | 0 = Enable output driver<br>1 = Disable (power-down) output driver. | | | | | | | · · | Controls disable for DDO when auto mute (CTRL_OUTPUT1_AUTO_DISABLE) is disabled. | | | | | | | | Select automatic or manual disable control for DD0. | | 4A | CONTROL_<br>OUTPUT | CTRL_OUTPUT1_ | 2 | R/W | 0 | 0 = Disable auto disable mode<br>1 = Enable auto disable mode | | "" | DISABLE | AUTO_DISABLE | - | r/ vv | v | If CTRL_OUTPUT1_AUTO_DISABLE = 0, then CTRL_OUTPUT1_MANUAL_DISABLE controls disable for DDO. | | | | CTRL_OUTPUT0_ | | | | Force manual disable mode for SDIO. | | | | MANUAL_DISABLE | 1 | R/W | 0 | Same settings description as CTRL_OUTPUT1_ MANUAL_DISABLE. | | | | CTRL_OUTPUT0_ | 0 | D/M/ | 0 | Select automatic or manual disable control for SDIO. | | | | AUTO_DISABLE | 0 | R/W | 0 | Same settings description as CTRL_OUTPUT1_ AUTO_DISABLE. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|---------------------|------------------------------|--------------|------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved—do not modify. | | | | | | | | Controls whether common or per rate trace driver output (DDO) settings are used: | | | | CTRL_OUTPUT1_ | 12 | R/W | | <pre>0 = Common trace driver settings: CFG_OUTPUT1_TD_SD_* settings are used for all rates</pre> | | | | TRDR_PER_RATE | 12 | r/ W | 0 | 1 = Per rate trace driver settings:<br>CFG_OUTPUT1_TD_ <rate>_* are used<br/>when CDR is locked to <rate> (See<br/>Table 2-3).</rate></rate> | | | | | | | | <b>Note</b> : CFG_OUTPUT1_TD_BYPASS_* are used when CDR is not locked. | | | | RSVD | 11:3 | R/W | A0 | Reserved—do not modify. | | 4B | CONTROL_<br>OUTPUT_ | CTRL_OUTPUTO_<br>MANUAL_SLEW | | R/W | 2 | Selects slew rate for SDIO when auto slew rate is disabled. | | | SLEW | | 2:1 | | | 0 = SD/MADI slew<br>1 = HD/3G slew<br>2 = Bypass | | | | | | | | Selects between auto or manual slew rate selection for SDIO. | | | | | | | | <ul><li>0 = Disable auto slew rate selection</li><li>1 = Enable auto slew rate selection</li></ul> | | | | CTRL_OUTPUTO_<br>AUTO_SLEW | 0 | R/W | 1 | Note: In auto slew mode (CTRL_<br>OUTPUTO_AUTO_SLEW = 1), the slew<br>rate is determined by the rate at which<br>the CDR is locked. If the CDR is<br>unlocked, the slew will default to Bypass<br>Slew. See Table 2-3 for Rise/Fall times,<br>and Section 4.8.3 for more details on<br>output driver selection. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|--------------------------------------------|--------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:4 | R/W | 0 | Reserved—do not modify. | | | | CTRL_OUTPUT1_<br>RETIMER_MANUAL_<br>BYPASS | 3 | R/W | 0 | Controls retimer bypass for DDO when auto mode is disabled. 0 = Disable retimer bypass 1 = Enable retimer bypass | | 4C | CONTROL_<br>RETIMER_<br>BYPASS | CTRL_OUTPUT1_<br>RETIMER_AUTO_<br>BYPASS | 2 | R/W | 1 | Selects between auto and manual control of retimer bypass for DDO. 0 = Disable auto mode 1 = Enable auto mode | | | BITAG | CTRL_OUTPUTO_<br>RETIMER_MANUAL_<br>BYPASS | 1 | R/W | 0 | Controls retimer bypass for SDIO when auto mode is disabled. 0 = Disable retimer bypass 1 = Enable retimer bypass | | | | CTRL_OUTPUTO_<br>RETIMER_AUTO_<br>BYPASS | 0 | R/W | 1 | Selects between auto and manual control of retimer bypass for SDIO. 0 = Disable auto mode 1 = Enable auto mode | | | | RSVD | 15:1 | R/W | 0 | Reserved—do not modify. | | 4D | CONTROL_<br>4D BALANCED_<br>MODE | CTRL_OUTPUT0_<br>BALANCED | 0 | R/W | 0 | Enable or disable balanced mode on SDIO for powered output return loss measurement. 0 = Disable 1 = Enable | | 4E to 4F | RSVD | RSVD | 15:0 | R/W | 0 | Reserved—do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | | | |----------------------|------------------|----------------|--------------|-----|-----------------------------|-------------|--|--| | | Test Functions | | | | | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------|----------------------------------|--------------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15 | R/W | 0 | Reserved—do not modify. | | | | CFG_PRBS_CHECK_<br>PHASEADJUST | 14:13 | R/W | 0 | Adjusts the phase of the clock to the PRBS Checker. Values are: 0 = 0° 1 = 90° 2 = 180° 3 = 270° Note: A setting of 0° is ideal for most applications. Adjustment is not | | | | | | | | expected. | | 50 | PRBS_ | CFG_PRBS_CHECK_<br>INVERT | 12 | R/W | 0 | Optionally inverts the retimed data at the input to the PRBS Checker: 0 = no inversion 1 = data inverted | | 50 | CHK_CFG | | | | | Selects pre-divider for PRBS check measurement timer: | | | | CFG_PRBS_CHECK_<br>PREDIVIDER | 11:8 | R/W | 0 | measurement timer:<br>0 = 4<br>1 = 8<br>2 = 16<br>3 = 32<br>4 = 64<br>5 = 128<br>6 = 256<br>7 = 512<br>8 = 1024<br>9 = 2048 | | | | CFG_PRBS_CHECK_<br>MEAS_TIME | 7:0 | R/W | 3 | Selects PRBS check measurement interval for timed measurements. See Section 4.5.1 for more details. | | | | RSVD | 15:9 | R/W | 0 | Reserved—do not modify. | | | | CTRL_PRBS_CHECK_<br>TIMED_CONT_B | 8 | R/W | 0 | 0 = Selects continuous PRBS check<br>mode<br>1 = Selects timed PRBS check mode | | | | RSVD | 7:1 | R/W | 0 | Reserved—do not modify. | | 51 | PRBS_CHK_<br>CTRL | CTRL_PRBS_CHECK_<br>START | 0 | R/W | 0 | Set to 1 by host to start a timed operation. Set to 0 by host after completion or abort of the operation (by the device due to LOL) to tell the device that PRBS result has been read by the host. See Section 4.5 PRBS Checker for more details on PRBS checker function. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------|---------------------------------|--------------|-------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:10 | R/W | 0 | Reserved—do not modify. | | | | | | R/W 0 | R/W 0 | Selects whether the PRBS generator is enabled or not: 0 = PRBS Generator disabled 1 = PRBS Generator enabled | | | | CTRL_PRBS_GEN_<br>ENABLE | 9 | | | <b>Note:</b> enabling the PRBS Generator does not automatically override other device modes such as auto-sleep, auto-output-mute, auto-output-disable, etc. These continue to function normally. The user/host may need to adjust those settings to ensure the part will output the PRBS signal. | | 52 | PRBS_GEN_<br>CTRL | CTRL_PRBS_GEN_<br>SIGNAL_SELECT | 8 | R/W | 1 | Select output signal from PRBS Generator as either PRBS7 or divided clock (divided version of the PRBS Generator's clock source): 0 = clock divider (using ratio set by CTRL_PRBS_GEN_CLK_DIVIDER) 1 = PRBS7 | | | | CTRL_PRBS_GEN_<br>CLK_SRC | 7:6 | R/W | 0 | Selects clock source for PRBS Generator: 0 = VCO (free running) 1 = Reserved. 2 = Reserved. 3 = Data reference PLL (CDR recovered clock) | | | | CTRL_PRBS_GEN_<br>CLK_DIVIDER | 5:4 | R/W | 0 | Selects clock divider ratio for when host selects divided clock to output on PRBS Generator (CTRL_PRBS_GEN_SIGNAL_SELECT = 0): 0 = Divide by 2 1 = Divide by 4 2 = Divide by 8 3 = Divide by 16 | | | | CTRL_PRBS_GEN_<br>INVERT | 3 | R/W | 0 | Controls optional inversion of the generated PRBS pattern: 0 = true sense 1 = inverted | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|-----------------------------|--------------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 52<br>(Continued) | PRBS_GEN_<br>CTRL<br>(Continued) | CTRL_PRBS_GEN_<br>DATA_RATE | 2:0 | R/W | 6 | Select PRBS7 data rate when PRBS clock source not recovered clock (CTRL_PRBS_GEN_CLK_SRC ≠ 3) 0 = Reserved—do not use 1 = MADI 2 = SD 3 = HD 4 = 3G 5 = Reserved - do not use 6 = Reserved - do not use 7 = Reserved - do not use. If CTRL_PRBS_GEN_CLK_SRC = 3, then | | | | | | | | CTRL_PRBS_GEN_DATA_RATE setting has no effect and the CDR rate is used (based on automatic rate detection or manual rate selection). Additionally, if the device is locked to an input signal, only the same rate can be selected for the PRBS Generator. | | 53 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved—do not modify. | | 54 | EYE_MON_<br>INT_CFG_0 | CFG_EYE_MON_<br>TIMEOUT_MS | 15:0 | R/W | 0 | CFG_EYE_MON_TIMEOUT[31:16] Most significant 16 bits of the measurement time. This is the time spent measuring bit errors at each point in the eye scan, i.e. the time to measure one point in the eye. Units are in microseconds. The Eye Scanner scans each point twice and there is some overhead, so the actual measurement time is twice the number entered. | | | | | | | | <b>Valid range:</b><br>1 to 6555 <sub>d</sub><br>65536 <sub>d</sub> to 104895 <sub>d</sub><br>131072 <sub>d</sub> to 3350000 <sub>d</sub> | | 55 | EYE_MON_<br>INT_CFG_1 | CFG_EYE_MON_<br>TIMEOUT_LS | 15:0 | R/W | 64 | CFG_EYE_MONT_TIMEOUT[15:0] Least significant 16 bits of the measurement time. See CFG_EYE_MON_TIMEOUT_MS. | | | | | | | | Threshold of bit error counts to define | | 56 | EYE_MON_<br>INT_CFG_2 | CFG_EYE_BER_<br>THRESHOLD | 15:0 | R/W | 64 | good vs bad points in eye for shape scan. See Section 4.6 for further details. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------------|---------------------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 57 | EYE MON | CFG_EYE_DEFAULT_<br>VERT_OFFSET | 15:8 | R/W | 80 | The vertical offset slice that will be used for eye shape queries. Offset values: 0 to 255 <sub>d</sub> . 0 represents the most negative slice since 128 <sub>d</sub> is the 0V slice level and 255 <sub>d</sub> is the most positive slice level. Default is 128 <sub>d</sub> . | | 37 | INT_CFG_3 | RSVD | 7:3 | R/W | 0 | Reserved—do not modify. | | | | CFG_EYE_INIT_RESET | 2 | R/W | 0 | Eye monitor initialization bit. Set HIGH during Device Power-up Sequence. See Section 4.10.12 for details. | | | | RSVD | 1:0 | R/W | 2 | Reserved—do not modify. | | 58 to 59 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved—do not modify. | | | | RSVD | 15 | R/W | 0 | Reserved—do not modify. | | | | CTRL_EYE_PHASE_<br>START | 14:8 | R/W | 0 | Starting phase offset. Valid range is 0 <sub>d</sub> to 127 <sub>d</sub> . Reset value must be used for shape scan. | | 5A | EYE_MON_<br>SCAN_CTRL_0 | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | SCAN_CINE_U | CTRL_EYE_PHASE_<br>STOP | 6:0 | R/W | 7F | Phase offset limit. Valid range is 0 <sub>d</sub> to 127 <sub>d</sub> . CTRL_EYE_PHASE_STOP must be greater or equal to CTRL_EYE_PHASE_START. Reset value must be used for shape scan. | | | | RSVD | 15 | R/W | 0 | Reserved—do not modify. | | 5B | EYE_MON_<br>SCAN_CTRL_1 | CTRL_EYE_PHASE_<br>STEP | 14:8 | R/W | 1 | Unsigned value for phase step size. Valid values are 1,2, and 4. Reset value must be used for shape scan. Behaviour is undefined for other values. In order to use a step size of 2 or 4, CTRL_EYE_PHASE_START and CTRL_EYE_PHASE_STOP must be set to their default values. | | | | RSVD | 7 | R/W | 0 | Reserved—do not modify. | | | | CTRL_EYE_VERT_<br>OFFSET_START | 6:0 | R/W | 0 | Starting voltage offset. Valid range is 0 <sub>d</sub> to 255 <sub>d</sub> . | **Table 5-3: Control Register Descriptions (Continued)** | CTRL_EYE_VERT_ OFFSET_STOP 15:8 R/W FF must be greater or e CTRL_EYE_VERT_OFFSET_OF value must be used RSVD 7 R/W Unsigned value for size. Valid values are Behaviour is undefit | RT_OFFSET_STOP equal to FFSET_START. Reset for shape scan. modify. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | CTRL_EYE_VERT_OF value must be used RSVD 7 R/W 0 Reserved—do not not not not not not not not not no | FFSET_START. Reset for shape scan. | | 5C EYE_MON_<br>SCAN_CTRL_2 Unsigned value for value are | | | SCAN_CTRL_2 Unsigned value for size. Valid values are Behaviour is undefit | | | CTRL_EYE_VERT_ 6:0 R/W 1 In order to use a ste<br>OFFSET_STEP CTRL_EYE_VERT_OF | e 1,2, and 4.<br>ned for other values.<br>op size of 2 or 4,<br>FFSET_START and<br>FFSET_STOP must be | | RSVD 15:9 R/W 0 Reserved—do not n | nodify. | | perform an eye scar CTRL_EYE_SHAPE_ 8 R/W 0 capture: SCAN_B | (new or continued) | | RSVD 7:2 R/W 0 Reserved—do not n | • | | | • | | Power control for th<br>0 = Power-down the<br>1 = Power-up the Ey | e Eye Monitor | | Host is permitted to CTRL_EYE_MON_ 1 R/W 0 time between eye so 5D EYE_MON_ POWER_CTRL 1 between partial eye | cans (but not | | SCAN_CTRL_3 This must be set to Behaviour is undefine CTRL_EYE_MON_ST setting this bit to 1. | | | Part of a four way ha<br>STAT_EYE_MON_STA | | | 0 = Set by host to te the status bit 1 = Set by host only begin/continue and eye shape capture | | | See Section 4.6 for r implementing the for for this operation. | | | 5E to 5F RSVD RSVD 15:0 — Reserved. | | | Factory Settings | | | 60 to 7E RSVD RSVD 15:0 — Reserved. | | #### **5.3.2 Status Register Descriptions** **Table 5-4: Status Register Descriptions** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|---------------------|-------------------------------|--------------|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 80 | RSVD | RSVD | 15:0 | RO | _ | Reserved—do not modify. | | 81 | VERSION_0 | STAT_CONFIG_VER0 | 15:0 | RO | _ | This register contains the first part of the device configuration version. Please contact your local technical sales representative for more details. | | 82 | VERSION_1 | STAT_CONFIG_VER1 | 15:0 | RO | _ | This register contains the second part of the device configuration version. Please contact your local technical sales representative for more details. | | 83 | VERSION_2 | STAT_HW_VERSION | 15:0 | RO | _ | This register contains the devices identification, including revision. Please contact your local technical sales representative for more details. | | | | STAT_CNT_PRI_CD_<br>CHANGES | 15:8 | RO | _ | Count of primary carrier detection status changes (ignoring CLI squelch in Cable Equalizer Mode). The count saturates at 255 <sub>d</sub> (0xFF). See Section 4.10.11 for procedure to | | 84 | STICKY_<br>COUNTS_0 | STAT_CNT_SEC_CD_<br>CHANGES | 7:0 | RO | _ | clear the counts. Count of secondary carrier detection status changes (based on STAT_CLI_SQUELCH if CFG_SEC_CD_INCL_CLI_SQUELCH = 1; otherwise this parameter is based on STAT_PRI_CD). The count saturates at 255 <sub>d</sub> (0xFF). See Section 4.10.11 for procedure to clear the counts. Note: This parameter is only applicable to the cable equalizer input (SDIO). | | 05 | STICKY_ | STAT_CNT_RATE_<br>CHANGES | 15:8 | RO | _ | Count of rate changes. The count saturates at 255 <sub>d</sub> (0xFF). See Section 4.10.11 for procedure to clear the counts. | | 85 | COUNTS_1 | STAT_CNT_PLL_<br>LOCK_CHANGES | 7:0 | RO | _ | Count of PLL lock status changes. The count saturates at 255 <sub>d</sub> (0xFF). See Section 4.10.11 for procedure to clear the counts. | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------|--------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15 | RO | _ | Reserved—do not modify. | | | | STAT_CLEAR_COUNTS_ | 14:13 | RO | | 0 = Idle 1 = Reserved 2 = Indicates device has cleared the sticky counts 3 = Reserved | | | | STATUS | 14.13 | NO | | Part of a four way handshake with CTRL_CLEAR_COUNTS. | | | | | | | | See Section 4.10.11 for more details on implementing the four way handshake for this operation. | | | | STAT_LOCK | 12 | RO | _ | 0 = PLL is unlocked<br>1 = PLL is locked | | | | STAT_SLEEP | 11 | RO | _ | 0 = Device is not in sleep<br>1 = Device is currently in sleep | | | | RSVD | 10 | RO | _ | Reserved—do not modify. | | | | STAT_ACTIVE_ | 9 | RO | _ | Indicates currently selected direction of device: | | 86 | CURRENT_<br>STATUS_0 | DIRECTION | | | | 0 = Cable Equalizer / receiver mode<br>1 = Cable Driver / transmitter mode | | | | STAT_CLI_SQUELCH | 8 | RO | _ | Cable Equalizer squelch status. | | | | | | | | <ul> <li>0 = CLI squelch is de-asserted</li> <li>1 = CLI squelch is asserted</li> <li>Note: This parameter is only applicable to the cable equalizer input (SDIO).</li> </ul> | | | | STAT_OUTPUT1_MODE | 7:4 | RO | _ | DDO output status: 0 = Mission Trace Driver <= SD rate 1 = Mission Trace Driver HD rate 2 = Mission Trace Driver 3G rate 3 = Reserved 4 = Reserved 5 = Reserved 6 = Muted 7 = Disabled Note: The device will only indicate 1-4 if the per rate settings are enabled, otherwise, it will always indicate 0 if it is locked to a valid signal and the output is not muted or disabled. See section Section 4.8.3 Output Driver Data Rate Selection for more details. | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------------------------|---------------------------------|--------------|-----|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 86<br>(Continued) | CURRENT_<br>STATUS_0<br>(Continued) | STAT_OUTPUTO_MODE | 3:0 | RO | _ | SDIO output status: 0 = Mission Cable Driver SD/MADI slew rate 1 = Mission Cable Driver HD/3G slew rate 2 = Reserved 3 = Reserved 4 = Reserved 5 = Balanced 6 = Muted 7 = Disabled | | | STAT_OUTPUT1_<br>DISABLE | 15 | RO | _ | DDO Disable Status<br>0 = DDO is not disabled<br>1 = DDO is disabled | | | | 87 CURRENT_<br>STATUS_1 | STAT_OUTPUTO_<br>DISABLE | 14 | RO | _ | SDIO Disable Status<br>0 = SDIO is not disabled<br>1 = SDIO is disabled | | | | STAT_OUTPUT1_<br>MUTE | 13 | RO | _ | DDO Mute Status<br>0 = DDO is not muted<br>1 = DDO is muted | | | | STAT_OUTPUTO_MUTE | 12 | RO | _ | SDIO Mute Status<br>0 = SDIO is not muted<br>1 = SDIO is muted | | 87 | | STAT_OUTPUT1_<br>RETIMER_BYPASS | 11 | RO | _ | DDO Re-timer Status 0 = Retimer path to DDO is not bypassed 1 = Retimer path to DDO is bypassed | | | STAT_OUTPUTO_<br>RETIMER_BYPASS | 10 | RO | _ | SDIO Re-timer Status 0 = Retimer path to SDIO is not bypassed 1 = Retimer path to SDIO is bypassed | | | | STAT_SEC | STAT_SEC_CD | 9 | RO | _ | Secondary carrier detection status (based on STAT_CLI_SQUELCH if CFG_SEC_CD_INCL_CLI_SQUELCH=1; otherwise this parameter is based on STAT_PRI_CD). 0 = Secondary carrier is not detected 1 = Secondary carrier is detected Note: This status is only applicable to the cable equalizer input (SDIO). | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------|-------------------------------|--------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | STAT_PRI_CD | 8 | RO | _ | Primary carrier detection status (ignoring CLI squelch for Cable Equalizer input (SDIO)). 0 = Primary carrier is not detected 1 = Primary carrier is detected | | | STAT_CEQ_BYPASS | 7 | RO | _ | Cable Equalizer bypass status: 0 = CEQ is not bypassed 1 = CEQ is bypassed Note: This parameter is only applicable to the cable equalizer input (SDIO). | | | | CLIDDENIT | RSVD | 6:5 | RO | _ | Reserved—do not modify. | | 87<br>(Continued) | STATUS I | STAT_OUTPUTO_<br>SLEW_RATE | 4:3 | RO | _ | SDIO slew rate when in Cable Driver<br>Mode.<br>0 = SD/MADI slew<br>1 = HD/3G slew<br>2 = Bypass | | | | STAT_DETECTED_RATE | 2:0 | RO | _ | Rate at which the CDR is locked. 0 = Unlocked 1 = MADI (125Mb/s) 2 = SD (270Mb/s) 3 = HD (1.485Gb/s) 4 = 3G (2.97Gb/s) 5 = Reserved 6 = Reserved 7 = Reserved | | | | RSVD | 15:8 | RO | _ | Reserved—do not modify. | | 88 | EQ_GAIN_IND | STAT_CABLE_LEN_<br>INDICATION | 7:0 | RO | _ | SDIO cable length indication when in Cable Equalizer Mode. Range = 0 to 64 <sub>d</sub> (64 <sub>d</sub> is max cable reach determined for specific rate, cable type, and launch swing compensation). 0xFF = Unknown cable length Note: This parameter is only applicable to the cable equalizer input (SDIO). | | 89 | PRBS_<br>CHK_ERR_CNT | STAT_PRBS_CHK_<br>ERR_CNT | 15:0 | RO | _ | PRBS Checker error count. Cleared to 0 at the start of a measurement. Updated by the device on completion of a measurement. Value is undefined in case of abort due to loss of CDR lock (STAT_PRBS_CHECK_LAST_ABORT = 1). | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|---------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:10 | RO | _ | Reserved—do not modify. | | | | | | | | 0 = Normal<br>1 = No data transitions were seen<br>during the previous PRBS check | | | | STAT_PRBS_CHECK_ | 9 | RO | _ | This bit is set to 1 to indicate that the input data was all 0's during a PRBS check. When that happens, the error count will be zero when in fact there was no valid PRBS pattern. | | | | NODATA | | | | This bit is updated by the device on completion of a measurement. It retains its value until the next PRBS check operation is requested. Value is undefined in case of abort (STAT_PRBS_CHECK_LAST_ABORT = 1). Value does not increment during a measurement until it completes. | | | | STAT_PRBS_CHECK_ | | | | This bit retains its value until the next PRBS operation is requested. | | 8A | 8A PRBS_<br>CHK_STATUS | LAST_ABORT | 8 | RO | _ | 0 = Normal<br>1 = PRBS check was aborted due to loss<br>of lock or sleep | | | | RSVD | 7:2 | RO | _ | Reserved—do not modify. | | | | STAT_PRBS_CHECK_ | 1:0 | RO | _ | Status for PRBS Checker: 0 = PRBS check idle; ready for new operation 1 = PRBS check timed or continuous operation in progress 2 = PRBS check timed operation completed (success) 3 = PRBS check timed or continuous operation aborted (error) | | | | STATUS | | | | Part of a four way handshake with CTRL_PRBS_CHECK_START (Section 4.5). | | | | | | | | Abort will be reported if loss of lock or sleep occurred during a PRBS check operation or those conditions existed when the operation was requested by the host. | | 8B | EYE_MON_<br>SCAN_<br>SIZE_OUTPUT | STAT_EYE_IMAGE_SIZE | 15:0 | RO | _ | The size in bytes of the last partial scan segment. | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |-----------------------------------|-------------------------------------|--------------------------------------|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EYE_MON_<br>8C SHAPE_<br>OUTPUT 0 | STAT_EYE_SHAPE_<br>LEFT_EDGE_OFFSET | 15:8 | RO | _ | Left Edge Voltage Offset—Offset values 0 to 255 <sub>d</sub> , 0 represents most negative voltage, 127 <sub>d</sub> is 0V 255 <sub>d</sub> is most positive voltage. | | | | 30 01_0 | STAT_EYE_SHAPE_<br>LEFT_EDGE_PHASE | 7:0 | RO | _ | Left Edge Phase of eye shape scan.<br>Phase values 0 to 127 <sub>d</sub> . | | 8D | EYE_MON_<br>8D SHAPE_<br>OUTPUT_1 | STAT_EYE_SHAPE_<br>POS_EDGE_OFFSET | 15:8 | RO | _ | Positive (top) Edge Voltage Offset—<br>Offset values 0 to 255 <sub>d</sub> , 0 represents<br>most negative voltage, 127 <sub>d</sub> is 0V 255 <sub>d</sub><br>is most positive voltage. | | | | STAT_EYE_SHAPE_<br>POS_EDGE_PHASE | 7:0 | RO | _ | Positive (top) Edge Phase of eye shape scan. Phase values 0 to 127 <sub>d</sub> . | | 8E | EYE_MON_<br>8E SHAPE_<br>OUTPUT_2 | STAT_EYE_SHAPE_<br>RIGHT_EDGE_OFFSET | 15:8 | RO | _ | Right Edge Voltage Offset—Offset values 0 to 255 <sub>d</sub> , 0 represents most negative voltage, 127 <sub>d</sub> is 0V 255 <sub>d</sub> is most positive voltage. | | | | STAT_EYE_SHAPE_<br>RIGHT_EDGE_PHASE | 7:0 | RO | _ | Right Edge Phase of eye shape scan.<br>Phase values 0 to 127 <sub>d</sub> . | | EYE_MON_<br>8F SHAPE_<br>OUTPUT_3 | SHAPE_ | STAT_EYE_SHAPE_<br>NEG_EDGE_OFFSET | 15:8 | RO | _ | Negative (bottom) Edge Voltage<br>Offset—Offset values 0 to 255 <sub>d</sub> , 0<br>represents most negative voltage, 127 <sub>d</sub><br>is 0V 255 <sub>d</sub> is most positive voltage. | | | STAT_EYE_SHAPE_<br>NEG_EDGE_PHASE | 7:0 | RO | _ | Negative (bottom) Edge Phase of eye<br>shape scan. Phase values 0 to 127 <sub>d</sub> . | | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------|-----------------------------------|--------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:9 | RO | _ | Reserved—do not modify. | | | | STAT_EYE_SCAN_<br>PARTIAL_OR_FULL | 8 | RO | _ | 0 = Full scan 1 = Partial scan On completion of an Eye Monitor eye scan (CRTL_EYE_SHAPE_SCAN_B = 0), indicates whether the Eye Monitor completed the full scan or a partial scan. Undefined for eye shape scan (CTRL_EYE_SHAPE_SCAN_B = 1). | | | | RSVD | 7:2 | RO | _ | Reserved—do not modify. | | 90 | EYE_MON_<br>STATUS | | | | | 0 = Eye Monitor idle; ready for new operation 1 = Eye Monitor operation in progress 2 = Eye Monitor operation completed (success) 3 = Eye Monitor operation aborted (error) | | | | STAT_EYE_MON_<br>STATUS | 1:0 | RO | - | Part of a four way handshake with CTRL_EYE_MON_START, see Section 4.6 for procedure. | | | | | | | | Abort will be reported by device if loss of lock or sleep occurred during an Eye Monitor operation or those conditions existed when the operation was requested by the host. | | 91 to BF | RSVD | RSVD | 15:0 | RO | _ | Reserved—do not modify. | # 6. Application Information #### **6.1 Typical Application Circuit** **Figure 6-1: Typical Application Circuit** **Note 1:** 4.7 $\mu$ F AC-coupling capacitors are required on *DDO/DDO* when the downstream IC has an input common mode range that is incompatible with the output common mode range of the GS3590. **Note 2:** Pin 2 must be connected to pin 30 through a $4.7\mu F$ capacitor and a carefully designed transmission line for Cable Equalizer mode to be functional. **Note 3:** It is recommended that separate filtered supplies are used for the following three groups: $(V_{CC\_DDI}, V_{CC\_CORE})$ , $(V_{CCO\_1P8\_0}, V_{CCO\_1P8\_1}, V_{DD}, V_{CCO\_1}^*)$ , $(V_{CCO\_0})$ . \*Assuming Vcco supply is chosen as 1.8V. Multiple devices can share the same filtered supply plane. # 7. Package & Ordering Information #### 7.1 Package Dimensions | DIMENSIONS | | | | | | | |------------|------|---------|------|--|--|--| | DIM | MILL | IMETE | RS | | | | | DIM | MIN | NOM | MAX | | | | | Α | 0.80 | 0.90 | 1.00 | | | | | Α1 | 0.00 | 0.02 | 0.05 | | | | | A2 | | (0.02) | | | | | | b | 0.15 | 0.20 | 0.25 | | | | | D | 5.95 | 6.00 | 6.05 | | | | | D1 | 3.45 | 3.60 | 3.70 | | | | | Е | 3.95 | 4.00 | 4.05 | | | | | E1 | 1.43 | 1.58 | 1.68 | | | | | е | 0. | .40 BSC | | | | | | L | 0.30 | 0.40 | 0.50 | | | | | N | 40 | | | | | | | aaa | 0.08 | | | | | | | bbb | | 0.10 | | | | | #### **NOTES:** - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. - 3. DIMENSION OF LEAD WIDTH APPLIES TO TERMINAL AND IS MEASURED BETWEEN 0.15 to 0.30mm FROM THE TERMINAL TIP. Figure 7-1: Package Dimensions www.semtech.com # 7.2 Recommended PCB Footprint Figure 7-2: Recommended PCB Footprint # 7.3 Packaging Data Table 7-1: Packaging Data | Parameter | Value | |----------------------------------------------------------------------|----------------------| | Package Type | 6mm x 4mm 40-pin QFN | | Moisture Sensitivity Level | 3 | | Junction to Air Thermal Resistance, $\theta_{j-a}$ (at zero airflow) | 40.0°C/W | | Junction to Board Thermal Resistance, $\theta_{\text{j-b}}$ | 32.0°C/W | | Junction to Case Thermal Resistance, $\theta_{j-c}$ | 36.0°C/W | | Junction-to-Top Characterization Parameter, Psi, $\Psi$ | <1.0°C/W | | Pb-free and RoHS compliant | Yes | #### 7.4 Marking Diagram Figure 7-3: Marking Diagram #### 7.5 Solder Reflow Profiles Figure 7-4: Maximum Pb-free Solder Reflow Profile #### 7.6 Ordering Information **Table 7-2: Ordering Information** | Part Number | Minimum Order<br>Quantity | Format | |---------------|---------------------------|---------------| | GS3590-INE3 | 490 | Tray | | GS3590-INTE3 | 250 | Tape and Reel | | GS3590-INTE3Z | 2500 | Tape and Reel | #### **IMPORTANT NOTICE** Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. Semtech warrants performance of its products to the specifications applicable at the time of sale, and all sales are made in accordance with Semtech's standard terms and conditions of sale. SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS, OR IN NUCLEAR APPLICATIONS IN WHICH THE FAILURE COULD BE REASONABLY EXPECTED TO RESULT IN PERSONAL INJURY, LOSS OF LIFE OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise. The Semtech name and logo are registered trademarks of the Semtech Corporation. All other trademarks and trade names mentioned may be marks and names of Semtech or their respective companies. Semtech reserves the right to make changes to, or discontinue any products described in this document without further notice. Semtech makes no warranty, representation or guarantee, express or implied, regarding the suitability of its products for any particular purpose. All rights reserved. © Semtech 2018 #### **Contact Information** Semtech Corporation 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com