

### High-Efficiency Full Bridge Buck-Boost DC/DC Controller

#### **General Description**

The VP3675 is a high efficiency full-bridge buckboost DC/DC controller designed for use in voltage step-up or step-down converting application. It operates over a wide input range from 4.2V to 42V and is capable of adjusting output voltage to 45V. Current mode control scheme also makes it wide bandwidth and good transient response. The operating frequency can be adjusted simply with an external resistor or any external clock source between 100kHz and 600kHz. Its internal gate driver provides 2A peak current driving capability.

The VP3675 also provides input/output average current sensing and limiting function, optional CCM/DCM operation, optional EMI improvement and power status indication pin. This device features lots of protection such as cycle-by-cycle current limiting, input under-voltage lockout, output over voltage, short, over-temperature and Applications optional hiccup mode in sustained overload conditions. Programmable soft-start circuitry reduces the inrush current at start-up.

#### **Features**

- 4-Switch Step-Up/Step-Down Operation
- Wide Input Voltage from 4.2V to 42V (Peak 60V within 20ms)
- Adjustable Output Voltage from 0.8V to 45V
- Adjustable 100kHz~600kHz Clock Frequency
- Optional Frequency Synchorization/Dithering
- 2A Peak Current Limit Using Internal Driver
- Current Mode Operation
- External RC Compensation
- Programmable Soft-Start and Input UVLO
- High Efficiency at Light Loads
- Power Good Indication
- Output Over-Voltage Protection
- Output Short Voltage Protection
- Current Limit and Over Temperature Protection
- TSSOP28EP Exposed Pad and QFN28 4x5

- USB Power Delivery
- Industrial Power Supplies
- Battery and Super-Capacitor Charging
- LED Lighting
- Automotive Start/Stop Systems

### Typical Application





### **Functional Block Diagram**



### **Pin Assignments**







### **Pin Descriptions**

| TSSOP | QFN | Pin            | I/O/P | Function Description                                                                                                                                                                                                                                               |
|-------|-----|----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | 26  | EN             | I     | Chip Enable. For EN<0.7V, the VP3675 enters shutdown mode. For 0.7V <en<1.23v, but="" en="" enabled="" for="" is="" no="" pwm="" switching.="" vreg="">1.3V, PWM switching is enabled. TTL Logic levels with compliance to <math>V_{\text{IN}}</math>.</en<1.23v,> |
| 2     | 27  | IN             | Р     | Power Supply Input. Connect this pin to power supply.                                                                                                                                                                                                              |
| 3     | 28  | VISEN          | I     | Input Voltage Sense Input. Connect this pin close to input capacitors.                                                                                                                                                                                             |
| 4     | 1   | CTRL           | I     | Mode Control. Connect a resistor to ground to configure CCM/DCM operation and hiccup mode. See functional description for setting table.                                                                                                                           |
| 5     | 2   | DITH           | I     | Frequency Dithering Adjust. Connect a capacitor to ground to make the VP3675 PWM modulation frequency swing in $\pm 5\%$ of the frequency specified by FADJ external resistor. Leave this pin unconnected for disabling this feature.                              |
| 6     | 3   | FADJ           | I     | Frequency Adjust or Synchronization. A resistor connected from this pin to ground simply sets the oscillator frequency. An external clock signal at this pin will synchronize the controller.                                                                      |
| 7     | 4   | SLOPE          | I     | Slope Compensation. Connect a capacitor to ground to perform slope compensation for buck-boost operating stabilization.                                                                                                                                            |
| 8     | 5   | SS             | I     | Soft-Start Programming. Connect a capacitor to ground to program the soft-start time.                                                                                                                                                                              |
| 9     | 6   | COMP           | 0     | Compensation. Use a Type II RC//C network to do proper loop compensation.                                                                                                                                                                                          |
| 10    | 7   | AGND           | Р     | Analog Ground.                                                                                                                                                                                                                                                     |
| 11    | 8   | FB             | I     | Output Feedback. Connect the external resistor divider network from output to this pin to sense output voltage.                                                                                                                                                    |
| 12    | 9   | VOSEN          | I     | Output Voltage Sense Input. Connect this pin close to output capacitors.                                                                                                                                                                                           |
| 13    | 10  | ISENSN         | I     | Average Current Limit Negative Input.                                                                                                                                                                                                                              |
| 14    | 11  | ISENSP         | I     | Average Current Limit Positive Input.                                                                                                                                                                                                                              |
| 15    | 12  | CSG            | I     | Negative Current Amplifier Input.                                                                                                                                                                                                                                  |
| 16    | 13  | CS             | I     | Positive Current Amplifier Input.                                                                                                                                                                                                                                  |
| 17    | 14  | PGOOD          | OD    | Power Good Indicator (Open Drain). PGOOD is pulled low if FB pin is outside specified $V_{FB}$ regulation.                                                                                                                                                         |
| 18    | 15  | LX2            | I     | 2nd Switching Node. LX2 is the 2nd switching node.                                                                                                                                                                                                                 |
| 19    | 16  | HSDRV2         | 0     | 2nd High-Side Drive Pin.                                                                                                                                                                                                                                           |
| 20    | 17  | BS2            | -     | Bootstrap I/O for 2nd High-Side Switch.                                                                                                                                                                                                                            |
| 21    | 18  | LSDRV2         | 0     | 2nd Low-Side Drive Pin.                                                                                                                                                                                                                                            |
| 22    | 19  | PVSS           | Р     | Power Ground. The ground connection to all low-side gate drivers.                                                                                                                                                                                                  |
| 23    | 20  | VREG           | 0     | Internal Regulator. Connect a capacitor to ground.                                                                                                                                                                                                                 |
| 24    | 21  | VBIAS          | I     | Output Bias Connection. Connect this pin to output to improve efficiency.                                                                                                                                                                                          |
| 25    | 22  | LSDRV1         | 0     | 1st Low-Side Drive Pin.                                                                                                                                                                                                                                            |
| 26    | 23  | BS1            | -     | Bootstrap I/O for 1st High-Side Switch.                                                                                                                                                                                                                            |
| 27    | 24  | HSDRV1         | 0     | 1 st High–Side Drive Pin.                                                                                                                                                                                                                                          |
| 28    | 25  | LX1            | I     | 1st Switching Node. LX1 is the 1st switching node.                                                                                                                                                                                                                 |
| -     | -   | Exposed<br>Pad | Р     | Thermal Ground. The pad should be soldered to the analog ground with low thermal resistance.                                                                                                                                                                       |



### **Absolutely Maximum Ratings**

Over operating free-air temperature range, unless otherwise specified (\* 1)

| Symbol                                 | Parameter                                     | Limit                         | Unit  |
|----------------------------------------|-----------------------------------------------|-------------------------------|-------|
| V                                      | Supply valtage range                          | -0.3 to 45                    | V     |
| $V_{IN}$                               | Supply voltage range                          | (to 60V <20ms transient)      | V     |
| V <sub>IN(HV)</sub> (EN/VISEN/VOSEN/   | High voltage input range                      | -0.3 to 50                    | V     |
| ISENSP/ISENSN)                         | nigii voitage iliput ralige                   | (to 60V <20ms transient)      | V     |
| V <sub>IN(HV)</sub> (VBIAS)            | High voltage bias input range                 | -0.3 to 40                    | V     |
| V <sub>IN(LV)</sub> (COMP/FB/SS/DITH/  | Low voltage input range                       | -0.3 to 3.6                   | V     |
| FADJ/SLOPE)                            | Low voltage input range                       | -0.3 to 3.0                   | v     |
| V <sub>REG</sub> (VREG/CTRL/PGOOD)     | Internal regulator related pin                | -0.3 to 6                     | V     |
| LSDRV1,LSDRV2                          |                                               |                               |       |
| BS1, HSDRV1 to LX1                     | Input voltage range                           | -0.3 to 6                     | V     |
| BS2, HSDRV2 to LX2                     |                                               |                               |       |
| V <sub>sw</sub> (LX1/LX2)              | Switch node voltage                           | LX1: -1 to 45                 | V     |
| V <sub>SW</sub> (LXI/LXZ)              | Switch hode voltage                           | LX2: -1 to 48                 | v     |
| V <sub>sw</sub> (LX1/LX2)              | Switch node voltage (transient)               | LX1: -5.5 (20ns) to 60 (20ms) | V     |
| V <sub>SW</sub> (LX1/LX2)              | Switch houe voltage (transient)               | LX2: -5.5 (20ns) to 48        | \ \ \ |
|                                        |                                               | BS1: -0.3 to 50               |       |
| $V_{BS}(BS1,BS2)$                      | Bootstrap node voltage                        | (to 60V <20ms transient)      | V     |
|                                        |                                               | BS2: -0.3 to 53               |       |
| CS, CSG                                | Sense pins differential input voltage range   | -0.3 to 0.3                   | V     |
| $T_{J(MAX)}$                           | Operating junction temperature range          | 150                           | °C    |
| $T_{STG}$                              | Storage temperature range                     | -65 to 150                    | °C    |
| Electrostatic discharge                | Human body model                              | 2                             | kV    |
| Electrostatic discharge                | Machine model                                 | 200                           | V     |
| $\theta_{	extsf{JC}(	extsf{TSSOP28})}$ | TSSOP28 Thermal resistance (Junction to Case) | 16                            | °C/W  |
| $\theta_{JC(QFN28)}$                   | QFN28 Thermal resistance (Junction to Case)   | 13                            | °C/W  |
| $\theta_{JA(TSSOP28)}$                 | TSSOP28 Thermal resistance (Junction to Air)  | 37                            | °C/W  |
| $\theta_{JA(QFN28)}$                   | QFN28 Thermal resistance (Junction to Air)    | 34                            | °C/W  |

<sup>(\*1):</sup> Stress beyond those listed at table above may cause permanent damage to the device. These are stress rating ONLY. For functional operation are strongly recommend follow up "recommended operation conditions" table.

### **Recommended Operating Conditions**

| Symbol                  | Parameter                                               | Specification |     | Unit |  |
|-------------------------|---------------------------------------------------------|---------------|-----|------|--|
| Symbol                  | raiametei                                               | Min           | Max | Unit |  |
| V <sub>IN</sub> (IN)    | Supply voltage                                          | 4.2           | 42  | V    |  |
| V <sub>IN</sub> (VISEN) | Supply Input with VBIAS connected (VBIAS≥5V or IN≥4.5V) | 2.5           | 42  | V    |  |
| VBIAS                   | Auxiliary supply voltage                                | 6             | 36  | V    |  |
| V <sub>IN</sub> (VOSEN) | Output sense input voltage range                        | 0.8           | 45  | V    |  |
| EN                      | Enable pin input voltage                                | 0             | 42  | V    |  |
| ISENSP, ISENSN          | Sense pin input voltage                                 | 0             | 45  | V    |  |
| f <sub>osc</sub>        | Switching voltage range                                 | 100           | 600 | kHz  |  |
| T <sub>A</sub>          | Operating free-air temperature range                    | -40           | 85  | °C   |  |
| T <sub>J</sub>          | Operating temperature range                             | -40           | 125 | °C   |  |



### **Electrical Characteristics**

Operating condition  $V_{IN}=24V$ ,  $T_J=25^{\circ}C$ ,  $R_T=82k$ , unless otherwise specified (\* 1)

| Symbol                        | Parameter                         | Tost Condition                                 | Sp    | ecificati | ion   | Unit  |
|-------------------------------|-----------------------------------|------------------------------------------------|-------|-----------|-------|-------|
| - Talameter                   |                                   | Test Condition                                 | Min   | Тур.      | Max   | Offic |
| SUPPLY V                      | OLTAGE                            |                                                |       |           |       |       |
| V <sub>IN</sub>               | Input voltage                     |                                                | 4.2   |           | 42    | V     |
| I <sub>SD</sub>               | Shutdown mode supply current      | V <sub>EN</sub> =0V                            |       | 12        | 16    | μA    |
| I <sub>STBY</sub>             | Standby mode supply current       | V <sub>EN</sub> =1.1V, non-switching           |       | 1         | 2     | mA    |
| I <sub>Q</sub>                | Operating current                 | $V_{EN}=2V$ , $V_{FB}=0.9V$                    |       | 2.19      | 4     | mA    |
| ENABLE/                       | JVLO                              |                                                |       |           |       |       |
| V <sub>EN(STBY)</sub>         | Standby threshold voltage         | V <sub>EN</sub> rising                         | 0.55  | 0.79      | 0.97  | V     |
| I <sub>EN(STBY)</sub>         | Standby mode pin source current   | V <sub>EN</sub> =1.1V                          |       | 2         | 3     | μA    |
| V <sub>EN(OPER)</sub>         | Operating threshold voltage       | V <sub>EN</sub> rising                         | 1.17  | 1.23      | 1.29  | V     |
| I <sub>HYS(OPER)</sub>        | Operating hysteresis current      | $V_{EN}=2.4V$                                  | 1.5   | 3.5       | 5.5   | μA    |
| VBIAS                         |                                   |                                                |       |           |       |       |
| $V_{VBIAS(SW)}$               | Internal bias switchover voltage  |                                                |       | 5.75      |       | V     |
| ERROR A                       | MPLIFIER                          |                                                |       |           |       |       |
| $V_{FB}$                      | Feedback reference voltage        | V <sub>EN</sub> =2V, FB connect to COMP        | 0.788 | 0.8       | 0.812 | V     |
| I <sub>FB</sub>               | Feedback bias current             | $V_{FB}$ in regulation                         |       |           | 0.1   | μA    |
| BW                            | Unity gain bandwidth              |                                                |       | 2         |       | MHz   |
| ı                             | COMP source current               | FB=V <sub>REF</sub> -300mV, COMP=0V            |       | 306       |       | ۸     |
| I <sub>COMP</sub>             | COMP sink current                 | FB=V <sub>REF</sub> +300mV, COMP=3V            |       | 309       |       | μA    |
| g <sub>M(EA)</sub>            | Error amplifier trans-conductance |                                                |       | 1490      |       | μS    |
| VREG                          |                                   |                                                |       |           |       |       |
| $V_{REG}$                     | Internal regulation voltage       | EN=2V, VBIAS pin open, VREG                    | 5.1   | 5.3       | 5.5   | V     |
| ▼ REG                         |                                   | pin open                                       | 3.1   |           | 3.3   | •     |
| V <sub>UV</sub>               | VREG UVLO threshold               | V <sub>REG</sub> rising                        |       | 3.3       |       | V     |
| $R_{\text{OUT}(\text{VREG})}$ | LDO Output impedance              | I <sub>OUT</sub> =0.03A, V <sub>IN</sub> =3.5V |       | 9.3       | 16    | Ω     |
|                               | UVLO hysteresis                   |                                                |       | 100       |       | mV    |
| $I_{\text{OUT(VREG)}}$        | VREG maximum supply current       | $V_{IN}=3.5V$ , $V_{REG}=0V$                   |       | 80        |       | mA    |
| PGOOD                         |                                   |                                                |       |           |       |       |
| $V_{PGOOD}$                   | PGOOD trip ratio for FB (Falling) | Ratio to V <sub>FB</sub>                       |       | -9        |       | %     |
| ▼ PGOOD                       | PGOOD trip ratio for FB (Rising)  | Ratio to V <sub>FB</sub>                       |       | 10        |       | %     |
|                               | Hysteresis                        |                                                |       | 1.6       |       | %     |
| I <sub>LEAK(PGOOD)</sub>      | PGOOD leakage current             | FB=0.8V, V <sub>PGOOD</sub> =5V                |       |           | 100   | nA    |
| I <sub>SINK(PGOOD)</sub>      | PGOOD sink current                | FB=0V, V <sub>PGOOD</sub> =0.4V                | 2     | 4.2       | 6.5   | mA    |
|                               |                                   | -                                              |       |           |       |       |

<sup>(\*1):</sup> Stress beyond those listed at "absolute maximum rating" table may cause permanent damage to the device. These are stress rating ONLY. For functional operation are strongly recommend follow up "recommended operation conditions" table.



### **Electrical Characteristics (cont.)**

Operating condition  $V_{IN}=24V$ ,  $T_J=25^{\circ}C$ ,  $R_T=82k$ , unless otherwise specified (\* 1)

| Symple of                | Pa wa mata:                      | Test Condition –                             |                      | Sp   | ecificati | ion  | l lm!s |
|--------------------------|----------------------------------|----------------------------------------------|----------------------|------|-----------|------|--------|
| Symbol                   | Parameter                        |                                              |                      | Min  | Тур.      | Max  | Unit   |
| FREQUEN                  | CY/SYNC/DITHER                   |                                              |                      |      |           |      |        |
| PW <sub>SYNC</sub>       | SYNC input pulse width           |                                              |                      | 75   |           | 500  | ns     |
| f                        | PWM switching frequency          | $V_{FB}=0.7V$                                | $R_T=133k\Omega$     |      | 200       |      | kHz    |
| $f_{sw}$                 | rwin switching frequency         | V <sub>FB</sub> -0.7 V                       | $R_T=47k\Omega$      |      | 500       |      | kHz    |
| V <sub>SYNCH</sub>       | SYNC input high threshold        |                                              |                      | 2.1  |           |      | V      |
| V <sub>SYNCL</sub>       | SYNC input low threshold         |                                              |                      |      |           | 1.2  | V      |
| V                        | Dither high threshold            |                                              |                      |      | 1.27      |      | V      |
| $V_{\text{DITHER}}$      | Dither low threshold             |                                              |                      |      | 1.16      |      | V      |
| I <sub>DITHER</sub>      | Dither source/sink current       | DITHER=1.1V, [                               | DITHER=1.3V          |      | 10.5      |      | μΑ     |
| SOFT STA                 | RT                               |                                              |                      |      |           |      |        |
| I <sub>SS</sub>          | Soft start pull-up current       | V <sub>SS</sub> =(                           | ΟV                   | 4.30 | 6         | 7.25 | μΑ     |
| $V_{SS(CL)}$             | Soft start clamp voltage         | SS op                                        | en                   |      | 1.31      |      | V      |
| $\Delta V_{FB} - V_{SS}$ | FB to SS offset voltage          | V <sub>SS</sub> =0V                          |                      |      | -15       |      | mV     |
| GATE DR                  | VER                              | <u> </u>                                     |                      |      |           |      |        |
| _                        | Gate driver peak source current  | V <sub>BS1</sub> -V <sub>LX1</sub> :         | =5.3V                |      | 1.8       |      |        |
| HSDRV1,2                 | Gate driver peak sink current    | $V_{BS1}-V_{LX1}$                            | =5.3V                |      | 2.2       |      | ۸      |
| _                        | Gate driver peak source current  | $V_{BS2}-V_{LX2}=5.3V$                       |                      |      | 1.8       |      | Α      |
| LSDRV1,2                 | Gate driver peak sink current    | $V_{BS2} - V_{LX2} = 5.3V$                   |                      |      | 2.2       |      |        |
| D                        | Gate driver pull-up resistance   | V <sub>BS1,2</sub> -V <sub>LX1,2</sub> =5.3V |                      |      | 1.9       |      | 0      |
| R <sub>HSDRV1,2</sub>    | Gate driver pull-down resistance | $V_{BS1,2}-V_{LX1}$                          | , <sub>2</sub> =5.3V |      | 1.3       |      | Ω      |
| D                        | Gate driver pull-up resistance   | I <sub>LSDRV1,2</sub> =                      | 0.1A                 |      | 2         |      | 0      |
| R <sub>LSDRV1,2</sub>    | Gate driver pull-down resistance | I <sub>LSDRV1,2</sub> =                      | 0.1A                 |      | 1.5       |      | Ω      |
| V <sub>UV(BS1,2)</sub>   | BS1,2 to LX1,2 UVLO threshold    | HSDRV1,2                                     | shut off             |      | 2.73      |      | V      |
|                          | BS1,2 to LX1,2 UVLO hysteresis   | HSDRV1,2 beg                                 | in switching         |      | 280       |      | mV     |
|                          | BS1,2 to LX1,2 threshold for re- |                                              |                      |      | 4.45      |      | V      |
|                          | fresh pulse                      |                                              |                      |      | 4.40      |      | V      |
| <b>t</b> <sub>DTH</sub>  | HSDRV1,2 off to LSDRV1,2 on      |                                              |                      |      | 45        |      | ns     |
| CDIH                     | dead time                        |                                              |                      |      |           |      | 113    |
| $t_{DTL}$                | LSDRV1,2 off to HSDRV1,2 on      |                                              |                      |      | 45        |      | ns     |
|                          | dead time                        |                                              |                      |      |           |      |        |
| OUTPUT                   |                                  |                                              |                      | 1    |           |      |        |
| V <sub>OVP</sub>         | Output overvoltage threshold     | Relative                                     | to FB                |      | 0.86      |      | V      |
|                          | Output overvoltage hysteresis    |                                              |                      |      | 21        |      | mV     |

<sup>(\*1):</sup> Stress beyond those listed at "absolute maximum rating" table may cause permanent damage to the device. These are stress rating ONLY. For functional operation are strongly recommend follow up "recommended operation conditions" table.



### **Electrical Characteristics (cont.)**

Operating condition  $V_{IN}=24V$ ,  $T_J=25^{\circ}C$ ,  $R_T=82k$ , unless otherwise specified (\* 1)

| Symbol                      | Parameter                                          | Parameter Test Condition                                  |      | ecificati | on   | Unit     |  |
|-----------------------------|----------------------------------------------------|-----------------------------------------------------------|------|-----------|------|----------|--|
| Symbol                      | Parameter                                          | rest Condition                                            | Min  | Тур.      | Max  | Offic    |  |
| CURRENT                     | LIMIT                                              |                                                           |      |           |      |          |  |
| V <sub>CS(BUCK)</sub>       | Buck mode current limit threshold (Valley)         | $V_{IN}=V_{VISNS}=24V$ , $V_{VOSNS}=12V$ , $V_{SLOPE}=0V$ | 53.2 | 85        | 98   | m\/      |  |
| V <sub>CS(BOST)</sub>       | Boost mode current limit thresh-<br>old (Peak)     | $V_{IN}=V_{VISNS}=12V$ , $V_{VOSNS}=18V$ , $V_{SLOPE}=0V$ | 119  | 165       | 221  | mV       |  |
| I <sub>BIAS(CS/CSG)</sub>   | CS/CSG pin bias current                            | $V_{CS} = V_{CSG} = V_{SLOPE} = 0V$                       |      | -95       |      | μA       |  |
| I <sub>OFFSET(CS/CSG)</sub> | CSG pin offset current                             | $V_{CS} = V_{CSG} = V_{SLOPE} = 0V$                       |      |           | 14   | μΑ       |  |
| CONSTAN                     | IT CURRENT LOOP                                    |                                                           |      |           |      |          |  |
| $V_{SNS}$                   | Average current loop regulation                    | $V_{ISNSN}$ =24V, sweep ISNSP,<br>Measure $V_{SS}$        | 43   | 50        | 57   | mV       |  |
| I <sub>SNS</sub>            | ISNSN/ISNSP pin bias currents                      | $V_{IN} = V_{ISNSP} = V_{ISNSN} = 24V$                    |      | 7         |      | μΑ       |  |
| g <sub>M(CS)</sub>          | Current sense amplifier trans-<br>conductance      | $V_{ISNSP}-V_{ISNSN}=55mV$ , $V_{SS}=0.5V$                |      | 1         |      | mS       |  |
| SLOPE CO                    | MPENSATION                                         |                                                           |      |           |      |          |  |
|                             | Buck adaptive slope current                        | $V_{IN}=V_{VISNS}=24V$ , $V_{VOSNS}=12V$ , $V_{SLOPE}=0V$ | 24   | 30        | 35   |          |  |
| I <sub>SLOPE</sub>          | Boost adaptive slope current                       | $V_{IN}=V_{VISNS}=12V$ , $V_{VOSNS}=18V$ , $V_{SLOPE}=0V$ | 13   | 17        | 21   | μA<br>21 |  |
| <b>G</b> M(SLOPE)           | Slope compensation amplifier trans<br>-conductance |                                                           |      | 2         |      | μS       |  |
| MODE                        |                                                    |                                                           |      |           |      |          |  |
| I <sub>MODE</sub>           | Source current out of MODE pin                     | MODE=0V                                                   | 17   | 20        | 23   | μΑ       |  |
| $V_{DCM\_HIC}$              | DCM with hiccup threshold voltage                  |                                                           | 0.6  | 0.7       | 0.76 |          |  |
| V <sub>CCM_HIC</sub>        | CCM with hiccup threshold voltage                  |                                                           | 1.18 | 1.28      | 1.38 | V        |  |
| $V_{CCM}$                   | CCM no hiccup threshold voltage                    |                                                           | 2.22 | 2.4       | 2.6  |          |  |
| THERMAL                     | PROTECTION                                         |                                                           |      |           |      |          |  |
| T <sub>SHUTDOWN</sub>       | Thermal shutdown trip point                        |                                                           |      | 160       |      | ℃        |  |
|                             | Thermal shutdown hysteresis                        |                                                           |      | 15        |      | C        |  |

<sup>( \*1):</sup> Stress beyond those listed at "absolute maximum rating" table may cause permanent damage to the device. These are stress rating ONLY. For functional operation are strongly recommend follow up "recommended operation conditions" table.



#### **Functional Descriptions**

The VP3675 is a high efficiency full bridge buck- is disabled the controller remains in a cycle-byalso operates in buck-boost mode with excellent tion and hiccup mode selection. efficiency and low ripple output voltage when VIN close to Vout.

VP3675 integrates two half-bridge N-channel MOSFET gate drivers and is designed to work with 4 external MOSFET switches. When V<sub>IN</sub> is greater then V<sub>OUT</sub>, the VP3675 PWM control works in valley current mode. The inductor current should be monitored for cycle-by-cycle current limit and is sensed through an external sense resistor conand power ground.

When V<sub>IN</sub> is lower then V<sub>OUT</sub>, the VP3675 PWM control works in peak current mode. For the application cases of lower  $V_{IN}$  (e.g. below than 5.75V) and higher V<sub>OUT</sub>, VP3675 is capable of supporting bias VBIAS terminal with V<sub>OUT</sub>. In this condition, internal regulator source would be switched from V<sub>IN</sub> to V<sub>OUT</sub> for higher gate driver bias so that better switching efficiency would be achieved.

Besides cycle-by-cycle current limiting, VP3675 supports average current sense scheme for either input or output current detection. Softstart is also supported with an external capacitor connected to ground to eliminate inrush current and voltage overshoot during startup.

VP3675 supports continuous conduction mode (CCM) for noise sensitive application such as audio or radio frequency use and discontinuous conduction mode (DCM) for higher light load efficiency such as backup power application. For the output overload/short condition VP3675 provides optional hiccup mode to reduce the heat and damage during sustained overload case. If the hiccup mode

boost controller with wide input voltage range. In cycle current limit until the overload case is fixed. addition to buck mode and boost mode, VP3675 Use CTRL terminal to configure CCM/DCM opera-

> The VP3675 supports over-voltage protection and power good status indication. If the output feedback voltage exceeds then 7.5% or above nominal reference  $V_{REF}(0.8V)$  the high side drivers would be turn off. PGOOD terminal would be externally pulled high when FB pin voltage is regulated within +10% and -9% centered with  $V_{REF}$ .

The VP3675 can operate in shutdown state, nected to the source of low-side MOSFET switches standby state and normal operation state. It can be configured with setting EN terminal with 3 distinct voltage ranges.

#### Operation States and UVLO

The VP3675 has chip enable and under-voltage lock out protection. When EN pin voltage is below than standby threshold 0.79V, the controller enters the shutdown state and most of the functional blocks are disabled including V<sub>REG</sub> regulator.

When EN voltage is greater than standby threshold but less than the operating threshold 1.23V, both internal V<sub>REG</sub> regulator and VBIAS bias input are enabled but the controller will still not start up and hence no switching.

When EN voltage is greater than operating threshold, the controller will start switching if the  $V_{\text{REG}}$  is also above V<sub>REG</sub> under-voltage threshold (3.3V). If V<sub>REG</sub> is still under UV threshold, the VP3675 will not switch. Table 1 shows the relation between the state and EN pin threshold voltage range.

To implement UVLO protection, the simplest way is to use a resistor network from V<sub>IN</sub> to AGND with



the mid-point connect to EN pin. The turn-on threshold can be obtained by equation 1.

$$V_{IN(UVZO)} = 1.23V \times \left(1 + \frac{R_{EN2}}{R_{EN1}}\right) - R_{EN2} \times 1.5 \mu A$$
 (1)

(2) 
$$\Delta V_{HYS(UVLO)} = 3.5 \mu A \times R_{EN2}$$

Equation 2 shows the hysteresis between the UVLO turn-on and turn-off threshold and can be obtained with this equation. Beware of the EN pin source current is about 3.5µA when EN pin voltage is above 1.23V.



Figure 1. Programming EN pin

| EN                                                              | $V_{REG}$        | State                |
|-----------------------------------------------------------------|------------------|----------------------|
| EN<0.79V                                                        | N/A              | Shutdown             |
| 0.79V <en<1.23v< td=""><td>N/A</td><td>Standby</td></en<1.23v<> | N/A              | Standby              |
| EN>1.23V                                                        | $V_{REG} < 3.3V$ | Standby              |
| EN>1.23V                                                        | $V_{REG} > 3.3V$ | Operating, Switching |

Table 1. EN pin threshold voltage

#### Frequency Adjustment

It is simply to use an external resistor to adjust the PWM clock frequency. Connect a resistor from FADJ terminal to AGND to program switching frequency from 100kHz to 600kHz. Equation 3 shows how to calculate the external resistor:

$$R_T = \frac{\left(\frac{1}{f_{SW}} - 200ns\right)}{37pF}$$

The VP3675 can be synchronized with external clock source. Figure 2 demonstrates the connec-

tion to AC clock source. The external clock frequency should be higher than resistor programmed frequency. Beware of the pulse width of the external PWM clock should be in range from 75ns to 500ns and the pulse amplitude must not exceed 3.3V.



Figure 2. External Clock Synchronization

Frequency dithering is an important skill to improve EMI performance. Connect a capacitor from DITH pin to AGND to enable this function. Equation 4 shows the calculation of dithering capacitance:

$$C_{DITH} = \frac{10\,\mu A}{f_{SW} \times 0.24V}$$

Connect the DITH pin to ground to disable this function. Dithering function is also disabled when using external clock input.

#### Soft Start

The VP3675 provides soft start scheme to prevent transient during startup and could be adjusted by a soft start capacitor connected from SS terminal to AGND. During powering up, an internal current source charges the soft start capacitor. When the SS pin voltage below the feedback reference V<sub>REF</sub>, soft–start block raises the FB voltage with the same slope as the SS pin. After SS pin voltage exceeds V<sub>REF</sub>, the soft–start period is finished and the output voltage is almost reached to desired output value. Soft–start time is calculated by equation 5:



$$t_{ss} = \frac{C_{SS} \times 0.8V}{6 \,\mu A}$$

SS pin will be discharged in the following 3 conditions, EN falling below UVLO voltage and VREG UV threshold, enter hiccup mode and thermal cy regardless of the load current. shutdown state. When average current limiting is constant current loop trans-conductance amplifier to limit the current.

#### **Average Current Limit**

To implement current limit protection of input or output, a constant current trans-conductance amplifier is integrated in the VP3675. An additional current sense resistor connected in series with the ISENSP and ISENSP pins to monitor the voltage drop and compare it with internal 50mV reference. If the voltage drop is greater than 50mV then the Over-current Protection constant current loop trans-conductance amplifier gradually discharges the soft-start capacitor to In buck operation, the sensed valley voltage across pull low the output voltage to limit the input or output current. Use equation 6 to obtain the current limit value. Short ISENSP and ISENSN to disable this function.

$$I_{CL(AVG)} = \frac{50mV}{R_{SENS}}$$

#### CCM/DCM Operation

| CTRL pin        | Mode    | Protection           |
|-----------------|---------|----------------------|
| Direct to VREG  | ССМ     | Cycle-by-cycle limit |
| Use 91k to AGND | ССМ     | Hiccup               |
| Use 47k to AGND | DCM+CCM | Hiccup               |
| Direct to AGND  | DCM+CCM | Cycle-by-cycle limit |

Table 2. CTRL Pin Selections

The VP3675 allows the operation mode change of continuous conduction (CCM) or discontinue conduction (DCM). For noise sensitive application such

as audio amplifier, the switching noise needs to be filtered to prevent any hearable noise. CCM operation the inductor current can flow in either direction and the controller switches at a fixed frequen-

active, the SS pin would be also discharged by the In DCM operation, when the inductor current reaches zero the synchronous rectifier MOSFETs emulates diodes as LSDRV1 or HSDRV2 turn-off for the rest of the PWM cycle at light load to reduce switching losses as possible. DCM operation results in reduced and variable frequency operation which increases light load efficiency of the converter.

> Table 2 shows how the CTRL pin configures the operation mode. The mode is latched at startup.

R<sub>SENSE</sub> is limited to 85mV. If the sensed value is not below this threshold during the buck switch offtime, the high-side buck switch skips a cycle. In boost operation, the maximum peak voltage across the R<sub>SENSE</sub> is limited to 165mV. If the peak current in boost switch causes the CS pin to exceed this threshold, the low-side boost switch is turned-off for the rest of the clock.

Use proper connection networks defined in Table 2 to configure VP3675 in the appropriate working manner. If the hiccup mode (CCM or DCM) is enabled, the controller shuts down after detecting cycle-by-cycle current for 128 cycles and then the soft-start capacitor is discharged. After 4000 clock cycles the SS pin resumes to charge soft-start capacitor again and the controller starts over again. If the hiccup mode is not enabled, the VP3675 will perform cycle-by-cycle current limit when overload condition occurs.



#### Output Over-voltage Protection

VP3675 will turns off the 2 gate drivers when the feedback voltage is 7.5% greater than the nominal reference voltage  $V_{REF}$ . Once the feedback value falls in 5% of  $V_{REF}$ , the VP3675 resumes switching.

#### Internal Regulator and VBIAS Input

Since the VP3675 uses half-bridge gate drivers and high side NMOSFET gate bias should be generated from internal  $V_{REG}$  with boot-strap circuits. For  $V_{IN}$  is less than the certain of value, the  $V_{REG}$  voltage tracks  $V_{IN}$  with few voltage drop. Otherwise the internal regulator  $V_{REG}$  voltage will be fixed and regulated. The on/off scheme follows the control mechanism of EN pin as previous described.

When  $V_{OUT}$  is greater then  $V_{REG}$  nominal value plus one more diode drop, the internal regulator will use  $V_{OUT}$  to regulate internal  $V_{REG}$  instead of using  $V_{IN}$ . In buck mode, connect VBIAS pin to  $V_{OUT}$  with  $V_{OUT}$  value greater then 7V will improve the efficiency. Please be aware that the voltage on VBIAS pin should not exceed then 36V.

If  $V_{\text{IN}}$  is lower and working topology is boost, use higher output voltage and feed it back to  $V_{\text{OUT}}$  to generate internal  $V_{\text{REG}}$  is a good idea. For this case, place a series blocking diode between the input power source and IN terminal to prevent VREG back-feeding into IN pin through internal MOSFET body diode.



Figure 3. VREG and VBIAS

 $V_{REG}$  grounding capacitor is good to use a  $1\mu F$  ceramic capacitor and is better to be placed close to VREG pin.

#### **Power Good Indicator**

PGOOD terminal is pulled high when the voltage at the FB pin is within range of  $-9\%\sim+10\%$  of the nominal  $V_{REF}$  voltage. Otherwise the PGOOD is pulled low. Since the PGOOD is open drain output, it is needed to add pull-up resistor and the pull down strength of the internal MOSFET is about 4.2mA. Since the MOSFET is low voltage device, do not connect the pull-up resistor to 5.5V or higher.

#### **Slope Compensation**

The VP3675 performs a slope compensation based on the current sense signal monitored across the CS and CSG pins with the composition of the  $V_{\text{IN}}$ ,  $V_{\text{OUT}}$  and SLOPE pin signals. The result is compared to the COMP error voltage by PWM modulator.

The current mode controllers require slope compensation for stable current loop operation. In peak current mode the duty is 50% or above and



below 50% in valley current mode. Use a capacitor to connect between SLOPE pin and AGND to fine tune optimal slope for various  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  combination.

#### **Loop Compensation**



Figure 4. Error Amplifier Compensation Network

Figure 4 shows the internal loop compensation structure. The trans-conductance amplifier output range is from 0.3V to 3V. The COMP pin output range will limit the possible  $V_{IN}$  and output current. Type II PI compensation is formed with  $R_{C1}$ – $C_{C1}$  to AGND in parallel with another pole compensator  $C_{C2}$ .

The VP3675 will operate in buck, boost and buckboost mode and the compensation is separated into two considerations. In buck mode, the bottom value of COMP dominates the maximum possible  $V_{\text{IN}}$  for which the controller can regulate output voltage at no load. Equation 7 shows how to calculate  $V_{\text{COMP}}$  as function of  $V_{\text{IN}}$  at no load in CCM operating.

$$(7)$$

$$V_{COMP(BUCK)} = 1.6V - A_{CS} \cdot R_{SENSE} \cdot \frac{V_{OUT}}{2 \cdot L1 \cdot F_{SW}} \cdot (1 - D_{BUCK}) - \frac{2\mu S \cdot (V_{IN} - V_{OUT}) + 6\mu A}{C_{SLOPE} \cdot F_{SW}} \cdot (1 - D_{BUCK})$$

Where  $D_{BUCK}$  is given by equation 8.

$$D_{BUCK} = \frac{V_{OUT}}{V_{IN}}$$

To increase the maximum  $V_{\text{IN}}$  range of buck operation, try to change appropriate frequency, larger inductor, higher  $C_{\text{SLOPE}}$ , smaller sense resistor.

In boost mode, the minimum possible  $V_{\text{IN}}$  for which the converter can regulate the output at full load is the top value of  $V_{\text{COMP}}$ . Equation 9 shows how to calculate  $V_{\text{COMP}}$  as function of  $V_{\text{IN}}$  at full load in CCM operating.

$$V_{COMP(BOOST)} = 1.6V + A_{CS} \cdot R_{SENSE} \cdot \left(I_{OUT} \cdot \frac{V_{OUT}}{V_{IN}} + \frac{V_{IN}}{2 \cdot L1 \cdot F_{SW}} \cdot D_{BOOST}\right) + \frac{2\mu S \cdot \left(V_{OUT} - V_{IN}\right) + 5\mu A}{C_{SLOPE} \cdot F_{SW}} \cdot D_{BOOST}$$

Where  $D_{BUCK}$  is given by equation 10.

$$D_{BOOST} = 1 - \frac{V_{IN}}{V_{OUT}}$$

From equation 9, a larger  $L_1$ , higher  $C_{SLOPE}$ , smaller  $R_{SENSE}$  and higher frequency could enlarge the  $V_{IN}$  range of boost operation.

#### **Gate Drivers**

The VP3675 is a full bridge controller and it contains 4 NMOSFET gate drivers. The buck half bridge drive pins are HSDRV1 and LSDRV1 as well as the boost half bridge drive pins are HSDRV2 and LSDRV2. Each gate driver is capable of sinking 2A and sourcing 1.5A peak current.

In DCM operation, LSDRV1 and HSDRV2 turn off when the inductor current reaches to zero in buck operation and HSDRV2 turns off when inductor current drops to zero in boost operation. The driver HSDRV2 would not switch unless soft-start progress is finished to prevent possible reverse current from a pre-biased output.

The low side gate drivers LSDRV1 and LSDRV2 are biased from  $V_{REG}$  and the high side gate drivers HSDRV1 and HSDRV2 are driven from boot-strap



capacitors. The boot capacitors are charged and boosted through external schottky diodes connected to VREG terminal. Avoids to use the diodes with greater forward conduction voltage  $V_{\rm F}$  because the high-side gate drives bias will be greatly reduced below than 5V.

#### Thermal Protection

The thermal protection circuit monitors the junction temperature and turns off the VP3675 when junction temperature exceeds temperature trip point. When the protection occurs, the soft-start capacitor will be discharged and the gate drivers shut down immediately. The controller will resume switching after soft-start progress when the junction temperature is below then the thermal shutdown hysteresis value.



### **Application Information**



Figure 5. VP3675 Typical Application

| SPECIFICATION ITEM  | RATING          |
|---------------------|-----------------|
| Input Voltage Range | 6V~36V          |
| Output              | 12V             |
| Load Current        | 6A maximum      |
| Switching Frequency | 300kHz          |
| Operating Mode      | CCM with Hiccup |

Table 3. VP3675 Typical Application Specification

Figure 5 shows an example of using VP3675 to The PWM switching frequency of VP3675 can be convert from a input voltage range of 6V to 36V to adjusted through connecting a resistor from FADJ balanced for all requirements.

12V fixed output with delivering maximum 6A. To terminal to analog ground. Equation 3 shows how accomplish the design, it is necessary to well con- to calculate the corresponding resistor by a given sider the following criteria and makes the design frequency. In this case, use  $84.5k\Omega$  E96 series with 1% accuracy to set up 300kHz oscillation frequen-

#### **Adjusting Frequency**

cy.



### **Typical Characteristics**



Figure 6. Efficiency



Figure 7. Frequency vs. R<sub>™</sub>



Figure 8. Standby Current vs. VIN



Figure 9. Shutdown Current vs. VIN



Figure 10. Operating Current vs.  $V_{IN}$ 



Figure 11. V<sub>REG</sub> value vs. V<sub>IN</sub>



### **Typical Characteristics (cont.)**



Figure 12. In Shutdown vs. Vin



Figure 13. EN/UVLO Rising Threshold vs. Temperature



Figure 14. Buck Current Limit vs. Temperature



Figure 15. Boost Current Limit vs. Temperature



### **Typical Characteristics (cont.)**





## **Typical Characteristics (cont.)**



Figure 23. Line Transient

Figure 24. Hiccup Mode Current Limit



### **Package Information**

#### TSSOP-28EP







| 0)/44001 |         | Millimeter |      |  |
|----------|---------|------------|------|--|
| SYMBOL   | Min.    | Nom.       | Max. |  |
| Α        |         |            | 1.2  |  |
| A1       | 0.05    |            | 0.15 |  |
| A2       | 0.8     |            | 1    |  |
| A3       | 0.39    | 0.44       | 0.49 |  |
| b        | 0.2     |            | 0.28 |  |
| b1       | 0.19    | 0.22       | 0.25 |  |
| С        | 0.13    |            | 0.17 |  |
| c1       | 0.12    | 0.13       | 0.14 |  |
| D        | 9.6 9.7 |            | 9.8  |  |
| D2       |         | 4.83REF    |      |  |
| E        | 6.2     | 6.4        | 6.6  |  |
| E1       | 4.3     | 4.4        | 4.5  |  |
| E2       | 2.70REF |            |      |  |
| е        | 0.65BSC |            |      |  |
| L        | 0.45    | 0.6        | 0.75 |  |
| L1       | _       | 1.00REF    |      |  |
| θ        | 0       |            | 8    |  |



## Package Information (cont.)

#### QFN28 4x5





SIDE VIEW

| C)/HDOI | Millimeter     |         |      |  |
|---------|----------------|---------|------|--|
| SYMBOL  | Min.           | Nom.    | Max. |  |
| Α       | 0.70           |         | 0.80 |  |
| A1      | 0.00           | 0.00    |      |  |
| A3      | 0.203REF       |         |      |  |
| b       | 0.20           | 0.25    | 0.30 |  |
| D       | 5.00BSC        |         |      |  |
| D1      | 3.50 3.65 3.80 |         |      |  |
| E       |                | 4.00BSC |      |  |
| E1      | 2.50           | 2.65    | 2.80 |  |
| е       | 0.50BSC        |         |      |  |
| К       | 0.275REF       |         |      |  |

Notes

1.EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH 2.LEAD COPLANARITY SHALL BE 0.1 MILLIMETER MAX.



# 

| Part No.    | Q`ty/Reel |
|-------------|-----------|
| VP3675TSG28 | 4,000     |
| VP3675QNG28 | 2,500     |

#### **Contact Information**

#### **Viva Electronics Incorporated**

10F-1, No. 32, Gaotie 2nd Rd., Zhubei City, Hsinchu County, Taiwan, R.O.C.

Tel: 886-3-6579508 Fax: 886-3-6579509

WWW: <a href="http://www.viva-elec.com.tw">http://www.viva-elec.com.tw</a>

Sales: <u>sales@viva-elec.com.tw</u>
FAE Support: <u>fae@viva-elec.com.tw</u>

#### **IMPORTANT NOTICE**

Viva Electronics Incorporated reserves the right to make changes without further notice to any products or specifications here-in. Viva Electronics Incorporated does not assume any responsibility for use of any its products for any particular purpose, nor does Viva Electronics Incorporated assume any liability arising out of the application or use of any its products or circuits. Viva Electronics Incorporated does not convey any license under its patent rights or other rights nor the rights of others.