

# 700V, Non-Isolated, Offline Regulator with Up to 600mA Output Current and Brown-In Protection

#### DESCRIPTION

The MP175L is a primary-side regulator that provides accurate constant-voltage (CV) regulation without an optocoupler. The MP175L supports buck, buck-boost, boost, and flyback topologies. The MP175L has an integrated 700V MOSFET and high-voltage current source to simplify the structure and reduce costs.

The MP175L is a green-mode operation regulator. Both the peak current limit ( $I_{\text{LIMIT}}$ ) and switching frequency ( $f_{\text{SW}}$ ) decrease with decreasing load. This feature provides excellent efficiency under light-load conditions and improves the overall average efficiency.

The MP175L has multiple protection features, including over-temperature protection (OTP), VCC under-voltage lockout (UVLO), overload protection (OLP), short-circuit protection (SCP), brown-in protection, and open-loop detection (OLD).

These features make the MP175L an ideal regulator for offline, low-power applications, such as home appliances and standby power.

The MP175L is available in an SOIC-8 package.

#### **FEATURES**

- Primary-Side Constant Voltage (CV) Control, Supporting Buck, Buck-Boost, Boost, and Flyback Topologies
- Integrated 700V/4.5Ω MOSFET
- Internal 700V High-Voltage Current Source
- <30mW No-Load Power Consumption</li>
- Up to 9W Output Power (P<sub>OUT</sub>)
- Maximum Continuous Conduction Mode (CCM) with an Output Current (I<sub>OUT</sub>) Up to 600mA
- Low VCC Operating Current
- Frequency Foldback
- Limited Maximum Frequency
- Peak-Current Compression
- Internally Biased VCC
- Over-Temperature Protection (OTP), Under-Voltage Lockout (UVLO), Overload Protection (OLP), Short-Circuit Protection (SCP), Open-Loop Detection (OLD), and Brown-In Protection
- Available in an SOIC-8 Package

#### **APPLICATIONS**

- Home Appliances, White Goods, and Consumer Electronics
- Industrial Controls
- Standby Power

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS," the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### TYPICAL APPLICATION





### **ORDERING INFORMATION**

| Part Number* | Package | Top Marking | MSL Rating |  |
|--------------|---------|-------------|------------|--|
| MP175LGS     | SOIC-8  | See Below   | 2          |  |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP175LGS-Z).

### **TOP MARKING**

MP175L LLLLLLLL MPSYWW

MP175L: Part number LLLLLLL: Lot number MPS: MPS prefix Y: Year code WW: Week code

# **PACKAGE REFERENCE**





#### PIN FUNCTIONS

| Pin #      | Name  | Description                                                                                   |
|------------|-------|-----------------------------------------------------------------------------------------------|
| 1          | VCC   | Control circuit power supply.                                                                 |
| 2          | FB    | Regulator feedback.                                                                           |
| 3          | GNDA  | Short to GNDP in the application.                                                             |
| 4          | GNDP  | IC power ground.                                                                              |
| 5, 6, 7, 8 | DRAIN | <b>Internal power MOSFET drain.</b> DRAIN is the high-voltage current source regulator input. |

# 

Operating junction temp (T<sub>J</sub>) .... -40°C to +125°C

| Thermal Resistance (4) | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |       |
|------------------------|-------------------------|----------------------------|-------|
| SOIC-8                 | . 76                    | 35                         | .°C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A.$  The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}.$  Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

VCC = 12V,  $T_J$  = -40°C to +125°C, min and max values are guaranteed by characterization, typical values are tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                                                                  | Symbol              | Condition                          | Min  | Тур  | Max  | Units  |
|----------------------------------------------------------------------------|---------------------|------------------------------------|------|------|------|--------|
| <b>High-Voltage Current Source and</b>                                     | Internal MOS        | SFET (DRAIN)                       |      |      |      |        |
| Internal current-source regulator supply current                           | IREGULATOR          | Vcc = 4V, VdRAIN = 100V            | 3    | 4.5  | 6    | mA     |
| DRAIN leakage current                                                      | I <sub>LEAK</sub>   | V <sub>DRAIN</sub> = 400V          |      |      | 40   | μA     |
| Breakdown voltage                                                          | $V_{(BR)DSS}$       | T <sub>J</sub> = 25°C              | 700  |      |      | V      |
| On resistance                                                              | Ron                 | T <sub>J</sub> = 25°C              |      | 4.5  | 6.5  | Ω      |
| Brown-in threshold                                                         | $V_{DS\_BI}$        | T <sub>J</sub> = 25°C              |      | 40   |      | V      |
| Supply Voltage (V <sub>CC</sub> ) Managemen                                | t                   |                                    |      |      |      |        |
| Increasing V <sub>CC</sub> level at which the internal regulator turns off | $V_{HV\_OFF}$       |                                    | 8.4  | 9    | 9.6  | V      |
| Decreasing V <sub>CC</sub> level at which the internal regulator turns on  | $V_{\text{HV\_ON}}$ |                                    | 7.9  | 8.5  | 9.1  | V      |
| HV regulator on and off hysteresis                                         |                     |                                    | 200  |      |      | mV     |
| V <sub>CC</sub> under-voltage lockout (UVLO) threshold                     | V <sub>CCL</sub>    |                                    | 7    | 7.9  | 8.7  | V      |
| Decreasing V <sub>CC</sub> level at which the protection phase ends        | Vcc_pro             |                                    |      | 3.5  | 4    | V      |
|                                                                            |                     | fsw = 40kHz, T <sub>J</sub> = 25°C |      | 920  | 1070 |        |
| IC consumption (5)                                                         | Icc                 | MOSFET on                          |      | 900  | 1050 | μΑ     |
|                                                                            |                     | MOSFET off                         | 220  | 310  | 400  | ]      |
| Internal IC consumption under protection                                   | ICC_PRO             |                                    |      | 40   | 65   | μA     |
| Internal Current Sense                                                     |                     |                                    |      |      |      |        |
| Peak current limit                                                         | I <sub>LIMIT</sub>  | T <sub>J</sub> = 25°C              | 1.02 | 1.1  | 1.18 | Α      |
| Leading-edge blanking (LEB) time                                           | t <sub>LEB1</sub>   |                                    |      | 230  |      | ns     |
| Short-circuit protection (SCP) threshold                                   | Iscp                | T <sub>J</sub> = 25°C              | 135% | 155% | 175% | ILIMIT |
| LEB for SCP                                                                | t <sub>LEB2</sub>   |                                    |      | 200  |      | ns     |
| Feedback (FB) Input                                                        |                     |                                    |      |      |      |        |
| Minimum off time                                                           | tminoff             |                                    | 19.9 | 24   | 28.4 | μs     |
| Maximum on time                                                            | tmaxon              |                                    | 29.5 | 34   | 39.5 | μs     |
| MOSFET turn-on threshold                                                   | $V_{FB}$            |                                    | 2.31 | 2.43 | 2.53 | V      |
| Overload protection (OLP) counter                                          |                     |                                    |      | 4096 |      | cycles |
| Open-loop detection (OLD)                                                  | V <sub>OLD</sub>    |                                    | 0.2  | 0.3  | 0.4  | V      |
| Thermal Shutdown                                                           |                     |                                    | •    |      |      | •      |
| Over-temperature protection (OTP) threshold <sup>(5)</sup>                 |                     |                                    |      | 150  |      | °C     |

#### Note:

5) Guaranteed by design.



### TYPICAL CHARACTERISTICS

# Breakdown Voltage vs. Temperature



#### On Resistance vs. Temperature



# Peak Current Limit vs. Temperature



Leading-Edge Blanking Time vs. Temperature



# Leading-Edge Blanking Time for SCP vs. Temperature



#### **SCP Threshold vs. Temperature**





# TYPICAL CHARACTERISTICS (continued)





Maximum On Time vs. **Temperature** 



MOSFET Turn-On Threshold vs. **Temperature** 



Open-Loop Detection vs. **Temperature** 



Increasing VCC Level at which the Internal Regulator Turns Off vs. **Temperature** 



**Decreasing VCC Level at which the** Internal Regulator Turns On vs. **Temperature** 



6



# TYPICAL CHARACTERISTICS (continued)

V<sub>CC</sub> Under-Voltage Lockout Threshold vs. Temperature





### TYPICAL PERFORMANCE CHARACTERISTICS

Performance waveforms are tested with the evaluation board,  $V_{IN} = 230V_{AC}$ ,  $V_{OUT} = 5V$ ,  $I_{OUT} = 600$ mA,  $T_A = 25$ °C, unless otherwise noted.







8



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested with the evaluation board,  $V_{IN}=230V_{AC}$ ,  $V_{OUT}=5V$ ,  $I_{OUT}=600mA$ ,  $T_A=25^{\circ}C$ , unless otherwise noted.



© 2021 MPS. All Rights Reserved.



# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram

© 2021 MPS. All Rights Reserved.



#### **OPERATION**

The MP175L is a green-mode operation regulator. The peak current limit ( $I_{\text{LIMIT}}$ ) and the switching frequency ( $f_{\text{SW}}$ ) both decrease as the load decreases. As a result, the MP175L offers excellent light-load efficiency and improves average efficiency. The Typical Application diagram on page 1 shows a regular buck configuration.

#### Start-Up and Under-Voltage Lockout (UVLO)

The internal high-voltage current-source regulator supplies the VCC pin from DRAIN. When VCC is charged to the increasing supply voltage level (V<sub>HV OFF</sub>), the internal high-voltage current source turns off. Subsequently, the IC is ready for switching until the drain-to-source voltage reaches the brown-in threshold (V<sub>DS BI</sub>) before UVLO occurs. If VCC falls below the decreasing VCC level (V<sub>HV ON</sub>), then the internal high-voltage current source turns on to charge the external VCC capacitor. Therefore, the MP175L can work with a small VCC capacitor (in the low µF range).

UVLO makes the IC stop switching when VCC falls below the VCC UVLO threshold ( $V_{CCL}$ ), preventing errors caused by an insufficient supply voltage. The IC remains off until the supply voltage ( $V_{CC}$ ) is charged to  $V_{HV\_OFF}$  again (see Figure 2).



Figure 2: Start-Up and UVLO Operation

#### Soft Start (SS)

The soft start (SS) period, which occurs whenever the chip begins switching, prevents the inductor current from overshooting.

The MP175L implements SS by gradually decreasing the minimum off time in eight steps. Table 1 shows the sequence pattern for SS.

During SS, short-circuit protection (SCP), overload protection (OLP), and open-loop detection (OLD) are disabled.

**Table 1: SS Sequence Pattern** 

| Step | Min Off Time (µs) | Cycles |
|------|-------------------|--------|
| 1    | 48                | 16     |
| 2    | 36                | 16     |
| 3    | 24                | 32     |
| 4    | 20                | 64     |
| 5    | 18                | 128    |
| 6    | 16                | 128    |
| 7    | 14                | 128    |
| 8    | 13                | 128    |

#### **Constant-Voltage (CV) Operation**

The MP175L is a constant-voltage (CV) regulator that regulates the output voltage ( $V_{OUT}$ ) using the feedback (FB) voltage, depending on the external divider set-up.

Figure 3 shows that the internal MOSFET is turned on when the FB voltage falls below the MOSFET turn-on threshold ( $V_{FB}$ ), and is turned off based on  $I_{LIMIT}$ .  $V_{FB}$  is the reference voltage for the FB pin.



Figure 3: Constant-Voltage Regulation

In this way, the FB voltage is regulated at the reference voltage.  $V_{\text{OUT}}$  can be calculated using Equation (1):

$$V_{OUT} = V_{FB} \times \frac{R_{UP} + R_{LOW}}{R_{LOW}}$$
 (1)



# Frequency Foldback and Peak-Current Compression

Due to the MP175L's constant voltage regulation scheme, the high-voltage regulator's switching frequency (f<sub>SW</sub>) decreases as the load decreases. As a result, the MP175L can achieve excellent efficiency under light-load conditions.

 $f_{\text{SW}}$  can be estimated using Equation (2) for continuous conduction mode (CCM) and Equation (3) for discontinuous conduction mode (DCM):

$$f_{SW} = \frac{(V_{IN} - V_{OUT})}{2L \times (I_{DEAK} - I_{OUT})} \times \frac{V_{OUT}}{V_{IN}}$$
 (2)

$$f_{SW} = \frac{2(V_{IN} - V_{OUT})}{L \times l_{PFAK}^2} \times \frac{l_{OUT} \times V_{OUT}}{V_{IN}}$$
(3)

As  $f_{SW}$  decreases,  $I_{LIMIT}$  also decreases to minimize audible noise when the frequency drops down to the audible range.  $I_{LIMIT}$  can be estimated using Equation (4):

$$I_{PEAK} = I_{LIMIT} - (40\text{mA}/\mu\text{s}) \times (t_{OFF} - t_{MINOFF}) \quad (4)$$

The minimum peak current  $(I_{PEAK})$  is limited internally.

#### Overload Protection (OLP)

The MP175L's maximum output power ( $P_{OUT}$ ) is limited by  $t_{MINOFF}$  and  $I_{LIMIT}$ . The MP175L is considered to be in an overload condition when working under a  $t_{MINOFF}$ , which indicates a maximum  $f_{SW}$ .

When the MP175L works at a t<sub>MINOFF</sub>, the overload protection (OLP) counter begins counting the switching cycle. If the counter reaches 4096 cycles, OLP is triggered. The OLP counter helps prevent OLP from triggering falsely during start-up or load transition.

The overload state is also affected by external settings, such as  $V_{\text{IN}}$ ,  $V_{\text{OUT}}$ , and inductor value. OLP helps avoid overstress operation of the system in most cases.

#### **Short-Circuit Protection (SCP)**

The MP175L monitors  $I_{PEAK}$ , and shuts down if  $I_{PEAK}$  exceeds the SCP threshold. Once the fault condition is removed, the power supply resumes normal operation.

#### **Over-Temperature Protection (OTP)**

Over-temperature protection (OTP) is triggered when the junction temperature (T<sub>J</sub>) exceeds the thermal shutdown threshold to prevent any thermally induced damage to the chip.

#### **Brown-In Protection**

The MP175L integrates a brown-in function by sampling the drain-to-source voltage ( $V_{DS}$ ). After the IC stops switching,  $V_{DS}$  must exceed the brown-in threshold ( $V_{DS\_BI}$ ) before the IC can start to work again.

Brown-in protection prevents switching after shutdown.

#### **Open-Loop Detection (OLD)**

If V<sub>FB</sub> is below the OLD threshold (V<sub>OLD</sub>), the IC stops switching and a restart cycle begins. During SS, OLD is blanked.

To use OLD, the FB capacitor should be separated from the VCC capacitor. For circuit design recommendations, see the FB Set-Up section on page 13.

OLD is disabled when the VCC capacitor functions as an FB capacitor.

#### Leading-Edge Blanking (LEB)

An internal LEB unit prevents premature switching pulse termination due to a start-up spike. Start-up spikes are caused by parasitic capacitance and reverse recovery of the freewheeling diode. During the blanking time, the current comparator is disabled and cannot turn off the internal MOSFET (see Figure 4).



Figure 4: Leading-Edge Blanking Time



#### APPLICATION INFORMATION

#### **Selecting the Input Capacitor**

The input capacitor supplies the DC input voltage (V<sub>IN</sub>) to the converter. Figure 5 shows the typical DC bus voltage waveform of a half-wave rectifier and full-wave rectifier.



#### (a) V<sub>IN</sub> of Half-Wave Rectifier



# (b) V<sub>IN</sub> of Full-Wave Rectifier Figure 5: Input Voltage Waveforms

Typically, a half-wave rectifier requires an input capacitor rated at  $3\mu F/W$  for the universal input condition. When using a full-wave rectifier, the input capacitor should be between  $1.5\mu F/W$  and  $2\mu F/W$  for the universal input condition. A half-wave rectifier is recommended for <2W output applications. A full-wave rectifier is recommended for >2W output applications.

Avoid using an input capacitor that is too small, since it may not hold the DC voltage high for long enough. A low DC  $V_{\text{IN}}$  can lead to bad thermal performance. If  $V_{\text{IN}}$  is very low, the MOSFET on time may reach the maximum on time ( $t_{\text{MAXON}}$ ).

#### Selecting the Inductor

The MP175L has a  $t_{\text{MINOFF}}$  limit that determines the maximum  $P_{\text{OUT}}$ . Since  $I_{\text{LIMIT}}$  is fixed, the maximum power ( $P_{\text{OMAX}}$ ) increases as the inductance increases. Using a small inductance may lead to insufficient output power, but a larger inductance results in an inappropriate OLP point.

It is recommended to select an inductor with the minimum inductance needed to meet the

overload requirement. The  $I_{\text{LIMIT}}$  and  $t_{\text{MINOFF}}$  tolerances should also be considered for mass production. The OLP point can be estimated using Equation (5) for CCM or Equation (6) for DCM:

$$P_{OMAX} = V_{OUT} \times (I_{LIMIT} - \frac{V_{OUT} \times t_{MINOFF}}{2L})$$
 (5)

$$P_{\text{OMAX}} = \frac{1}{2} L \times I_{\text{LIMIT}}^2 \times \frac{1}{t_{\text{MINOFF}}}$$
 (6)

To reduce costs, use a standard, off-the-shelf inductor with at least the calculated value.

#### Freewheeling Diode

The diode should be selected based on the maximum  $V_{\text{IN}}$  and  $I_{\text{PEAK}}$ .

Since the freewheeling diode's reverse recovery can affect efficiency and circuit operation in CCM, it is recommended to use an ultra-fast reverse recovery diode, such as the STTH2R06.

#### **Selecting the Output Capacitor**

The output capacitor ( $C_{OUT}$ ) is required to maintain the DC  $V_{OUT}$ . The  $V_{OUT}$  ripple can be estimated using Equation (7) for CCM or Equation (8) for DCM:

$$V_{OUT\_RIPPLE} = \frac{\Delta I}{8f_{SW} \times C_{OUT}} + \Delta I \times R_{ESR}$$
 (7)

$$V_{\text{OUT\_RIPPLE}} = \frac{I_{\text{OUT}}}{f_{\text{SW}} \times C_{\text{OUT}}} \left( \frac{I_{\text{PEAK}} - I_{\text{OUT}}}{I_{\text{PEAK}}} \right)^2 + I_{\text{PEAK}} \times R_{\text{ESR}}$$
 (8)

It is recommended to use low-ESR electrolytic or ceramic capacitors to reduce the V<sub>OUT</sub> ripple.

#### FB Set-Up

Two kinds of FB set-ups are recommended for the MP175L (see Figure 6 and Figure 7 on page 14). The FB set-up can be selected according to cost and performance requirements.

Figure 6 on page 14 shows the typical external FB circuit with the OLD function enabled. C1 is a dedicated FB capacitor, isolated from VCC via D2. This prevents  $V_{\rm CC}$  from interfering with the FB pin's operation. Both the VCC capacitor and FB loop can be adjusted. The set-up shown in Figure 6 is recommended for most



applications due to its high reliability and good performance.



Figure 6: External FB Circuit with Dedicated FB Circuit

Figure 7 shows a typical external FB circuit using the VCC capacitor for  $V_{\text{OUT}}$  sampling. R1 and R2 form a resistor divider for adjustable  $V_{\text{OUT}}$ .



Figure 7: External FB Circuit

OLD is disabled in the set-ups shown in Figure 7. After start-up,  $V_{CC}$  is always above  $V_{CCL}$ .  $V_{FB}$  is proportional to  $V_{CC}$  due to the presence of the FB resistor divider, and  $V_{FB}$  cannot drop to  $V_{OLD}$ . However, the MP175L hiccups when the FB circuit is open because OLP is triggered.

#### **External FB Resistors**

The resistor divider determines  $V_{\text{OUT}}$ . Choose appropriate R1 and R2 values to maintain the FB voltage = 2.43V. R2 should typically be between  $5k\Omega$  and  $20k\Omega$ . It is recommended to avoid a large R2 value.

#### **FB** Capacitor

The FB capacitor provides a sample-and-hold function for  $V_{\text{OUT}}$  regulation. In Figure 6, C1 is the dedicated FB capacitor. In Figure 7, the VCC capacitor is used as the FB capacitor.

A large FB capacitor (a few  $\mu F$  in value) is typically preferred because it helps reduce no-load consumption and achieves good light-load regulation. However, stability may be affected if the FB capacitor is too large.

A large VCC capacitor can help increase the hiccup interval during protections, which reduces the input power during SCP and reduces V<sub>OUT</sub> under open-loop conditions.

#### **Control Loop Robustness Optimization**

The MP175L requires a small capacitor connected between FB and GND to achieve stable operation (about 1nF, which may vary in different applications). This small capacitor bypasses the noises that interfere with FB sampling.

#### **Dummy Load**

The MP175L switches at a minimum  $f_{SW}$  and delivers a certain amount of power under no-load conditions. This minimum  $f_{SW}$  is determined by the feedback discharging rate. A dummy load is required to dissipate this power and keep  $V_{OUT}$  regulated.

A large dummy load current leads to better regulation but larger no-load consumption. A tradeoff must be made between small no-load consumption and good no-load regulation for the intended application.

#### **Surge Performance**

The input capacitor and filter can also be used for surge suppression. If an appropriate input circuit is chosen, the MP175L may pass the low-level surge test without any other surge suppression components. Figure 8 shows the typical half-wave rectifier used in low-power offline applications.



Figure 8: Half-Wave Rectifier

Table 2 shows the capacitance required by the MP175L under normal conditions for different surge levels. FR1 is a  $20\Omega/2W$  fused resistor, and L1 is 1mH for this recommendation.

**Table 2: Recommended Capacitance** 

| Surge Voltage | C1    | C2    |
|---------------|-------|-------|
| 500V          | 1µF   | 1µF   |
| 1000V         | 2.2µF | 2.2µF |
| 2000V         | 3.3µF | 3.3µF |



#### **PCB Layout Guidelines**

PCB layout is critical for reliable operation, as well as good EMI and thermal performance. For the best performance, refer to Figure 9 and follow the guidelines below:

- Minimize the loop area formed by the input capacitor, the MP175L's internal MOSFET, the freewheeling diode, the inductor, and the output capacitor.
- 2. Place the power inductor far away from the input filter while minimizing the loop area.
- 3. Keep the AC input loop as small as possible to prevent noise coupling.
- 4. Place a bypass capacitor (about 1nF) between FB and GND, as close to the IC as possible.
- 5. Connect a large copper area to DRAIN for better thermal performance.



**Top Layer** 



Figure 9: Recommended PCB Layout



### TYPICAL APPLICATION CIRCUIT

Figure 10 shows a typical application example of an 5V/600mA, non-isolated power supply using the MP175L.



Figure 10: Typical Application with Universal Input and 5V/600mA Output



#### **PACKAGE INFORMATION**

#### SOIC-8





**TOP VIEW** 

**RECOMMENDED LAND PATTERN** 



**FRONT VIEW** 



**SIDE VIEW** 



**DETAIL "A"** 

#### **NOTE:**

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA.
- 6) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number | Package     | Quantity/ | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|-------------|-------------|-----------|-----------|-----------|----------|------------|------------|
|             | Description | Reel      | Tube      | Tray      | Diameter | Tape Width | Tape Pitch |
| MP175LGS-Z  | SOIC-8      | 2500      | 100       | N/A       | 13in     | 12mm       | 8mm        |



# **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 12/06/2021    | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.