

# RL78/G1G Group

Renesas Starter Kit User's Manual

RENESAS MCU RL78 Family / RL78/G1X Series

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corporation without notice. Please review the latest information published by Renesas Electronics Corporation through various means, including the Renesas Electronics Corporation website (http://www.renesas.com).

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
  - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority owned subsidiaries.
  - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

#### **Disclaimer**

By using this Renesas Starter Kit (RSK), the user accepts the following terms:

The RSK is not guaranteed to be error free, and the entire risk as to the results and performance of the RSK is assumed by the User. The RSK is provided by Renesas on an "as is" basis without warranty of any kind whether express or implied, including but not limited to the implied warranties of satisfactory quality, fitness for a particular purpose, title and non-infringement of intellectual property rights with regard to the RSK. Renesas expressly disclaims all such warranties. Renesas or its affiliates shall in no event be liable for any loss of profit, loss of data, loss of contract, loss of business, damage to reputation or goodwill, any economic loss, any reprogramming or recall costs (whether the foregoing losses are direct or indirect) nor shall Renesas or its affiliates be liable for any other direct or indirect special, incidental or consequential damages arising out of or in relation to the use of this RSK, even if Renesas or its affiliates have been advised of the possibility of such damages.

#### **Precautions**

The following precautions should be observed when operating any RSK product:

This Renesas Starter Kit is only intended for use in a laboratory environment under ambient temperature and humidity conditions. A safe separation distance should be used between this and any sensitive equipment. Its use outside the laboratory, classroom, study area or similar such area invalidates conformity with the protection requirements of the Electromagnetic Compatibility Directive and could lead to prosecution.

The product generates, uses, and can radiate radio frequency energy and may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment causes harmful interference to radio or television reception, which can be determined by turning the equipment off or on, you are encouraged to try to correct the interference by one or more of the following measures;

- ensure attached cables do not lie across the equipment
- · reorient the receiving antenna
- · increase the distance between the equipment and the receiver
- · connect the equipment into an outlet on a circuit different from that which the receiver is connected
- power down the equipment when not in use
- consult the dealer or an experienced radio/TV technician for help NOTE: It is recommended that wherever possible shielded interface cables are used.

The product is potentially susceptible to certain EMC phenomena. To mitigate against them it is recommended that the following measures be undertaken;

- The user is advised that mobile phones should not be used within 10m of the product when in use.
- The user is advised to take ESD precautions when handling the equipment.

The Renesas Starter Kit does not represent an ideal reference design for an end product and does not fulfil the regulatory standards for an end product.

### How to Use This Manual

### Purpose and Target Readers

This manual is designed to provide the user with an understanding of the RSK hardware functionality, and electrical characteristics. It is intended for users designing sample code on the RSK platform, using the many different incorporated peripheral devices.

The manual comprises of an overview of the capabilities of the RSK product, but does not intend to be a guide to embedded programming or hardware design. Further details regarding setting up the RSK and development environment can found in the tutorial manual.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

The following documents apply to the RL78/G1G Group. Make sure to refer to the latest versions of these documents. The newest versions of the documents listed may be obtained from the Renesas Electronics Web site

| Document Type                     | Description                                                                                          | Document Title                                  | Document No.                                                 |
|-----------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------|
| User's Manual                     | Describes the technical details of the RSK hardware.                                                 | RSKRL78G1G<br>User's Manual                     | R20UT3022EG                                                  |
| Tutorial Manual                   | Provides a guide to setting up RSK environment, running sample code and debugging programs.          | RSKRL78G1G<br>Tutorial Manual                   | CS+:<br>R20UT3019EG<br>e <sup>2</sup> studio:<br>R20UT3023EG |
| Quick Start Guide                 | Provides simple instructions to setup the RSK and run the first sample.                              | RSKRL78G1G<br>Quick Start Guide                 | CS+:<br>R20UT3020EG<br>e <sup>2</sup> studio:<br>R20UT3024EG |
| Code Generator<br>Tutorial Manual | Provides a guide to code generation and importing into the IDE (Integrated Development Environment). | RSKRL78G1G<br>Code Generator<br>Tutorial Manual | CS+:<br>R20UT3021EG<br>e <sup>2</sup> studio:<br>R20UT3025EG |
| Schematics                        | Full detail circuit schematics of the RSK.                                                           | RSKRL78G1G<br>Schematics                        | R20UT3017EG                                                  |
| Hardware Manual                   | Provides technical details of the RL78/G1G microcontroller.                                          | RL78/G1G Group<br>Hardware Manual               | R01UH0499EJ                                                  |

# 2. List of Abbreviations and Acronyms

| Abbreviation           | Full Form                                                                                                   |
|------------------------|-------------------------------------------------------------------------------------------------------------|
| ADC                    | Analog-to-Digital Converter                                                                                 |
| BC                     | Battery Charging                                                                                            |
| bps                    | Bits per second                                                                                             |
| CAN                    | Controller Area Network                                                                                     |
| CPU                    | Central Processing Unit                                                                                     |
| CRC                    | Cyclic Redundancy Check                                                                                     |
| DAC                    | Digital-to-Analog Converter                                                                                 |
| DIP                    | Dual In-line Package                                                                                        |
| DMA                    | Direct Memory Access                                                                                        |
| DMAC                   | Direct Memory Access Controller                                                                             |
| E1                     | Renesas On-chip Debugging Emulator                                                                          |
| EEPROM                 | Electronically Erasable Programmable Read Only Memory                                                       |
| EMC                    | Electromagnetic Compatibility                                                                               |
| ESD                    | Electrostatic Discharge                                                                                     |
| GPT                    | General PWM Timer                                                                                           |
| I <sup>2</sup> C (IIC) | Philips™ Inter-Integrated Circuit Connection Bus                                                            |
| IRQ                    | Interrupt Request                                                                                           |
| LCD                    | Liquid Crystal Display                                                                                      |
| LED                    | Light Emitting Diode                                                                                        |
| LIN                    | Local Interconnect Network                                                                                  |
| MCU                    | Micro-controller Unit                                                                                       |
| MTU                    | Multi-Function Timer Pulse Unit                                                                             |
| n/a (NA)               | Not applicable                                                                                              |
| n/c (NC)               | Not connected                                                                                               |
| NMI                    | Non-maskable Interrupt                                                                                      |
| OTG                    | On The Go™                                                                                                  |
| PC                     | Personal Computer                                                                                           |
| PDC                    | Parallel Data Capture Unit                                                                                  |
| PLL                    | Phase Locked Loop                                                                                           |
|                        | This is a Digilent Pmod <sup>™</sup> Compatible connector. Pmod <sup>™</sup> is registered to Digilent Inc. |
| Pmod™                  | <u>Digilent-Pmod Interface Specification</u> (Link valid at 14 Apr, 2014)                                   |
| POE                    | Port Output Enable                                                                                          |
| PWM                    | Pulse Width Modulation                                                                                      |
| RAM                    | Random Access Memory                                                                                        |
| ROM                    | Read Only Memory                                                                                            |
| RSK                    | Renesas Starter Kit                                                                                         |
| RTC                    | Realtime Clock                                                                                              |
| SAU                    | Serial Array Unit                                                                                           |
| SCI                    | Serial Communications Interface                                                                             |
| SFR                    | Special Function Registers                                                                                  |
| SPI                    | Serial Peripheral Interface                                                                                 |
| SSI                    | Serial Sound Interface                                                                                      |
| TAU                    | Timer Array Unit                                                                                            |
| TFT                    | Thin Film Transistor                                                                                        |
| TPU                    | Timer Pulse Unit                                                                                            |
| UART                   | Universal Asynchronous Receiver/Transmitter                                                                 |
| USB                    | Universal Serial Bus                                                                                        |
| WDT                    | Watchdog timer                                                                                              |
|                        | ristered trademarks are the property of their respective owners                                             |

All trademarks and registered trademarks are the property of their respective owners.

# Table of Contents

| 1. O         | Overview                                | 7  |
|--------------|-----------------------------------------|----|
| 1.1          | Purpose                                 | 7  |
| 1.2          | Features                                | 7  |
| 1.3          | Board specification                     |    |
| 2 D          | ower Supply                             | 0  |
|              |                                         |    |
| 2.1          | Requirements                            |    |
| 2.2          | Power-Up Behaviour                      | 8  |
| 3. Bo        | oard Layout                             | 9  |
| 3.1          | Component Layout                        | 9  |
| 3.2          | Board Dimensions                        |    |
| 3.3          | Component Placement                     |    |
| 4 C          | Connectivity                            | 13 |
| 4.1          | Internal RSK Connections                |    |
| 4.1<br>4.2   | Debugger Connections                    |    |
|              |                                         |    |
| 5. U:<br>5.1 | Iser CircuitryReset Circuit             |    |
| 5.1<br>5.2   | Clock Circuit                           |    |
| 5.2<br>5.3   |                                         |    |
|              | Switches                                |    |
| 5.4          | LEDs                                    |    |
| 5.5          | Potentiometer                           |    |
| 5.6          | Pmod <sup>™</sup>                       |    |
| 5.7          | USB Serial Port                         |    |
| 5.8          | Simplified I <sup>2</sup> C             | 18 |
| 6. C         | Configuration                           | 19 |
| 6.1          | Modifying the RSK                       |    |
| 6.2          | Power Supply Configuration              |    |
| 6.3          | Clock Configuration                     |    |
| 6.4          |                                         |    |
|              | ADC & PGA & Comparator Configuration    |    |
| 6.5          | General I/O & LED Configuration         |    |
| 6.6          | I <sup>2</sup> C & EEPROM Configuration |    |
| 6.7          | IRQ Configuration                       |    |
| 6.8          | Timer Configuration                     |    |
| 6.9          | PMOD1 Interface Configuration           | 24 |
| 6.10         |                                         |    |
| 6.11         | Serial & USB to Serial Configuration    | 26 |
| 7. H         | leaders                                 | 27 |
| 7.1          | Application Headers                     |    |
| 7.2          | Microcontroller Pin Headers             |    |
| o            | tada Davalanment                        | 22 |
|              | Code Development                        |    |
| 8.1          | Overview                                |    |
| 8.2          | Compiler Restrictions                   |    |
| 8.3          | Mode Support                            |    |
| 8.4          | Debugging Support                       |    |
| 8.5          | Address Space                           | 33 |
| 9. Ad        | dditional Information                   | 34 |

RSKRL78G1G

RENESAS STARTER KIT

R20UT3022EG0100 Rev. 1.00 Jan 15, 2015

### 1. Overview

### 1.1 Purpose

This RSK is an evaluation tool for Renesas microcontrollers. This manual describes the technical details of the RSK hardware. The Quick Start Guide and Tutorial Manual provide details of the software installation and debugging environment.

### 1.2 Features

This RSK provides an evaluation of the following features:

- · Renesas microcontroller programming
- · User code debugging
- · User circuitry such as switches, LEDs and a potentiometer
- Sample application
- · Sample peripheral device initialisation code

The RSK board contains all the circuitry required for microcontroller operation.

### 1.3 Board specification

Board specification was shown in Table 1-1 below.

| Item                                     | Specification                                              |  |  |  |  |
|------------------------------------------|------------------------------------------------------------|--|--|--|--|
|                                          | Part No : R5F11EFAAFP                                      |  |  |  |  |
| Microcontroller                          | Package : 44-pin LQFP                                      |  |  |  |  |
|                                          | On-Chip Memory: ROM 16KB, RAM 1.5KB                        |  |  |  |  |
| On-Board Memory                          | I <sup>c</sup> C EEPROM : 16Kbit                           |  |  |  |  |
| Input Clock                              | RL78/G1G Main: 20MHz                                       |  |  |  |  |
| mpat Glock                               | RL78/G1C Main: 12MHz                                       |  |  |  |  |
| Power Supply *1                          | DC Power Jack : 5 V Input                                  |  |  |  |  |
| '''                                      | Power IC: 5Vinput, 3.3V output                             |  |  |  |  |
| Debug Interface                          | E1 14-pin box header                                       |  |  |  |  |
| Push Switch                              | Reset Switch x 1                                           |  |  |  |  |
| 1 dan owiten                             | User Switch x 3                                            |  |  |  |  |
| Potentiometer (for ADC)                  | Single-turn, 10kΩ                                          |  |  |  |  |
| LED                                      | Power indicator: green x 1                                 |  |  |  |  |
|                                          | User: green x 1, orange x 1, red x 2                       |  |  |  |  |
| USB to Serial Converter                  | Connector : USB-MiniB                                      |  |  |  |  |
| Interface                                | Driver : RL78/G1C Microcontroller (Part No R5F10JBCANA)    |  |  |  |  |
| $Pmod^{TM}$                              | PMOD1 : Angle type, 12-pin Connector                       |  |  |  |  |
| T HIOG                                   | PMOD2 : Straight type, 12-pin Connector                    |  |  |  |  |
| Application Board Interface <sup>2</sup> | 2.54mm pitch, 26-pin x 2 (JA1, JA2), 24-pin x 2 (JA5, JA6) |  |  |  |  |

**Table 1-1: Board Specifications** 

<sup>\*1:</sup> Board can also supply 5V into RL78/G1G microcontroller without LDO regulator.

<sup>&</sup>lt;sup>12</sup>: The connector is not included to a product.

RSKRL78G1G 2. Power Supply

# 2. Power Supply

### 2.1 Requirements

This RSK is supplied with an E1 debugger. The debugger is able to power the RSK board with up to 200mA. When the RSK is connected to another system then that system should supply power to the RSK. This board has an optional centre positive supply connector using a barrel power jack.

Details of the external power supply requirements for the RSK, and configuration are shown in **Table 2-2** below. The default RSK power configuration is shown in **Bold**, **blue text**.

| Connector | Supply voltage |
|-----------|----------------|
| PWR       | 5VDC Input     |

**Table 2-1: PWR connector Requirements** 

| J14 Setting *    | * Supply Source Board_5V                     |            | Board_VDD<br>UC_VDD |  |
|------------------|----------------------------------------------|------------|---------------------|--|
| Pin1-2 shorted   | PWR Connector/CON_5V/Unregulated_VDD /E1(5V) | 5V         | 5V                  |  |
| Pin2-3 shorted   | PWR Connector/CON_5V/Unregulated_VDD         | 5V         | 3.3V                |  |
| (or R116 Fitted) | CON_3V3/E1(3V3)                              | n/a        | 3.3V                |  |
| Open             | DO NOT SET                                   | DO NOT SET | DO NOT SET          |  |

**Table 2-2: Main Power Supply Requirements** 

The main power supply connected to PWR1 should supply a minimum of 5W to ensure full functionality.

### 2.2 Power-Up Behaviour

When the RSK is purchased, the RSK board has the 'Release' build of the example tutorial software preprogrammed into the Renesas microcontroller. Please consult the 'Renesas Starter Kit Code Generator Tutorial Manual' for further information of this example.

<sup>\*</sup> By default, jumper J14 is not fitted to the RSK. R116 is fitted by default and becomes the same setting as 'J14 Pin2-3 shorted'.

# 3. Board Layout

# 3.1 Component Layout

Figure 3-1 below shows the top component layout of the board.



Figure 3-1: Board Layout

### 3.2 Board Dimensions

**Figure 3-2** below gives the board dimensions and connector positions. All the through-hole connectors are on a common 0.1 inch grid for easy interfacing.



Figure 3-2: Board Dimensions

# 3.3 Component Placement

**Figure 3-2** below shows placement of individual components on the top-side PCB – bottom-side component placement can be seen in **Figure 3-4**. Component types and values can be looked up using the board schematics.



Figure 3-3: Top-Side Component Placement

Figure 3-4 below shows the component placement on the bottom-side of the RSK board.



Figure 3-4: Bottom-Side Component Placement

RSKRL78G1G 4. Connectivity

# 4. Connectivity

### 4.1 Internal RSK Connections

The diagram below shows the RSK board components and their connectivity to the MCU.



Figure 4-1: Internal RSK Block Diagram

RSKRL78G1G 4. Connectivity

# 4.2 Debugger Connections

The diagram below shows the connections between the RSK, E1 debugger and the host PC.



Figure 4-2: Debugger Connection Diagram

# 5. User Circuitry

#### 5.1 Reset Circuit

A reset control circuit is not fitted to the RSK, as the MCU is capable of voltage and power-on detection. Resets are handled internally, and the reset switch is connected directly to the RESET pin on the MCU.

#### 5.2 Clock Circuit

A clock circuit is fitted to the RSK to generate the required clock signal to drive the MCU, and associated peripherals. Refer to the RL78/G1G Group Hardware Manual for details regarding the clock signal requirements, and the RSKRL78/G1G board schematics for information regarding the clock circuitry in use on the RSK. Details of the oscillators fitted to the board are listed in **Table 5-1** below.

| Crystal | Function                      | Default Placement | Frequency | Device Package    |
|---------|-------------------------------|-------------------|-----------|-------------------|
| X1      | Main MCU crystal for RL78/G1G | Fitted            | 20MHz     | Encapsulated, SMT |
| X2      | Main MCU crystal for RL78/G1C | Fitted            | 12MHz     | Encapsulated, SMT |

Table 5-1: Oscillators

#### 5.3 Switches

There are four switches located on the RSK board. The function of each switch and its connection is shown in **Table 5-2**. For further information regarding switch connectivity, refer to the RSK schematics.

| Switch | Function                                            | MCU      |     |
|--------|-----------------------------------------------------|----------|-----|
| Switch | Function                                            | Port     | Pin |
| RES    | When pressed, the microcontroller is reset          | RESETn   | 3   |
| SW1    | Connects to a key return input for user controls    | KR0(P70) | 20  |
| SW2    | Connects to a general purpose I/O for user controls | P124     | 4   |
| SW3    | Connects to a general purpose I/O for user controls | P123     | 5   |

**Table 5-2: Switch Connections** 

#### 5.4 LEDs

There are five LEDs on the RSK. The function of each LED, its colour, and its connections are shown in **Table 5-3**.

| LED Colour | Function | MCU                        |      |     |
|------------|----------|----------------------------|------|-----|
| LED        | Colour   | runction                   | Port | Pin |
| POWER      | Green    | Indicates the power status | -    | -   |
| LED0       | Green    | User operated LED          | P41  | 1   |
| LED1       | Orange   | User operated LED          | P63  | 15  |
| LED2       | Red      | User operated LED          | P72  | 18  |
| LED3       | Red      | User operated LED          | P73  | 17  |

Table 5-3: LED Connections

#### 5.5 Potentiometer

A single-turn potentiometer is connected as a potential divider to analog input ANI0 (Port P20, Pin 41).

The potentiometer is fitted to offer an easy method of supplying a variable analog input to the microcontroller. It does not necessarily reflect the accuracy of the controller's ADC. Refer to the device User's Manual: Hardware for further details.

### 5.6 Pmod™

A Pmod™ Compatible debug LCD module is supplied with the RSK, and should be connected to the PMOD1 header.

Care should be taken when installing the LCD module to ensure pins are not bent or damaged. The LCD module is vulnerable to electrostatic discharge (ESD); therefore appropriate ESD protection should be used.

The Digilent Pmod™ Compatible header uses a SPI interface. Some RSKs will be provided with a monochrome display, others will have a colour display. Code for the appropriate display will be included in the product software support. Connection information for the Digilent Pmod™ Compatible header is provided in **Table 5-4 and Table 5-5** below.

Please note that the connector numbering adheres to the Digilent Pmod<sup>™</sup> standard and is different from all other connectors on the RSK designs. Details can be found in the Digilent Pmod<sup>™</sup> Interface Specification Revision: November 20, 2011



Figure 5-1: Digilent Pmod™ Compatible Header Pin Numbering

| Digilent Pmod™ Compatible Header Connections (PMOD1) |                      |      |     |                      |                  |      |     |
|------------------------------------------------------|----------------------|------|-----|----------------------|------------------|------|-----|
| Pin                                                  | Din Cinavit Nat Name | M    | MCU | Din Cinavit Nat Name | MCU              |      |     |
| FIII                                                 | Circuit Net Name     | Port | Pin | Pin                  | Circuit Net Name | Port | Pin |
| 1                                                    | P62                  | P62  | 14  | 7                    | P-INTP4          | P31  | 16  |
| 2                                                    | P-SO00_TxD0          | P51  | 22  | 23 8                 | P71              | P71  | 19  |
| 2                                                    | P-3000_1XD0          | F31  | 23  |                      | P-INTP5          | P16  | 25  |
| 3                                                    | P-SI00_RxD0          | P50  | 22  | 9                    | P61              | P61  | 13  |
| 4                                                    | P-SCK00              | P30  | 21  | 10                   | P60              | P60  | 12  |
| 5                                                    | GROUND               | -    | -   | 11                   | GROUND           | -    | -   |
| 6                                                    | Board_3V3            | -    | -   | 12                   | Board_3V3        | -    | -   |

Table 5-4: Pmod™1 Header Connections (PMOD1)

|                      | Digilent Pmod™ Compatible Header Connections (PMOD2) |                      |                  |      |                  |      |     |
|----------------------|------------------------------------------------------|----------------------|------------------|------|------------------|------|-----|
| Pin Circuit Net Name | MCU                                                  | Pin                  | Olassit Nat Name | MCU  |                  |      |     |
| FIII                 | Circuit Net Name                                     | Port                 | Pin              | FIII | Circuit Net Name | Port | Pin |
| 1                    | P17                                                  | P17                  | 24               | 7    | P-INTP4          | P31  | 16  |
| 2                    | D SOO0 TyD0                                          | P-SO00_TxD0 P51 23 8 | DE1 22           | 0    | P27              | P27  | 34  |
| 2                    | F-3000_1xb0                                          |                      | P-INTP0          | P137 | 6                |      |     |
| 3                    | P-SI00_RxD0                                          | P50                  | 22               | 9    | P146             | P146 | 32  |
| 4                    | P-SCK00                                              | P30                  | 21               | 10   | P147             | P147 | 33  |
| 5                    | GROUND                                               | -                    | -                | 11   | GROUND           | -    | -   |
| 6                    | Board_3V3                                            | -                    | -                | 12   | Board_3V3        | -    | -   |

Table 5-5: Pmod™2 Header Connections (PMOD2)

#### 5.7 USB Serial Port

A USB serial port implemented in another Renesas low power microcontroller (RL78/G1C) is fitted on the RSK to the microcontroller UART1. Multiple options are provided to allow re-use of the serial interface. Connections between the USB to Serial converter and the microcontroller are listed in **Table 5-6** below.

| Serial Signal  | Function                       | M    | MCU |  |  |
|----------------|--------------------------------|------|-----|--|--|
| Serial Signal  | Function                       | Port | Pin |  |  |
| A-SO00_TxD0 *1 | UART0 Transmit Signal          | P51  | 23  |  |  |
| A-SI00_RxD0 *1 | UART0 Receive Signal           | P50  | 22  |  |  |
| TxD1           | UART1 Transmit Signal          | P00  | 43  |  |  |
| RxD1           | UART1 Receive Signal           | P01  | 42  |  |  |
| RS232TX *1     | External RS232 Transmit Signal | -    | -   |  |  |
| RS232RX *1     | External RS232 Receive Signal  | -    | -   |  |  |
| RL78G1C_CTS *2 | Clear To Send                  | P146 | 32  |  |  |
| RL78G1C_RTS *2 | Request to Send                | P147 | 33  |  |  |

Table 5-6: Serial Port Connections

When the RSK board is first connected to a PC running Windows with the USB/Serial connection, the PC will look for a driver. This driver is installed during the installation process, so the PC should be able to find it. The PC will report that it is installing for a driver and then report that a driver has been installed successfully, as shown in **Figure 5-2**. The exact messages may vary depending upon operating system.



Figure 5-2: USB-Serial Windows Installation message

<sup>\*1:</sup> This connection is a not available in the default RSK configuration - refer to §6 for the required modifications.

<sup>\*2:</sup> CTS & RTS control is not supported on this RSK.

# 5.8 Simplified I<sup>2</sup>C

The RL78/G1G features one Simplified  $I^2C$  interface modules. IIC00 is connected to a 16Kbit EEPROM (Electronically-Erasable Programmable Read Only Memory). Specific details of the EEPROM device and the connections can be found in the board schematics.

On board EEPROM only supports single device on bus. To allow external I<sup>2</sup>C device, option links have to be modified – refer to §6 for further details.

# 6. Configuration

### 6.1 Modifying the RSK

This section lists the option links that are used to modify the way RSK operates in order to access different configurations. Configurations are made by modifying link resistors or headers with movable jumpers or by configuration DIP switches

A link resistor is a  $0\Omega$  surface mount resistor, which is used to short or isolate parts of a circuit. Option links are listed in the following sections, detailing their function when fitted or removed. **Bold, blue text** indicates the default configuration that the RSK is supplied with. Refer to the component placement diagram (§3) to locate the option links, jumpers and DIP switches.

When removing soldered components, always ensure that the RSK is not exposed to a soldering iron for intervals greater than 5 seconds. This is to avoid damage to nearby components mounted on the board.

When modifying a link resistor, always check the related option links to ensure there is no possible signal contention or short circuits. Because many of the MCU's pins are multiplexed, some of the peripherals must be used exclusively. Refer to the RL78/G1G Group Hardware Manual and RSKRL78G1G schematics for further information.

### 6.2 Power Supply Configuration

**Table 6-1 and Table 6-2** below details the function of the option links associated with power supply configuration.

| Reference         | Explanation                                 | Fit  | DNF  | Related Ref. |
|-------------------|---------------------------------------------|------|------|--------------|
| Board_5V          | Connects PWR to Board_5V                    | R33  | -    | U4.IN        |
| (PWR Connector)   | Disconnects PWR from Board_5V               | -    | R33  | U4.IN        |
| Board_5V          | Connects CON_5V to Board_5V                 | R38  | -    | U4.IN, JA1   |
| (CON_5V)          | Disconnects CON_5V from Board_5V            | -    | R38  | U4.IN, JA1.1 |
| Board_5V          | Connects Unregulated_VDD to Board_5V        | R44  | -    | JA6.23       |
| (Unregulated_VDD) | Disconnects Unregulated_VDD from Board_5V   | -    | R44  | JA6.23       |
| Board_VDD         | Connects Regulator output to Board_VDD      | R116 | -    | -            |
| (U4)              | Disconnects Regulator output from Board_VDD | -    | R116 | =            |
| Board_VDD         | Connects CON_3V3 to Board_VDD               | R55  | -    | JA1.3        |
| (CON_3V3)         | Disconnects CON_3V3 from Board_VDD          | -    | R55  | JA1.3        |
| Board_VDD         | Connects Board_3V3 to Board_VDD             | R49  | -    | PMOD1, PMOD2 |
| (Board_3V3)       | Disconnects Board_3V3 from Board_VDD        | -    | R49  | PMOD1, PMOD2 |
| Board_VDD         | Connects Board_VDD to UC_VDD                | R118 | -    | U1(VDD)      |
| (UC_VDD)          | Disconnects Board_VDD from UC_VDD           | -    | R118 | U1(VDD)      |

Table 6-1: Power Supply Option Links (1)

| Reference       | Jumper Position | Explanation                                        | Related Ref. |
|-----------------|-----------------|----------------------------------------------------|--------------|
|                 | Shorted Pin1-2  | Connects 5V power rail to Board_VDD                | -            |
| J14 *1          | Shorted Pin2-3  | Connects Regulator output to Board_VDD             | R116         |
|                 | All open        | DO NOT SET                                         | -            |
| J6 *2           | Shorted Pin1-2  | Connects Board_VDD to UC_VDD                       | R118         |
| J0 <sup>2</sup> | All open        | Enables current probe for MCU current consumption. | -            |

Table 6-2: Power Supply Option Links (2)

### 6.3 Clock Configuration

**Table 6-3** below details the function of the option links associated with clock configuration.

| Reference   | Explanation                       | Fit      | DNF      | Related Ref. |
|-------------|-----------------------------------|----------|----------|--------------|
| X1, CON_X1, | Connects crystal (X1) to RL78/G1G | R57, R58 | R59, R56 | U1(X1, X2)   |
| CON_EXTAL   | Connects CON_EXTAL to RL78/G1G.   | R56      | R57, R58 | U1(EXTAL)    |

**Table 6-3: Clock Option Links** 

<sup>\*1:</sup> By default, jumper J14 is not fitted to the RSK. R116 is fitted by default and becomes the same setting as 'J14 Shorted Pin2-3'.

<sup>&</sup>lt;sup>\*2</sup>: By default, jumper J6 is not fitted to the RSK. R118 is fitted by default and becomes the same setting as 'J6 Shorted Pin1-2'.

# 6.4 ADC & PGA & Comparator Configuration

**Table 6-4** below details the function of the option links associated with ADC, PGA (Programmable Gain Amplifiers) and Comparator configuration.

|                  | N         | 1CU    | MCU    | Peripheral S | Selection        | ]                      | Destination Selec | ction                    |                          |
|------------------|-----------|--------|--------|--------------|------------------|------------------------|-------------------|--------------------------|--------------------------|
| Signal name      | Pin       | Port   | Signal | Fit          | DNF              | Interface<br>/Function | Fit               | DNF                      |                          |
|                  |           |        | TI00   | R47          | R48, <b>R51</b>  | JA2.21                 | -                 | -                        |                          |
| TI00_TxD1_CMP0P  | 43        | P00    | P00    | TxD1         | R48              | R47, R51               | JA6.8<br>U5.3     | -<br>R122/J7.2-3         | -<br>J7.1-2, <b>R120</b> |
|                  |           |        | CMP0P  | R51          | <b>R47</b> , R48 | JA6.20                 | -                 | -                        |                          |
|                  | 6A 42 P01 |        | TO00   | R45          | R46, <b>R50</b>  | JA2.19                 | -                 | -                        |                          |
| TO00_RxD1_PGA    |           | 42 P01 | RxD1   | R46          | R45, R50         | JA6.7<br>U6.4          | -<br>R121/J8.2-3  | -<br>J8.1-2, <b>R119</b> |                          |
|                  |           |        | PGA    | R50          | R45, R46         | JA2.24                 | R88               | R87                      |                          |
|                  |           |        | AVREFP | R42          | R43              | JA1.7                  | -                 | -                        |                          |
| ANIO_AVREFP      | 41        | P20    | ANI0   | R43          | R42              | JA1.9                  | -                 | -                        |                          |
|                  |           |        | AINIU  | K43          | K42              | RV1                    | R91               | -                        |                          |
| ANI1 AVDEEM      | 40        | P21    | ANI1   | R40          | R41              | JA1.10                 | -                 | -                        |                          |
| ANI1_AVREFM      | 40        | PZI    | AVREFM | R41          | R40              | JA1.6                  | -                 | -                        |                          |
| D27 ANI7         | 24 D27    | P27    | P27    | R34          | R32              | PMOD2.8                | R35               | R36                      |                          |
| P27_ <b>ANI7</b> | 34        | F2/    | ANI7   | R32          | R34              | JA5.4                  | -                 | -                        |                          |

Table 6-4: ADC & PGA & Comparator Option Links

# 6.5 General I/O & LED Configuration

**Table 6-5** below details the function of the option links associated with General I/O and LED configuration.

|                      | M           | CU   | MCU    | Peripheral Se | lection         | Destination S          | Selection |     |
|----------------------|-------------|------|--------|---------------|-----------------|------------------------|-----------|-----|
| Signal name <u>⊆</u> | Pin         | Port | Signal | Fit           | DNF             | Interface<br>/Function | Fit       | DNF |
| P60 IO0              | 12          | P60  | P60    | R81           | R83             | PMOD1.10               | -         | -   |
| <b>P00</b> _100      | 12          | F00  | 100    | R83           | R81             | JA1.15                 | -         | -   |
| P61 IO1              | 13          | P61  | P61    | R82           | R80             | PMOD1.9                | -         | -   |
| P01_IU1              | 13          | POI  | IO1    | R80           | R82             | JA1.16                 | -         | -   |
|                      |             |      | P62    | R73           | R76, R77        | PMOD1.1                | -         | -   |
| P62_IO2_M1UD         | 14          | P62  | IO2    | R76           | R73, <b>R77</b> | JA1.17                 | -         | -   |
|                      |             |      | M1UD   | R77           | R73, <b>R76</b> | JA2.11                 | -         | -   |
| LED1 IO2             | 15          | D42  | LED1   | R75           | R74             | LED1                   | -         | -   |
| LED1_IO3             | 15          | P63  | IO3    | R74           | R75             | JA1.18                 | -         | -   |
| CW1 IO4              | 20          | D70  | SW1    | R60           | R61             | SW1                    | -         | -   |
| SW1_IO4              | 20          | P70  | IO4    | R61           | R60             | JA1.19                 | -         | -   |
| D71 10F              | 10          | D71  | P71    | R68           | R67             | PMOD1.8                | R24       | R25 |
| P71_IO5              | 19          | P71  | IO5    | R67           | R68             | JA1.20                 | -         | -   |
| LED2 10/             | 10          | D72  | LED2   | R63           | R65             | LED2                   | -         | -   |
| LEDZ_IU6             | LED2_IO6 18 | P72  | 106    | R65           | R63             | JA1.21                 | -         | -   |
| LED2 107             | 47          | D72  | LED3   | R72           | R71             | LED3                   | -         | -   |
| LED3_IO7             | 17          | P73  | 107    | R71           | R72             | JA1.22                 | -         | -   |

Table 6-5: General I/O & LED Option Links

# 6.6 I<sup>2</sup>C & EEPROM Configuration

Table 6-6 and Table 6-7 below details the function of the option links associated with  $I^2C$  and EEPROM configuration.

|                                         | IV  | ICU  | MC          | U Periphera | I Selection | Destina                | tion Selection | on                              |
|-----------------------------------------|-----|------|-------------|-------------|-------------|------------------------|----------------|---------------------------------|
| Signal name                             | Pin | Port | Signal      | Fit         | DNF         | Interface<br>/Function | Fit            | DNF                             |
|                                         |     |      | SCL00       | J9.1-2      | J10.Open    | U3.6                   | R3             | -                               |
|                                         |     |      | 3CL00       | J7.1-Z      | 3 to.open   | JA1.26                 | -              | R3                              |
| SCL00_P-SCK00_A-<br>SCK00_INTP3         | 21  | P30  | P-SCK00     | J9.2-3      | J10.Open    | PMOD1.4,<br>PMOD2.4    | -              | -                               |
|                                         |     |      | A-SCK00     | J10.1-2     | J9.Open     | JA2.10                 | -              | -                               |
|                                         |     |      | INTP3       | J10.2-3     | J9.Open     | JA1.23                 | -              | -                               |
|                                         |     | P50  | SDA00       | J11.1-2     | III Onon    | U3.5                   | R2             | -                               |
|                                         |     |      | SDAUU       | J11.1-2     | J12.Open    | JA1.25                 | -              | R2                              |
|                                         |     |      | INTP1       | J11.2-3     | J12.Open    | JA2.7                  | -              | -                               |
| SDA00_P-SI00_RxD0_A-<br>SI00_RxD0_INTP1 | 22  |      | P-SI00_RxD0 | J12.1-2     | J11.Open    | PMOD1.3,<br>PMOD2.3    | -              | -                               |
| SIOO_IXADO_INTI T                       |     |      |             |             |             | JA2.8                  | -              | -                               |
|                                         |     |      | A-SI00_RxD0 | J12.2-3     | J11.Open    | U6.4                   | J8.1-2         | J8.2-3<br>/R121,<br><b>R119</b> |

Table 6-6: I<sup>2</sup>C & EEPROM Option Links (1)

| Reference          | MCU Peripher                     | al Selection |      | Destination Selection |  |  |
|--------------------|----------------------------------|--------------|------|-----------------------|--|--|
|                    | Function                         | Fit          | DNF  | Interface/Function    |  |  |
| SDA00 (JA1_SDA00), | Operates with Board_VDD          | R7           | R8   | U3, JA1.25, JA1.26    |  |  |
| SCL00 (JA1_SCL00), | Operates with Board_5V           | R8           | R7   | U3, JA1.25, JA1.26    |  |  |
| SDA00, SCL00       | Enable EEPROM Write Protection   | R106         | -    | U3                    |  |  |
| SDAUU, SCLUU       | Disables EEPROM Write Protection | -            | R106 | U3                    |  |  |

Table 6-7: I<sup>2</sup>C & EEPROM Option Links (2)

# 6.7 IRQ Configuration

Table 6-8 below details the function of the option links associated with the IRQ configuration.

|                                         | ١   | /ICU | MCU Per     | ripheral Se | election        | Destina                | tion Selection | า                    |
|-----------------------------------------|-----|------|-------------|-------------|-----------------|------------------------|----------------|----------------------|
| Signal name                             | Pin | Port | Signal      | Fit         | DNF             | Interface<br>/Function | Fit            | DNF                  |
|                                         |     |      | P-INTP5     | R27         | R28, R29        | PMOD1.8                | R25            | R24                  |
| P-INTP5_A-INTP5_TRDIOC0                 | 25  | P16  | A-INTP5     | R29         | R27, R28        | JA2.23                 | -              | -                    |
|                                         |     |      | TRDIOC0     | R28         | R27, R29        | JA6.13                 | -              | -                    |
|                                         |     |      | CCI 00      | 10.1.0      | 110 On an       | U3.6                   | R3             | -                    |
| CCLOO D CCKOO A                         |     |      | SCL00       | J9.1-2      | J10.Open        | JA1.26                 | -              | R3                   |
| SCL00_P-SCK00_A-                        | 21  | P30  | P-SCK00     | J9.2-3      | J10.Open        | PMOD1.4, PMOD2.4       | -              | -                    |
| SCK00_INTP3                             |     |      | A-SCK00     | J10.1-2     | J9.Open         | JA2.10                 | -              | -                    |
|                                         |     |      | INTP3       | J10.2-3     | J9.Open         | JA1.23                 | -              | -                    |
|                                         |     | P31  | D INTDA     | D//         | D(0 D70         | PMOD1.7                | -              | -                    |
| DINTDA A INTDA TOO2                     | 1/  |      | P-INTP4     | R66         | R69, <b>R70</b> | PMOD2.7                | R100           | -                    |
| P-INTP4_A-INTP4_TO03                    | 16  |      | A-INTP4     | R69         | R66, R70        | JA2.9                  | -              | -                    |
|                                         |     |      | TO03        | R70         | R66, R69        | JA2.20                 | -              | -                    |
|                                         |     |      | CDAOO       | 111 1 0     | 112 0           | U3.5                   | R2             | -                    |
|                                         |     |      | SDA00       | J11.1-2     | J12.Open        | JA1.25                 | -              | R2                   |
| CDAOO D CIOO DyDO A                     |     |      | INTP1       | J11.2-3     | J12.Open        | JA2.7                  | -              | -                    |
| SDA00_P-SI00_RxD0_A-<br>SI00_RxD0_INTP1 | 22  | P50  | P-SI00_RxD0 | J12.1-2     | J11.Open        | PMOD1.3, PMOD2.3       | -              | -                    |
| SIUU_RXDU_INTPT                         |     |      |             |             |                 | JA2.8                  | -              | -                    |
|                                         |     |      | A-SI00_RxD0 | J12.2-3     | J11.Open        | U6.4                   | J8.1-2         | J8.2-3/R121,<br>R119 |
| D INTDO A INTDO                         | ,   | D107 | P-INTP0     | R78         | R79             | PMOD2.8                | R36            | R35                  |
| P-INTPO_A-INTPO                         | 6   | P137 | A-INTP0     | R79         | R78             | JA2.24                 | R87            | R88                  |

Table 6-8: IRQ Option Links

# 6.8 Timer Configuration

Table 6-9 below details the function of the option links associated with Timer configuration.

|                         | N   | /ICU | MCU Pe  | eripheral S | election        | D                      | estination Selec | tion                |
|-------------------------|-----|------|---------|-------------|-----------------|------------------------|------------------|---------------------|
| Signal name             | Pin | Port | Signal  | Fit         | DNF             | Interface<br>/Function | Fit              | DNF                 |
|                         |     |      | TI00    | R47         | R48, <b>R51</b> | JA2.21                 | -                | -                   |
| TIOO TxD1 CMPOP         | 43  | P00  | TxD1    | R48         | R47, R51        | JA6.8                  | -                | -                   |
| TIOO_TXDT_CIVIPOP       | 43  | P00  | IXDI    | K40         | K47, K31        | U5.3                   | R122/J7.2-3      | J7.1-2, <b>R120</b> |
|                         |     |      | CMP0P   | R51         | R47, R48        | JA6.20                 | -                | -                   |
|                         |     |      | TO00    | R45         | R46, <b>R50</b> | JA2.19                 | -                | -                   |
| TOOO DUDI DOA           | 42  | D01  | DvD1    | D4/         | R46 R45, R50    | JA6.7                  | -                | -                   |
| TO00_RxD1_PGA           | 42  | P01  | RxD1    | R40         |                 | U6.4                   | R121/J8.2-3      | J8.1-2, <b>R119</b> |
|                         |     |      | PGA     | R50         | R45, R46        | JA2.24                 | R88              | R87                 |
|                         |     | P16  | P-INTP5 | R27         | R28, R29        | PMOD1.8                | R25              | R24                 |
| P-INTP5_A-INTP5_TRDIOC0 | 25  |      | A-INTP5 | R29         | R27, R28        | JA2.23                 | -                | -                   |
|                         |     |      | TRDIOC0 | R28         | R27, R29        | JA6.13                 | -                | -                   |
| D17 TIO2                | 24  | D17  | P17     | R31         | R30             | PMOD2.1                | -                | -                   |
| P17_TI02                | 24  | P17  | TI02    | R30         | R31             | JA2.22                 | -                | -                   |
|                         |     |      | D INTDA | D//         | D/0 D70         | PMOD1.7                | -                | -                   |
| DINITOA A INTOA TOOS    | 1,  | D01  | P-INTP4 | R66         | R69, <b>R70</b> | PMOD2.7                | R100             | -                   |
| P-INTP4_A-INTP4_TO03    | 16  | P31  | A-INTP4 | R69         | R66, R70        | JA2.9                  | -                | -                   |
|                         |     |      | TO03    | R70         | R66, R69        | JA2.20                 | -                | -                   |
|                         |     |      | P62     | R73         | R76, R77        | PMOD1.1                | -                | -                   |
| P62_IO2_M1UD            | 14  | P62  | 102     | R76         | R73, <b>R77</b> | JA1.17                 | -                | -                   |
|                         |     |      | M1UD    | R77         | R73, <b>R76</b> | JA2.11                 | -                | -                   |

Table 6-9: Timer Option Links

# 6.9 PMOD1 Interface Configuration

Table 6-10 below details the function of the option links associated with PMOD1 Interface configuration.

|                                         | N   | 1CU  | MC          | U Peripheral Se | lection         | Destination            | n Select | ion                           |
|-----------------------------------------|-----|------|-------------|-----------------|-----------------|------------------------|----------|-------------------------------|
| Signal name                             | Pin | Port | Signal      | Fit             | DNF             | Interface<br>/Function | Fit      | DNF                           |
|                                         |     |      | P-INTP5     | R27             | R28, R29        | PMOD1.8                | R25      | R24                           |
| P-INTP5_A-INTP5_TRDIOC0                 | 25  | P16  | A-INTP5     | R29             | R27, R28        | JA2.23                 | -        | -                             |
|                                         |     |      | TRDIOC0     | R28             | R27, R29        | JA6.13                 | -        | -                             |
|                                         |     |      | CCI 00      | 10.1.2          | I10 Open        | U3.6                   | R3       | -                             |
| SCI 00 D SCK00 A                        |     |      | SCL00       | J9.1-2          | J10.Open        | JA1.26                 | -        | R3                            |
| SCL00_P-SCK00_A-<br>SCK00_INTP3         | 21  | P30  | P-SCK00     | J9.2-3          | J10.Open        | PMOD1.4, PMOD2.4       | -        | -                             |
| 3CK00_INTP3                             |     |      | A-SCK00     | J10.1-2         | J9.Open         | JA2.10                 | -        | -                             |
|                                         |     |      | INTP3       | J10.2-3         | J9.Open         | JA1.23                 | -        | -                             |
|                                         |     |      | D INTD4     | D//             | D/0 D70         | PMOD1.7                | -        | -                             |
| DINTEN A INTEN TOO?                     | 16  | P31  | P-INTP4     | R66             | R69, <b>R70</b> | PMOD2.7                | R100     | -                             |
| P-INTP4_A-INTP4_TO03                    | 10  | P31  | A-INTP4     | R69             | R66, R70        | JA2.9                  | -        | -                             |
|                                         |     |      | TO03        | R70             | R66, R69        | JA2.20                 | -        | -                             |
|                                         |     |      | SDA00       | 111 1 0         | 112 Onon        | U3.5                   | R2       | -                             |
|                                         |     |      | SDAUU       | J11.1-2         | J12.Open        | JA1.25                 | -        | R2                            |
| CDA00 D CI00 DVD0 A                     |     |      | INTP1       | J11.2-3         | J12.Open        | JA2.7                  | -        | -                             |
| SDA00_P-SI00_RxD0_A-<br>SI00_RxD0_INTP1 | 22  | P50  | P-SI00_RxD0 | J12.1-2         | J11.Open        | PMOD1.3, PMOD2.3       | -        | -                             |
| SIOO_KXDO_INTFT                         |     |      | A-SI00_RxD0 | J12.2-3         |                 | JA2.8                  | -        | -                             |
|                                         |     |      |             |                 | J11.Open        | U6.4                   | J8.1-2   | J8.2-3/R121,<br>R119          |
|                                         |     |      |             |                 |                 | JA2.6                  | -        | -                             |
| P-SO00_TxD0_A-SO00_TxD0                 | 23  | P51  | A-SO00_TxD0 | J13.1-2         | J13.2-3, R123   | U5.3                   | J7.1-2   | J7.2-3,<br><b>R120</b> , R122 |
|                                         |     |      | P-SO00_TxD0 | J13.2-3/R123    | J13.1-2         | PMOD1.2, PMOD2.2       | -        | -                             |
| P/0 100                                 | 10  | D/0  | P60         | R81             | R83             | PMOD1.10               | -        | -                             |
| P60_IO0                                 | 12  | P60  | 100         | R83             | R81             | JA1.15                 | -        | -                             |
| D/1 IO1                                 | 10  | D/1  | P61         | R82             | R80             | PMOD1.9                | -        | -                             |
| P61_I01                                 | 13  | P61  | IO1         | R80             | R82             | JA1.16                 | -        | -                             |
|                                         |     |      | P62         | R73             | R76, R77        | PMOD1.1                | -        | -                             |
| P62_IO2_M1UD                            | 14  | P62  | 102         | R76             | R73, <b>R77</b> | JA1.17                 | -        | -                             |
|                                         |     |      | M1UD        | R77             | R73, <b>R76</b> | JA2.11                 | -        | -                             |
| P74 105                                 | 10  | D71  | P71         | R68             | R67             | PMOD1.8                | R24      | R25                           |
| P71_IO5                                 | 19  | P71  | IO5         | R67             | R68             | JA1.20                 | -        | -                             |

Table 6-10: PMOD1 Interface Option Links

# 6.10 PMOD2 Interface Configuration

**Table 6-11** below details the function of the option links associated with PMOD2 Interface configuration.

|                                 | M     | CU          | MCI          | U Peripheral Sele | ection          | Destination            | on Selection | n                                |
|---------------------------------|-------|-------------|--------------|-------------------|-----------------|------------------------|--------------|----------------------------------|
| Signal name                     | Pin   | Port        | Signal       | Fit               | DNF             | Interface<br>/Function | Fit          | DNF                              |
| P17 TI02                        | 24    | P17         | P17          | R31               | R30             | PMOD2.1                | -            | -                                |
| P17_1102                        | 24    | ГП          | TI02         | R30               | R31             | JA2.22                 | -            | -                                |
| P27_ <b>ANI7</b>                | 34    | P27         | P27          | R34               | R32             | PMOD2.8                | R35          | R36                              |
| PZI_ANII                        | 34    | PZI         | ANI7         | R32               | R34             | JA5.4                  | -            | -                                |
|                                 |       |             | CCI 00       | J9.1-2            | I10 Open        | U3.6                   | R3           | -                                |
| CCLOO D CCKOO A                 |       |             | SCL00        | J9.1-2            | J10.Open        | JA1.26                 | -            | R3                               |
| SCL00_P-SCK00_A-<br>SCK00_INTP3 | 21    | P30         | P-SCK00      | J9.2-3            | J10.Open        | PMOD1.4, PMOD2.4       | -            | -                                |
| SCKUU_IIVIPS                    |       |             | A-SCK00      | J10.1-2           | J9.Open         | JA2.10                 | -            | -                                |
|                                 |       |             | INTP3        | J10.2-3           | J9.Open         | JA1.23                 | -            | -                                |
|                                 |       |             | D INTD4      | D//               | D/0 D70         | PMOD1.7                | -            | -                                |
| DINTDA A INTDA TOOS             | 1/    | D21         | P-INTP4      | R66               | R69, <b>R70</b> | PMOD2.7                | R100         | -                                |
| P-INTP4_A-INTP4_TO03            | 16    | P31         | A-INTP4      | R69               | R66, R70        | JA2.9                  | -            | -                                |
|                                 |       |             | TO03         | R70               | R66, R69        | JA2.20                 | -            | -                                |
|                                 |       |             | CDAOO        | 111 1 0           | 112 Onen        | U3.5                   | R2           | -                                |
|                                 |       | P50         | SDA00        | J11.1-2           | J12.Open        | JA1.25                 | -            | R2                               |
|                                 |       |             | INTP1        | J11.2-3           | J12.Open        | JA2.7                  | -            | -                                |
| SDA00_P-SI00_RxD0_A-            | 22    |             | P-SI00_RxD0  | J12.1-2           | J11.Open        | PMOD1.3, PMOD2.3       | -            | -                                |
| SI00_RxD0_INTP1                 | 22    |             | A-SI00_RxD0  | J12.2-3           | J11.Open        | JA2.8                  | -            | -                                |
|                                 |       |             |              |                   |                 | U6.4                   | J8.1-2       | J8.2-<br>3/R121,<br><b>R119</b>  |
|                                 |       |             |              |                   |                 | JA2.6                  | -            | -                                |
| P-SO00_TxD0_A-<br>SO00_TxD0     | 23    | P51         | A-SO00_TxD0  | J13.1-2           | J13.2-3, R123   | U5.3                   | J7.1-2       | J7.2-3,<br><b>R120</b> ,<br>R122 |
|                                 |       |             | P-SO00_TxD0  | J13.2-3/R123      | J13.1-2         | PMOD1.2, PMOD2.2       | -            | -                                |
| D INTDO A INTDO                 | ,     | D107        | P-INTP0      | R78               | R79             | PMOD2.8                | R36          | R35                              |
| P-INTP0_A-INTP0                 | 6     | P137        | A-INTP0      | R79               | R78             | JA2.24                 | R87          | R88                              |
| DI 70040 OTO DAA                | 0.0   | D441        | DI 78C1C CTS | R23               | R22             | U6.6                   | -            | -                                |
| RL78G1C_CTS_ <b>P146</b>        | 32    | P146        | P146         | R22               | R23             | PMOD2.9                | -            | -                                |
| D. 30040 DT0 D445               | RI 78 | RL78G1C_RTS | R21          | R20               | U5.1            | -                      | 1-           |                                  |
| RL78G1C_RTS_P147                | 33    | P147        | P147         | R20               | R21             | PMOD2.10               | -            | 1-                               |

Table 6-11: PMOD2 Interface Option Links

# 6.11 Serial & USB to Serial Configuration

Table 6-12 below details the function of the option links associated with Serial and USB to Serial configuration.

|                                         | ١   | ЛСU  | MCU         | Peripheral Sele | ction            | Desti                  | nation Selectio | n                             |
|-----------------------------------------|-----|------|-------------|-----------------|------------------|------------------------|-----------------|-------------------------------|
| Signal name                             | Pin | Port | Signal      | Fit             | DNF              | Interface<br>/Function | Fit             | DNF                           |
|                                         |     |      | TI00        | R47             | R48, <b>R51</b>  | JA2.21                 | -               | -                             |
| TI00_TxD1_CMP0P                         | 43  | P00  | TxD1        | R48             | R47, R51         | JA6.8                  | -               | -                             |
| TIOO_TADT_CIVIT OF                      | 43  | 1 00 |             |                 | ·                | U5.3                   | R122/J7.2-3     | J7.1-2, <b>R120</b>           |
|                                         |     |      | CMP0P       | R51             | <b>R47</b> , R48 | JA6.20                 | -               | -                             |
|                                         |     |      | TO00        | R45             | R46, <b>R50</b>  | JA2.19                 | -               | -                             |
| TO00_RxD1_PGA                           | 42  | P01  | RxD1        | R46 R45, R50    | R45, R50         | JA6.7                  | -               | -                             |
| TOOU_INDI_TON                           | 12  | 1 01 |             |                 | , i              | U6.4                   | R121/J8.2-3     | J8.1-2, <b>R119</b>           |
|                                         |     |      | PGA         | R50             | R45, R46         | JA2.24                 | R88             | R87                           |
|                                         |     |      | SCL00       | J9.1-2          | J10.Open         | U3.6                   | R3              | -                             |
|                                         |     |      | 30100       | J9.1-Z          | 310.0pcm         | JA1.26                 | -               | R3                            |
| SCL00_P-SCK00_A-<br>SCK00_INTP3         | 21  | P30  | P-SCK00     | J9.2-3          | J10.Open         | PMOD1.4,<br>PMOD2.4    | -               | -                             |
|                                         |     |      | A-SCK00     | J10.1-2         | J9.Open          | JA2.10                 | -               | -                             |
|                                         |     |      | INTP3       | J10.2-3         | J9.Open          | JA1.23                 | -               | -                             |
|                                         |     |      | SDA00       | J11.1-2         | J12.Open         | U3.5                   | R2              | -                             |
|                                         |     |      |             |                 | J 12.Open        | JA1.25                 | -               | R2                            |
|                                         |     |      | INTP1       | J11.2-3         | J12.Open         | JA2.7                  | -               | -                             |
| SDA00_P-SI00_RxD0_A-<br>SI00_RxD0_INTP1 | 22  | P50  | P-SI00_RxD0 | J12.1-2         | J11.Open         | PMOD1.3,<br>PMOD2.3    | -               | -                             |
|                                         |     |      | A-SI00_RxD0 | J12.2-3         |                  | JA2.8                  | -               | -                             |
|                                         |     |      |             |                 | J11.Open         | U6.4                   | J8.1-2          | J8.2-3/R121,<br>R119          |
|                                         |     |      |             |                 |                  | JA2.6                  | -               | -                             |
| P-SO00_TxD0_A-                          | 23  | P51  | A-SO00_TxD0 | J13.1-2         | J13.2-3, R123    | U5.3                   | J7.1-2          | J7.2-3,<br><b>R120</b> , R122 |
| SO00_TxD0                               |     |      | P-SO00_TxD0 | J13.2-3/R123    | J13.1-2          | PMOD1.2,<br>PMOD2.2    | -               | -                             |
| DI 70.010 OTC D14/                      | 22  | D14/ | RL78G1C_CTS | R23             | R22              | U6.6                   | -               | -                             |
| RL78G1C_CTS_ <b>P146</b>                | 32  | P146 | P146        | R22             | R23              | PMOD2.9                | -               | -                             |
| DI 70C1C DTC D147                       | 22  | D147 | RL78G1C_RTS | R21             | R20              | U5.1                   | -               | -                             |
| RL78G1C_RTS_ <b>P147</b>                | 33  | P147 | P147        | R20             | R21              | PMOD2.10               | -               | -                             |
| RS232TX                                 | -   | -    | RS232TX     | R120            | J7.Open, R122    | JA6.5                  | -               | -                             |
| RS232RX                                 | -   | -    | RS232RX     | R119            | J8.Open, R121    | JA6.6                  | -               | -                             |

Table 6-12: Serial & USB to Serial Option Links

# 7. Headers

# 7.1 Application Headers

This RSK is fitted with application headers, which can be used to connect compatible Renesas application devices or as easy access to MCU pins.

**Table 7-1** below lists the connections of the application header, JA1.

| Application Header JA1 |                      |             |      |                   |           |
|------------------------|----------------------|-------------|------|-------------------|-----------|
| Pin                    | Header Name          | MCU Pin     | Pin  | Header Name       | MCU Pin   |
| ГШ                     | Circuit Net Name     | WICOFIII    | FIII | Circuit Net Name  | IMCO FIII |
| 1                      | 5V                   | _           | 2    | 0V                |           |
| 1                      | CON_5V               | ]           |      | GROUND            |           |
| 3                      | 3V3                  |             | 4    | 0V                |           |
| 3                      | CON_3V3              | ] -         | 4    | GROUND            |           |
| 5                      | AVDD                 | - NC        | 6    | AVSS              | 40        |
| 5                      | NC                   |             | 0    | AVREFM            | 40        |
| 7                      | AVREF                | 41          | 8    | ADTRG             | — NC      |
| 1                      | AVREFP               | 7 41        | 0    | NC                |           |
| 9                      | ADC0                 | 41          | 40   | ADC1              | 40        |
| 9                      | ANI0                 |             | 10   | ANI1              | 40        |
| 11                     | ADC2                 | _ 39        | 12   | ADC3              | 38        |
| 11                     | ANI2                 |             | 12   | ANI3              |           |
| 13                     | DAC0                 | - NC        | 14   | DAC1              | NC        |
| 13                     | NC                   |             | 14   | NC                |           |
| 15                     | IO_0                 | - 12        | 16   | IO_1              | 13        |
| 13                     | IO0                  | ] 12        |      | IO1               | 13        |
| 17                     | IO_2                 | 14          | 40   | IO_3              | 15        |
| 17                     | 102                  | ] '4        | 18   | IO3               | 15        |
| 19                     | IO_4                 | 20          | 20   | IO_5              | 19        |
| 19                     | IO4                  | 7 20        | 20   | IO5               | 19        |
| 21                     | IO_6                 | 18          | 22   | IO_7              | 17        |
| ۷۱                     | IO6                  | ] 10        |      | 107               |           |
| 23                     | IRQ3/IRQAEC/M2_HSIN0 | 21/NC/NC    | 24   | IIC_EX            | NC        |
| 23                     | INTP3/NC/NC          | Z I/INC/INC | Z4   | NC                | - INC     |
| 25                     | IIC_SDA              | 22          | 26   | IIC_SCL           | 21        |
| 25                     | JA1_SDA00 (SDA00)    | - 22        | 26   | JA1_SCL00 (SCL00) |           |

**Table 7-1: Application Header JA1 Connections** 

**Table 7-2** below lists the connections of the application header, JA2.

| Application Header JA2 |                       |                |             |                         |             |  |
|------------------------|-----------------------|----------------|-------------|-------------------------|-------------|--|
| Pin                    | Header Name           | MCU Pin        | Pin         | Header Name             | MCU Pin     |  |
| PIII                   | Circuit Net Name      | WICO PIII PIII |             | Circuit Net Name        | - WICO PIII |  |
| 1                      | RESET                 | 3              | 2           | EXTAL                   | 7           |  |
| 1                      | RESETn                |                | 2           | CON_EXCLK               | ] '         |  |
| 3                      | NMI                   | NC             | 4           | Vss1                    | _           |  |
| 3                      | NC                    | - NC           | 4           | GROUND                  | ]           |  |
| 5                      | WDT_OVF               | NC 6 SCI       |             | SCIaTX                  | 23          |  |
| 5                      | NC NC                 |                | A-SO00_TxD0 | 23                      |             |  |
| 7                      | IRQ0/WKUP/M1_HSIN0    | 22/NC/22       | 8           | SCIaRX                  | - 22        |  |
| 1                      | INTP1/NC/INTP1        | 22/NC/22       | 0           | A-SI00_RxD0             | - 22        |  |
| 9                      | IRQ1/M1_HSIN1         | 16/16          | 10          | SCIaCK                  | - 21        |  |
| 9                      | A-INTP4/A-INTP4       | 10/10          |             | A-SCK00                 | 1 21        |  |
| 11                     | M1_UD                 | 14             | 12          | CTSRTS                  | NC NC       |  |
| 11                     | M1UD                  |                | 12          | NC                      | - NC        |  |
| 13                     | M1_UP                 | - 26           | 14          | M1_UN                   | - 27        |  |
| 13                     | TRDIOB0               | 20             |             | TRDIOD0                 | 21          |  |
| 15                     | M1_VP                 | -l 28          |             | M1_VN                   | - 30        |  |
| 13                     | TRDIOA1               |                |             | TRDIOC1                 | 30          |  |
| 17                     | M1_WP                 | 29             | 18          | M1_WN                   | - 31        |  |
| 17                     | TRDIOB1               | - 29           | 10          | TRDIOD1                 | ] 31        |  |
| 19                     | TimerOut              | 42             | 20          | TimerOut                | - 16        |  |
| 19                     | TO00                  | 42             | 20          | TO03                    | ] 10        |  |
| 21                     | TimerIn               | 43             | 22          | TimerIn                 | 24          |  |
| 21                     | TI00                  | 43             | 22          | TI02                    | 24          |  |
| 23                     | IRQ2/M1_EncZ/M1_HSIN2 | 25/NC/25       | 24          | M1_POE                  | 6/42        |  |
| 23                     | A-INTP5/NC/A-INTP5    | 20/INC/20      | 24          | JA2_PIN24 (A-INTP0/PGA) | 0/42        |  |
| 25                     | M1_TRCCLK             | NC NC          | 26          | M1_TRDCLK               | NC NC       |  |
| 20                     | NC                    |                | 20          | NC                      | INC         |  |

**Table 7-2: Application Header JA2 Connections** 

**Table 7-3** below lists the connections of the application header, JA5.

|     | Application Header JA5 |             |        |                  |         |  |
|-----|------------------------|-------------|--------|------------------|---------|--|
| D!  | Header Name            | MCU Din     | Disa   | Header Name      | MOUR    |  |
| Pin | Circuit Net Name       | MCU Pin Pin |        | Circuit Net Name | MCU Pin |  |
| 4   | ADC4                   |             | ADC5   | 00               |         |  |
| 1   | ANI4                   | 37          | 2      | ANI5             | 36      |  |
|     | ADC6                   | 35 4        | 1      | ADC7             | 24      |  |
| 3   | ANI6                   | 4           | ANI7   | 34               |         |  |
| _   | CAN1TX                 | NC C        | CAN1RX | NC               |         |  |
| 5   | NC                     | NC NC       | 6      | NC               | - NC    |  |
| 7   | CAN2TX                 | NC          | _      | CAN2RX           | NC      |  |
| 7   | NC                     | NC 8        | 8      | NC               | - NC    |  |
| 0   | IRQ4/M2_EncZ/M2_HSIN1  | NC/NC/NC    | 10     | IRQ5/M2_HSIN2    | NC/NC   |  |
| 9   | NC/NC/NC               |             | 10     | NC/NC            |         |  |
| 44  | M2_UD                  | UD NC       | 12     | M2_Uin           | NC      |  |
| 11  | NC                     |             |        | NC               | - NC    |  |
| 40  | M2_Vin                 | NC          | 14     | M2_Win           | NC      |  |
| 13  | NC                     | NC NC       |        | NC               | — NC    |  |
| 15  | M2_Toggle              | - NC        | 40     | M2_POE           | NC NC   |  |
| 15  | NC                     |             | 16     | NC               | - NC    |  |
| 17  | M2_TRCCLK              | NC          | 10     | M2_TRDCLK        | NC      |  |
| 17  | NC                     | - NC        | 18     | NC               | — NC    |  |
| 19  | M2_UP                  | - NC        | 20     | M2_UN            | NC NC   |  |
| 19  | NC                     |             | 20     | NC               |         |  |
| 21  | M2_VP                  | - NC        | 22     | M2_VN            | NC NC   |  |
| ۷۱  | NC                     |             | 22     | NC               | - NC    |  |
| 23  | M2_WP                  | - NC        | 24     | M2_WN            | NC NC   |  |
| 23  | NC                     |             | 24     | NC               | - NC    |  |

Table 7-3: Application Header JA5 Connections

Table 7-4 below lists the connections of the application header, JA6.

| Application Header JA6 |                  |          |        |                  |          |  |
|------------------------|------------------|----------|--------|------------------|----------|--|
| Pin                    | Header Name      | MCU Pin  | Pin    | Header Name      | MCU Pin  |  |
|                        | Circuit Net Name |          |        | Circuit Net Name |          |  |
| 1                      | DREQ             | NC       | 2      | DACK             | NC NC    |  |
| ·                      | NC               | 1.10     | _      | NC               | 110      |  |
| 3                      | TEND             | NC       | 4      | STBYn            | NC NC    |  |
| 3                      | NC               |          | 7      | NC               | - NC     |  |
| 5                      | RS232TX          | NC NC    | 6      | RS232RX          | NC NC    |  |
| 5                      | RS232TX          | - NC     | 0      | RS232RX          | - NC     |  |
| 7                      | SCIbRX           | 42       | SCIbTX | 40               |          |  |
| 7                      | RxD1             | 42       | 8      | TxD1             | 43       |  |
| 0                      | SCIcTX           | 110      | 40     | SCIbCK           | NC       |  |
| 9                      | NC 1             | 10       | NC     | - NC             |          |  |
| 4.4                    | SCIcCK NC        | 12       | SCIcRX | NC               |          |  |
| 11                     |                  |          | NC     | - NC             |          |  |
| 40                     | M1_Toggle        | 05       | 14     | M1_Uin           | — NC     |  |
| 13                     | TRDIOC0          | 25       |        | NC               |          |  |
| 45                     | M1_Vin           | — NC     | 40     | M1_Win           | NC NC    |  |
| 15                     | NC               | - NC     | 16     | NC               |          |  |
| 47                     | Reserved         | NO       | 40     | Reserved         | — NC     |  |
| 17                     | NC               | — NC     | 18     | NC               |          |  |
| 40                     | Reserved         | NO       | 00     | CMP0P            | 40       |  |
| 19                     | NC               | — NC     | 20     | CMP0P            | 43       |  |
| 04                     | Reserved         | NO       | 22     | CMP1P            | <b>+</b> |  |
| 21                     | NC               | - NC     |        | CMP1P            | 44       |  |
| 22                     | Unregulated_VDD  |          | 24     | Vss              |          |  |
| 23                     | Unregulated_VDD  | <b>-</b> | 24     | GROUND           | -        |  |

Table 7-4: Application Header JA6 Connections

### 7.2 Microcontroller Pin Headers

This RSK is fitted with MCU pin headers, which are used to access all the MCU's pins. **Table 7-5** below lists the connections of the microcontroller pin header, J1.

| Microcontroller Pin Header J1 |                  |         |     |                  |         |
|-------------------------------|------------------|---------|-----|------------------|---------|
| Pin                           | Circuit Net Name | MCU Pin | Pin | Circuit Net Name | MCU Pin |
| 1                             | LED0             | 1       | 2   | TOOL0            | 2       |
| 3                             | RESETn           | 3       | 4   | SW2              | 4       |
| 5                             | SW3              | 5       | 6   | P-INTP0_A-INTP0  | 6       |
| 7                             | CON_EXCLK        | 7       | 8   | CON_X1           | 8       |
| 9                             | NC               | -       | 10  | GROUND           | 10      |
| 11                            | UC_VDD           | 11      | 12  | NC               | NC      |
| 13                            | NC               | NC      | 14  | NC               | NC      |
| 15                            | NC               | NC      | 16  | NC               | NC      |
| 17                            | NC               | NC      | 18  | NC               | NC      |
| 19                            | NC               | NC      | 20  | NC               | NC      |
| 21                            | NC               | NC      | 22  | NC               | NC      |
| 23                            | NC               | NC      | 24  | NC               | NC      |
| 25                            | NC               | NC      | 26  | NC               | NC      |
| 27                            | NC               | NC      | 28  | NC               | NC      |
| 29                            | NC               | NC      | 30  | NC               | NC      |
| 31                            | NC               | NC      | 32  | NC               | NC      |
| 33                            | NC               | NC      | 34  | NC               | NC      |
| 35                            | NC               | NC      | 36  | NC               | NC      |

Table 7-5: Microcontroller Pin Header, J1

**Table 7-6** below lists the connections of the microcontroller pin header, J2.

|     | Microcontroller Pin Header J2           |                  |    |                                 |         |  |
|-----|-----------------------------------------|------------------|----|---------------------------------|---------|--|
| Pin | Circuit Net Name                        | Net Name MCU Pin |    | Circuit Net Name                | MCU Pin |  |
| 1   | P60_IO0                                 | 12               | 2  | P61_IO1                         | 13      |  |
| 3   | P62_IO2_M1UD                            | 14               | 4  | LED1_IO3                        | 15      |  |
| 5   | P-INTP4_A-INTP4_TO03                    | 16               | 6  | LED3_IO7                        | 17      |  |
| 7   | LED2_IO6                                | 18               | 8  | P71_IO5                         | 19      |  |
| 9   | SW1_IO4                                 | 20               | 10 | SCL00_P-SCK00_A-<br>SCK00_INTP3 | 21      |  |
| 11  | SDA00_P-SI00_RxD0_A-<br>SI00_RxD0_INTP1 | 22               | 12 | NC                              | NC      |  |
| 13  | NC                                      | NC               | 14 | NC                              | NC      |  |
| 15  | NC                                      | NC               | 16 | NC                              | NC      |  |
| 17  | NC                                      | NC               | 18 | NC                              | NC      |  |
| 19  | NC                                      | NC               | 20 | NC                              | NC      |  |
| 21  | NC                                      | NC               | 22 | NC                              | NC      |  |
| 23  | NC                                      | NC               | 24 | NC                              | NC      |  |
| 25  | NC                                      | NC               | 26 | NC                              | NC      |  |
| 27  | NC                                      | NC               | 28 | NC                              | NC      |  |
| 29  | NC                                      | NC               | 30 | NC                              | NC      |  |
| 31  | NC                                      | NC               | 32 | NC                              | NC      |  |
| 33  | NC                                      | NC               | 34 | NC                              | NC      |  |
| 35  | NC                                      | NC               | 36 | NC                              | NC      |  |

Table 7-6: Microcontroller Pin Header, J2

Table 7-7 below lists the connections of the microcontroller pin header, J3.

|     | Microcontroller Pin Header J3 |         |     |                  |         |  |
|-----|-------------------------------|---------|-----|------------------|---------|--|
| Pin | Circuit Net Name              | MCU Pin | Pin | Circuit Net Name | MCU Pin |  |
| 1   | P-SO00_TxD0_A-<br>SO00_TxD0   | 23      | 2   | P17_TI02         | 24      |  |
| 3   | P-INTP5_A-<br>INTP5_TRDIOC0   | 25      | 4   | TRDIOB0          | 26      |  |
| 5   | TRDIOD0                       | 27      | 6   | TRDIOA1          | 28      |  |
| 7   | TRDIOB1                       | 29      | 8   | TRDIOC1          | 30      |  |
| 9   | TRDIOD1                       | 31      | 10  | RL78G1C_CTS_P146 | 32      |  |
| 11  | RL78G1C_RTS_P147              | 33      | 12  | NC               | NC      |  |
| 13  | NC                            | NC      | 14  | NC               | NC      |  |
| 15  | NC                            | NC      | 16  | NC               | NC      |  |
| 17  | NC                            | NC      | 18  | NC               | NC      |  |
| 19  | NC                            | NC      | 20  | NC               | NC      |  |
| 21  | NC                            | NC      | 22  | NC               | NC      |  |
| 23  | NC                            | NC      | 24  | NC               | NC      |  |
| 25  | NC                            | NC      | 26  | NC               | NC      |  |
| 27  | NC                            | NC      | 28  | NC               | NC      |  |
| 29  | NC                            | NC      | 30  | NC               | NC      |  |
| 31  | NC                            | NC      | 32  | NC               | NC      |  |
| 33  | NC                            | NC      | 34  | NC               | NC      |  |
| 35  | NC                            | NC      | 36  | NC               | NC      |  |

Table 7-7: Microcontroller Pin Header, J3

**Table 7-8** below lists the connections of the microcontroller pin header, J4.

|     | Microcontroller Pin Header J4 |            |    |                  |         |  |
|-----|-------------------------------|------------|----|------------------|---------|--|
| Pin | Circuit Net Name              | ne MCU Pin |    | Circuit Net Name | MCU Pin |  |
| 1   | P27_ANI7                      | 34         | 2  | ANI6             | 35      |  |
| 3   | ANI5                          | 36         | 4  | ANI4             | 37      |  |
| 5   | ANI3                          | 38         | 6  | ANI2             | 39      |  |
| 7   | ANI1_AVREFM                   | 40         | 8  | ANIO_AVREFP      | 41      |  |
| 9   | TO00_RxD1_PGA                 | 42         | 10 | TI00_TxD1_CMP0P  | 43      |  |
| 11  | CMP1P                         | 44         | 12 | NC               | NC      |  |
| 13  | NC                            | NC         | 14 | NC               | NC      |  |
| 15  | NC                            | NC         | 16 | NC               | NC      |  |
| 17  | NC                            | NC         | 18 | NC               | NC      |  |
| 19  | NC                            | NC         | 20 | NC               | NC      |  |
| 21  | NC                            | NC         | 22 | NC               | NC      |  |
| 23  | NC                            | NC         | 24 | NC               | NC      |  |
| 25  | NC                            | NC         | 26 | NC               | NC      |  |
| 27  | NC                            | NC         | 28 | NC               | NC      |  |
| 29  | NC                            | NC         | 30 | NC               | NC      |  |
| 31  | NC                            | NC         | 32 | NC               | NC      |  |
| 33  | NC                            | NC         | 34 | NC               | NC      |  |
| 35  | NC                            | NC         | 36 | NC               | NC      |  |

Table 7-8: Microcontroller Pin Header, J4

# 8. Code Development

#### 8.1 Overview

For all code debugging using Renesas software tools, the RSK board must be connected to a PC via an E1/E20 debugger. An E1 debugger is supplied with this RSK product.

For further information regarding the debugging capabilities of the E1/E20 debuggers, refer to E1/E20 Emulator Additional Document for User's Manual (R20UT1994EJ).

### 8.2 Compiler Restrictions

The compiler supplied with this RSK will build a maximum of 64k code and data. To use the compiler with programs greater than this size you need to purchase a compiler license from your Renesas supplier.

### 8.3 Mode Support

The RL78/G1G microcontroller only supports single-chip operating mode.

### 8.4 Debugging Support

The E1 emulator (as supplied with this RSK) supports hardware break points, software break points and basic trace functionality. For further details, refer to the E1/E20 Emulator User's Manual (R20UT0398EJ).

### 8.5 Address Space

For the MCU address space details, refer to the 'Memory Space' section of RL78/G1G Group Hardware Manual.

RSKRL78G1G 9. Additional Information

### 9. Additional Information

#### **Technical Support**

For information about the RL78/G1G Group microcontrollers refer to the RL78/G1G Group Hardware Manual.

For information about the RL78 assembly language, refer to the RL78 Family Software Manual.

#### **Technical Contact Details**

Please refer to the contact details listed in section 9 of the "Quick Start Guide"

General information on Renesas Microcontrollers can be found on the Renesas website at: http://www.renesas.com/

#### **Trademarks**

All brand or product names used in this manual are trademarks or registered trademarks of their respective companies or organisations.

#### Copyright

This document may be, wholly or partially, subject to change without notice. All rights reserved. Duplication of this document, either in whole or part is prohibited without the written permission of Renesas Electronics Europe Limited.

- © 2015 Renesas Electronics Europe Limited. All rights reserved.
- © 2015 Renesas Electronics Corporation. All rights reserved.
- © 2015 Renesas System Design Corp., Ltd. All rights reserved.

| REVISION HISTORY RSKRL78G1G User's Manual |
|-------------------------------------------|
|-------------------------------------------|

| Rev. | Date         | Description |                      |  |  |
|------|--------------|-------------|----------------------|--|--|
|      |              | Page        | Summary              |  |  |
| 1.00 | Jan 15, 2015 |             | First Edition issued |  |  |
|      |              |             |                      |  |  |

Renesas Starter Kit Manual: User's Manual

Publication Date: Rev. 1.00 Jan 15, 2015

Published by: Renesas Electronics Corporation



# Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited

9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004
Renesas Electronics Europe Limited

**SALES OFFICES** 

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd.
13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan
Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949
Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510
Renesas Electronics India Pvt. Ltd.

No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

RL78/G1G Group

