# **3G-SDI Re-timing Adaptive Cable Equalizer** ### **Key Features** - $75\Omega$ cable input interface with on-chip termination - SMPTE ST 424, ST 292-1 and ST 259 compliant input/output - Multi-standard operation from 1Mb/s to 2.97Gb/s - In addition to standard SMPTE rates, the device also supports re-timing of DVB-ASI at 270Mb/s, and MADI at 125Mb/s - 3D Input Signal Eye Monitor - · PRBS generator and checker - Automatic cable equalization—typical equalized cable lengths of Belden 1694A cable: - 190m at 2.97Gb/s - 260m at 1.485Gb/s - 450m at 270Mb/s and 125Mb/s - Cable equalizer features: - Automatic power down on loss of signal - Programmable carrier detect with squelch threshold adjustment - Programmable launch swing compensation for non-compliant source - Manual and automatic cable equalizer bypass - Trace driver features: - Integrated $100\Omega$ , differential output termination - Extends output DC-coupling support with 1.2V to 2.5V output supply range - Trace driver data output pre-emphasis to compensate for up to 60" FR4 at 2.97Gb/s - Manual or automatic re-timer bypass - Manual or automatic mute or disable on LOS - CDR features: - Manual or automatic rate modes - Wide Loop bandwidth control - Re-timing at the following data rates: 125Mb/s, 270Mb/s, 1.485Gb/s, and 2.97Gb/s—this includes the f/1.001 rates #### **Additional Features** - Single 1.8V power supply for analog and digital core - · GSPI serial control and monitoring interface - Four configurable GPIO pins for control or status monitoring - Wide operating temperature range: -40°C to +85°C - Small 6mm x 4mm 40-pin QFN - Pb-free/Halogen-free/RoHS and WEEE compliant package - Pin compatible with the GS12141, GS12142, and GS12241 ## **Applications** SMPTE ST 424, SMPTE ST 292, SMPTE ST 259 interfaces requiring cable equalizing functionality. Typical applications: Cameras, Switchers, Distribution Amplifiers and Routers. ### **Description** The GS3241 is a low-power, multi-rate re-timing Cable Equalizer supporting rates up to 3G -SDI. It is designed to equalize and restore signals received over 190m coaxial cable at 3G, compensate for DC content of SMPTE pathological signals, and re-time the incoming data. The integrated eye monitor provides non-disruptive mission mode analysis of the post equalized input signal. The 256x128 resolution scan matrix allows accurate signal analysis to speed up prototyping and enable field analysis. Built in macros enable customizable cross section analysis and quick horizontal and vertical eye opening measurements. With high phase consistency between scans and configurable space and time thresholds, algorithms can be deployed in the field to analyse long term signal quality variation (Bathtub Plot) to reduce costly system installation debug time for intermittent errors. The two independently controlled trace drivers feature highly configurable pre-emphasis and swing controls to compensate for long trace and connector losses. The pre-emphasis pulse width can be optimized to compensate for perturbations to frequency response of transmission lines due to vias connectors and stubs. The GS3241 is pin compatible with the GS12141 and GS12241 single input, as well as the GS12142 dual input 12G UHD-SDI **Note:** For the GS3241 to be pin compatible with the GS12142, careful design considerations are required. Contact for your local Semtech FAE for details. Multi-rate Re-timing Cable Equalizers. **GS3241 Functional Block Diagram** ## **Revision History** | Version | ECO | PCN | Date | Changes and/or Modifications | |---------|--------|-----|----------------|---------------------------------------------------------------------------------------------------------------------| | 4 | 041073 | _ | July 2018 | Updated Table 2-2, Section 4.2.3.1, Section 4.9.5.6, Section 4.7.6.2 and Section 5. | | 3 | 040349 | _ | January 2018 | Updated Figure 1-1, Table 1-1, Table 2-2, Figure 6-1, Section 4.2.1 and Section 3. | | 2 | 038575 | _ | September 2017 | Updated Table 2-3. | | 1 | 037745 | _ | August 2017 | Updated Host Initiated Device Reset. Added Device Power-up Sequence and Output Driver Data Rate Selection sections. | | 0 | 034153 | _ | November 2016 | New Document. | ## **Contents** | 1. Pin Out | 5 | |-----------------------------------------------------------|----| | 1.1 GS3241 Pin Assignment | 5 | | 1.2 GS3241 Pin Descriptions | 6 | | 2. Electrical Characteristics | 9 | | 2.1 Absolute Maximum Ratings | 9 | | 2.2 DC Electrical Characteristics | 10 | | 2.3 AC Electrical Characteristics | 12 | | 3. Input/Output Circuits | 14 | | 4. Detailed Description | 15 | | 4.1 Device Description | 15 | | 4.1.1 Sleep Mode | 15 | | 4.2 Cable Equalizer | 16 | | 4.2.1 Cable Equalizer Bypass | 16 | | 4.2.2 Upstream Launch Swing Compensation | 16 | | 4.2.3 Carrier Detect, Squelch Control, and Loss of Signal | 17 | | 4.3 Serial Digital Re-timer (CDR) | 19 | | 4.3.1 PLL Loop Bandwidth Control | 20 | | 4.3.2 Automatic and Manual Rate Detection | 20 | | 4.3.3 Lock Time | 21 | | 4.4 PRBS Checker | 23 | | 4.4.1 Timed PRBS Check Measurement Procedure | 23 | | 4.4.2 Continuous PRBS Check Measurement Procedure | 24 | | 4.5 EYE Monitor | 27 | | 4.5.1 Shape Scan and Measurement Time | 28 | | 4.5.2 Matrix-Scan and Shape-Scan Operation | 30 | | 4.6 PRBS Generator | 36 | | 4.7 Output Drivers | 38 | | | | | | 4.7.1 Bypassed Re-timer Signal Output Control | 38 | |------|-------------------------------------------------------|-----| | | 4.7.2 Output Driver Polarity Inversion | 39 | | | 4.7.3 Output Driver Data Rate Selection | 39 | | | 4.7.4 Amplitude and Pre-Emphasis Control | 39 | | | 4.7.5 Trace Driver DC coupling requirements | 47 | | | 4.7.6 Output State Control Modes | 48 | | | 4.8 GPIO Controls | 49 | | | 4.9 GSPI Host Interface | 50 | | | 4.9.1 CS Pin | 50 | | | 4.9.2 SDIN Pin | 50 | | | 4.9.3 SDOUT Pin | 50 | | | 4.9.4 SCLK Pin | 52 | | | 4.9.5 Command Word 1 Description | 52 | | | 4.9.6 GSPI Transaction Timing | 54 | | | 4.9.7 Single Read/Write Access | 55 | | | 4.9.8 Auto-increment Read/Write Access | 57 | | | 4.9.9 Setting a Device Unit Address | 58 | | | 4.9.10 Default GSPI Operation | 59 | | | 4.9.11 Clear Sticky Counts Through Four Way Handshake | 60 | | | 4.9.12 Device Power-up Sequence | 60 | | | 4.9.13 Host Initiated Device Reset | 61 | | 5. R | Register Map | 63 | | | 5.1 Control Registers | 63 | | | 5.2 Status Registers | 66 | | | 5.3 Register Descriptions | 67 | | 5. A | Application Information | 101 | | | 6.1 Typical Application Circuit | 101 | | 7. P | ackage & Ordering Information | 102 | | | 7.1 Package Dimensions | 102 | | | 7.2 Recommended PCB Footprint | 103 | | | 7.3 Packaging Data | 103 | | | 7.4 Marking Diagram | | | | 7.5 Solder Reflow Profiles | 104 | | | 7.6 Ordering Information | 104 | ## 1. Pin Out ## 1.1 GS3241 Pin Assignment Figure 1-1: GS3241 Pin Assignment ## 1.2 GS3241 Pin Descriptions **Table 1-1: GS3241 Pin Descriptions** | Pin Number | Name | Туре | Description | |----------------------------------|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 8 | VEE_SDI | Power | Most negative power supply connection for the Cable Equalizer.<br>Connect to ground. | | 2 | SDI | Input | Single-ended CML input with internal 75 $\Omega$ termination. | | 3 | SDI_TERM | _ | Input Common Mode termination. Decouple to ground through resistor and capacitor. See Section 6.1 for recommended values. | | 4 | VCC_SDI | Power | Most positive power supply connection for the Cable Equalizer. Connect to 1.8V and decouple to ground. See Section 6.1 for recommended values. | | 5, 6, 7, 9, 30, 32 | RSVD | _ | These pins may be left floating. Please contact your Semtech FAE for additional information on circuit compatibility with the GS3281. | | 10 | टड | Digital Input | Chip Select input for the Gennum Serial Peripheral Interface (GSPI) host control/status port. $1.8V\ CMOS\ input\ with\ 100k\Omega\ pull-up.$ Active-LOW input. Refer to Section 4.9.1 for more details. | | 11 | SDIN | Digital Input | Serial digital data input for the Gennum Serial Peripheral Interface (GSPI) host control/status port.<br>1.8V CMOS input with $100k\Omega$ pull-down.<br>Refer to Section 4.9.2 for more details. | | 12 | SDOUT | Digital Output | Serial digital data output for the Gennum Serial Peripheral Interface (GSPI) host control/status port. 1.8V CMOS output. Refer to Section 4.9.3 for more details. | | 13 | SCLK | Digital Input | Burst-mode clock input for the Gennum Serial Peripheral Interface (GSPI) host control/status port. $1.8V\text{CMOS} \text{ input with } 100\text{k}\Omega \text{ pull-down}.$ Refer to Section 4.9.4 for more details. | | 14, 15 | VSS | Power | Most negative power supply for digital core logic. Connect to ground. | | 16 | VDD | Power | Most positive power supply connection for digital core logic. Connect to 1.8V and decouple to ground. See Section 6.1 for recommended values. | | 17 GPIO0 Digital<br>Input/Output | | | Multi-function Control/Status Input/Output 0. Default function: Direction = Output Signal = HIGH indicates LOS (Loss of Signal, inverse of Carrier Detect) Pin is 1.8V CMOS I/O, please refer to GPIOO_CFG for more informatio on how to configure GPIO0. | **Table 1-1: GS3241 Pin Descriptions (Continued)** | Pin Number | Name | Туре | Description | |----------------|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | GPIO1 | Digital<br>Input/Output | Multi-function Control/Status Input/Output 1. Default function: Direction = Output Signal = HIGH indicates PLL is locked Pin is 1.8V CMOS I/O, please refer to GPIO1_CFG for more information on how to configure GPIO1. | | 19, 31, 37, 38 | VEE_CORE | Power | Most negative power supply connection for the analog core.<br>Connect to ground. | | 20 | VCCO1P8_1 | Power | Most positive power supply connection for trace driver pre driver. Connect to 1.8V and decouple to ground. See Section 6.1 for recommended values. | | 21, 28 | VEEO | Power | Most negative power supply connection for the output drivers. Connect to ground. | | 22, 23 | DDO1/RCO,<br>DDO1/RCO | Output | Differential CML output with two internal $50\Omega$ pull-ups. The data signal or PRBS generator can be selected for this output. The PRBS generator can be configured to generate a PRBS7 or a clock pattern. | | 24 | VCCO_1 | Power | Most positive power supply connection for the DDO1/ $\overline{DDO1}$ output driver. Connect to 1.2V – 2.5V and decouple to ground. See Section 6.1 for recommended values. | | 25 | VCCO_0 | Power | Most positive power supply connection for the DDO0/ $\overline{DDO0}$ output driver. Connect to 1.2V – 2.5V and decouple to ground. See Section 6.1 for recommended values. | | 26, 27 | DDO0/DDO0 | Output | Differential CML output with two internal $50\Omega$ pull-ups. The data signal or PRBS generator can be selected for this output. The PRBS generator can be configured to generate a PRBS7 or a clock pattern. | | 29 | VCCO1P8_0 | Power | Most positive power supply connection for trace driver pre driver. Connect to 1.8V and decouple to ground. See Section 6.1 for recommended values. | | 33 | GPIO2 | Digital<br>Input/Output | Multi-function Control/Status Input/Output 2. Default function: Direction = Input Signal = Set HIGH to put device in sleep Pin is 1.8V CMOS I/O, please refer to GPIO2_CFG for more information on how to configure GPIO2. | | 34 | VCO_FILT | Passive | VCO filter capacitor connection. Decouple to ground. See Section 6.1 for recommended values. | | 35 | VCC_CORE | Power | Most positive power supply connection for the analog core. Connect to 1.8V and decouple to ground. See Section 6.1 for recommended values. | **Table 1-1: GS3241 Pin Descriptions (Continued)** | Pin Number | Name | Туре | Description | |------------|-------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Multi-function Control/Status Input/Output 3. | | | | | Default function: | | 36 | GPIO3 | Digital<br>Input/Output | Direction = Input<br>Signal = Set HIGH to disable DDO1 | | | | | Pin is 1.8V CMOS I/O, please refer to GPIO3_CFG for more information on how to configure GPIO3. | | 39 | LF+ | Passive | Loop filter capacitor connection. Connect to pin 40 through capacitor. See Section 6.1 for recommended values. | | 40 | LF- | Passive | Loop filter capacitor connection. Connect to pin 39 through capacitor. See Section 6.1 for recommended values. | | Tab | _ | _ | Central paddle can be connected to ground or left unconnected. Its purpose is to provide increased mechanical stability. It is not required for thermal dissipation. It is not recommended to connect device ground pins to the central paddle. | ## 2. Electrical Characteristics ## 2.1 Absolute Maximum Ratings **Table 2-1: Absolute Maximum Ratings** | Parameter | Value | |--------------------------------------------------------------|--------------------------| | Supply Voltage—Core<br>(VCC_SDI, VCC_CORE, VDD) | -0.5V to +2.2V | | Supply Voltage—Output Driver (VCCO_0, VCCO_1) | -0.5V to +2.8V | | Input ESD Voltage (any pin) | 2kV HBM | | Storage Temperature Range (T <sub>S</sub> ) | -50°C to +125°C | | Input Voltage Range (SDI, SDI) | -0.3 to (VCC_SDI +0.3)V | | Input Voltage Range (GPIO2, GPIO3) | -0.3 to (VCC_CORE +0.3)V | | Input Voltage Range (CS, SDIN, SCLK, VSS, VDD, GPIO0, GPIO1) | -0.3 to (VDD +0.3)V | | Solder Reflow Temperature | 260°C | **Note:** Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation outside of the ranges shown in the AC/DC electrical characteristics tables is not guaranteed. ## 2.2 DC Electrical Characteristics **Table 2-2: DC Electrical Characteristics** $T_A = -40$ °C to +85°C, unless otherwise shown. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-------------------------------------------|-----------------------------------------|--------------------------------------------------------|------|-----|------|-------|-------| | Supply Voltage | VCC_SDI,<br>VCC_CORE,<br>VDD | | 1.71 | 1.8 | 1.89 | V | _ | | | | | 1.14 | 1.2 | 1.26 | V | _ | | Supply Voltage - Output<br>Driver | VCCO_0,<br>VCCO_1 | | 1.71 | 1.8 | 1.89 | V | _ | | | | | 2.38 | 2.5 | 2.63 | V | _ | | | | VCCO_0 = 1.2V,<br>Output Swing = $400 \text{mV}_{ppd}$ | _ | 405 | _ | mW | 1 | | Power—Mission Mode | | VCCO_0 = 1.8V,<br>Output Swing = 400mV <sub>ppd</sub> | _ | 410 | _ | mW | 1 | | (DD00/DD00 enabled, DD01/DD01 disabled) | P <sub>D</sub> | VCCO_0 = 1.8V,<br>Output Swing = 800mV <sub>ppd</sub> | _ | 430 | _ | mW | 1 | | | | VCCO_0 = 2.5V,<br>Output Swing = 400mV <sub>ppd</sub> | _ | 420 | _ | mW | 1 | | | | VCCO_0 = 2.5V,<br>Output Swing = 800mV <sub>ppd</sub> | _ | 440 | _ | mW | 1 | | Power—Sleep Mode | $P_{D}$ | Sleep | _ | 35 | 50 | mW | _ | | | | VCCO = 1.2V,<br>Output Swing = 400mV <sub>ppd</sub> | _ | 9 | 16 | mA | 1, 3 | | | I <sub>CCO_0</sub> , I <sub>CCO_1</sub> | VCCO = 1.8V,<br>Output Swing = 400mV <sub>ppd</sub> | _ | 9 | 16 | mA | 1, 3 | | Supply Current—Trace Driver | | VCCO = 1.8V,<br>Output Swing = 800mV <sub>ppd</sub> | _ | 18 | 27 | mA | 1,3 | | | | VCCO = 2.5V,<br>Output Swing = 400mV <sub>ppd</sub> | _ | 9 | 16 | mA | 1,3 | | | | VCCO = 2.5V,<br>Output Swing = 800mV <sub>ppd</sub> | _ | 18 | 27 | mA | 1,3 | | Supply Current—Trace Driver<br>Pre-driver | I <sub>CCO1P8_0</sub> , | VCCO1P8_0<br>Output Swing = 800mV <sub>ppd</sub> | _ | 25 | 32 | mA | 1,3 | | | I <sub>CCO1P8_1</sub> | VCCO1P8_1<br>Output Swing = 800mV <sub>ppd</sub> | _ | 25 | 32 | mA | 1, 3 | ## **Table 2-2: DC Electrical Characteristics (Continued)** $T_A = -40$ °C to +85°C, unless otherwise shown. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------------------------------|----------------------|------------------------------------|--------------------|--------------------------------------------|-------------------|-------|-------| | | | CDR Locked to Rate | _ | 124 | 142 | mA | _ | | Supply Current—Analog<br>Core | | CDR Unlocked During<br>Rate Search | _ | 182 | 208 | mA | _ | | | I <sub>CC_CORE</sub> | PRBS Generator Enabled | _ | 119 | 140 | mA | 4,5 | | | | PRBS Checker Enabled | _ | 70 | 94 | mA | 4 | | | | Eye Monitor Enabled | _ | 70 | 92 | mA | 4 | | Supply Current—Cable<br>Equalizer | I <sub>CC_SDI</sub> | _ | _ | 55 | 75 | mA | _ | | Supply Current—Digital<br>Logic | I <sub>DD</sub> | _ | _ | 15 | 18 | mA | _ | | DDO Output Common<br>Mode Voltage | V <sub>CMOUT</sub> | _ | _ | V <sub>CCO</sub> -<br>ΔV <sub>DDO</sub> /2 | _ | | 2 | | DDO<br>Output Termination | | Differential | | 100 | _ | Ω | 2 | | SDI Input Termination | | Between SDI and GND | _ | 75 | _ | Ω | _ | | Input Voltage—Digital Pins | $V_{IH}$ | | 0.65*<br>VDD | _ | VDD | V | _ | | (CS, SDIN, SCLK, GPIO[0:1]) | $V_{IL}$ | | 0 | _ | 0.35*<br>VDD | V | _ | | Input Voltage—Digital Pins | V <sub>IH</sub> | | 0.65*<br>VCC_CORE | _ | VCC_CORE | V | _ | | (GPIO[2:3]) | V <sub>IL</sub> | | 0 | _ | 0.35*<br>VCC_CORE | V | _ | | Output Voltage—Digital Pins<br>(SDOUT, GPIO[0:1]) | V <sub>OH</sub> | I <sub>OH</sub> = -5mA | VDD -<br>0.45 | _ | _ | V | | | | V <sub>OL</sub> | $I_{OL} = +5mA$ | _ | _ | 0.45 | V | _ | | Output Voltage—Digital Pins | V <sub>OH</sub> | I <sub>OH</sub> = -5mA | VCC_CORE<br>- 0.45 | _ | _ | V | _ | | (GPIO[2:3]) – | V <sub>OL</sub> | I <sub>OL</sub> = +5mA | _ | _ | 0.45 | V | _ | #### Notes: - 1. Pre-emphasis is disabled. - 2. This applies for DDO0 and DDO1. - 3. The specifications provided are per symbol, not a combined value. - 4. Current listed is an increase to ICC\_CORE when stated condition is true. - 5. Selected clock source = VCO free running. ## 2.3 AC Electrical Characteristics **Table 2-3: AC Electrical Characteristics** $VCC\_SDI, VCC\_CORE, VDD = 1.8V \pm 5\% \ and \ VCCO\_0, VCCO\_1 = +1.2/1.8/2.5V \pm 5\%, T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise \ shown.$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-----------------------------------|------------------------------------------------|---------------------|-------|------|------|-------------------|-------| | Serial Input Data Rate | DR <sub>SDI</sub> | _ | 0.001 | _ | 2.97 | Gb/s | 12 | | Upstream Launch Swing | $V_{SDI}$ | _ | 720 | 800 | 880 | $mV_{pp}$ | 3 | | Differential Output | $\Delta V_{ m DDO}$ | 200mV | 150 | 200 | 250 | mV <sub>ppd</sub> | 9 | | Voltage Swing | ΔVDDO | 800mV | 600 | 800 | 1000 | mV <sub>ppd</sub> | 10 | | Intrinsic Input Jitter Tolerance | TUI | MADI/SD/HD/3G | 0.8 | 0.95 | _ | UI | _ | | PLL Lock Time—<br>Asynchronous | t <sub>ALOCK</sub> | _ | _ | 75 | _ | ms | 6 | | PLL Lock Time—Synchronous | tsuosu | SD | _ | _ | 10 | μs | 6 | | FLE LOCK TIME—Synchronous | t <sub>SLOCK</sub> | HD/3G | _ | _ | 2 | μs | 6 | | DDO, DDO, Rise/Fall Time | t <sub>riseDDO</sub> ,<br>t <sub>fallDDO</sub> | All rates | _ | _ | 40 | ps | 5,7 | | DDO Mismatch in<br>Rise/Fall Time | _ | _ | _ | _ | 8 | ps | 5,7 | | DDO Duty Cycle Distortion | _ | _ | _ | _ | 10 | ps | 7 | | Input Return Loss | _ | 5MHz to 1.485GHz | _ | _ | -17 | dB | 1 | | input neturi 2033 | | 1.485GHz to 2.97GHz | _ | _ | -12 | dB | 1 | | | t <sub>OJ(125Mb/s)</sub> | 450m | _ | 0.01 | 0.05 | Ul <sub>pp</sub> | 2,11 | | Serial Data Output Jitter | t <sub>OJ(270Mb/s)</sub> | 450m | _ | 0.05 | 0.20 | Ul <sub>pp</sub> | 2,11 | | DD00, DD00 | t <sub>OJ(270Mb/s)</sub> | 400m | _ | 0.05 | 0.10 | Ul <sub>pp</sub> | 2,11 | | DD01, DD01 - | t <sub>OJ(1.485Gb/s)</sub> | 260m | _ | 0.03 | 0.10 | Ul <sub>pp</sub> | 2,11 | | _ | t <sub>OJ(2.97Gb/s)</sub> | 190m | _ | 0.05 | 0.10 | Ul <sub>pp</sub> | 2,11 | #### **Table 2-3: AC Electrical Characteristics (Continued)** $VCC\_SDI, VCC\_CORE, VDD = 1.8V \pm 5\% \ and \ VCCO\_0, VCCO\_1 = +1.2/1.8/2.5V \pm 5\%, T_A = -40 ^{\circ}C \ to \ +85 ^{\circ}C, \ unless \ otherwise \ shown.$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |------------------------|-------------------------------|------------------------|-----|------|-----|-------|-------| | | | Setting 0.0625x | _ | 10 | _ | kHz | 8 | | | | Setting 0.125x | _ | 20 | _ | kHz | 8 | | | BW <sub>LOOP(125Mb/s)</sub> | Setting 0.25x | _ | 38 | _ | kHz | 8 | | | | Setting 0.5x (Default) | _ | 76 | _ | kHz | 8 | | | | Setting 1.0x | _ | 150 | _ | kHz | 8 | | | | Setting 0.0625x | _ | 20 | _ | kHz | 8 | | | | Setting 0.125x | _ | 40 | _ | kHz | 8 | | | BW <sub>LOOP</sub> (270Mb/s) | Setting 0.25x | _ | 80 | _ | kHz | 8 | | DI I I a an Dan dwidth | | Setting 0.5x | _ | 160 | _ | kHz | 8 | | | | Setting 1.0x (Default) | _ | 316 | _ | kHz | 8 | | PLL Loop Bandwidth | BW <sub>LOOP(1.485Gb/s)</sub> | Setting 0.0625x | _ | 110 | _ | kHz | 8 | | | | Setting 0.125x | _ | 220 | _ | kHz | 8 | | | | Setting 0.25x | _ | 440 | _ | kHz | 8 | | | | Setting 0.5x (Default) | _ | 876 | _ | kHz | 8 | | | | Setting 1.0x | _ | 1750 | _ | kHz | 8 | | | | Setting 0.0625x | _ | 220 | _ | kHz | 8 | | | | Setting 0.125x | _ | 440 | _ | kHz | 8 | | | BW <sub>LOOP(2.97Gb/s)</sub> | Setting 0.25x | _ | 880 | _ | kHz | 8 | | | | Setting 0.5x (Default) | _ | 1.76 | _ | MHz | 8 | | | | Setting 1.0x | _ | 3.5 | _ | MHz | 8 | #### **Table Notes:** - 1. Values achieved with Semtech evaluation board and connector. - 2. Measured using a clean input source. - 3. Default value for CFG\_EQ\_INPUT\_LAUNCH\_SWING\_COMP parameter in control register 0x18. The default parameter value is $80_d$ ( $50_h$ ). - 4. Default trace driver swing Setting. - 5. Rise/Fall time was measured between 80% and 20%. - 6. Please see 4.3.3.1 for the further definition on Synchronous and Asynchronous Lock Time. - 7. This specification applies to and DDO1/DDO1 and DDO0/DDO0. - 8. Please see PLL\_LOOP\_BANDWIDTH\_ 1 for the full range of loop bandwidth settings. - 9. Output Driver Setting of 8. - 10. Output Driver Setting of 36. - 11. Max jitter occurs at the maximum cable length. - 12. The rise/fall time of signals at source should not be more than 62ns. ## 3. Input/Output Circuits Figure 3-1: SDI, SDI\_TERM Figure 3-3: SDIN, SCLK Figure 3-5: SDOUT **Note:** The <n> is VCCO\_<n> refers to the output power supply number. VCCO\_1 is the power supply connection for DDO1/ $\overline{DDO1}$ , and VCCO\_0 is the power supply connection for DDO0/ $\overline{DDO0}$ . Figure 3-2: DDO1/DDO1, DDO0/DDO0 Figure 3-4: CS Note: VCC\_IO makes reference to the following power supplies and pins: VCC\_IO = VDD for GPIO[0:1] VCC\_IO = VCC\_CORE for GPIO[2:3] Figure 3-6: GPIO[0:3] ## 4. Detailed Description ## **4.1 Device Description** The GS3241 features a $75\Omega$ internally terminated Cable Equalizer, which can equalize up to 190m of Belden1694A cable at 3G. The device includes a CDR which will lock to and retime valid SMPTE, MADI, and DVB-ASI signals to produce extremely low output jitter, even at extended cable lengths. The CDR has extensive loop bandwidth control to enable jitter transfer optimization. To facilitate system testing, the device also includes 3D eye monitor, PRBS7 checker and generator. The two trace drivers have independent amplitude and pre-emphasis control which can compensate for 14dB of insertion loss at 1.485GHz. The pre-emphasis control is two dimensional in both drivers, where both pre-emphasis pulse amplitude and width adjustments can be made to help optimize for interconnect mismatches such as vias and connectors. ### 4.1.1 Sleep Mode To enable low power operation, the GS3241 has manual and automatic sleep mode control. The default mode is automatic sleep mode on LOS (Loss Of Signal). The device can also be manually put into sleep mode. When the device is in sleep mode, all the core blocks are powered down, except the host interface and carrier detect circuits. The trace driver can be configured to be disabled or muted during sleep. The CTRL\_AUTO\_SLEEP and CTRL\_MANUAL\_SLEEP parameters in register 0x3, control the sleep mode of the device. The default value of the CTRL\_AUTO\_SLEEP parameter is $1_b$ (auto sleep). While in auto sleep mode, the CTRL\_MANUAL\_SLEEP parameter has no effect. To enable host control of the sleep mode, set the CTRL\_AUTO\_SLEEP parameter to $0_b$ manual sleep control. To prevent the device from entering sleep, set the CTRL\_MANUAL\_SLEEP parameter to $0_b$ (not sleep). To manually configure the device to sleep, set the CTRL\_MANUAL\_SLEEP parameter to $0_b$ (sleep). The device can also be manually made to sleep through the *GPIO* pins. The default GPIO pin to control sleep is *GPIO2* (pin 33). Drive this pin HIGH to make the device sleep. Section 4.6 describes the PRBS generator function. If the device's PRBS generator is intended to be used without a valid input signal, the device should be manually set to not sleep as described above. Without a valid input signal, an LOS status will be generated and the device will enter sleep mode and the PRBS block will be disabled. For a description of LOS thresholds and settings, see Section 4.2.3. ## 4.2 Cable Equalizer The GS3241 can automatically adjust its gain to equalize and restore SMPTE compliant signals received over different lengths of coaxial cable having loss characteristics similar to Belden 8281 or 1694A. With the default settings, the device will automatically equalize MADI at 125Mb/s and most common SMPTE compliant signal between SD at 270Mb/s and 3G-SDI at 2.97Gb/s and bypass signals below 125Mb/s. The GS3241 features programmable Launch Swing Compensation, squelch threshold adjust, and bypass, all of which can be set through the device's host interface. The equalized or bypassed signal is then routed to the eye monitor and serial digital re-timer (CDR) block. ### 4.2.1 Cable Equalizer Bypass With the default settings, the device will automatically bypass signals below 125Mb/s. During cable equalizer-bypass mode, the device supports low data rate and slow edge signals such as SMPTE310 and AES3id. The rise/fall times must not exceed 62ns. While in cable equalizer bypass mode, signal will not be re-timed by the CDR block. To force the device to bypass the cable equalizer, DC restoration stage, and CDR, the following two methods can be used: #### **Host Interface Control:** Set the following parameters in register 17<sub>h</sub>: - CTRL\_CEQ\_AUTO\_BYPASS = 0 - CTRL\_CEQ\_MANUAL\_BYPASS = 1 #### **GPIO Control:** - 1. Configure a GPIO as an input by writing 0<sub>h</sub> to the **CFG\_GPIO<n>\_OUTPUT\_ENA**. - Configure the GPIO function as "cable equalizer bypass enable," by writing 84<sub>h</sub> to CFG\_GPIO<n>\_FUNCTION. - 3. Drive the selected GPIO pin HIGH. **Note:** The <n> in the control parameter names refers to the GPIO pin number. ## 4.2.2 Upstream Launch Swing Compensation The GS3241 cable equalizer has an automatic gain control circuit, that is optimized on the assumption that the trace driver in the upstream device is SMPTE compliant and has a launch swing of $800 \text{mV}_{pp} \pm 10\%$ . When the source amplitude is known to be non-SMPTE compliant, a compensation adjustment can be made in the GS3241. The GS3241 can adjust for launch swings in the range of 250mV to 1V in approximately $50 \text{mV}_{ppd}$ increments. Upstream launch swing compensation can be adjusted through the **CFG\_EQ\_INPUT\_LAUNCH\_SWING\_COMP** parameter in control register 0x18. The default parameter value is $80_{d}$ ( $50_{h}$ ), which corresponds to a nominal launch swing of $800 \text{mV}_{ppd}$ . ## 4.2.3 Carrier Detect, Squelch Control, and Loss of Signal The GS3241 cable equalizer has highly configurable carrier detection and squelching capability. The carrier detection can be made more robust against spurious signals and noise at the inputs and the squelch control can be configured and enabled to reduce false outputs to low level signals such as crosstalk. The GS3241 reports two separate carrier detect parameters—**STAT\_PRI\_CD** and **STAT\_SEC\_CD**. They are described in Section 4.2.3.1 and Section 4.2.3.2 respectively. **Note:** The parameters referred to within Section 4.2.3 to Section 4.2.3.2 are linked to their respective registers in Table 4-1. #### 4.2.3.1 Primary Carrier Detection (STAT\_PRI\_CD) Configuration Primary carrier detection (**STAT\_PRI\_CD**) can be configured for higher stability by filtering out longer transients or glitches. This can be achieved by increasing the sampling window over which the signal is sampled and the number of samples required to assert or de-assert it. There are three configuration parameters that control assertion or de-assertion of **STAT\_PRI\_CD**: - CFG\_CD\_FILTER\_SAMPLE\_WIN - CFG\_FILTER\_DEASSERT\_CNT - CFG\_CD\_FILTER\_ASSERT\_CNT See Figure 4-1 for a visual representation of the **STAT\_PRI\_CD** configuration parameters. With the default values in place: - An assertion (setting HIGH) of STAT\_PRI\_CD will take place after a valid signal is present for ~6.5ms - A de-assertion (setting LOW) of STAT\_PRI\_CD will take place after loss of a valid signal for ~96μs If the application requires any adjustment of the sampling window, assertion count, or de-assertion count, please consult the following equations to calculate the associated time to assert or de-assert STAT PRI CD. #### **STAT\_PRI\_CD** de-assert time: (1.6μs) \* (CFG\_CD\_FILTER\_SAMPLE\_WIN + 1) \* CFG\_CD\_FILTER\_ DEASSERT\_CNT #### **STAT\_PRI\_CD** assert time: • (1.6µs) \* (CFG\_CD\_FILTER\_SAMPLE\_WIN + 1) \* CFG\_CD\_FILTER\_ASSERT\_CNT Figure 4-1: STAT\_PRI\_CD Configuration Parameters #### 4.2.3.2 Secondary Carrier Detection (STAT\_SEC\_CD) Configuration The secondary carrier detection signal acts as an additional carrier detection which can be further filtered through squelch controls. It also serves as the control signal for Mute on LOS (Loss Of Signal) and Disable on LOS. Please refer to Section 4.7.6 to Section 4.7.6.2 for further information on this. If the application requires the use of squelch settings, start by setting the following: • CFG SEC CD INCL CLI SQUELCH = 1 Once this parameter is set, the device will apply squelch based off of the settings found within the following parameters: - CFG\_CLI\_SQUELCH\_THRESHOLD - CFG\_CLI\_SQUELCH\_HYSTERESIS The device will use these parameters to determine squelch status and set that within **STAT CLI SQUELCH**. Based off of this, secondary carrier detection can be described as: STAT\_SEC\_CD = inverse of (STAT\_CLI\_SQUELCH & STAT\_PRI\_CD). To help detail how the device determines the state of Squelch, we define the following variables: - CLI = STAT\_CABLE\_LEN\_INDICATION - THR = CFG\_CLI\_SQUELCH\_THRESHOLD - HYS = CFG CLI SQUELCH HYSTERESIS - SQL = STAT\_CLI\_SQUELCH The following rules define the state of SQL. **Note:** If the cable equalizer is in bypass (**STAT\_CEQ\_BYPASS** = 1), the device will set SQL to 0. - If CLI > (THR + HYS), the device will set SQL to 1, otherwise: - If CLI < (THR HYS), the device will set SQL to 0, otherwise:</li> - If CLI ≥ (THR HYS) and CLI ≤ (THR + HYS), SQL remains unchanged - If SQL = 1, the device will not indicate lock and the trace driver state will be defined by output state control parameters settings, see Section 4.7.6 for more details **Table 4-1: Cable Equalizer Status and Configuration Parameters** | Register Address <sub>h</sub> and Name | Parameter Name | Parameter Description | | | |----------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------|--|--| | 15, CARR_ DET_CFG | CFG_SEC_CD_INCL_CLI_SQUELCH | Enables or disables squelch control. | | | | 16 COURT OF DADAMETERS | CFG_CLI_SQUELCH_THRESHOLD | Used to tune the squelch threshold based on the tolerance requirements of the application. | | | | 16, SQUELCH_ PARAMETERS | CFG_CLI_SQUELCH_HYSTERESIS | Used to tune the squelch hysteresis based on the tolerance requirements of the application. | | | | 20, CD_FILTER_ DELAYS_0 | CFG_CD_FILTER_SAMPLE_WIN | Primary carrier detect sampling window size. | | | | 21, CD_FILTER_ DELAYS_1 | CFG_CD_FILTER_DEASSERT_CNT | Primary carrier detect de-assertion count. | | | | 22, CD_FILTER_ DELAYS_2 | CFG_CD_FILTER_ASSERT_CNT | Primary carrier detect assertion count. | | | | 04 STICKY COUNTS O | STAT_CNT_PRI_CD_CHANGES | A counter showing the number of times the primary Carrier Detect signal changed. | | | | 84, STICKY_COUNTS_0 | STAT_CNT_SEC_CD_CHANGES | A counter showing the number of times the secondary Carrier Detect signal changed. | | | | 86, CURRENT_STATUS_0 | STAT_CLI_SQUELCH | Cable equalizer Squelch status. | | | | O7 CHIRDENT STATUS 1 | STAT_PRI_CD | Primary filtered carrier detect of the analog carrier detect signal. | | | | 87, CURRENT_STATUS_1 | STAT_SEC_CD | Secondary filtered carrier detect of the analog carrier detect signal. | | | | 88, EQ_GAIN_IND | STAT_CABLE_LEN_INDICATION | SDI cable length indicator. | | | ## 4.3 Serial Digital Re-timer (CDR) The GS3241 includes an integrated CDR, whose purpose is to lock to a valid incoming signal from the cable equalizer stage and produce a lower jitter signal at the cable or trace driver outputs. The CDR has the ability to lock to any of the following data rates: MADI (125Mb/s), SD-SDI (270Mb/s), HD-SDI (1.485Gb/s), and 3G-SDI (2.97Gb/s). This includes the f/1.001 rates. The default settings of the re-timer block are optimal for most applications. However, the following controls allow the user to customize the behaviour of the re-timer: loop bandwidth control, Automatic and Manual Rate Detection. Please see Section 4.3.1 to Section 4.3.2 for a description of these functionalities. **Note:** The parameters referred to within Section 4.3.1 to Section 4.3.2 are linked to their respective registers in Table 4-3. For a complete list of registers and functions, please see Section 5. ### 4.3.1 PLL Loop Bandwidth Control The ratio of output peak-to-peak jitter to input peak-to-peak jitter of the CDR can be represented by a low-pass jitter transfer function, with a bandwidth equal to the PLL loop bandwidth. Although the default loop bandwidth settings for the GS3241 CDR are ideal for most SDI signals, the GS3241 allows the user to adjust the loop bandwidth for each supported rate. Registers 0x0B through 0x0C contain the following parameters which allow the user to configure rate dependent loop bandwidth: **CFG\_PLL\_LBW\_3G**, **CFG\_PLL\_LBW\_HD**, **CFG\_PLL\_LBW\_SD**, and **CFG\_PLL\_LBW\_MADI**. The loop bandwidth settings are defined in terms of ratios of the nominal loop bandwidth. For each rate, where '1.0x' is the nominal loop bandwidth, the following ratios are available: 0.0625x, 0.125x, 0.25x, 0.5x, and 1.0x. Table 2-3 provides the specific loop bandwidths for each data rate and loop bandwidth setting. Lowering the loop bandwidth will lower the jitter amplitude above the loop bandwidth frequency. Although lower output jitter is desirable, the lower loop bandwidth may reduce the device's IJT to very high jitter that may be present outside the loop bandwidth. #### 4.3.2 Automatic and Manual Rate Detection With the default rate detect setting, the CDR will automatically attempt to lock to any of following data rates: MADI (125Mb/s), SD-SDI (270Mb/s), HD-SDI (1.485Gb/s), and 3G-SDI (2.97Gb/s). This includes the f/1.001 rates. However, the CDR can be configured to only lock to a single rate, by setting the **CFG\_AUTO\_RATE\_DETECT\_ENA** and **CFG\_MANUAL\_RATE** parameters in register 0x06. The **STAT\_LOCK** parameter in register 0x86 will indicate that the CDR is locked when its value is $1_b$ and unlocked when its value is $0_b$ . The lock status can also be monitored externally on any *GPIO* pin, however it is the default mode for *GPIO1*, pin 18. The **STAT\_DETECTED\_RATE** parameter in register 0x87 will indicate the data rate at which the CDR is locked to. A value of $0_d$ in the **STAT\_DETECTED\_RATE** parameter indicates that the device is not locked, while values between $1_d$ and $4_d$ will indicate that the device is locked to one of the four available rates between MADI at 125Mb/s and 3G-SDI at 2.97Gb/s. **Table 4-2: Detected Data Rates** | STAT_DETECTED_<br>RATE [2:0] | Detected Data Rate | |------------------------------|--------------------| | 0 | Unlocked | | 1 | MADI (125Mb/s) | | 2 | SD (270Mb/s) | | 3 | HD (1.485Gb/s) | | 4 | 3G (2.97Gb/s) | | 5 | Reserved | | 6 | Reserved | | 7 | Reserved | If the CDR cannot lock to any of the valid rates in automatic mode or the selected rate in manual mode, the signal can automatically be bypassed to the output. If the CDR does lock to the incoming signal, the re-timed and bypassed (if manual bypass control enabled) signals are available at the appropriate output. See the Section 4.7 for more details. ### 4.3.3 Lock Time #### 4.3.3.1 Synchronous and Asynchronous Lock Time Synchronous lock time is defined as the time it takes the device to re-lock to an existing signal that has been momentarily interrupted or to a new signal of the same data rate as the previous signal which has been quickly switched in. Asynchronous lock time is defined as the time it takes the device to lock when a signal is first applied to the serial digital inputs, or when the signal rate changes. The asynchronous and synchronous lock times are defined in Table 2-3. **Note:** To ensure synchronous lock times are met, the maximum interruption time of the signal is $10\mu$ s for an SD-SDI signal. HD, and 3G signals must have a maximum interruption time of $6\mu$ s. The new signal, after interruption, must have the same frequency as the original signal but may have an arbitrary phase. **Table 4-3: CDR Control and Status Parameters** | Register Address <sub>h</sub><br>and Name | Parameter Name | Description | |-------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------| | 06,<br>RATE_DETECT_MODE | CFG_AUTO_RATE_DETECT_ENA | Enables or disables the automatic rate detection mode of the CDR. | | | CFG_MANUAL_RATE | Select a single rate for CDR rate detection when CFG_AUTO_RATE_DETECT_ENA is $0_{\rm b}$ . | | 0B,<br>PLL_LOOP_<br>BANDWIDTH_ 1 | CFG_PLL_LBW_3G | Configures the Loop Bandwidth for 3G signals. | | | CFG_PLL_LBW_HD | Configures the Loop Bandwidth for HD signals. | | OC, PLL_LOOP_ BANDWIDTH_ 2 | CFG_PLL_LBW_SD | Configures the Loop Bandwidth for SD signals. | | | CFG_PLL_LBW_MADI | Configures the Loop Bandwidth for MADI signals. | | 11,<br>GPIO1_CFG | CFG_GPIO1_FUNCTION | Sets the function of GPIO1. | | | CFG_GPIO1_OUTPUT_ENA | Sets the GPIO pin as either an output or an input. | | 85,<br>STICKY_COUNTS_1 | STAT_CNT_PLL_LOCK_CHANGES | Counter showing the number of times the PLL lock status changed. | | | STAT_CNT_RATE_CHANGES | Counter showing the number of times the PLL lock rate changed. | | 86,<br>CURRENT_ STATUS_0 | STAT_LOCK | The status of the PLL. Locked, or unlocked. | | 87,<br>CURRENT_STATUS_1 | STAT_DETECTED_RATE | The rate at which the PLL is locked to. | ## 4.4 PRBS Checker The GS3241 includes an integrated PRBS checker, which can error check a PRBS7 signal out of the cable equalizer input block. There are two modes of operation for the PRBS checker: - **Timed Mode:** Used for precise measurements of up to ~3.334s. - In timed mode, the host sets the measurement time and executes the checker operation. The device ends the PRBS error check measurement when the timer expires, and the host reads back the measurement status and error count. - Continuous Mode: Can be used for longer measurements but with less precision in the time interval. - In continuous mode, the host controls the starts and stops of the PRBS error checking operation then reads back the measurement status and error count. **Note:** When working with the PRBS Checker, please note the following: - The parameters referred to in this Section 4.4.1 to Section 4.4.2 are briefly described and linked to their respective registers in Table 4-4. For a complete list of registers and functions, please see Section 5. - The PRBS generator and checker can be active at the same time, however, the generator can not be looped back on itself for error checking. #### 4.4.1 Timed PRBS Check Measurement Procedure For applications where measurement times are ~3.34s or less, the timed PRBS check mode is the most suitable. Alternatively, to achieve precise timing for lower BER signals, the timed PRBS check measurement can be repeated by the host and the total measurement time and error count is determined by summing the individual measurements. In timed mode, the host sets the total measurement time by setting the CFG\_PRBS\_CHECK\_PREDIVIDER and the CFG\_PRBS\_CHECK\_MEAS\_TIME parameters to the required values to achieve the total measurement time required by the application. To perform a timed PRBS measurement, please complete the following steps: Set the appropriate settings within CFG\_PRBS\_CHECK\_PREDIVIDER and CFG\_PRBS\_CHECK\_MEAS\_TIME to achieve the total measurement time required by the application. The TMT (Total Measurement Time) is determined by the following equation: TMT = CFG\_PRBS\_CHECK\_PREDIVIDER \* (CFG\_PRBS\_CHECK\_MEAS\_TIME \*256+1) \* (1/40MHz) **Note:** Using the default **CFG\_PRBS\_CHECK\_PREDIVIDER** setting of 0 (pre-divider = 4) and **CFG\_PRBS\_CHECK\_MEAS\_TIME** setting of 3 (MEAS\_TIME = 3), the TMT (total measurement time) is $\sim$ 77 $\mu$ s per measurement. 2. Follow the steps outlined in Figure 4-2: Timed PRBS Check Flow. ## 4.4.2 Continuous PRBS Check Measurement Procedure As previously mentioned, the maximum measurement time for a timed PRBS error measurement is $\sim$ 3.35 seconds. For links with very low error rates, this time is insufficient to capture an adequate number of errors. For these situations, the continuous PRBS check measurement is more appropriate. In continuous PRBS measurement mode, the measurement can run as long as required (assuming the device remains locked) to ensure the BER test level is met. To perform a continuous PRBS measurement, please follow the steps outlined in the flowchart found within Figure 4-3: Continuous PRBS Check Flow. **Table 4-4: PRBS Checker Parameter Description** | Register Address <sub>h</sub><br>and Name | Parameter Name | Description | |-------------------------------------------|------------------------------|-----------------------------------------------------------------| | 50,<br>PRBS_ CHK_CFG | CFG_PRBS_CHECK_PREDIVIDER | Selects pre-divider for PRBS check measurement timer. | | | CFG_PRBS_CHECK_MEAS_TIME | Selects PRBS check measurement interval for timed measurements. | | 51,<br>PRBS_CHK_ CTRL | CTRL_PRBS_CHECK_TIMED_CONT_B | Selects between timed and continuous type PRBS measurement. | | | TRL_PRBS_CHECK_START | Used to start and stop PRBS measurements. | | 89,<br>PRBS_ CHK_ERR_CNT | STAT_PRBS_CHK_ERR_CNT | PRBS error count storage location. | | 8A,<br>PRBS_ CHK_STATUS | STAT_PRBS_CHECK_STATUS | Status indication of PRBS checker. | | | STAT_PRBS_CHECK_LAST_ABORT | Indication bit for PRBS successful completion or abort. | Figure 4-2: Timed PRBS Check Flow Figure 4-3: Continuous PRBS Check Flow ## **4.5 EYE Monitor** The GS3241 includes an integrated eye monitor, which can scan the equalized signal from the cable equalizer block. The eye monitor is capable of performing a full 128h x 256v matrix-scan or simply a 4 coordinate shape-scan of the equalized signal (See Figure 4-4). **Note:** If the eye monitor will be used during normal operation of the device (cable equalizer mission mode), the user must ensure that the Device Power-up Sequence in Section 4.9.12 is completed to prevent temporary signal disturbance when enabling the eye monitor. Figure 4-4: Full Matrix Scan (left) and 4-Point Shape Scan (right) The eye monitor is highly configurable, and the host can configure the offset, resolution, sample time, and error threshold parameters to control the depth and execution time of the scan. The EYE Monitor scans the signal from the cable equalizer block. Similar to the PRBS Checker, the eye monitor is controlled through a 4-way handshake mechanism. The following sections outline the scan parameters and procedure to configure the eye scan area, error threshold, and run a shape or full scan. ## 4.5.1 Shape Scan and Measurement Time Figure 4-5: Eye Scan Matrix Parameters Figure 4-5 shows a visual representation of the scan matrix and indicates the spatial parameters that determine the scan area and resolution. Running a scan using the default offset and step parameters, results in 32768 (128x256) samples. The number of samples and thus, the total scan time can be reduced to meet the needs of the application. The scan area can be reduced by reducing the span determined by the vertical and phase start and stop offsets, or the resolution can be reduced by increasing the step size between adjacent samples. On the right in Figure 4-5, there are three step settings used as examples, however there are a total of nine combinations possible. See Table 4-6 for the register addresses and parameter names of the spatial eye scan parameters. For example, by increasing the vertical and phase step size to 4, the resolution is reduced to $(1/4)^2$ , thus reducing the number of samples down to 2048 (32768x1/16). The vertical and horizontal scan information is useful when adjusting pre-emphasis and equalization of a link. However, once this is accomplished, it may be sufficient to use the eye scanner to only monitor jitter by setting the offsets to simply slice the eye at the centre offset position, thus obtaining a simple 128 sample horizontal scan. A horizontal eye can be configured to run in just over a millisecond. In addition to the spatial parameters, the sample time, and thus the bit error rate resolution for the eye scan can be adjusted; longer scans can detect finer bit error rates. However, this proportionally increases the total scan time. The sample time in microseconds is determined by a 32-bit time-out value split across two 16 bit registers. See Table 4-6 for the register addresses and parameter names of the time-out eye scan parameters. For example, using the default spatial and temporal measurement scan parameters, the scan time is approximately 6.6 seconds (32768 x 2 x $100\mu$ s). However, by changing the vertical and horizontal step size to 4, the scan time can be reduced to 400ms (2048x2x100 $\mu$ s). The error count information can be used as is to determine the minimum inner contour based on the measurement time. However, the basic data can be post processed to determine things like error rate, and error threshold. The following equations provide guidance for user post-processing: Equation 4-1 ``` error rate = \frac{sample \ error \ count}{sample \ time} ``` Contour maps can be created by defining error rate thresholds, and grouping sampled points that fall between thresholds. For example: Equation 4-2 ``` \frac{\textit{sample time}}{\textit{error rate threshold}} < \textit{sample error threshold} < \frac{\textit{sample time}}{\textit{error rate threshold}} \ge \frac{1}{2} ``` Some sampling scopes provide eye maps with BER contours; similar limited BER contour approximations can be obtained from the eye scan by using BER threshold groups. For example: Equation 4-3 ``` \frac{\textbf{sample time x data rate}}{\textbf{error rate threshold}} < \frac{\textbf{sample time x data rate}}{1} rate ``` **Table 4-5: Spatial Scan Configuration Parameters** | Register Address <sub>h</sub> and Name | Parameter Name | Description | |----------------------------------------|----------------------------|------------------------------| | <b>5A</b> , EYE_MON_ SCAN_CTRL_0 | CTRL_EYE_PHASE_START | Horizontal phase start index | | | CTRL_EYE_PHASE_STOP | Horizontal phase stop index | | 5B, EYE_MON_ SCAN_CTRL_1 | CTRL_EYE_PHASE_STEP | Horizontal phase step size | | | CTRL_EYE_VERT_OFFSET_START | Vertical offset start index | | 5C, EYE_MON_ SCAN_CTRL_2 | CTRL_EYE_VERT_OFFSET_STOP | Vertical offset stop index | | | CTRL_EYE_VERT_OFFSET_STEP | Vertical offset step size | The next section describes the implementation of the matrix-scan and shape-scan. ## 4.5.2 Matrix-Scan and Shape-Scan Operation The previous section described the parameters used to adjust the spatial and temporal eye scan settings. Each sample of the eye scan can record up to 65536 errors. A full eye scan would require 64KB (256 x 128 x 2 Bytes) of memory to store the data of a full scan. The eye monitor was implemented to use device resources more efficiently by segmenting a full scan into several partial scan segments. Each partial scans segment can contain up to 512B of scan data. In the case of a full matrix-scan, there are 128 partial scan segments and each partial scan segment contains two complete scan lines ( $2 \times 128 \times 2B = 512B$ ). In the case of a partial matrix-scan, each scan segment contains multiple partial scan lines including partial lines (see Figure 4-6). Figure 4-6: Full Matrix Scan (left) and Partial Matrix Scan (right) Figure 4-6 illustrates an example of an eye scan, where the sampled eye data is not centred within the scan matrix. The eye scan data has an arbitrary centre phase relative to the centre of the matrix which is determined when the eye monitor is powered up. While the eye monitor remains powered, subsequent scans will maintain the same relative phase allowing for consecutive scans to be compared for changes. Although the scan data is not centred, a simple algorithm can be applied to the data to shift the eye data and extract the relevant information. In addition to the matrix-scan, the eye monitor includes a built-in function called a shape-scan. The shape-scan returns four coordinates corresponding to the horizontal and vertical extremes of the inner eye (Figure 4-7). Figure 4-7: 4-Point Scan Coordinates Relative to the Eye The four points obtained from the shape-scan can be used to quickly and easily calculate the eye height and width of the signal eye. The shape-scan alone will most likely meet the signal analysis requirements of most applications. Alternatively, the coordinates obtained from the shape-scan can be used to optimize the bounds of a partial matrix-scan. The four points returned from the shape-scan are determined by the error rate threshold set by the error threshold parameter and the time-out parameters previously discussed. **Table 4-6: Time-out Eye Scan Parameters** | Register Address <sub>h</sub> and Name | Parameter Name | Description | |----------------------------------------|------------------------|-------------------------------------------| | 56, EYE_MON_INT_CFG_2 | CFG_EYE_BER_THRESHOLD | Number of sample errors to determine fail | | 54, EYE_MON_INT_CFG_0 | CFG_EYE_MON_TIMEOUT_MS | MSB of measurement time in microseconds | | 55, EYE_MON_ INT_CFG_1 | CFG_EYE_MON_TIMEOUT_LS | LSB of measurement time in microseconds | This section provides a step-by-step procedure to run a matrix and shape-scan. The shape-scan procedure is described first. #### **Shape-Scan Procedure:** - 1. Ensure the offset and step parameters described in Table 4-5 are set to their default values - 2. Configure the 4-point error rate threshold by setting each of the parameters listed in Table 4-6. - 3. Configure the eye monitor to run a shape-scan by setting CTRL EYE SHAPE SCAN B to 1. Start the scan and poll the scanner status register until the scan is complete. Please refer to the flow diagram in Figure 4-8. Figure 4-8: Shape-Scan Flow Diagram #### **Matrix-Scan Procedure:** - 1. Set the bounds of the matrix-scan with the offset and step parameters described in Table 4-5. The default value results in a full matrix-scan. Alternatively, the shape-scan can be executed and the coordinates returned can be used to minimize the scan time and data size of the scan. - 2. Configure the 4-point error rate threshold by setting each of the parameters listed in Table 4-6. - 3. Configure the eye monitor to run a matrix-scan by setting CTRL EYE SHAPE SCAN B to 0. - 4. Start the scan and poll the scanner status register until the scan is complete. Please refer to the flow diagram in Figure 4-9. #### **Read Eye Scan Buffer Procedure:** - Host reads image size from STAT\_EYE\_IMAGE\_SIZE. Note: The matrix-scan is composed of multiple partial scan segments. The size (in Bytes) of the last partial scan segment is stored in STAT\_EYE\_IMAGE\_SIZE. - 2. Host reads scan buffer data from register 0x6CC1 to (0x6CC1 + (size read from **STAT\_EYE\_IMAGE\_SIZE**)/2). - Address 0x6CC1 is the first header word corresponding to the last vertical offset position in the matrix that was read - Address 0x6CC2 is the second header word corresponding to the image size. This value is a copy of the image size that was read from STAT\_EYE\_IMAGE\_SIZE. - Address 0x6CC3 to (0x6CC1 + (size read from STAT\_EYE\_IMAGE\_SIZE)/2) is the eye scan data. - The image data is 2 bytes per sample point - Making reference to the Matrix shown in Figure 4-5, the eye scan data starting at 0x6CC3 is stored in order from left to right, top to bottom, from the last stored vertical/horizontal position in the matrix The number of samples contained in the scan buffer is equal to (size read from **STAT\_EYE\_IMAGE\_SIZE** - 4)/2. Figure 4-9: Matrix-Scan Flow Diagram ### 4.6 PRBS Generator The GS3241 includes an integrated PRBS generator which can produce a differential PRBS7 or a divided clock signal on either output for system testing. Note: When working with the PRBS Generator, please note the following. - The PRBS generator and checker can be active at the same time, however, the generator can not be looped back on itself for error checking. - If the application requires adjustments to the default output swing, please see Section 4.7.4. - The parameters referred to within this section are linked to their respective registers in Table 4-7. For a complete list of registers and functions, please see Section 5. - 1. Select the PRBS generator as the source on the appropriate output: - To switch DDO0/DDO0 from data mode to PRBS generator mode, set CTRL\_OUTPUTO\_SIGNAL\_SEL = 1 - To switch DDO1/DDO1 from data mode to PRBS generator mode, set CTRL\_OUTPUT1\_SIGNAL\_SEL = 1 - The default device settings are configured to power down the device on loss of input signal. If the PRBS generator is to be used without a valid input signal, then the following automatic setting parameters must be disabled. This must be done to ensure device is powered up and the outputs are active for the PRBS generator. The following settings are required for PRBS generator on either output: - CTRL\_AUTO\_SLEEP = 0 - CTRL\_MANUAL\_SLEEP = 0 The following settings are required when DDO1/DDO1 is selected as PRBS output: - CTRL OUTPUT1 AUTO MUTE = 0 - CTRL OUTPUT1 MANUAL MUTE = 0 - CTRL\_OUTPUT1\_AUTO\_DISABLE = 0 - CTRL\_OUTPUT1\_MANUAL\_DISABLE = 0 The following settings are required when DDO0/DDO0 is selected as PRBS output: - CTRL\_OUTPUTO\_AUTO\_MUTE = 0 - CTRL\_OUTPUTO\_MANUAL\_MUTE = 0 - CTRL\_OUTPUTO\_AUTO\_DISABLE = 0 - CTRL OUTPUTO MANUAL DISABLE = 0 - 3. Set the values within the following parameters which meet the needs of the application: - CTRL\_PRBS\_GEN\_SIGNAL\_SELECT - CTRL\_PRBS\_GEN\_CLK\_SRC - CTRL\_PRBS\_GEN\_DATA\_RATE - Note: If CTRL\_PRBS\_GEN\_CLK\_SRC was set to CDR recovered clock a valid signal that the CDR has locked to must be present for proper operation, and the PRBS generator will match this data rate regardless of what rate CTRL\_PRBS\_GEN\_DATA\_RATE is set to. - CTRL\_PRBS\_GEN\_CLK\_DIVIDER - CTRL\_PRBS\_GEN\_INVERT - 4. Start the generator by setting **CTRL\_PRBS\_GEN\_ENABLE** = 1. To stop the generator at any time, set **CTRL\_PRBS\_GEN\_ENABLE** = 0. If the use of the PRBS generator is complete, revert any settings made in steps 1, 2 and/or 4 to return to normal operation. **Table 4-7: PRBS Generator Parameter Descriptions** | Register Address <sub>h</sub><br>and Name | Parameter Name | Description | |-------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------| | | CTRL_AUTO_SLEEP | Set the device to auto or manual sleep. | | 3, CONTROL_ SLEEP | CTRL_MANUAL_SLEEP | Manually set the sleep setting of the device when auto sleep mode is turned off. | | 40 OUTDUT SIG STIEGT | CTRL_OUTPUT1_SIGNAL_SEL | Selects between data or PRBS generator as the driver source for DDO1/DDO1. | | 48, OUTPUT_ SIG_SELECT | CTRL_OUTPUTO_SIGNAL_SEL | Selects between data or PRBS generator as the driver source for DDO0/DDO0. | | | CTRL_OUTPUT1_AUTO_MUTE | Select automatic or manual mute control for DDO1/DDO1. | | 49, CONTROL_OUTPUT_ | CTRL_OUTPUT1_MANUAL_MUTE | Manually set the mute control for DDO1/DDO1 when auto mute mode is turned off. | | MUTE | CTRL_OUTPUT0_AUTO_MUTE | Select automatic or manual mute control for DD00/DD00. | | | CTRL_OUTPUTO_MANUAL_MUTE | Manually set the mute control of the DDO0/DDO0 when auto mute mode is turned off. | | | CTRL_OUTPUT1_AUTO_DISABLE | Selects automatic or manual disable control for DDO1/DDO1. | | 4A, CONTROL_OUTPUT_ | CTRL_OUTPUT1_MANUAL_DISABLE | Manually set the disable control of the DDO1/ $\overline{\text{DDO1}}$ when auto disable mode is turned off. | | DISABLE | CTRL_OUTPUT0_AUTO_DISABLE | Selects automatic or manual disable control for DD00/DD00. | | | CTRL_OUTPUTO_MANUAL_DISABLE | Manually set the disable control of the DDO0/ $\overline{\text{DDO0}}$ when auto disable mode is turned off. | **Table 4-7: PRBS Generator Parameter Descriptions (Continued)** | Register Address <sub>h</sub><br>and Name | Parameter Name | Description | | |-------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------|--| | | CTRL_PRBS_GEN_SIGNAL_SELECT | Selects between setting the output of the PRBS generator to being a clock or a PRBS test signal. | | | | CTRL_PRBS_GEN_CLK_SRC | Selects the clock source used by the PRBS generator. | | | 52, PRBS_GEN_ CTRL | CTRL_PRBS_GEN_CLK_DIVIDER | If a clock is selected as the PRBS output signal, this parameter sets the divide ratio of the clock. | | | | CTRL_PRBS_GEN_INVERT | Allows the polarity of the PRBS signal to be inverted. | | | | CTRL_PRBS_GEN_DATA_RATE | If a PRBS test signal is selected as the output signal, this parameter sets the data rate of the PRBS7 signal. | | | | CTRL_PRBS_GEN_ENABLE | Used to enable or disable the PRBS generator. | | ## 4.7 Output Drivers The GS3241 features two independently-configurable output drivers (see Figure 3-2), with data (re-timed or bypassed) available on both outputs. The two drivers provide highly-configurable amplitude and pre-emphasis control. The signal on the outputs can be inverted to help with signal polarity when layout requires trace inversion. The PRBS generator is available on both outputs. The LOS (Loss Of Signal) status from the equalizer stage can be used to automatically mute or disable the outputs on their assertion. The Loss of Lock status from the CDR block can be used to mute the outputs. The trace drivers can be configured to mute or disable during sleep. The sleep control modes takes precedence over the manual or automatic LOS and Loss of Lock output control modes. **Note:** The <n> in the control parameter names refers to the output number. Output 0 is the trace driver output DDO0 and output 1 is the trace driver output DDO1. ## 4.7.1 Bypassed Re-timer Signal Output Control With the default power-up settings, the GS3241 outputs will automatically switch to the bypassed signal (non-re-timed) whenever the PLL is unlocked. Alternatively, manual re-timer bypass may be configured by setting the CTRL\_OUTPUT<n>\_RETIMER\_ AUTO\_BYPASS and CTRL\_OUTPUT<n>\_RETIMER\_MANUAL\_BYPASS parameters in register 0x4C to $0_b$ and $1_b$ respectively via the host interface, in which case the PLL will remain bypassed for all rates. The re-timer bypass function, manual or automatic, does not affect the input equalization function of the device. If both outputs are manually disabled, then the device will power down the CDR block and features of the re-timer such as rate detect and lock detect will no longer be accessible in this mode. ## 4.7.2 Output Driver Polarity Inversion While in data mode, the signal polarity may be inverted at the outputs through the CTRL\_OUTPUT<n>\_ DATA\_INVERT parameters in register 0x48. This may be useful to compensate for an inverted upstream signal or to facilitate board signal routing. To invert the polarity of either of the two output drivers, write 1<sub>b</sub> to control parameter CTRL OUTPUT<n> DATA INVERT. ## 4.7.3 Output Driver Data Rate Selection By default, the GS3241 uses the SD trace driver output group settings for all data rates, regardless of CDR lock condition or data rate being applied. The following parameters are used to control the output for all data rates in the default condition: - CFG\_OUTPUT<n>\_TD\_SD\_DRIVER\_SWING - CFG\_OUTPUT<n>\_TD\_SD\_PREEMPH\_WIDTH - CFG\_OUTPUT<n>\_TD\_SD\_PREEMPH\_AMPL - CFG\_OUTPUT<n>\_TD\_SD\_PREEMPH\_PWRDWN If required, per-rate selection of the trace driver output group setting is possible by setting CTRL\_OUTPUT<n>\_TRDR\_PER\_RATE = 1. Once set, the trace driver output group will be determined by the rate to which the CDR is locked. For example, if the CDR is locked to 3G, the following parameters will be used to control the output drivers. - CFG\_OUTPUT<n>\_TD\_3G\_DRIVER\_SWING - CFG\_OUTPUT<n>\_TD\_3G\_PREEMPH\_WIDTH - CFG\_OUTPUT<n>\_TD\_3G\_PREEMPH\_AMPL - CFG\_OUTPUT<n>\_TD\_3G\_PREEMPH\_PWRDWN **Note:** If per-rate settings are being used, when the CDR is not locked, the trace driver will use the Bypass trace driver output group settings. ## 4.7.4 Amplitude and Pre-Emphasis Control The two output drivers offer very granular amplitude and pre-emphasis control. For optimal loss compensation, both the pre-emphasis pulse amplitude and the pre-emphasis pulse width can be independently configured on both output drivers. This extra flexibility provides a mechanism to better shape the pre-emphasis gain to match the frequency loss response of interconnect composed of trace, connector and via losses. The swing and pre-emphasis can be independently configured for specific data rates. ``` CFG_OUTPUT<n>_TD_SD_DRIVER_SWING (SD) CFG_OUTPUT<n>_TD_HD_DRIVER_SWING (HD) CFG_OUTPUT<n>_TD_3G_DRIVER_SWING (3G) CFG_OUTPUT<n>_TD_BYPASS_DRIVER_SWING (Bypass) ``` The output pre-emphasis on the trace driver can be configured for the following four rates: ``` CFG_OUTPUT<n>_TD_SD_PREEMPH_WIDTH (SD) CFG_OUTPUT<n>_TD_SD_PREEMPH_AMPL (SD) ``` ``` CFG_OUTPUT<n>_TD_HD_PREEMPH_WIDTH (HD) CFG_OUTPUT<n>_TD_HD_PREEMPH_AMPL (HD) CFG_OUTPUT<n>_TD_3G_PREEMPH_WIDTH (3G) CFG_OUTPUT<n>_TD_3G_PREEMPH_AMPL (3G) CFG_OUTPUT<n>_TD_BYPASS_PREEMPH_WIDTH (Bypass) CFG_OUTPUT<n>_TD_BYPASS_PREEMPH_AMPL (Bypass) ``` The trace driver swing can be adjusted in $\approx 25 \text{mV}_{pp}$ increments. The default swing value is $400 \text{V}_{ppd}$ into an external $100 \Omega$ differential load. Although an adequate swing and pre-emphasis can be achieved with a 1.8V output supply, for long traces where maximum output swing and pre-emphasis range is desired, it is recommended that the device VCC\_DDO output supply pin be connected to a 2.5V supply. The default pre-emphasis settings provide minimal insertion loss compensation. #### 4.7.4.1 Pre-emphasis Optimization The goal of pre-emphasis is to open the eye at the downstream receiver as much as possible. This means minimizing ISI jitter while meeting sufficient inner eye amplitude to meet a receiver's input sensitivity. The only requirement of the trace driver pre-emphasis settings is to minimize ISI introduced by a lossy link and maximize the eye opening at the receiver. The Pre-emphasis compensation of the GS3241 output channel is a two-step process. The first step is to use the settings from Figure 4-10 to Figure 4-17 that best match the insertion loss of the link in the application, while the second step is a fine optimization procedure. In most cases, where the downstream device has a CDR, first step alone may meet the design target. However, if the downstream device is a non-re-timed buffer or crosspoint, it may be required to further optimize the settings to minimize the jitter thereby maximizing the system jitter budget. To do this, please see the Fine Optimization Procedure. In the remainder of this section the following abbreviations are used for clarity: DS = Driver Swing PPA = Pre-emphasis Pulse Amplitude PPW = Pre-emphasis Pulse Width **Note:** The <n> in the VCCO refers to the output power supply number. Where VCCO\_1 is the power supply connection for DDO1/ $\overline{DDO1}$ , and VCCO\_0 is the power supply connection for DDO0/ $\overline{DDO0}$ . Figure 4-10: Pre-emphasis settings for VCCO\_<n> = 1.2V and DS = 7 (swing = 200mVpp) Figure 4-11: Pre-emphasis settings for VCCO\_<n> = 1.2V and DS = 16 (swing = 400mVpp) Figure 4-12: Pre-emphasis settings for VCCO\_<n> = 1.8V and DS = 7 (swing = 200mVpp) Figure 4-13: Pre-emphasis settings for VCCO\_<n> = 1.8V and DS = 16 (swing = 400mVpp) Figure 4-14: Pre-emphasis settings for VCCO\_<n> = 1.8V and DS = 35 (swing = 800mVpp) Figure 4-15: Pre-emphasis settings for VCCO\_<n> = 2.5V and DS = 7 (swing = 200mVpp) Figure 4-16: Pre-emphasis settings for VCCO\_<n> = 2.5V and DS = 16 (swing = 400mVpp) Figure 4-17: Pre-emphasis settings for VCCO\_<n> = 2.5V and DS = 35 (swing = 800mVpp) #### **Fine Optimization Procedure:** The procedure requires access to the signal at the downstream device input, or non-re-timed device output. If there are multiple stages between the initial downstream device input and final measurement point, it is still possible to perform optimization; however link settings within the other stages must be fairly optimized. The pre-emphasis amplitude (PPA) and pre-emphasis width (PPW) settings can be optimized by sweeping the PPA and PPW settings in increments of 'a' and 'w' and selecting the setting which results in the lowest jitter. For the trace driver optimization, 'a' and 'w' increments of 5 should be sufficient. The procedure has three steps. 1. Pre-emphasis Amplitude (PPA) Optimization: Set the PPA and PPW to the values obtained from the graph selected out of Figure 4-10 to Figure 4-17, and then measure the downstream jitter. While keeping PPW constant, increment the PPA by 'a'. If the jitter is lower after the first increment, continue to increment by 'a' until the jitter begins increasing or a setting of 50 is reached. If there was a setting which resulted in a lower jitter measurement than the initial setting, that is the Optimized Pre-emphasis Amplitude setting: PPAOptimal, and the PPA optimization procedure is complete. However, if the jitter increased after the first increment, decrement the setting by 'a' below the initial value. If the jitter is lower after the first decrement, continue to decrement by 'a' until the jitter begins increasing or a setting of 0 is reached. If there was a setting which resulted in a lower jitter measurement than the initial setting, that is the Optimized Pre-emphasis Amplitude: PPAOptimal. If incrementing the PPA or decrementing the PPA did not result in a setting with lower jitter, then the initial setting obtained from the graph selected out of Figure 4-10 to Figure 4-17 is the PPA optimized Pre-emphasis Amplitude setting: PPA<sub>Optimal</sub>. 2. The second step is to set the PPA to the optimized setting PPA<sub>Optimal</sub> determined in step 1 and PPW to the values obtained from the graph selected out of Figure 4-10 to Figure 4-17, then measure the downstream jitter. While keeping PPA constant, increment the PPW by 'w'. If the jitter is lower after the first increment, continue to increment by 'w' until the jitter begins increasing or a setting of 15 is reached. If there was a setting which resulted in a lower jitter measurement than the initial setting, that is the Optimized Pre-emphasis Width setting: PPW<sub>Optimal</sub>, and the optimization procedure is complete. However, if the jitter increased after the first increment, decrement the setting by 'w' below the initial value. If the jitter is lower after the first decrement, continue to decrement by 1 until the jitter begins increasing or a value of 0 is reached. If there was a setting which resulted in a lower jitter measurement than the initial setting, that is the Optimized Pre-emphasis Width setting: PPW<sub>Optimal,</sub> and the optimization procedure is complete. If incrementing the PPW or decrementing the PPW did not result in a setting with lower jitter, then the initial setting value obtained from the graph selected out of Figure 4-10 to Figure 4-17 is the optimized Pre-emphasis Width setting: PPW<sub>Optimal</sub>. Pre-emphasis pulse amplitude has a direct impact on swing amplitude. The third and final step is to readjust the driver swing until the swing amplitude design target is met. The fine optimization procedure maybe repeated to ensure that the PPA<sub>Optimal</sub> and PPW<sub>Optimal</sub> settings previously determined still hold with the new DS setting. Steps 1 and 2 are illustrated in Figure 4-18 and Figure 4-19 below. Figure 4-18: PPA Optimization Flow Chart Figure 4-19: PPW Optimization Flow Chart **Table 4-8: Output Swing and Pre-Emphasis Control Parameters** | Register Address <sub>h</sub><br>and Name | Parameter Name | Description | | | |------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 2B/29 OUTPUT_ PARAM_TD_ SD_3/ OUTPUT_ PARAM_TD_ SD_1 | CFG_OUTPUT <n>_TD_SD_<br/>DRIVER_SWING</n> | Output amplitude configuration parameter for SD or all rates* on DDO0 and DDO1, where <n> is the output number. Note: If CTRL_OUTPUT<n>_TRDR_PER_RATE = 0, this setting will be used for all data rates.</n></n> | | | | | CFG_OUTPUT <n>_TD_<br/>SD_PREEMPH_WIDTH</n> | Output pre-emphasis pulse width configuration parameter for SD or all rates* on DDO0 and DDO1, where <n> is the output number. Note: If CTRL_OUTPUT<n>_TRDR_PER_RATE = 0, this setting will be used for all data rates.</n></n> | | | | 2A/28 OUTPUT_ PARAM_TD_ SD_2/ OUTPUT_ PARAM_TD_ SD_0 | CFG_OUTPUT <n>_TD_<br/>SD_PREEMPH_PWRDWN</n> | Output pre-emphasis power down configuration parameter for SD or all rates* on DDO0 and DDO1, where <n> is the output number. Note: If CTRL_OUTPUT<n>_TRDR_PER_RATE = 0, this setting will be used for all data rates.</n></n> | | | | _ | CFG_OUTPUT <n>_TD_<br/>SD_PREEMPH_AMPL</n> | Output amplitude configuration parameter for SD or all rates* o DDO0 and DDO1, where <n> is the output number. Note: If CTRL_OUTPUT<n>_TRDR_PER_RATE = 0, this setting wi be used for all data rates.</n></n> | | | | 2D/2F OUTPUT_ PARAM_ TD_HD_1/ OUTPUT_ PARAM_TD_ HD_3 | CFG_OUTPUT <n>_TD_<br/>HD_DRIVER_SWING</n> | Output amplitude configuration parameter for HD on DDO0 and DDO1, where <n> is the output number.</n> | | | | 2C/2E | CFG_OUTPUT <n>_TD_<br/>HD_PREEMPH_WIDTH</n> | Output pre-emphasis pulse width configuration parameter for HD on DDO0 and DDO1, where <n> is the output number.</n> | | | | OUTPUT_PARAM_TD_ | CFG_OUTPUT <n>_TD_<br/>HD_PREEMPH_PWRDWN</n> | Output pre-emphasis power down configuration parameter for HD on DD00 and DD01, where <n> is the output number.</n> | | | | HD_2 | CFG_OUTPUT <n>_TD_<br/>HD_PREEMPH_AMPL</n> | Output pre-emphasis pulse amplitude configuration parameter for HD on DDO0 and DDO1, where <n> is the output number.</n> | | | | 31/33 OUTPUT_ PARAM_ TD_3G_1/ OUTPUT_ PARAM_ TD_3G_3 | CFG_OUTPUT <n>_TD_<br/>3G_DRIVER_SWING</n> | Output amplitude configuration parameter for 3G on DDO0 and DDO1, where <n> is the output number.</n> | | | | 30/32 | CFG_OUTPUT <n>_TD_<br/>3G_PREEMPH_WIDTH</n> | Output pre-emphasis pulse width configuration parameter for 3G on DD00 and DD01, where <n> is the output number.</n> | | | | OUTPUT_ PARAM_<br>TD_3G_0/<br>OUTPUT_ PARAM_ | CFG_OUTPUT <n>_TD_<br/>3G_PREEMPH_PWRDWN</n> | Output pre-emphasis power down configuration parameter for 3G on DDO0 and DDO1, where <n> is the output number.</n> | | | | TD_3G_2 | CFG_OUTPUT <n>_TD_<br/>3G_PREEMPH_AMPL</n> | Output pre-emphasis pulse amplitude configuration parameter for 3G on DDO0 and DDO1, where <n> is the output number.</n> | | | Table 4-8: Output Swing and Pre-Emphasis Control Parameters (Continued) | Register Address <sub>h</sub><br>and Name | Parameter Name | Description | | | |------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--| | 39/3B OUTPUT_PARAM_ TD_BYPASS_1/ OUTPUT_PARAM_ TD_BYPASS_3 | CFG_OUTPUT <n>_TD_BYPASS_<br/>DRIVER_SWING</n> | Output amplitude configuration parameter for Bypass on DDC and DDO1, where <n> is the output number.</n> | | | | 38/3A | CFG_OUTPUT <n>_TD_BYPASS_<br/>PREEMPH_WIDTH</n> | Output pre-emphasis pulse width configuration parameter for Bypass on DD00 and DD01, where $<$ n $>$ is the output number. | | | | OUTPUT_PARAM_<br>TD_BYPASS_0/ | CFG_OUTPUT <n>_TD_BYPASS_<br/>PREEMPH_PWRDWN</n> | Output pre-emphasis power down configuration parameter for Bypass on DD00 and DD01, where $<$ n $>$ is the output number. | | | | OUTPUT_ PARAM_<br>TD_BYPASS_2 | CFG_OUTPUT <n>_TD_BYPASS_<br/>PREEMPH_AMPL</n> | Output pre-emphasis pulse amplitude configuration parameter for Bypass on DDO0 and DDO1, where <n> is the output number.</n> | | | ## 4.7.5 Trace Driver DC coupling requirements Table 4-9 lists the required $V_{cco}$ (Driver Supply voltage) and DS (Driver Swing) required to achieve three common nominal VDDO<sub>ppd</sub> (peak-to-peak differential output voltages) and their associated nominal $V_{cmout}$ (output common mode voltage). In the DC-coupled case, where $V_{cco}$ is connected to the same supply as the input buffer supply voltage of the downstream device, $V_{cmount}$ in Table 4-9 is the common mode voltage at the output of the GS3241 driver. For short low loss transmission lines, this will also be the common mode voltage created at the input termination of the downstream input buffer. However, for long and lossy transmission lines, the amplitude will be attenuated at the downstream receiver and therefore the common mode voltage created at the input termination will be higher and must be measured or simulated for accuracy. For proper link operation, the common mode voltage created at the input termination of the downstream input buffer must be within the $V_{cmin}$ range specified by that device. In the AC-coupled case, $V_{cmout}$ is the common mode voltage at the driver side of the AC-coupling capacitor placed near the driver. In the AC-coupled case, $V_{cmout}$ does not need to be within the $V_{cmin}$ range specified by the downstream device. However, the capacitor should have a voltage rating that exceeds $|V_{cmout}^{-}V_{cmin}|$ . In addition to the voltage rating, the recommended value of the AC-coupling capacitor should be at least $4.7\mu F$ to meet the low cut-off frequency requirement of low transition density signals such as the check-field pattern defined in SMPTE RP-198. The capacitor should have a temperature rating that maintains the capacitance over the required operating range. Table 4-9: $\Delta V_{DDO}$ (mV<sub>ppd</sub>) and V<sub>CMOUT</sub>(V) vs. DS Setting and V<sub>CCO</sub> | | ΔV <sub>DDO</sub> (mV <sub>ppd</sub> ) vs. DS Setting | | | DC-Coupled<br>V <sub>CMOUT</sub> (V) vs. DS Setting | | | AC-Coupled<br>V <sub>CMOUT</sub> (V) vs. DS Setting | | | |----------------------|-------------------------------------------------------|-----|-----|-----------------------------------------------------|-----|-----|-----------------------------------------------------|-----|-----| | V <sub>cco</sub> (V) | 8 | 17 | 37 | 8 | 17 | 37 | 8 | 17 | 37 | | 1.2 | 200 | 400 | _ | 1.15 | 1.1 | _ | 1.1 | 1 | _ | | 1.8 | 200 | 400 | 800 | 1.75 | 1.7 | 1.6 | 1.7 | 1.6 | 1.4 | | 2.5 | 200 | 400 | 800 | 2.45 | 2.4 | 2.3 | 2.4 | 2.3 | 2.1 | ### 4.7.6 Output State Control Modes The GS3241 provides several output state control modes to meet specific application requirements. The trace driver has the following three output modes: operational, muted, or disabled. During non-sleep, if the control modes are configured such that multiple output modes are enabled, the priorities of the control modes from highest to lowest are the following: disabled, and then muted. Section 4.7.6.1 through Section 4.7.6.2 describe how to configure the output control modes that are enabled during non-sleep. If the device enters sleep, either manually or automatically, the sleep output control modes take precedence over the non-sleep control modes. The default trace driver configuration is for it to be disabled during sleep; however the trace driver can be configured to mute during sleep by setting the CFG\_SLEEP\_OUTPUT<n>\_MUTE parameter in register 0x5 to $1_b$ . #### 4.7.6.1 Output Mute Control Mode Each of the outputs on the GS3241 have independent mute control modes, which can be configured through the host interface. The following are the four output mute control modes: - 1. The outputs automatically mute on LOS (default). - 2. The outputs automatically mute on LOS and during rate search. - The outputs never mute. - 4. The outputs are always muted. The first mute control mode is the default power-up configuration for both output drivers (the CTRL\_OUTPUT<n>\_AUTO\_MUTE control parameter in register 0x49 is set to 1b). In this mode, the outputs will automatically mute on the assertion of LOS. This includes LOS as a result of setting up Squelch Adjust (see Section 4.2.1 for more details). In addition to mute on LOS, with auto mute control mode configured, setting the CTRL\_OUTPUT<n>\_AUTO\_MUTE\_DURING\_RATE\_SEARCH control parameter in register 0x49 to 1<sub>b</sub>, will configure the outputs to also mute when the device loses lock and begins to rate search. The outputs can be manually configured to never mute by setting both the $\textbf{CTRL\_OUTPUT} < \textbf{n} > \_\textbf{AUTO\_MUTE} \text{ and } \textbf{CTRL\_OUTPUT} < \textbf{n} > \_\textbf{MANUAL\_MUTE} \text{ control parameters in register } 0x49 \text{ to } 0_b. \text{ Alternatively, the outputs can be manually configured to always be muted by setting the } \textbf{CTRL\_OUTPUT} < \textbf{n} > \_\textbf{AUTO\_MUTE} \text{ and } \textbf{CTRL\_OUTPUT} < \textbf{n} > \_\textbf{MANUAL\_MUTE} \text{ control parameters to } 0_b \text{ and } 1_b \text{ respectively.}$ #### 4.7.6.2 Output Disable Control Mode Each of the outputs on the GS3241 also have independent disable control modes, which can be configured through the host interface. The following are the three output disable control modes: - 1. The outputs are never disabled (default). - 2. The outputs are automatically disabled on LOS. - 3. The outputs are always disabled. The first disable control mode is the default power-up configuration for both output drivers (the CTRL\_OUTPUT<n>\_AUTO\_DISABLE and CTRL\_OUTPUT<n>\_MANUAL\_DISABLE control parameters in register 0x4A are both set to 0<sub>b</sub>). In this mode, the outputs will never disable. By setting the CTRL\_OUTPUT<n>\_AUTO\_DISABLE control parameter in register 0x4A to 1<sub>b</sub>, the outputs will automatically disable on the assertion of LOS. This includes LOS as a result of setting up Squelch Adjust (see Section 4.2.1 for more details). The output can be manually disabled by leaving the CTRL\_OUTPUT<n>\_AUTO\_DISABLE control parameter set to 0<sub>b</sub> and setting the CTRL\_OUTPUT<n>\_MANUAL\_DISABLE control parameter to 1<sub>b</sub>. The disable control mode takes precedence over the output mute control mode. ## 4.8 GPIO Controls There are four configurable GPIO pins which can independently be configured as inputs or outputs. Each GPIO has a default function which can be re-configured through the host interface. If there is a conflict between the internal register configuration of a given device function and the logic-level applied to a GPIO pin that is configured to control that same device function, the GPIO logic-level takes precedence over the internal register configuration. The logic HIGH and LOW levels of the *GPIO[3:0]* pin to which LOS is connected are specified by the EIA/JESD8-5A standard for 1.8V operation. For a list of available functions and configuration details of *GPIO*[3:0], please refer to the GPIO Configuration registers in Section 5. ## 4.9 GSPI Host Interface The GS3241 is configured via the Gennum Serial Peripheral Interface (GSPI). The GSPI host interface is comprised of a serial data input signal (*SDIN* pin), serial data output signal (*SDOUT* pin), an active-low chip select ( $\overline{CS}$ pin) and a burst clock (*SCLK* pin). The GS3241 is a slave device, so the *SCLK*, *SDIN* and $\overline{CS}$ signals must be sourced by the application host processor. All read and write access to the device is initiated and terminated by the application host processor. #### 4.9.1 **CS** Pin The Chip Select pin $(\overline{CS})$ is an active-LOW signal provided by the host processor to the GS3241. The HIGH-to-LOW transition of this pin marks the start of serial communication to the GS3241. The LOW-to-HIGH transition of this pin marks the end of serial communication to the GS3241. Each device may use its own separate Chip Select signal from the host processor or up to 32 devices may be connected to a single Chip Select when making use of the Unit Address feature. Only those devices whose Unit Address matches the UNIT ADDRESS in GSPI Command Word 1 will respond to communication from the host processor (unless the B'CAST ALL bit in GSPI Command Word 1 is set to 1). #### **4.9.2 SDIN Pin** The SDIN pin is the GSPI serial data input pin of the GS3241. The 32-bit Command and 16-bit Data Words from the host processor or from the SDOUT pin of other devices are shifted into the device on the rising edge of SCLK when the $\overline{\text{CS}}$ pin is LOW. #### 4.9.3 SDOUT Pin The SDOUT pin is the GSPI serial data output of the GS3241. All data transfers out of the GS3241 to the host processor or to the SDIN pin of other connected devices occur from this pin. By default at power up or after system reset, the *SDOUT* pin provides a non-clocked path directly from the SDIN pin, regardless of the $\overline{CS}$ pin state, except during the GSPI Data Word portion for read operations from the device. This allows multiple devices to be connected in Loop-Through configuration. For read operations, the *SDOUT* pin is used to output data read from an internal Configuration and Status Register (CSR) when $\overline{CS}$ is LOW. Data is shifted out of the device on the falling edge of SCLK, so that it can be read by the host processor or other downstream connected device on the subsequent SCLK rising edge. #### 4.9.3.1 GSPI Link Disable Operation It is possible to disable the direct SDIN to SDOUT (Loop-Through) connection by writing a value of 1 to the **GSPI\_LINK\_DISABLE** bit in **CONTROL\_REG**. When disabled, any data appearing at the SDIN pin will not appear at the SDOUT pin and the SDOUT pin is HIGH. **Note:** Disabling the Loop-Through operation is temporarily required when initializing the Unit Address for up to 32 connected devices. The time required to enable/disable the Loop-Through operation from assertion of the register bit is less than the GSPI configuration command delay as defined by the parameter $t_{cmd\_GSPI\_config}$ (4 SCLK cycles). Table 4-10: GSPI\_LINK\_DISABLE Bit Operation | Bit State | Description | |-----------|-------------------------------------------------------------------------| | 0 | SDIN pin is looped through to the SDOUT pin | | 1 | Data appearing at SDIN does not appear at SDOUT, and SDOUT pin is HIGH. | Figure 4-20: GSPI\_LINK\_DISABLE Operation #### 4.9.3.2 GSPI Bus-Through Operation Using GSPI Bus-Through operation, the GS3241 can share a common PCB trace with other GSPI devices for SDOUT output. When configured for Bus-Through operation, by setting GSPI\_BUS\_THROUGH\_ENABLE bit to 1, the SDOUT pin will be high-impedance when the CS pin is HIGH. When the $\overline{\text{CS}}$ pin is LOW, the SDOUT pin will be driven and will follow regular read and write operation as described in Section 4.9.3. Multiple chains of GS3241 devices can share a single SDOUT bus connection to host by configuring the devices for Bus-Through operation. In such configuration, each chain requires a separate Chip Select $(\overline{CS})$ . Figure 4-21: GSPI\_BUS\_THROUGH\_ENABLE Operation #### 4.9.4 SCLK Pin The SCLK pin is the GSPI serial data shift clock input to the device, and must be provided by the host processor. Serial data is clocked into the GS3241 SDIN pin on the rising edge of SCLK. Serial data is clocked out of the device from the SDOUT pin on the falling edge of SCLK (read operation). SCLK is ignored when $\overline{CS}$ is HIGH. The maximum interface clock rate is 27MHz. ## 4.9.5 Command Word 1 Description All GSPI accesses are a minimum of 48 bits in length (two 16-bit Command Words followed by a 16-bit Data Word) and the start of each access is indicated by the HIGH-to-LOW transition of the chip select $\overline{(CS)}$ pin of the GS3241. The format of the Command Words and Data Word are shown in Figure 4-22. Data received immediately following this HIGH-to-LOW transition will be interpreted as a new Command Word. #### 4.9.5.1 R/W bit—B15 Command Word 1 This bit indicates a read or write operation. When $R/\overline{W}$ is set to 1, a read operation is indicated, and data is read from the register specified by the ADDRESS field of the Command Word. When $R/\overline{W}$ is set to 0, a write operation is indicated, and data is written to the register specified by the ADDRESS field of the Command Word. #### 4.9.5.2 B'CAST ALL—B14 Command Word 1 This bit is used in write operations to configure all devices connected in Loop-Through and Bus-Through configuration with a single command. When B'CAST ALL is set to 1, the following Data Word (AUTOINC = 0) or Data Words (AUTOINC = 1) are written to the register specified by the ADDRESS field of the Command Words (and subsequent addresses when AUTOINC = 1), regardless of the setting of the UNIT ADDRESS(es). When B'CAST ALL is set to 0, a normal write operation is indicated. Only those devices that have a Unit Address matching the UNIT ADDRESS field of Command Word 1 write the Data Word to the register specified by the ADDRESS field of the Command Words. #### 4.9.5.3 EMEM—B13 Command Word 1 The EMEM bit must be set to 1 in Command Word 1. When EMEM is set to 1, a 23-bit address split between Command Word 1 and Command Word 2 is used to access the registers in this device. #### 4.9.5.4 AUTOINC—B12 Command Word 1 When AUTOINC is set to 1, Auto-Increment read or write access is enabled. In Auto-Increment Mode, the device automatically increments the register address for each contiguous read or write access, starting from the address defined in the ADDRESS field of the Command Word. The internal address is incremented for each 16-bit read or write access until a LOW-to-HIGH transition on the $\overline{CS}$ pin is detected. When AUTOINC is set to 0, single read or write access is required. Auto-Increment write must not be used to update values in **CONTROL\_REG**. #### 4.9.5.5 UNIT ADDRESS—B11:B7 Command Word 1 The 5 bits of the UNIT ADDRESS field of the Command Word are used to select one of 32 devices connected on a single chip select in Loop-Through or Bus-Through configurations. Read and write accesses are only accepted if the UNIT ADDRESS field matches the programmed DEV\_UNIT\_ADDRESS in **CONTROL\_REG**. By default at power-up or after a device reset, the **DEV UNIT ADDRESS** is set to 00<sub>h</sub>. #### 4.9.5.6 ADDRESS—B6:B0 Command Word 1 and B15:B0 Command Word 2 The Command and Data Word formats are shown in Figure 4-22 and Figure 4-23. As an example of the command word structure, reading register 0x90 from a device with unit address 3, that has AUTOINC = 0, and B'CAST ALL = 0 would be structured as follows: - Command word 1: 1010 0001 1000 0000 (0xA180) - Command word 2: 0000 0000 1001 0000 (0x90) Figure 4-22: Command and Data Word Format Figure 4-23: Command Word 1 and Command Word 2 Details **Note:** Please see Section 4.9.5.6 ADDRESS—B6:B0 Command Word 1 and B15:B0 Command Word 2 for an example of the command word structure. ## 4.9.6 GSPI Transaction Timing Figure 4-24: GSPI External Interface Timing **Table 4-11: GSPI Timing Parameters** | Parameter | Symbol | Equivalent<br>SCLK<br>Cycles | Min | Тур | Max | Units | |-----------------------------------------------------------|----------------------------------|------------------------------|--------|-----|-----|------------------------------------------| | SCLK Frequency | _ | _ | _ | _ | 27 | MHz | | CS LOW Before SCLK Rising Edge | t <sub>0</sub> | _ | 1.7 | _ | _ | ns | | SCLK Period | t <sub>1</sub> | _ | 37 | _ | _ | ns | | SCLK Duty Cycle | t <sub>2</sub> | _ | 40 | 50 | 60 | % | | Input Data Setup Time | t <sub>3</sub> | _ | 2.3 | _ | _ | ns | | SCLK Idle Time – Write | t <sub>4</sub> | 1 | 1/SCLK | _ | _ | ns | | SCLK Idle Time – Read | t <sub>5</sub> | _ | 138 | _ | _ | ns | | Inter-Command Delay Time | t <sub>cmd</sub> | 3 | 115 | _ | _ | ns | | Inter–Command Delay Time (after GSPI configuration write) | t <sub>cmd_GSPI_conf</sub> 1 | 4 | 139 | _ | _ | ns | | SDOUT After SCLK Falling Edge | t <sub>6</sub> | _ | 1.3 | _ | 6.4 | ns | | CS HIGH After Final SCLK Falling<br>Edge | t <sub>7</sub> | _ | 0 | _ | _ | ns | | Input Data Hold Time | t <sub>8</sub> | _ | 1.2 | _ | _ | ns | | CS HIGH Time | t <sub>9</sub> | _ | 58 | _ | _ | ns | | SDIN to SDOUT Combinatorial<br>Delay | _ | _ | _ | _ | 3.4 | ns | | Max chips daisy-chained at max<br>SCLK frequency (26 MHz) | When host clo<br>data on falling | | _ | _ | 8 | # of<br>compatible<br>Semtech<br>devices | | Max frequency for 32<br>daisy-chained devices | When host clo<br>data on falling | | _ | _ | 7.5 | MHz | #### Note: ## 4.9.7 Single Read/Write Access Single read/write access timing for the GSPI interface is shown in Figure 4-25 to Figure 4-29. When performing a single read or write access, one Data Word is read from/written to the device per access. Each access is a minimum of 48-bits long, consisting of two Command Words and a single Data Word. The read or write cycle begins with a HIGH-to-LOW transition of the $\overline{\text{CS}}$ pin. The read or write access is terminated by a LOW-to-HIGH transition of the $\overline{\text{CS}}$ pin. $<sup>1. \ \</sup> t_{cmd\_GSPl\_conf} \ inter-command \ delay \ must \ be \ used \ whenever \ modifying \ CONTROL\_REG \ register \ at \ address \ 0x00.$ The maximum interface clock rate is 27MHz and the inter-command delay time indicated in the figures as $t_{cmd}$ , is a minimum of 3 SCLK clock cycles. After modifying values in **CONTROL\_REG**, the inter-command delay time, $t_{cmd\_GSPl\_config}$ , is a minimum of 4 SCLK clock cycles. For read access, the time from the last bit of Command Word 2 to the start of the data output, as defined by t<sub>5</sub>, corresponds to no less than 4 SCLK clock cycles at 27MHz. Figure 4-25: GSPI Write Timing—Single Write Access with Loop-Through Operation (default) Figure 4-26: GSPI Write Timing—Single Write Access with GSPI Link-Disable Operation Figure 4-27: GSPI Write Timing—Single Write Access with Bus-Through Operation Figure 4-28: GSPI Read Timing—Single Read Access with Loop-Through Operation (default) Figure 4-29: GSPI Read Timing—Single Read Access with Bus-Through Operation #### 4.9.8 Auto-increment Read/Write Access Auto-increment read/write access timing for the GSPI interface is shown in Figure 4-30 to Figure 4-34. Auto-increment mode is enabled by the setting the AUTOINC bit of Command Word 1. In this mode, multiple Data Words can be read from/written to the device using only one starting address. Each access is initiated by a HIGH-to-LOW transition of the $\overline{CS}$ pin, and consists of two Command Words and one or more Data Words. The internal address is automatically incremented after the first read or write Data Word, and continues to increment until the read or write access is terminated by a LOW-to-HIGH transition of the $\overline{CS}$ pin. **Note:** Writing to **CONTROL\_REG** using Auto-increment access is not allowed. The maximum interface clock rate is 27MHz and the inter-command delay time indicated in the diagram as $t_{cmd}$ , is a minimum of 3 SCLK clock cycles. For read access, the time from the last bit of the second Command Word to the start of the data output of the first Data Word as defined by $t_5$ will be no less than 4 SCLK cycles at 27MHz. All subsequent read data accesses will not be subject to this delay during an Auto-Increment read. Figure 4-30: GSPI Write Timing—Auto-Increment with Loop-Through Operation (default) Figure 4-31: GSPI Write Timing—Auto-Increment with GSPI Link Disable Operation Figure 4-32: GSPI Write Timing—Auto-Increment with Bus-Through Operation Figure 4-33: GSPI Read Timing—Auto-Increment Read with Loop-Through Operation (default) Figure 4-34: GSPI Read Timing—Auto-Increment Read with Bus-through Operation ## 4.9.9 Setting a Device Unit Address Multiple (up to 32) GS3241 devices can be connected to a common Chip Select $(\overline{CS})$ in Loop-Through or Bus-Through operation. To ensure that each device selected by a common $\overline{CS}$ can be separately addressed, a unique Unit Address must be programmed by the host processor at start-up as part of system initialization or following a device reset. **Note:** By default at power up or after a device reset, the **DEV\_UNIT\_ADDRESS** of each device is set to 0<sub>h</sub> and the SDIN→SDOUT non-clocked loop-through for each device is enabled. These are the steps required to set the **DEV\_UNIT\_ADDRESS** of devices in a chain to values other than 0: - Write to Unit Address 0 selecting CONTROL\_REG (ADDRESS = 0), with the GSPI\_LINK\_DISABLE bit set to 1 and the DEV\_UNIT\_ADDRESS field set to 0. This disables the direct SDIN—SDOUT non-clocked path for all devices on chip select. - Write to Unit Address 0 selecting CONTROL\_REG (ADDRESS = 0), with the GSPI\_LINK\_DISABLE bit set to 0 and the DEV\_UNIT\_ADDRESS field set to a unique Unit Address. This configures DEV\_UNIT\_ADDRESS for the first device in the chain. Each subsequent such write to Unit Address 0 will configure the next device in the chain. If there are 32 devices in a chain, the last (32nd) device in the chain must use DEV\_UNIT\_ADDRESS value 0. - Repeat step 2 using new, unique values for the DEV\_UNIT\_ADDRESS field in CONTROL\_REG until all devices in the chain have been configured with their own unique Unit Address value. **Note:** $t_{cmd\_GSPl\_conf}$ delay must be observed after every write that modifies **CONTROL\_REG**. All connected devices receive this command (by default the Unit Address of all devices is 0), and the Loop-Through operation will be re-established for all connected devices. Once configured, each device will only respond to Command Words with a UNIT ADDRESS field matching the **DEV\_UNIT\_ADDRESS** in **CONTROL\_REG**. **Note:** Although the Loop-Through and Bus-Through configurations are compatible with previous generation GSPI enabled devices (backward compatibility), only devices supporting Unit Addressing can share a chip select. All devices on any single chip select must be connected in a contiguous chain with only the last device's SDOUT connected to the application host processor. Multiple chains configured in Bus-Through mode can have their final SDOUT outputs connected to a single application host processor input. ## 4.9.10 Default GSPI Operation By default at power up or after a device reset, the GS3241 is set for Loop-Through Operation and the internal **DEV\_UNIT\_ADDRESS** field of the device is set to 0. Figure 4-35 shows a functional block diagram of the Configuration and Status Register (CSR) map in the GS3241. Figure 4-35: Internal Register Map Functional Block Diagram The steps required for the application host processor to write to the Configuration and Status Registers via the GSPI, are as follows: - Set Command Word 1 for write access (R/W = 0); set Auto Increment; set the Unit Address field in the Command Word 1 to match the configured DEV\_UNIT\_ADDRESS which will be zero after power-up. Set the Register Address bits in Command Word 1 to match the upper 7 bits of the register address to be accessed. Set the bits in Command Word 2 to match the lower 16 bits of the register address to be accessed. Write Command Word 1 and Command Word 2. - 2. Write the Data Word to be written to the first register. - 3. Write the Data Word to be written to the next register in Auto Increment mode, etc. Read access is the same as the above with the exception of step 1, where the Command Word 1 is set for read access ( $R/\overline{W} = 1$ ). **Note:** The UNIT ADDRESS field of Command Word 1 must always match **DEV\_UNIT\_ADDRESS** for an access to be accepted by the device. Changing **DEV\_UNIT\_ADDRESS** to a value other than 0 is only required if multiple devices are connected to a single chip select (in Loop-Through or Bus-Through configuration). ## 4.9.11 Clear Sticky Counts Through Four Way Handshake There are four sticky counters that keep count of changes in status of primary and secondary carrier detect, rate changes, and lock changes. The counters can be read from the following four parameters in register 0x84 and 0x85: **STAT\_CNT\_PRI\_CD\_CHANGES, STAT\_CNT\_SEC\_CD\_CHANGES, STAT\_CNT\_RATE\_CHANGES**, and **STAT\_CNT\_PLL\_LOCK\_CHANGES**. The counters saturate at 255 (0xFF) and must be cleared before additional status changes can be counted. The following four way handshake procedures clears the counters. - 1. Poll **STAT\_CLEAR\_COUNTS\_STATUS** parameter until equal to 0 (idle), then set **CTRL\_CLEAR\_COUNTS** = 1 (clear sticky counts). - Poll STAT\_CLEAR\_COUNTS\_STATUS parameter until equal to 2 (cleared), then reset CTRL\_CLEAR\_COUNTS to 0. The device will now reset **STAT\_CLEAR\_COUNTS\_STATUS** to 0 (idle) and the clearing process can be repeated at any time. ## 4.9.12 Device Power-up Sequence If all power supplies cannot be guaranteed to power up simultaneously, ensure that *VCC\_SDI* powers up first. Please note that there is no minimum time requirement between power supply initializations after *VCC\_SDI* is energized. **Note:** Please check with your local FAE (field applications engineer), as some devices may need updated configuration settings. If a configuration file has been provided by the FAE, see the timing information in the Serial Routing and Distribution Product Configuration Loading Procedure Application Note (PDS-061176). #### 4.9.12.1 Power-Up Timing Sequence The following timing sequence must be observed after power-up when no external configuration loading is required. See Figure 4-36 for the timing requirements of Steps 1 and 2 below. #### Step 1 - No GSPI Access Allowed - a) Device supply reaches 90% of target. POR (Power On Reset) is activated. - b) Internal blocks reset, default device configuration boot-up begins. - c) Default device configuration boot-up process. #### Step 2 - GSPI Access Allowed - a) Host sets EYE\_MON\_INT\_CFG\_3 (register address 0x57) to 0x8006. - b) If there are multiple devices on the GSPI chain, the host should configure the unit address of each device. See Section 4.9.9 for further information on unit addressing. - c) Host sets custom application specific settings. - d) Normal operation begins. Figure 4-36: Power-Up Sequence. #### 4.9.13 Host Initiated Device Reset The GS3241 includes a reset function accessible via the device's host interface, which reverts all internal logic and register values to their default values. The device can be reset with a single write of AD00<sub>h</sub> to the **RESET\_CONTROL** bits of the **CONTROL\_RESET** register, which will assert and de-assert the device reset within the duration of the GSPI write access Data Word. The device can be placed and held in reset by writing $AA00_h$ to the **RESET\_CONTROL** bits of the **CONTROL\_RESET** register. Subsequent writes of $DD00_h$ to the **RESET\_CONTROL** bits will de-assert device reset. The current state of user-initiated device reset can be read from the **RESET\_CONTROL** bits of **CONTROL\_RESET** register. While in reset, host interface access to any other register will not be functional and all logic and configuration registers will be in reset state. While in reset, output behaviour is undefined. The digital logic and registers within the device will exit the reset state 5ms after device reset is de-asserted. The following timing sequence must be observed to initiate a device reset. **Note:** Please check with your local FAE (field applications engineer), as some devices may need updated configuration settings. If a configuration file has been provided by the FAE, see the timing information in the Serial Routing and Distribution Product Configuration Loading Procedure Application Note (PDS-061176). ## 4.9.13.1 Host Initiated Device Reset Timing Sequence The following timing sequence must be observed after a Host Initiated Device Reset when no external configuration loading is required. See Figure 4-37 for the timing requirements of the Steps 1 to 3 below. #### Step 1 - GSPI Access Allowed a) Host writes 0xAD00 to register 0x007F to reset selected devices, or all devices using broadcast. #### Step 2- No GSPI Access Allowed - a) Internal blocks reset, default device configuration boot-up begins. - b) Default device configuration boot-up completes. #### Step 3 - GSPI Access Allowed - a) Host sets EYE\_MON\_INT\_CFG\_3 (register address 0x57) to 0x8006. - b) If there are multiple devices on the GSPI chain, host must reconfigure unit address of each device that was reset. See Section 4.9.9 for further information on unit addressing. - c) Host sets custom application specific settings. - d) Normal operation begins. Figure 4-37: Host Initiated Device Reset Timing Sequence. # 5. Register Map The host interface on the GS3241 provides users complete control of key features such as GPIO configuration, PLL loop bandwidth settings, re-time parameters, carrier detection, cable equalization, bypass modes, output swing controls, mute functions, pre-emphasis control and many others. It also includes a wide selection of Status registers which allow the user to read back several key metrics of information from the GS3241 to add more flexibility to their designs. Section 5.1 to Section 5.3 cover each Control and Status register in detail. ## **5.1 Control Registers** **Table 5-1: Control Registers** | GSPI<br>Address <sub>h</sub> | Register Name | R/W | | | | | | |------------------------------|------------------------|-----|--|--|--|--|--| | 0 | CONTROL_REG | RW | | | | | | | 1 | DEVICE_ID | RO | | | | | | | 2 | RSVD | RW | | | | | | | 7F | CONTROL_RESET | RW | | | | | | | 3 | CONTROL_SLEEP | RW | | | | | | | 4 | MISC_CNTRL | RW | | | | | | | 5 | MISC_CFG | RW | | | | | | | 6 | RATE_DETECT_MODE | RW | | | | | | | 7 | RATE_DETECT_CFG | RW | | | | | | | CDR Configu | CDR Configuration | | | | | | | | 8 | RSVD | RW | | | | | | | 9 | FACTORY_CDR_PARAMETERS | RW | | | | | | | 0A | RSVD | RW | | | | | | | OB | PLL_LOOP_BANDWIDTH_1 | RW | | | | | | | 0C | PLL_LOOP_BANDWIDTH_2 | RW | | | | | | | 0D to 0F | RSVD | RW | | | | | | | GPIO Configuration | | | | | | | | | 10 | GPIO0_CFG | RW | | | | | | | 11 | GPIO1_CFG | RW | | | | | | | 12 | GPIO2_CFG | RW | | | | | | | 13 | GPIO3_CFG | RW | | | | | | **Table 5-1: Control Registers (Continued)** | GSPI<br>Address <sub>h</sub> | Register Name | R/W | | | | | | |------------------------------|--------------------------|-----|--|--|--|--|--| | Equalizer Configuration | | | | | | | | | 14 | RSVD | RW | | | | | | | 15 | CARR_DET_CFG | RW | | | | | | | 16 | SQUELCH_PARAMETERS | RW | | | | | | | 17 | CABLE_EQ_BYPASS_MODE | RW | | | | | | | 18 | INPUT_LAUNCH_SWING_CFG | RW | | | | | | | 19 | RSVD | RW | | | | | | | 1A to 1F | RSVD | RW | | | | | | | 20 | CD_FILTER_ DELAYS_0 | RW | | | | | | | 21 | CD_FILTER_ DELAYS_1 | RW | | | | | | | 22 | CD_FILTER_ DELAYS_2 | RW | | | | | | | 23 to 25 | RSVD | RW | | | | | | | Output Conf | iguration | | | | | | | | 26 to 27 | RSVD | RW | | | | | | | 28 | OUTPUT_PARAM_TD_SD_0 | RW | | | | | | | 29 | OUTPUT_PARAM_TD_SD_1 | RW | | | | | | | 2A | OUTPUT_PARAM_TD_SD_2 | RW | | | | | | | 2B | OUTPUT_PARAM_TD_SD_3 | RW | | | | | | | 2C | OUTPUT_PARAM_TD_HD_0 | RW | | | | | | | 2D | OUTPUT_PARAM_TD_HD_1 | RW | | | | | | | 2E | OUTPUT_PARAM_TD_ HD_2 | RW | | | | | | | 2F | OUTPUT_PARAM_TD_HD_3 | RW | | | | | | | 30 | OUTPUT_PARAM_TD_3G_0 | RW | | | | | | | 31 | OUTPUT_PARAM_TD_3G_1 | RW | | | | | | | 32 | OUTPUT_PARAM_TD_3G_2 | RW | | | | | | | 33 | OUTPUT_PARAM_TD_3G_3 | RW | | | | | | | 34 to 37 | RSVD | RW | | | | | | | 38 | OUTPUT_PARAM_TD_BYPASS_0 | RW | | | | | | | 39 | OUTPUT_PARAM_TD_BYPASS_1 | RW | | | | | | | 3A | OUTPUT_PARAM_TD_BYPASS_2 | RW | | | | | | | 3B | OUTPUT_PARAM_TD_BYPASS_3 | RW | | | | | | **Table 5-1: Control Registers (Continued)** | GSPI<br>Address <sub>h</sub> | Register Name | R/W | |------------------------------|------------------------|-----| | 3C to 40 | RSVD | RW | | 41 | OUTPUT_PARAM_MUTE_1 | RW | | 42 | RSVD | RW | | 43 | OUTPUT_PARAM_MUTE_3 | RW | | 44 to 47 | RSVD | RW | | Output Cont | rol | | | 48 | OUTPUT_SIG_SELECT | RW | | 49 | CONTROL_OUTPUT_MUTE | RW | | 4A | CONTROL_OUTPUT_DISABLE | RW | | 4B | CONTROL_OUTPUT_SLEW | RW | | 4C | CONTROL_RETIMER_BYPASS | RW | | 4D to 4F | RSVD | RW | | Test Function | ns | | | 50 | PRBS_CHK_CFG | RW | | 51 | PRBS_CHK_CTRL | RW | | 52 | PRBS_GEN_ CTRL | RW | | 53 | RSVD | RW | | 54 | EYE_MON_INT_CFG_0 | RW | | 55 | EYE_MON_INT_CFG_1 | RW | | 56 | EYE_MON_INT_CFG_2 | RW | | 57 | EYE_MON_INT_CFG_3 | RW | | 58 to 59 | RSVD | RW | | 5A | EYE_MON_ SCAN_CTRL_0 | RW | | 5B | EYE_MON_ SCAN_CTRL_1 | RW | | 5C | EYE_MON_ SCAN_CTRL_2 | RW | | 5D | EYE_MON_ SCAN_CTRL_3 | RW | | 5E to 5F | RSVD | RW | | Factory Setti | ings | | | 60 to 7E | RSVD | RW | # **5.2 Status Registers** **Table 5-2: Status Registers** | GSPI<br>Address <sub>h</sub> | Register Name | R/W | |------------------------------|----------------------------|-----| | 80 | RSVD | RW | | 81 | VERSION_0 | RW | | 82 | VERSION_1 | RW | | 83 | VERSION_2 | RW | | 84 | STICKY_COUNTS_0 | RW | | 85 | STICKY_COUNTS_1 | RW | | 86 | CURRENT_STATUS_0 | RW | | 87 | CURRENT_STATUS_1 | RW | | 88 | EQ_GAIN_IND | RW | | 89 | PRBS_CHK_ERR_CNT | RW | | 8A | PRBS_ CHK_STATUS | RW | | 8B | EYE_MON_ SCAN_ SIZE_OUTPUT | RW | | 8C | EYE_MON_ SHAPE_ OUTPUT_0 | RW | | 8D | EYE_MON_SHAPE_OUTPUT_1 | RW | | 8E | EYE_MON_ SHAPE_ OUTPUT_2 | RW | | 8F | EYE_MON_ SHAPE_ OUTPUT_3 | RW | | 90 | EYE_MON_ STATUS | RW | | 91 to BF | RSVD | RW | # **5.3 Register Descriptions** **Table 5-3: Control Register Descriptions** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | | | | | |----------------------|----------------------------------|-----------------------------|--------------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Device Configuration And Control | | | | | | | | | | | | | RSVD | 15 | RW | 0 | Reserved do not modify. | | | | | | | CONTROL | GSPI_LINK_DISABLE | 14 | RW | 0 | 0 = Enable loop-through. SDIN pin is<br>looped through to the SDOUT pin.<br>1 = Disable loop-through. Data<br>appearing at SDIN does not appear at<br>SDOUT, and SDOUT pin is HIGH. | | | | | | 0 | REG | GSPI_BUS_THROUGH_<br>ENABLE | 13 | RW | 0 | 0 = Disable bus-through mode<br>1 = Enable bus-through mode | | | | | | | | RSVD | 12:5 | RW | 0 | Reserved - do not modify. | | | | | | | | DEV_UNIT_ADDRESS | 4:0 | RW | 0 | Device address programmed by application. See Section 4.9.10 for further information | | | | | | 1 | DEVICE_ID | DEVICE_VERSION | 15:0 | RO | _ | This register contains the device's identification, including revision. Contact the local technical sales representative for more details. | | | | | | 2 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved - do not modify. | | | | | | 7F | CONTROL_<br>RESET | RESET_CONTROL | 15:0 | R/W | DD00 | Device Reset, Reverts all internal logic and register values to defaults. Write Values: AA00 <sub>h</sub> = Asserts device reset DD00 <sub>h</sub> = De-assert device reset AD00 <sub>h</sub> = Assert/de-assert device reset in a single write Read Values: AA00 <sub>h</sub> = User-initiated reset is asserted DD00 <sub>h</sub> = User-initiated reset is de-asserted See Section 4.9.13 for further information | | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------|----------------------------|--------------|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CONTROL_<br>SLEEP | RSVD | 15:2 | R/W | 0 | Reserved - do not modify. | | | | CTRL_MANUAL_SLEEP | 1 | R/W | 0 | Sleep manual mode control: 0 = Never Sleep 1 = Always Sleep Controls sleep mode when auto sleep (CTRL_AUTO_SLEEP) is disabled. | | 3 | | CTRL_AUTO_SLEEP | 0 | R/W | 1 | Sleep auto mode control: 0 = Disable auto sleep mode 1 = Enable auto sleep mode If CTRL_AUTO_SLEEP = 0 (manual sleep mode), then CTRL_MANUAL_SLEEP controls sleep. If CTRL_AUTO_SLEEP = 1 (auto sleep mode), sleep is automatically entered on loss of signal. | | | MISC_CNTRL | RSVD | 15:1 | R/W | 0 | Reserved - do not modify. | | 4 | | CTRL_CLEAR_COUNTS | 0 | R/W | 0 | Clear sticky counts control register. 0 = no action 1 = clear sticky counts. Part of a four way handshake with STAT_CLEAR_COUNTS_STATUS. See Section 4.9.11 for more details on implementing the four way handshake for this operation. | | | MISC_CFG | RSVD | 15:4 | R/W | 0 | Reserved - do not modify. | | F | | CFG_SLEEP_OUTPUT1_<br>MUTE | 3 | R/W | 0 | Controls whether trace driver (DDO1) is muted or disabled (powered down) during sleep: 0 = disable (power down) output during sleep. 1 = mute output during sleep. | | 5 | | CFG_SLEEP_OUTPUT1_<br>MUTE | 2 | R/W | 0 | Controls whether trace driver (DDO0) is muted or disabled (powered down) during sleep: 0 = disable (power down) output during sleep. 1 = mute output during sleep. | | | | RSVD | 1:0 | R/W | 1 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | | | |----------------------|--------------------------|--------------------------------|--------------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | CDR Configuration | | | | | | | | | | | | RSVD | 15:5 | R/W | 1F0 | Reserved - do not modify. | | | | 6 | RATE_<br>DETECT_<br>MODE | CFG_MANUAL_RATE | 4:1 | R/W | 0 | Manual rate selection. The CDR will only lock to the selected rate if CFG_AUTO_RATE_DETECT_ENA = 0: 0 = Bypass cable equalizer and CDR for low data rates 1 = MADI 2 = SD 3 = HD 4 = 3G 5 = Reserved – do not modify. 6 = Reserved – do not modify. 7 = Reserved – do not modify. | | | | | | CFG_AUTO_RATE_<br>DETECT_ENA | 0 | R/W | 1 | Set or disable auto rate detection mode for the CDR. 0 = Disable auto rate detection 1 = Enable auto rate detection When automatic rate detection is disabled (CFG_AUTO_RATE_DETECT_ENA = 0), the rate is set by CFG_MANUAL_RATE. | | | | | | RSVD | 15:5 | R/W | 0 | Reserved - do not modify. | | | | | RATE_<br>DETECT_<br>CFG | CFG_RD_SD_MADI_<br>THRESHOLD | 4 | R/W | 0 | Select data rate threshold between SD and MADI: $0 = 181 \text{Mb/s}$ $1 = 198 \text{Mb/s}$ | | | | 7 | | CFG_RD_MADI_<br>LTMADI_DATADIV | 3:2 | R/W | 0 | CFG_RD_SD_MADI_THRESHOLD and CFG_RD_MADI_LTMADI_DATADIV (bit slice [3:0]) determines the rate detection threshold between MADI and <madi (default)="" -="" 0x0="53Mb/s" 0x1,="" 0x2="32Mb/s" 0x3="79Mb/s" 0x4,="" 0x5,="" 0x6="63Mb/s" 0x7,="" 0x8,="" 0x9="48Mb/s" 0xa="95Mb/s" 0xb,="" 0xc="111Mb/s" 0xd,="" 0xe="Reserved" and="" are="" available:="" do="" following="" not="" rates.="" settings="" td="" the="" threshold="" use.<=""></madi> | | | | | | CFG_RD_MADI_<br>LTMADI_CLKDIV | 1:0 | R/W | 3 | See CFG_RD_MADI_LTMADI_DATADIV. | | | | 8 | RSVD | RSVD | 15:0 | R/W | 3 | Reserved - do not modify. | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------------------|----------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | | RSVD | 15:2 | R/W | 1C | Reserved - do not modify. | | | FACTORY_<br>CDR_<br>PARAMETERS | CFG_MIN_LBW | 1 | R/W | 0 | To maximize loop bandwidth of PLL and consequently IJT of CDR, set this parameter to 0. | | | | RSVD | 0 | R/W | 0 | Reserved - do not modify. | | 0A | RSVD | RSVD | 15:0 | R/W | 808 | Reserved - do not modify. | | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | | PLL_LOOP_<br>BANDWIDTH_<br>1 | | | | | Configure PLL loop bandwidth in terms of ratio to nominal loop bandwidth 'x' (see Table 2-3). 2.97Gb/s (3G) loop bandwidth setting: | | OB | | CFG_PLL_LBW_3G | 12:8 | R/W | 8 | 0x00 = Reserved - do not use<br>0x01 = 0.0625x<br>0x02 = 0.125x<br>0x03 = 0.1875x<br>0x04 = 0.25x<br>0x05 = 0.3125x<br>0x06 = 0.375x<br>0x07 = 0.4375x<br>0x08 = 0.5x<br>0x09 = 0.5625x<br>0x08 = 0.6875x<br>0x0B = 0.6875x<br>0x0C = 0.75x<br>0x0D = 0.8125x<br>0x0E = 0.875x<br>0x0F = 0.9375x<br>0x10 to 0x1B = Reserved - do not use<br>0x1C = 1.0x (nominal)<br>0x1D = 1.0625x<br>0x1F = 1.1875x | | | | RSVD | 7:5 | R/W | 0 | Reserved - do not modify. | | | | CFG_PLL_LBW_HD | 4:0 | R/W | 8 | Configure 1.485Gb/s (HD) PLL loop<br>bandwidth in terms of ratio to nominal<br>loop bandwidth 'x' (see Table 2-3).<br>See CFG_PLL_LBW_3G parameter for<br>available settings. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------|------------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | 0C | PLL_LOOP_<br>BANDWIDTH | CFG_PLL_LBW_SD | 12:8 | R/W | 1C | Configure 270Mb/s (SD) PLL loop<br>bandwidth in terms of ratio to nominal<br>loop bandwidth 'x' (see Table 2-3).<br>See CFG_PLL_LBW_3G parameter for<br>available settings. | | UC | 2 2 | RSVD | 7:5 | R/W | 0 | Reserved - do not modify. | | | | CFG_PLL_LBW_MADI | 4:0 | R/W | 8 | Configure 125Mb/s (MADI) PLL loop<br>bandwidth in terms of ratio to nominal<br>loop bandwidth 'x' (see Table 2-3).<br>See CFG_PLL_LBW_3G parameter for<br>available settings. | | 0D | RSVD | RSVD | 15:0 | R/W | 8 | Reserved - do not modify. | | 0E to 0F | RSVD | RSVD | 15:0 | R/W | 0 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | | | | |----------------------|------------------|--------------------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | GPIO Configuration | | | | | | | | | | | | | RSVD | 15:9 | R/W | 0 | Reserved - do not modify. | | | | | | | CFG_GPIO0_<br>OUTPUT_ENA | 8 | R/W | 1 | GPIO0 buffer mode control. 0 = GPIO pin is configured as an input (tri-stated / high impedance). 1 = GPIO pin is configured as an output. | | | | | 10 | GPIO0_CFG | CFG_GPIO0_FUNCTION | 7:0 | R/W | 80 | Function select for GPIO0 pin. GPIO0 output functions: 0x00 = Output driven LOW 0x01 = Output driven HIGH 0x02 = PLL lock status (HIGH — PLL locked) 0x03 to 0x7F= Reserved - do not use. 0x80 = LOS equivalent to inverse of STAT_SEC_CD (Default mode for GPIO0) 0x81 = carrier detect status (STAT_SEC_CD) 0x82 = Sleep mode status (HIGH — Device in sleep mode) 0x83 = HIGH for SD, LOW for all other rates. 0x84 = Rate detected [0] 0x85 = Rate detected [1] 0x86 = Rate detected [2] Note: To have full rate range using the GPIO rate detect function, one GPIO pin must be used for each Rate Detect bit [2:0]. Please see Table 4-2: Detected Data Rates for the indication values. 0x87 to 0xFF = Reserved - do not use. 0x87 to 0x80 = Reserved - do not use. 0x81 = DDO0 disable control (HIGH — disable) 0x82 = DDO1 disable control (HIGH — disable) 0x83 = Reserved - do not modify. 0x84 = Cable equalizer bypass enable (HIGH — Bypass enabled) 0x85 = Retimer bypass enable (HIGH — Bypass enabled) 0x86 = Sleep control (HIGH — Sleep) 0x87 to 0xFF = Reserved - do not use. | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------|--------------------------|--------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:9 | R/W | 0 | Reserved - do not modify. | | 11 | GPIO1_CFG | CFG_GPIO1_<br>OUTPUT_ENA | 8 | R/W | 1 | GPIO1 buffer mode control. See GPIO0_CFG: CFG_GPIO0_OUTPUT_ENA parameter for description and available settings. Default mode: Output | | | | CFG_GPIO1_FUNCTION | 7:0 | R/W | 2 | Function select for GPIO1 pin. See GPIO0_CFG: CFG_GPIO0_FUNCTION parameter for description and available settings. Default Function: 0x02 = PLL lock status | | | GPIO2_CFG | RSVD | 15:9 | R/W | 0 | Reserved - do not modify. | | 12 | | CFG_GPIO2_<br>OUTPUT_ENA | 8 | R/W | 0 | GPIO2 buffer mode control. See GPIO0_CFG: CFG_GPIO0_OUTPUT_ENA parameter for description and available settings. Default mode: Input | | | | CFG_GPIO2_FUNCTION | 7:0 | R/W | 86 | Function select for GPIO2 pin. See GPIO0_CFG: CFG_GPIO0_FUNCTION parameter for description and available settings. Default Function: 0x86 = Sleep control | | | | RSVD | 15:9 | R/W | 0 | Reserved - do not modify. | | 13 | GPIO3_CFG | CFG_GPIO3_<br>OUTPUT_ENA | 8 | R/W | 0 | GPIO3 buffer mode control. See GPIO0_CFG: CFG_GPIO0_OUTPUT_ENA parameter for description and available settings. Default mode: Input | | | | CFG_GPIO3_FUNCTION | 7:0 | R/W | 82 | Function select for GPIO3 pin. See GPIO0_CFG: CFG_GPIO0_FUNCTION parameter for description and available settings. Default Function: 0x82 = DDO1 disable control (HIGH disable) | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | | | | | | |----------------------|--------------------------------|-----------------------------------------|--------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | Cable Equalizer Configuration | | | | | | | | | | | | 14 | RSVD | RSVD | 15:0 | R/W | 303 | Reserved - do not modify. | | | | | | | | | RSVD | 15:1 | R/W | 0 | Reserved - do not modify. | | | | | | | 15 | CARR_<br>DET_CFG | CFG_SEC_CD_<br>INCL_CLI_SQUELCH | 0 | R/W | 0 | Enable or disable squelch control conditions for deriving secondary carrier detection (LOS) status for cable equalizer (SDI) input. 0 = Ignore CLI squelch. 1 = Take into account CLI squelch. | | | | | | | | | RSVD | 15 | R/W | 0 | Reserved - do not modify. | | | | | | | 16 | SQUELCH_<br>PARAMETERS | CFG_CLI_SQUELCH_<br>THRESHOLD | 14:8 | R/W | 40 | Set the input signal squelch threshold. Range = 0 to 64 <sub>d</sub> (64 <sub>d</sub> is max cable reach determined for specific rate, cable type, and launch swing compensation). | | | | | | | | | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | | | | | | | | CFG_CLI_SQUELCH_<br>HYSTERESIS | 6:0 | R/W | 2 | Set the input signal squelch hysteresis<br>Range: 1 to 30 <sub>d</sub> | | | | | | | | | RSVD | 15:2 | R/W | 0 | Reserved - do not modify. | | | | | | | | CABLE_ | CTRL_CEQ_MANUAL_<br>BYPASS | 1 | R/W | 0 | Controls cable equalizer (CEQ) bypass when auto CEQ bypass is disabled (CTRL_CEQ_AUTO_BYPASS= 0). 0 = Cable equalizer never bypassed 1 = Cable equalizer always bypassed | | | | | | | 17 | EQ_BYPASS_<br>MODE | CTRL_CEQ_AUTO_<br>BYPASS | 0 | R/W | 1 | Auto cable equalizer bypass mode control: 0 = Disable auto mode 1 = Enable auto mode When CFG_CEQ_AUTO_BYPASS = 0, CEQ bypass is controlled by CFG_CEQ_BYPASS_MANUAL. | | | | | | | | | RSVD | 15:7 | R/W | 0 | Reserved - do not modify. | | | | | | | 18 | INPUT_<br>LAUNCH_<br>SWING_CFG | CFG_CEQ_INPUT_<br>LAUNCH_SWING_<br>COMP | 6:0 | R/W | 50 | Input launch swing compensation setting in units of 10 mV <sub>ppd</sub> Default setting of 80 <sub>d</sub> (0x50) corresponds to 800mV. Default for upstream SMPTE compliant cable drivers operating at 800mv 10%. | | | | | | | 19 | RSVD | RSVD | 15:0 | R/W | 1 | Reserved - do not modify. | | | | | | | 1A | RSVD | RSVD | 15:0 | R/W | 14 | Reserved - do not modify. | | | | | | | 1B | RSVD | RSVD | 15:0 | R/W | 1 | Reserved - do not modify. | | | | | | | 1C | RSVD | RSVD | 15:0 | R/W | 4 | Reserved - do not modify. | | | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |---------------------------|--------------------------------|-------------------------------------|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1D | RSVD | RSVD | 15:0 | R/W | 0 | Reserved - do not modify. | | 1E | RSVD | RSVD | 15:0 | R/W | 4 | Reserved - do not modify. | | 1F | RSVD | RSVD | 15:0 | R/W | 43 | Reserved - do not modify. | | | | RSVD | 15:8 | R/W | 0 | Reserved - do not modify. | | 20 | CD_FILTER_<br>DELAYS_0 | CFG_CD_FILTER_<br>SAMPLE_WIN | 7:0 | R/W | 3 | CEQ (Cable Equalizer) carrier detect filter sample window period in clock cycles. Sample window size is this value plus 1 clock cycle. Valid Range: 0x03 to 0xFF See Section 4.2.3 for details. | | | | RSVD | 15:10 | R/W | 0 | Reserved - do not modify. | | 21 CD_FILTER_<br>DELAYS_1 | CFG_CD_FILTER_<br>DEASSERT_CNT | 9:0 | R/W | F | Number of samples required for detecting CEQ (cable equalizer) carrier detect de-assertion: Valid Range: 0x00 to 0x3FF See Section 4.2.3 for details. | | | | | RSVD | 15:10 | R/W | 0 | Reserved - do not modify. | | 22 | CD_FILTER_<br>DELAYS_2 | CFG_CD_FILTER_<br>ASSERT_CNT | 9:0 | R/W | 3FF | Number of samples required for detecting CEQ (cable equalizer) carrier detect assertion: Valid Range: 0x00 to 0x3FF See Section 4.2.3 for details. | | 23 to 25 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved - do not modify. | | | | Ou | tput Con | figuratio | on | | | 26 to 27 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved - do not modify. | | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | 28 | OUTPUT_<br>PARAM_TD_<br>SD_0 | CFG_OUTPUT1_TD_<br>SD_PREEMPH_WIDTH | 12:8 | R/W | 2 | Configure the SD rate pre-emphasis pulse width on trace driver output1 (DDO1). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | | | | | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|------------------------------------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | OUTPUT_ | CFG_OUTPUT1_TD_<br>SD_PREEMPH_<br>PWRDWN | 6 | R/W | 0 | Power down the SD rate pre-emphasis on trace driver output1 (DDO1). 0 = Pre-emphasis driver powered up (pre-emphasis enabled). 1 = Pre-emphasis driver powered down (pre-emphasis disabled). Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | 28<br>(Continued) | PARAM_TD_<br>SD_0<br>(Continued) | CFG_OUTPUT1_TD_<br>SD_PREEMPH_AMPL | 5:0 | R/W | 1 | Configure the SD rate pre-emphasis amplitude on trace driver output1 (DDO1). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 29 | OUTPUT_<br>PARAM_TD_<br>SD_1 | CFG_OUTPUT1_TD_<br>SD_DRIVER_SWING | 13:8 | R/W | 11 | Configure the SD rate amplitude on trace driver output1 (DDO1). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mVppd. <b>Note:</b> By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | RSVD | 7:0 | R/W | 70 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | RSVD 15:13 R/W 0 Reserved -do not modify. Configure the SD rate pre-emphasis pulse width or trace driver output0 (DDO0). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUTO_TROR_PER_RATE for per rate setting). RSVD 7 R/W 0 Reserved -do not modify. | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power down the SD rate pre-emphasis on trace driver output0 (DDO). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT_TRD_PER_RATE for per rate setting). RSVD 7 R/W 0 Reserved - do not modify. Power down the SD rate pre-emphasis on trace driver output0 (DDO). 0 = Pre-emphasis driver powered up (pre-emphasis driver powered up (pre-emphasis driver powered up (pre-emphasis driver powered down driver) | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | Power down the SD rate pre-emphasis on trace driver output0 (DDO0). 2 | | | | 12:8 | R/W | 2 | pulse width on trace driver output0 (DDO0). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. <b>Note:</b> By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT0_TRDR_PER_RATE for | | OUTPUT_SD_2 PARAM_TD_SD_2 SD_PREEMPH_SD_PWRDWN ORGAN SD_PREEMPH_BWRDWN ORGAN OUTPUT_SD_PREEMPH_BWRDWN ORGAN OUTPUT_SD_PREEMPH_AMPL OUTPUT_TD_TD_PREEMPH_AMPL OUTPUT_SD_PREEMPH_AMPL OUTPUT_TD_TD_SD_PREEMPH_AMPL OUTPUT_TD_TD_TD_SD_PREEMPH_AMPL OUTPUT_TD_TD_TD_SD_PREEMPH_AMPL OUTPUT_TD_TD_TD_TD_SD_PREEMPH_AMPL OUTPUT_TD_TD_TD_TD_SD_PREEMPH_AMPL OUTPUT_TD_TD_TD_TD_SD_PREEMPH_AMPL OUTPUT_TD_TD_TD_TD_TD_TD_SD_PREEMPH_AMPL OUTPUT_TD_ | | | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | CFG_OUTPUTO_TD_ SD_PREEMPH_AMPL 2B OUTPUT_ PARAM_TD_ SD_3 CFG_OUTPUTO_TD_ SD_DRIVER_SWING CFG_OUTPUTO_TD_ SD_DRIVER_SWING R/W 1 amplitude on trace driver output0 (DDO0). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUTO_TRDR_PER_RATE for per rate setting). Configure the SD rate amplitude on trace driver output0 (DDO0). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUTO_TRDR_PER_RATE for per rate setting). | 2A | 2A PARAM_TD_ | SD_PREEMPH_ | 6 | R/W | 0 | on trace driver output0 (DDO0). 0 = Pre-emphasis driver powered up (pre-emphasis enabled). 1 = Pre-emphasis driver powered down (pre-emphasis disabled). Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT0_TRDR_PER_RATE for | | Configure the SD rate amplitude on trace driver output0 (DDO0). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT0_TRDR_PER_RATE for per rate setting). | | | | 5:0 | R/W | 1 | amplitude on trace driver output0 (DDO0). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. <b>Note:</b> By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUTO_TRDR_PER_RATE for | | Trace driver output0 (DDO0). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . Note: By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT0_TRDR_PER_RATE for per rate setting). | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | RSVD 7:0 R/W 70 Reserved - do not modify. | 2B | PARAM_TD_ | | 13:8 | R/W | 11 | trace driver output0 (DDO0). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . <b>Note:</b> By default, the trace driver SD settings are applied for all rates (see CTRL_OUTPUT0_TRDR_PER_RATE for | | | | | RSVD | 7:0 | R/W | 70 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------------|------------------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | | | CFG_OUTPUT1_TD_<br>HD_PREEMPH_WIDTH | 12:8 | R/W | 2 | Configure the HD rate pre-emphasis pulse width on trace driver output1 (DDO1). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | 2C | OUTPUT_<br>PARAM_TD_<br>HD_0 | CFG_OUTPUT1_TD_<br>HD_PREEMPH_<br>PWRDWN | 6 | R/W | 0 | Power down the HD rate pre-emphasis on trace driver output1 (DDO1) 0 = Pre-emphasis driver powered up (pre-emphasis enabled). 1 = Pre-emphasis driver powered down (pre-emphasis disabled). | | | | CFG_OUTPUT1_TD_<br>HD_PREEMPH_AMPL | 5:0 | R/W | 1 | Configure the HD rate pre-emphasis amplitude on trace driver output1 (DDO1). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 2D | OUTPUT_<br>PARAM_<br>TD_HD_1 | CFG_OUTPUT1_TD_<br>HD_DRIVER_SWING | 13:8 | R/W | 11 | Configure the HD rate amplitude on trace driver output1 (DDO1). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . | | | | RSVD | 7:0 | R/W | 70 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------------|------------------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | | | CFG_OUTPUT0_TD_<br>HD_PREEMPH_WIDTH | 12:8 | R/W | 2 | Configure the HD rate pre-emphasis pulse width on trace driver output0 (DD00). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | RSVD | 7:7 | R/W | 0 | Reserved - do not modify. | | 2E | OUTPUT_<br>PARAM_TD_<br>HD_2 | CFG_OUTPUT0_TD_<br>HD_PREEMPH_<br>PWRDWN | 6:6 | R/W | 0 | Power down the HD rate pre-emphasis on trace driver output0 (DDO0) 0 = Pre-emphasis driver powered up (pre-emphasis enabled). 1 = Pre-emphasis driver powered down (pre-emphasis disabled). | | | | CFG_OUTPUT0_TD_<br>HD_PREEMPH_AMPL | 5:0 | R/W | 1 | Configure the HD rate pre-emphasis amplitude on trace driver output0 (DDO0). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 2F | OUTPUT_<br>PARAM_TD_<br>HD_3 | CFG_OUTPUT0_TD_<br>HD_DRIVER_SWING | 13:8 | R/W | 11 | Configure the HD rate amplitude on trace driver output0 (DDO0). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . | | | | RSVD | 7:0 | R/W | 70 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------------|------------------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | | | CFG_OUTPUT1_TD_<br>3G_PREEMPH_WIDTH | 12:8 | R/W | 2 | Configure the 3G rate pre-emphasis pulse width on trace driver output1 (DDO1). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | 30 | OUTPUT_<br>PARAM_<br>TD_3G_0 | CFG_OUTPUT1_TD_<br>3G_PREEMPH_<br>PWRDWN | 6 | R/W | 0 | Power down the 3G rate pre-emphasis on trace driver output1 (DDO1) 0 = Pre-emphasis driver powered up (pre-emphasis enabled). 1 = Pre-emphasis driver powered down (pre-emphasis disabled). | | | | CFG_OUTPUT1_TD_<br>3G_PREEMPH_AMPL | 5:0 | R/W | 1 | Configure the 3G rate pre-emphasis amplitude on trace driver output1 (DDO1). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 31 | OUTPUT_<br>PARAM_<br>TD_3G_1 | CFG_OUTPUT1_TD_<br>3G_DRIVER_SWING | 13:8 | R/W | 11 | Configure the 3G rate amplitude on trace driver output1 (DDO1). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . | | | | RSVD | 7:0 | R/W | 70 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|------------------------------|------------------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | | | CFG_OUTPUT0_TD_<br>3G_PREEMPH_WIDTH | 12:8 | R/W | 2 | Configure the 3G rate pre-emphasis pulse width on trace driver output0 (DD00). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. | | | | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | 32 | OUTPUT_<br>PARAM_<br>TD_3G_2 | CFG_OUTPUT0_TD_<br>3G_PREEMPH_<br>PWRDWN | 6 | R/W | 0 | Power down the 3G rate pre-emphasis on trace driver output0 (DDO0) 0 = Pre-emphasis driver powered up (pre-emphasis enabled). 1 = Pre-emphasis driver powered down (pre-emphasis disabled). | | | | CFG_OUTPUT0_TD_<br>3G_PREEMPH_AMPL | 5:0 | R/W | 1 | Configure the 3G rate pre-emphasis amplitude on trace driver output0 (DD00). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 33 | OUTPUT_<br>PARAM_<br>TD_3G_3 | CFG_OUTPUT0_TD_<br>3G_DRIVER_SWING | 13:8 | R/W | 11 | Configure the 3G rate amplitude on trace driver output0 (DDO0). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . | | | | RSVD | 7:0 | R/W | 70 | Reserved - do not modify. | | 34 | RSVD | RSVD | 15:0 | R/W | 201 | Reserved - do not modify. | | 35 | RSVD | RSVD | 15:0 | R/W | 1170 | Reserved - do not modify. | | 36 | RSVD | RSVD | 15:0 | R/W | 201 | Reserved - do not modify. | | 37 | RSVD | RSVD | 15:0 | R/W | 1170 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------------------|----------------------------------------------|--------------|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | | | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_<br>WIDTH | 12:8 | R/W | 2 | Configure the Bypass rate pre-emphasis pulse width on trace driver output1 (DDO1). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. Note: When per rate settings are chosen, the trace driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | 38 | OUTPUT_ 38 PARAM_ TD_BYPASS_0 | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_<br>PWRDWN | 6 | R/W | 0 | Power down the Bypass rate pre-emphasis on trace driver output1 (DDO1) 0 = Pre-emphasis driver powered up (pre-emphasis enabled). 1 = Pre-emphasis driver powered down (pre-emphasis disabled). Note: When per rate settings are chosen, the trace driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | CFG_OUTPUT1_TD_<br>BYPASS_PREEMPH_<br>AMPL | 5:0 | R/W | 1 | Configure the Bypass rate pre-emphasis amplitude on trace driver output1 (DDO1). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. <b>Note:</b> When per rate settings are chosen, the trace driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|----------------------------------------------|--------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 39 | OUTPUT_<br>PARAM_<br>TD_BYPASS_1 | CFG_OUTPUT1_TD_<br>BYPASS_DRIVER_<br>SWING | 13:8 | R/W | 11 | Configure the Bypass rate amplitude on trace driver output1 (DDO1). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> <b>Note:</b> When per rate settings are chosen, the trace driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUT1_TRDR_PER_RATE for per rate setting). | | | | RSVD | 7:0 | R/W | 70 | Reserved - do not modify. | | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | ЗА | OUTPUT_<br>PARAM | CFG_OUTPUTO_TD_<br>BYPASS_PREEMPH_<br>WIDTH | 12:8 | R/W | 2 | Configure the Bypass rate pre-emphasis pulse width on trace driver output0 (DDO0). Range: 0 to 15 <sub>d</sub> . Adjust the pre-emphasis pulse width to better match the channel loss response shape. Note: When per rate settings are chosen, the trace driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUTO_TRDR_PER_RATE for per rate setting) | | 3A | TD_BYPASS_2 | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | | | CFG_OUTPUTO_TD_<br>BYPASS_PREEMPH_<br>PWRDWN | 6 | R/W | 0 | Power down the Bypass rate pre-emphasis on trace driver output0 (DDO0) 0 = Pre-emphasis driver powered up (pre-emphasis enabled). 1 = Pre-emphasis driver powered down (pre-emphasis disabled). Note: When per rate settings are chosen, the trace driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUTO_TRDR_PER_RATE for per rate setting). | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|--------------------------------------------|--------------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3A<br>(Continued) | OUTPUT_<br>PARAM_<br>TD_BYPASS_2 | ARAM_ BYPASS_PREEMPH_ | 5:0 | R/W | 1 | Configure the Bypass rate pre-emphasis amplitude on trace driver output0 (DDO0). Range: 0 to 50 <sub>d</sub> . Adjust the pre-emphasis pulse amplitude to better match the channel loss at Nyquist. | | (continued) | (Continued) | | | | | <b>Note:</b> When per rate settings are chosen, the trace driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUTO_TRDR_PER_RATE for per rate setting). | | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 3B | OUTPUT_<br>PARAM_<br>TD_BYPASS_3 | CFG_OUTPUTO_TD_<br>BYPASS_DRIVER_<br>SWING | 13:8 | R/W | 11 | Configure the Bypass rate amplitude on trace driver output0 (DDO0). amplitude. Range: 0 to 40 <sub>d</sub> . Adjust the differential trace driver amplitude. The default value produces an amplitude of 400mV <sub>ppd</sub> . <b>Note:</b> When per rate settings are chosen, the trace driver Bypass settings are applied for all rates when CDR is unlocked (see CTRL_OUTPUTO_TRDR_PER_RATE for per rate setting). | | | | RSVD | 7:0 | R/W | 70 | Reserved - do not modify. | | 3C | RSVD | RSVD | 15:0 | R/W | 342 | Reserved - do not modify. | | 3D | RSVD | RSVD | 15:0 | R/W | 1C90 | Reserved - do not modify. | | 3E | RSVD | RSVD | 15:0 | R/W | 342 | Reserved - do not modify. | | 3F | RSVD | RSVD | 15:0 | R/W | 1C90 | Reserved - do not modify. | | 40 | RSVD | RSVD | 15:0 | R/W | 340 | Reserved - do not modify. | | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 41 | OUTPUT_<br>PARAM_<br>MUTE_1 | CFG_OUTPUT1_MUTE_<br>DRIVER_SWING | 13:8 | R/W | 8 | Controls the output mute differential latch voltage on output1 (DDO1) trace driver. Default is 8 = ~200mV <sub>diff</sub> . Increasing the setting may be required for noisy environment, but mute power increases proportionally to mute differential latch voltage. Range: 0 to 63 <sub>d</sub> | | | | RSVD | 7:0 | R/W | 50 | Reserved - do not modify. | | 42 | RSVD | RSVD | 15:0 | R/W | 340 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-----------------------------|-----------------------------------|--------------|---------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | R/W | 0 | Reserved - do not modify. | | 43 | OUTPUT_<br>PARAM_<br>MUTE_3 | CFG_OUTPUT0_MUTE_<br>DRIVER_SWING | 13:8 | R/W | 8 | Controls the output mute differential latch voltage on output0 (DDO0) trace driver. Default is 8=~200mV <sub>diff</sub> . Increasing the setting may be required for noisy environment, but mute power increases proportionally to mute differential latch voltage. Range: 0 to 63 <sub>d</sub> | | | | RSVD | 7:0 | R/W | 50 | Reserved - do not modify. | | 44 | RSVD | RSVD | 15:0 | R/W | 342 | Reserved - do not modify. | | 45 | RSVD | RSVD | 15:0 | R/W | 1C90 | Reserved - do not modify. | | 46 | RSVD | RSVD | 15:0 | R/W | 342 | Reserved - do not modify. | | 47 | RSVD | RSVD | 15:0 | R/W | 1C90 | Reserved - do not modify. | | | | | Output ( | Control | | | | | | RSVD | 15:4 | R/W | 10 | Reserved - do not modify. | | | | CTRL_OUTPUTO_<br>DATA_INVERT | 3 | R/W | 0 | Controls optional signal polarity inversion on trace driver output 0 (DDO0) when data is selected (CTRL_OUTPUTO_SIGNAL_SEL = 0). | | 40 | OUTPUT_ | CTRL_OUTPUT1_<br>DATA_INVERT | 2 | R/W | 0 | Controls optional signal polarity inversion on trace driver output 0 (DDO1) when data is selected (CTRL_OUTPUT1_SIGNAL_SEL = 0). | | 48 | SIG_SELECT | CTRL_OUTPUTO_<br>SIGNAL_SEL | 1 | R/W | 0 | Select between data or PRBS generator on output 0 (DDO0). 0 = Data 1 = PRBS generator output (PRBS7 or divided version of PRBS generator clock) | | | | CTRL_OUTPUT1_<br>SIGNAL_SEL | 0 | R/W | 0 | Select between data or PRBS generator on output 1 (DDO1). 0 = Data 1 = PRBS generator output (PRBS7 or divided version of PRBS generator clock) | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-----------------------------|---------------------------------------------------|--------------|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:6 | R/W | 0 | Reserved - do not modify. | | | CONTROL_<br>OUTPUT_<br>MUTE | CTRL_OUTPUT1_<br>AUTO_MUTE_DURING_<br>RATE_SEARCH | 5 | R/W | 0 | Selects if device is auto muted during rate search, based on loss of lock. 1= Mutes DDO1 when CDR is not locked to the applied signal. 0= Device does not auto mute. Note: If passing non-standard rates through the device or using the PRBS generator, set this parameter to 0. | | | | CTRL_OUTPUTO_<br>AUTO_MUTE_DURING_<br>RATE_SEARCH | 4 | R/W | 0 | Selects if device is auto muted during rate search, based on loss of lock. 1= Mutes DDO0 when CDR is not locked to the applied signal. 0= Device does not auto mute. Note: If passing non-standard rates through the device or using the PRBS generator, set this parameter to 0. | | 49 | | CTRL_OUTPUT1_<br>MANUAL_MUTE | 3 | R/W | 0 | Controls mute for trace driver output1 (DDO1) when auto mute (CTRL_OUTPUT1_AUTO_MUTE = 0) is disabled. 0 = Unmute output driver 1 = Mute output driver | | | | CTRL_OUTPUT1_<br>AUTO_MUTE | 2 | R/W | 1 | Select automatic or manual mute control for trace driver output1 (DDO1). 0 = Disable auto mute mode 1 = Enable auto mute mode If CTRL_OUTPUT1_AUTO_MUTE = 0, then CTRL_OUTPUT1_MANUAL_MUTE controls mute for DDO1. | | | | CTRL_OUTPUTO_<br>MANUAL_MUTE | 1 | R/W | 0 | Controls mute for trace driver output0 (DDO0) when auto mute (CTRL_OUTPUT0_AUTO_MUTE = 0) is disabled. 0 = Unmute output driver 1 = Mute output driver | | | | CTRL_OUTPUTO_<br>AUTO_MUTE | 0 | R/W | 1 | Select automatic or manual mute control for trace driver output0 (DDO0). 0 = Disable auto mute mode 1 = Enable auto mute mode If CTRL_OUTPUT0_AUTO_MUTE = 0, then CTRL_OUTPUT0_MANUAL_MUTE controls mute for DDO0. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------------------|---------------------------------|--------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:4 | R/W | 0 | Reserved - do not modify. | | | CONTROL_<br>OUTPUT_<br>DISABLE | CTRL_OUTPUT1_<br>MANUAL_DISABLE | 3 | R/W | 0 | Controls disable for trace driver output1 (DDO1) when auto disable (CTRL_OUTPUT1_AUTO_DISABLE = 0) is disabled. 0 = Enable output driver 1 = Disable (power down) output driver. | | <b>4</b> A | | CTRL_OUTPUT1_<br>AUTO_DISABLE | 2 | R/W | 0 | Select automatic or manual disable control for trace driver output1 (DDO1). 0 = Disable auto disable mode 1 = Enable auto disable mode If CTRL_OUTPUT1_AUTO_DISABLE = 0, then CTRL_OUTPUT1_MANUAL_DISABLE controls mute for DDO1. | | | | CTRL_OUTPUTO_<br>MANUAL_DISABLE | 1 | R/W | 0 | Controls disable for trace driver output0 (DDO0) when auto disable (CTRL_OUTPUT0_AUTO_DISABLE = 0) is disabled. 0 = Enable output driver 1 = Disable (power down) output driver. | | | | CTRL_OUTPUTO_<br>AUTO_DISABLE | 0 | R/W | 0 | Select automatic or manual disable control for trace driver output0 (DDO0). 0 = Disable auto disable mode 1 = Enable auto disable mode If CTRL_OUTPUTO_AUTO_DISABLE = 0, then CTRL_OUTPUTO_MANUAL_DISABLE controls mute for DDO0. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------------------|--------------------------------------------|--------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:13 | R/W | 0 | Reserved - do not modify. | | 4B | CONTROL_<br>OUTPUT_<br>SLEW | CTRL_OUTPUT1_<br>TRDR_PER_RATE | 12 | R/W | 0 | Controls whether common or per rate trace driver settings are used for output1 (DDO1): 0 = Common trace driver settings: CFG_OUTPUT1_TD_SD_* settings are used for all rates. 1 = Per rate trace driver settings: CFG_OUTPUT1_TD_ <rate>_* are used when CDR is locked to <rate>. CFG_OUTPUT1_TD_BYPASS_* are used when CDR is not locked.</rate></rate> | | | | RSVD | 11:5 | R/W | 28 | Reserved - do not modify. | | | | CTRL_OUTPUT0_TRDR_<br>PER_RATE | 4 | R/W | 0 | Controls whether common or per rate trace driver settings are used for output1 (DDO0). Same description as CTRL_OUTPUT1_TRDR_PER_RATE. | | | | RSVD | 3:0 | R/W | 5 | Reserved - do not modify. | | | | RSVD | 15:4 | R/W | 0 | Reserved - do not modify. | | | | CTRL_OUTPUT1_<br>RETIMER_MANUAL_<br>BYPASS | 3 | R/W | 0 | Controls retimer bypass for trace driver output1 (DDO1), when auto mode is disabled (CTRL_OUTPUT1_RETIMER_AUTO_BYPA SS = 0). 0 = Disable retimer bypass 1 = Enable retimer bypass | | 4C | CONTROL_<br>RETIMER_<br>BYPASS | CTRL_OUTPUT1_<br>RETIMER_AUTO_<br>BYPASS | 2 | R/W | 1 | Selects between auto and manual control of retimer bypass for trace driver output1 (DDO1). 0 = Disable auto mode 1 = Enable auto mode | | | נון אט | CTRL_OUTPUTO_<br>RETIMER_MANUAL_<br>BYPASS | 1 | R/W | 0 | Controls retimer bypass for trace driver output0 (DDO0), when auto mode is disabled (CTRL_OUTPUT0_RETIMER_AUTO_BYPA SS = 0). 0 = Disable retimer bypass 1 = Enable retimer bypass | | | | CTRL_OUTPUTO_<br>RETIMER_AUTO_<br>BYPASS | 0 | R/W | 1 | Selects between auto and manual control of retimer bypass for trace driver output0 (DDO0). 0 = Disable auto mode 1 = Enable auto mode | | 4D to 4F | RSVD | RSVD | 15:0 | R/W | 0 | Reserved - do not modify. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | | | | |-----------------------------|----------------------|----------------------------------|--------------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Diagnostic Control Features | | | | | | | | | | | | | RSVD | 15 | R/W | 0 | Reserved - do not modify. | | | | | | | CFG_PRBS_CHECK_<br>PHASEADJUST | 14:13 | R/W | 0 | Adjusts the phase of the clock to the PRBS checker. Values are: 0 = 0 1 = 90 2 = 180 3 = 270 Note: A setting of 0 is ideal for most applications. Adjustment is not expected. | | | | | | | CFG_PRBS_CHECK_<br>INVERT | 12 | R/W | 0 | Optionally inverts the re-timed data at the input to the PRBS checker: 0 = no inversion 1 = data inverted | | | | | 50 | 0 PRBS_<br>CHK_CFG | CFG_PRBS_CHECK_<br>PREDIVIDER | 11:8 | R/W | 0 | Selects pre-divider for PRBS check measurement timer: setting: pre-divider value $0 = 4$ $1 = 8$ $2 = 16$ $3 = 32$ $4 = 64$ $5 = 128$ $6 = 256$ $7 = 512$ $8 = 1024$ $9 = 2048$ | | | | | | | CFG_PRBS_CHECK_<br>MEAS_TIME | 7:0 | R/W | 3 | Selects PRBS check measurement interval for timed measurements. See Section 4.4.1 for more details. | | | | | | | RSVD | 15:9 | R/W | 0 | Reserved - do not modify. | | | | | | | CTRL_PRBS_CHECK_<br>TIMED_CONT_B | 8 | R/W | 0 | Selects between timed and continuous PRBS check mode. 0 = Selects continuous PRBS check mode. 1 = Selects timed PRBS check mode. | | | | | 51 | PRBS_CHK_ | RSVD | 7:1 | R/W | 0 | Reserved - do not modify. | | | | | | 51 PRBS_CHK_<br>CTRL | CTRL_PRBS_CHECK_<br>START | 0 | R/W | 0 | Set to 1 by host to start a timed operation. Set to 0 by host after completion or abort of the operation (by the device due to loss of lock) to tell the device that PRBS result has been read by the host. See Section 4.4 for more details on PRBS checker function. | | | | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------|---------------------------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:10 | R/W | 0 | Reserved - do not modify. | | | | CTRL_PRBS_GEN_<br>ENABLE | 9 | R/W | 0 | Selects whether the PRBS generator is enabled or not 0 = PRBS Generator disabled 1 = PRBS Generator enabled Note: enabling the PRBS generator does not automatically override other device modes such as auto sleep, auto output mute, auto output disable, etc. These continue to function normally. The user/host may need to adjust those settings to ensure the part will output the PRBS signal. | | 52 | PRBS_GEN_<br>CTRL | CTRL_PRBS_GEN_<br>SIGNAL_SELECT | 8 | R/W | 1 | Select output signal from PRBS generator as either PRBS7 or divided clock (divided version of the PRBS generator clock source): 0 = clock divider (using ratio set by CTRL_PRBS_GEN_CLK_DIVIDER) 1 = PRBS7 | | | | CTRL_PRBS_GEN_<br>CLK_SRC | 7:6 | R/W | 0 | Selects clock source for PRBS generator: 0 = VCO (free running) 1 = Reserved 2 = Reserved 3 = Data reference PLL (CDR recovered clock) | | | | CTRL_PRBS_GEN_<br>CLK_DIVIDER | 5:4 | R/W | 0 | Selects clock divider ratio for when host selects divided clock to output on PRBS generator (CTRL_PRBS_GEN_SIGNAL_SELECT = 0): 0 = divide by 2 1 = divide by 4 2 = divide by 8 3 = divide by 16 | | | | CTRL_PRBS_GEN_<br>INVERT | 3 | R/W | 0 | Controls optional inversion of the generated PRBS pattern: 0 = true sense 1 = inverted | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|-----------------------------|--------------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 52<br>(Continued) | PRBS_GEN_<br>CTRL<br>(Continued) | CTRL_PRBS_GEN_<br>DATA_RATE | 2:0 | R/W | 6 | Select PRBS7 data rate when PRBS clock source not recovered clock (CTRL_PRBS_GEN_CLK_SRC ≠ 3) 0 = Reserved - do not use. 1 = MADI 2 = SD 3 = HD 4 = 3G 5 = Reserved - do not use. 6 = Reserved - do not use. 7 = Reserved - do not use. If CTRL_PRBS_GEN_CLK_SRC = 3, then CTRL_PRBS_GEN_DATA_RATE setting has no effect and the CDR rate is used (based on automatic rate detection or manual rate selection). Additionally, if the device is locked to an input signal, only the same rate can be selected for the PRBS generator. | | 53 | RSVD | RSVD | 15:0 | R/W | 0 | Reserved - do not modify. | | 54 | EYE_MON_<br>INT_CFG_0 | CFG_EYE_MON_<br>TIMEOUT_MS | 15:0 | R/W | 0 | CFG_EYE_MON_TIMEOUT[31:16] Most significant 16 bits of the measurement time. This is the time spent measuring bit errors at each point in the eye scan, i.e. the time to measure one point in the eye. Units are in microseconds. The Eye Scanner scans each point twice and there is some overhead, so the actual measurement time is twice the number entered. | | 55 | EYE_MON_<br>INT_CFG_1 | CFG_EYE_MON_<br>TIMEOUT_LS | 15:0 | R/W | 64 | CFG_EYE_MONT_TIMEOUT[15:0] Least significant 16 bits of the measurement time. See CFG_EYE_MON_TIMEOUT_MS | | 56 | EYE_MON_<br>INT_CFG_2 | CFG_EYE_BER_<br>THRESHOLD | 15:0 | R/W | 64 | Threshold of bit error counts to define good vs bad points in eye for shape scan. See Section 4.5 for further details. | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------|---------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 57 | EYE_MON_ | CFG_EYE_DEFAULT_<br>VERT_OFFSET | 15:8 | R/W | 80 | The vertical offset slice that will be used for eye shape queries. Offset values: 0 to $255_{\rm d}$ . 0 represents the most negative slice since $128_{\rm d}$ is the 0V slice level and $255_{\rm d}$ is the most positive slice level. Default is $128_{\rm d}$ | | 37 | INT_CFG_3 | RSVD | 7:3 | R/W | 0 | Reserved - do not modify. | | | | CFG_EYE_INIT_RESET | 2 | R/W | 0 | Eye monitor initialization bit. Set HIGH during Device Power-up Sequence. See Section 4.9.12 for details. | | | | RSVD | 1:0 | R/W | 2 | Reserved - do not modify. | | 58 | RSVD | RSVD | 15:0 | R/W | D982 | Reserved - do not modify | | 59 | RSVD | RSVD | 15:0 | R/W | 100 | Reserved - do not modify | | | | RSVD | 15 | R/W | 0 | Reserved - do not modify. | | | | CTRL_EYE_PHASE_<br>START | 14:8 | R/W | 0 | Starting phase offset.<br>Valid range is 0 to 127 <sub>d</sub> .<br>Reset value must be used for shape<br>scan. | | 5A | EYE_MON_<br>SCAN_CTRL_0 | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | | | CTRL_EYE_PHASE_<br>STOP | 6:0 | R/W | 7F | Phase offset limit. Valid range is 0 to 127 <sub>d</sub> . CTRL_EYE_PHASE_STOP must be greater or equal to CTRL_EYE_PHASE_START. Reset value must be used for shape scan. | | | | RSVD | 15 | R/W | 0 | Reserved - do not modify. | | 5B | 5B EYE_MON_<br>SCAN_CTRL_1 | CTRL_EYE_PHASE_<br>STEP | 14:8 | R/W | 1 | Unsigned value for phase step size. Valid values are 1,2, and 4. Reset value must be used for shape scan. Behaviour is undefined for other values. In order to use a step size of 2 or 4, CTRL_EYE_PHASE_START and CTRL_EYE_PHASE_STOP must be set to their default values. | | | | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | | | CTRL_EYE_VERT_<br>OFFSET_START | 6:0 | R/W | 0 | Starting voltage offset.<br>Valid range is 0 to 255 <sub>d</sub> . | **Table 5-3: Control Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------------|-------------------------------|--------------|---------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | CTRL_EYE_VERT_<br>OFFSET_STOP | 15:8 | R/W | FF | Voltage offset limit. Valid range is 0 to 255 <sub>d</sub> . CTRL_EYE_VERT_OFFSET_STOP must be greater or equal to CTRL_EYE_VERT_OFFSET_START. Reset value must be used for shape scan. | | | EYE_MON_ | RSVD | 7 | R/W | 0 | Reserved - do not modify. | | 5C | SCAN_CTRL_2 | CTRL_EYE_VERT_<br>OFFSET_STEP | 6:0 | R/W | 1 | Unsigned value for voltage offset step size. Valid values are 1,2, and 4. Behaviour is undefined for other values. In order to use a step size of 2 or 4, CTRL_EYE_VERT_ OFFSET_START and CTRL_EYE_VERT_ OFFSET_STOP must be set to their default values. | | | | RSVD | 15:9 | R/W | 0 | Reserved - do not modify. | | | | CTRL_EYE_SHAPE_<br>SCAN_B | 8 | R/W | 0 | Selects whether the eye monitor should perform an eye scan or eye shape capture: 0 = Selects eye scan (new or continued). 1 = Selects eye shape capture. | | | | RSVD | 7:2 | R/W | 0 | Reserved - do not modify. | | 5D | EYE_MON_<br>SCAN_CTRL_3 | CTRL_EYE_MON_<br>POWER_CTRL | 1 | R/W | 0 | Power control for the eye monitor: 0 = Power down the eye monitor 1 = Power up the eye monitor Host is permitted to change this any time between eye scans (but not between partial eye scans). This must be set to 1 to run an eye scan. Behaviour is undefined if host sets CTRL_EYE_MON_START = 1 without setting this bit to 1. | | | | CTRL_EYE_MON_START | 0 | R/W | 0 | Part of a four way handshake with STAT_EYE_MON_STATUS: 0 = Set by host to tell the device to clear the status bit. 1 = Set by host only in order to begin/continue an eye scan or start an eye shape capture. See Section 4.5 for more details on implementing the four way hand shake for this operation. | | 5E to 5F | RSVD | RSVD | 15:0 | _ | _ | Reserved. | | | | F | actory S | ettings | | | | 60 to 7E | RSVD | RSVD | 15:0 | _ | _ | Reserved. | **Table 5-4: Status Register Descriptions** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|---------------------|-------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 80 | RSVD | RSVD | 15:0 | RO | _ | Reserved. | | 81 | VERSION_0 | STAT_CONFIG_VER0 | 15:0 | RO | _ | This register contains the first part of the device configuration version. Please contact your local technical sales representative for more details. | | 82 | VERSION_1 | STAT_CONFIG_VER1 | 15:0 | RO | _ | This register contains the second part of the device configuration version. Please contact your local technical sales representative for more details. | | 83 | VERSION_2 | STAT_HW_VERSION | 15:0 | RO | _ | This register contains the devices identification, including revision. Please contact your local technical sales representative for more details. | | | | STAT_CNT_PRI_CD_<br>CHANGES | 15:8 | RO | _ | Count of primary carrier detection status changes (ignoring CLI squelch). The count saturates at 255 <sub>d</sub> (0xFF). See Section 4.9.11 for procedure to clear the counts. | | 84 | STICKY_<br>COUNTS_0 | STAT_CNT_SEC_CD_<br>CHANGES | 7:0 | RO | _ | Count of secondary carrier detection status changes (based on STAT_CLI_SQUELCH if CFG_SEC_CD_INCL_CLI_SQUELCH = 1; otherwise this parameter is based on STAT_PRI_CD). The count saturates at 255 <sub>d</sub> (0xFF). See Section 4.9.11 for procedure to clear the counts. | | or. | or STICKY | STAT_CNT_RATE_<br>CHANGES | 15:8 | RO | _ | Count of rate changes. The count saturates at 255 <sub>d</sub> (0xFF). See Section 4.9.11 for procedure to clear the counts. | | 85 | COUNTS_1 | STAT_CNT_PLL_<br>LOCK_CHANGES | 7:0 | RO | _ | Count of PLL lock status changes. The count saturates at 255 <sub>d</sub> (0xFF). See Section 4.9.11 for procedure to clear the counts. | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------|--------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15 | RO | _ | Reserved | | | | STAT_CLEAR_COUNTS_ | 14:13 | RO | _ | Clear counts status: 0 = Idle 1 = Reserved 2 = indicates device has cleared the sticky counts 3 = Reserved. | | | | STATUS | | | | Part of a four way handshake with CTRL_CLEAR_COUNTS. | | | | | | | | See Section 4.9.11 for more details on implementing the four way handshake for this operation. | | | | | | | | PLL lock status: | | | | STAT_LOCK | 12 | RO | _ | 0 = PLL is unlocked<br>1 = PLL is locked | | | | | 11 | | | Sleep status: | | | | STAT_SLEEP | | RO | _ | 0 = Device is not in sleep<br>1 = Device is currently in sleep | | 86 | CURRENT_<br>STATUS_0 | RSVD | 10 | RO | _ | Reserved | | | 317103_0 | RSVD | 9 | RO | _ | Reserved | | | | STAT_CLI_SQUELCH | 8 | RO | _ | Cable Equalizer Squelch status. 0 = CLI squelch is de-asserted 1 = CLI squelch is asserted | | | | STAT_OUTPUT1_MODE | 7:4 | RO | _ | Trace driver output1 (DDO1) output status: 0 = Mission Trace Driver <= SD rate 1 = Mission Trace Driver HD rate 2 = Mission Trace Driver 3G rate 3 = Reserved 4 = Mission Trace Driver Bypass 5 = Reserved 6 = Muted 7 = Disabled Note: The device will only indicate 1 - 4 if the per rate settings are enabled, otherwise, it will always indicate 0 if it is locked to a valid signal and the output is not muted or disabled. See Section 4.7.3 for more details on per rate settings. | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------------------------|---------------------------------|--------------|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 86<br>(Continued) | CURRENT_<br>STATUS_0<br>(Continued) | STAT_OUTPUTO_MODE | 3:0 | RO | _ | Trace driver output0 (DDO0) output status: 0 = Mission Trace Driver <= SD rate 1 = Mission Trace Driver HD rate 2 = Mission Trace Driver 3G rate 3 = Reserved 4 = Mission Trace Driver Bypass 5 = Reserved 6 = Muted 7 = Disabled Note: The device will only indicate 1 - 4 if the per rate settings are enabled, otherwise, it will always indicate 0 if it is | | | | | | | | locked to a valid signal and the output is<br>not muted or disabled. See Section 4.7.3<br>for more details on per rate settings. | | | | STAT_OUTPUT1_<br>DISABLE | 15 | RO | _ | Trace driver output1 (DDO1) disable status: 0 = DDO1 is not disabled 1 = DDO1 is disabled | | | | STAT_OUTPUTO_<br>DISABLE | 14 | RO | _ | Trace driver output0 (DDO0) disable status: 0 = DDO0 is not disabled 1 = DDO0 is disabled | | | | STAT_OUTPUT1_<br>MUTE | 13 | RO | _ | Trace driver output1 (DDO1) mute status: 0 = DDO1 is not muted 1 = DDO1 is muted | | 87 | CURRENT_<br>STATUS_1 | STAT_OUTPUTO_MUTE | 12 | RO | _ | Trace driver output0 (DDO0) mute status: 0 = DDO0 is not muted 1 = DDO0 is muted | | | | STAT_OUTPUT1_<br>RETIMER_BYPASS | 11 | RO | _ | Trace driver output1 (DDO1) re-timer status: 0 = Retimer path to DDO1 is not bypassed 1 = Retimer path to DDO1 is bypassed | | | | STAT_OUTPUTO_<br>RETIMER_BYPASS | 10 | RO | _ | Trace driver output 0 (DDO0) re-timer status: 0 = Retimer path to DDO0 is not bypassed 1 = Retimer path to DDO0 is bypassed | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-------------------------------------|-------------------------------|--------------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CURRENT_<br>STATUS_1<br>(Continued) | STAT_SEC_CD | 9 | RO | _ | Secondary carrier detection status (based on STAT_CLI_SQUELCH if CFG_SEC_CD_INCL_CLI_SQUELCH=1; otherwise this parameter is based on STAT_PRI_CD). 0 = Secondary carrier is not detected 1 = Secondary carrier is detected | | 87<br>(Continued) | | STAT_PRI_CD | 8 | RO | _ | Primary carrier detection status (ignoring CLI squelch). 0 = Primary carrier is not detected 1 = Primary carrier is detected | | | | STAT_CEQ_BYPASS | 7 | RO | _ | CEQ (Cable Equalizer) bypass status. 0 = CEQ is not bypassed 1 = CEQ is bypassed | | | | RSVD | 6:5 | RO | _ | Reserved - do not modify. | | | | RSVD | 4:3 | RO | _ | Reserved | | | | STAT_DETECTED_RATE | 2:0 | RO | _ | Rate at which the CDR is locked. 0 = Unlocked 1 = MADI (125Mb/s) 2 = SD (270Mb/s) 3 = HD (1.485Gb/s) 4 = 3G (2.97Gb/s) 5 = Reserved 6 = Reserved 7 = Reserved | | | | RSVD | 15:8 | RO | _ | Reserved | | 88 | EQ_GAIN_IND | STAT_CABLE_LEN_<br>INDICATION | 7:0 | RO | _ | SDI cable length indication. Range = 0 to 64 <sub>d</sub> (64 <sub>d</sub> is max cable reach determined for specific rate, cable type, and launch swing compensation). 0xFF = Unknown cable length | | 89 | PRBS_<br>CHK_ERR_CNT | STAT_PRBS_CHK_<br>ERR_CNT | 15:0 | RO | _ | PRBS checker error count. Cleared to 0 at the start of a measurement. Updated by the device on completion of a measurement. Value is undefined in case of abort due to loss of CDR lock (STAT_PRBS_CHECK_LAST_ABORT = 1). | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|----------------------------------|--------------------------------|--------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:10 | RO | _ | Reserved | | | | STAT_PRBS_CHECK_<br>NODATA | 9 | RO | _ | PRBS no data status: 0 = Normal 1 = No data transitions were seen during the previous PRBS check. This bit is set to 1 to indicate that the input data was all 0's during a PRBS check. When that happens, the error count will be zero when in fact there was no valid PRBS pattern. This bit is updated by the device on completion of a measurement. It retains its value until the next PRBS check operation is requested. Value is undefined in case of abort (STAT_PRBS_CHECK_LAST_ABORT = 1). Value does not increment during a measurement until it completes. | | 8A | PRBS_<br>CHK_STATUS | STAT_PRBS_CHECK_<br>LAST_ABORT | 8 | RO | _ | PRBS abort status. 0 = Normal. 1 = PRBS check was aborted due to loss of lock or sleep. This bit retains its value until the next PRBS operation is requested. | | | | RSVD | 7:2 | RO | _ | Reserved | | | | STAT_PRBS_CHECK_<br>STATUS | 1:0 | RO | _ | Status for PRBS checker: 0 = PRBS check idle; ready for new operation. 1 = PRBS check timed or continuous operation in progress. 2 = PRBS check timed operation completed (success) 3 = PRBS check timed or continuous operation aborted (error). Part of a four way handshake with CTRL_PRBS_CHECK_START (Section 4.4). Abort will be reported if loss of lock or sleep occurred during a PRBS check operation or those conditions existed when the operation was requested by the host. | | 8B | EYE_MON_<br>SCAN_<br>SIZE_OUTPUT | STAT_EYE_IMAGE_SIZE | 15:0 | RO | _ | The size in bytes of the last partial scan segment. | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|-----------------------------------|--------------------------------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8C | EYE_MON_<br>SHAPE_<br>OUTPUT_0 | STAT_EYE_SHAPE_<br>LEFT_EDGE_OFFSET | 15:8 | RO | _ | Left Edge Voltage Offset returned from<br>shape scan.<br>Offset values 0 to 255 <sub>d</sub> , 0 represents<br>most negative voltage, 127 <sub>d</sub> is 0V 255 <sub>d</sub><br>is most positive voltage. | | | 333. <u>-</u> 3 | STAT_EYE_SHAPE_<br>LEFT_EDGE_PHASE | 7:0 | RO | _ | Left Edge Phase returned from shape<br>scan.<br>Phase values 0 to 127 <sub>d</sub> . | | 8D | EYE_MON_<br>SHAPE_<br>OUTPUT_1 | STAT_EYE_SHAPE_<br>POS_EDGE_OFFSET | 15:8 | RO | _ | Positive (top) Edge Voltage Offset returned from shape scan. Offset values 0 to 255 <sub>d</sub> , 0 represents most negative voltage, 127 <sub>d</sub> is 0V 255 <sub>d</sub> is most positive voltage. | | ` | | STAT_EYE_SHAPE_<br>POS_EDGE_PHASE | 7:0 | RO | _ | Positive (top) Edge Phase returned from shape scan.<br>Phase values 0 to 127 <sub>d</sub> . | | 8E | EYE_MON_<br>8E SHAPE_<br>OUTPUT_2 | STAT_EYE_SHAPE_<br>RIGHT_EDGE_OFFSET | 15:8 | RO | _ | Right Edge Voltage Offset returned from<br>shape scan.<br>Offset values 0 to 255 <sub>d</sub> , 0 represents<br>most negative voltage, 127 <sub>d</sub> is 0V 255 <sub>d</sub><br>is most positive voltage. | | 0. | | STAT_EYE_SHAPE_<br>RIGHT_EDGE_PHASE | 7:0 | RO | - | Right Edge Phase returned from shape scan. Phase values 0 to 127 <sub>d</sub> . | | 8F S | EYE_MON_<br>SHAPE_<br>OUTPUT_3 | STAT_EYE_SHAPE_<br>NEG_EDGE_OFFSET | 15:8 | RO | _ | Negative (bottom) Edge Voltage Offset<br>returned from shape scan.<br>Offset values 0 to 255 <sub>d</sub> , 0 represents<br>most negative voltage, 127 <sub>d</sub> is 0V 255 <sub>d</sub><br>is most positive voltage. | | | <u>.</u> | STAT_EYE_SHAPE_<br>NEG_EDGE_PHASE | 7:0 | RO | _ | Negative (bottom) Edge Phase returned<br>from shape scan.<br>Phase values 0 to 127 <sub>d</sub> . | **Table 5-4: Status Register Descriptions (Continued)** | Address <sub>h</sub> | Register<br>Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value <sub>h</sub> | Description | |----------------------|--------------------|-----------------------------------|--------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:9 | RO | _ | Reserved | | | | | | | | Full scan status:<br>0 = Full scan complete.<br>1 = Partial scan complete. | | | | STAT_EYE_SCAN_<br>PARTIAL_OR_FULL | 8 | RO | _ | On completion of an eye monitor eye scan (CRTL_EYE_SHAPE_SCAN_B = 0), indicates whether the eye monitor completed the full scan or a partial scan. Undefined for eye shape scan (CTRL_EYE_SHAPE_SCAN_B = 1). | | | | RSVD | 7:2 | RO | _ | Reserved | | 90 | EYE_MON_<br>STATUS | STAT_EYE_MON_<br>STATUS | 1:0 | RO | _ | Eye monitor status: 0 = Eye monitor idle; ready for new operation 1 = Eye monitor operation in progress 2 = Eye monitor operation completed (success) 3 = Eye monitor operation aborted (error). Part of a four way handshake with CTRL_EYE_MON_START, see Section 4.5 for procedure. Abort will be reported by device if loss of lock or sleep occurred during an eye monitor operation or those conditions existed when the operation was requested by the host. | | 91 - BF | RSVD | RSVD | 15:0 | _ | _ | Reserved | # 6. Application Information ### **6.1 Typical Application Circuit** Figure 6-1: Typical Application Circuit **Note 1:** 4.7 $\mu$ F AC-coupling capacitors are required on DD00/ $\overline{DD00}$ and DD01/RCO, $\overline{DD01}/\overline{RCO}$ when the downstream IC has an input common mode range that is incompatible with the output common mode range of the GS3241. **Note 2:** Although $1\mu F$ AC-coupling capacitors may be adequate at the input of SDI for most applications, it is recommended to use $4.7\mu F$ capacitors for increased margin to pathological signals. **Note 3:** It is recommended that separate filtered supplies are used for the following two groups: (VCC\_SDI, VCC\_CORE), (VCCO1P8\_0, VCCO1P8\_1, VDD, VCCO\_0\*, VCCO\_1\*). \*Assuming VCCO\_0 and VCCO\_1 supplies are chosen as 1.8V. Multiple devices can share the same filtered supply plane. # 7. Package & Ordering Information ### 7.1 Package Dimensions | DIMENSIONS | | | | | | | |------------|----------------|--------|------|--|--|--| | DIM | MILLIMETERS | | | | | | | DIIVI | MIN | NOM | MAX | | | | | Α | 0.80 | 0.90 | 1.00 | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | | A2 | | (0.02) | | | | | | b | 0.15 | 0.20 | 0.25 | | | | | D | 5.95 | 6.00 | 6.05 | | | | | D1 | 3.45 | 3.60 | 3.70 | | | | | Е | 3.95 | 4.00 | 4.05 | | | | | E1 | 1.43 | 1.58 | 1.68 | | | | | е | 0.40 BSC | | | | | | | L | 0.30 0.40 0.50 | | | | | | | N | 40 | | | | | | | aaa | 0.08 | | | | | | | bbb | 0.10 | | | | | | #### NOTES: - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. - 3. DIMENSION OF LEAD WIDTH APPLIES TO TERMINAL AND IS MEASURED BETWEEN 0.15 to 0.30mm FROM THE TERMINAL TIP. Figure 7-1: Package Dimensions # 7.2 Recommended PCB Footprint Figure 7-2: Recommended PCB Footprint # 7.3 Packaging Data Table 7-1: Packaging Data | Parameter | Value | |----------------------------------------------------------------------|----------------------| | Package Type | 6mm x 4mm 40-pin QFN | | Moisture Sensitivity Level | 3 | | Junction to Air Thermal Resistance, $\theta_{j-a}$ (at zero airflow) | 40.0°C/W | | Junction to Board Thermal Resistance, $\theta_{j\text{-}b}$ | 32.0°C/W | | Junction to Case Thermal Resistance, $\theta_{j-c}$ | 36.0°C/W | | Junction-to-Top Characterization Parameter, Psi, Ψ | <1.0°C/W | | Pb-free and RoHS compliant | Yes | ## 7.4 Marking Diagram Figure 7-3: Marking Diagram #### 7.5 Solder Reflow Profiles Figure 7-4: Maximum Pb-free Solder Reflow Profile ### 7.6 Ordering Information **Table 7-2: Ordering Information** | Part Number Minimum Order<br>Quantity | | Format | |---------------------------------------|------|---------------| | GS3241-INE3 | 490 | Tray | | GS3241-INTE3 | 250 | Tape and Reel | | GS3241-INTE3Z | 2500 | Tape and Reel | #### **IMPORTANT NOTICE** Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. Semtech warrants performance of its products to the specifications applicable at the time of sale, and all sales are made in accordance with Semtech's standard terms and conditions of sale. SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS, OR IN NUCLEAR APPLICATIONS IN WHICH THE FAILURE COULD BE REASONABLY EXPECTED TO RESULT IN PERSONAL INJURY, LOSS OF LIFE OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise. The Semtech name and logo are registered trademarks of the Semtech Corporation. All other trademarks and trade names mentioned may be marks and names of Semtech or their respective companies. Semtech reserves the right to make changes to, or discontinue any products described in this document without further notice. Semtech makes no warranty, representation or guarantee, express or implied, regarding the suitability of its products for any particular purpose. All rights reserved. © Semtech 2018 #### **Contact Information** Semtech Corporation 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com