

### ISL15102A

Single Port, PLC Differential Line Driver

FN8950 Rev.0.00 Dec 8, 2017

The ISL15102A is a single port differential line driver developed for Power Line Communication (PLC) applications. The device is designed to drive heavy line loads while maintaining a high level of linearity required in Orthogonal Frequency Division Multiplexing (OFDM) PLC modern links.

The ISL15102A has a disable control pin (DIS). In Disable mode, the line driver goes into Low Power mode and the outputs maintain a high impedance in the presence of high receive signal amplitude, improving TDM receive signal integrity.

The ISL15102A has built-in thermal protection. When the internal temperature reaches +150°C (typical) the driver shuts down to prevent damage to the device.

An internal input CM buffer maximizes the dynamic range and reduces the number of external components in the application circuit.

The ISL15102A is supplied in a thermally-enhanced small footprint (4mmx5mm) 24 Ld QFN package. The ISL15102A is specified for operation across the -40°C to +85°C ambient temperature range.

### **Applications**

• Power line communication differential driver

#### **Features**

- Single differential driver
- Internal V<sub>CM</sub> without external filter capacitor
- 90MHz signal bandwidth
- 900V/us slew rate
- Single +8V to +28V supply, absolute maximum 30V
- Supports narrowband and broadband DMT PLC
- -86dB THD at 200kHz into  $50\Omega$  line load
- -70dB THD at 3MHz into  $50\Omega$  line load
- Control pin for enable/disable for TDM operation
- · Thermal shutdown

**Table 1. Alternate Solutions** 

| Part #   | Nominal ±V <sub>S</sub><br>(V) | Bandwidth<br>(MHz) | Applications  |
|----------|--------------------------------|--------------------|---------------|
| ISL15100 | ±6, +12                        | 180                | Broadband PLC |
| ISL1571  | ±6, +12                        | 250                | Broadband PLC |
| ISL15110 | ±6, +12                        | 120                | MIMO PLC      |



Figure 1. Typical Application Circuit

ISL15102A 1. Overview

### 1. Overview

### 1.1 Ordering Information

| Part Number<br>( <u>Notes 2, 3</u> ) | Part<br>Marking | Operating Ambient<br>Temp Range<br>(°C) | Tape and Reel<br>(Units) | Package<br>(RoHS Compliant) | Pkg.<br>Dwg. # |
|--------------------------------------|-----------------|-----------------------------------------|--------------------------|-----------------------------|----------------|
| ISL15102AIRZ                         | 15102AIRZ       | -40 to +85                              | -                        | 24 Ld QFN                   | L24.4x5F       |
| ISL15102AIRZ-T13 (Note 1)            | 15102AIRZ       | -40 to +85                              | 2.5k                     | 24 Ld QFN                   | L24.4x5F       |

#### Notes:

- 1. Refer to TB347 for details on reel specifications.
- 2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For more information on MSL, see TB363.

### 1.2 Pin Configurations



ISL15102A (24 Ld QFN)



ISL15102A 1. Overview

# 1.3 Pin Descriptions

| Pin Number                                     | Pin Name    | Function                       | Circuit            |
|------------------------------------------------|-------------|--------------------------------|--------------------|
| 1                                              | VINA+       | Amplifier A noninverting input | Refer to Circuit 1 |
| 2                                              | VINB+       | Amplifier B noninverting input | Refer to Circuit 1 |
| 10, 22                                         | GND         | Ground connection              |                    |
| 3, 4, 5, 6, 7, 8, 9, 12,<br>13, 14, 15, 16, 24 | NC          | No internal connection         |                    |
| 11, 21                                         | VS+         | Positive supply voltage        |                    |
| 17                                             | VOUTB       | Amplifier B output             | Refer to Circuit 2 |
| 18                                             | VINB-       | Amplifier B inverting input    | Refer to Circuit 3 |
| 19                                             | VINA-       | Amplifier A inverting input    | Refer to Circuit 3 |
| 20                                             | VOUTA       | Amplifier A output             | Refer to Circuit 2 |
| 23                                             | DIS         | Disable control pin            |                    |
| -                                              | Thermal Pad | Connects to GND                |                    |



Circuit 1



Circuit 2



ISL15102A 2. Specifications

# 2. Specifications

### 2.1 Absolute Maximum Ratings

 $T_A = +25$ °C

| Parameter                                     | Minimum            | Maximum          | Unit |
|-----------------------------------------------|--------------------|------------------|------|
| V <sub>S</sub> + Voltage to GND               | age to GND -0.3 30 |                  |      |
| Driver V <sub>IN</sub> + Voltage              | GND                | V <sub>S</sub> + | V    |
| DIS Voltage to GND                            | -0.3               | 6                | V    |
| V <sub>CM</sub> Voltage to GND                | GND                | V <sub>S</sub> + |      |
| ESD Rating                                    | Va                 | lue              | Unit |
| Human Body Model (Tested per JS-001-2014)     | 2                  |                  | kV   |
| Charged Device Model (Tested per JS-002-2014) | 750                |                  | kV   |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

### 2.2 Thermal Information

| Thermal Resistance (Typical)   | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |  |
|--------------------------------|------------------------|------------------------|--|
| 24 Ld QFN Package (Notes 4, 5) | 38                     | 4                      |  |

Notes:

<sup>5.</sup> For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

| Parameter                 | Minimum Maximum Un |                     |  |  |
|---------------------------|--------------------|---------------------|--|--|
| Power Dissipation         | see                | Figure 14 on page 9 |  |  |
| Storage Temperature Range | -65 +150 °C        |                     |  |  |
| Pb-Free Reflow Profile    |                    | Refer to TB493      |  |  |

### 2.3 Recommended Operation Conditions

| Parameter            | Minimum | Maximum | Unit |
|----------------------|---------|---------|------|
| Temperature Range    | -40     | +85     | °C   |
| Junction Temperature | -40     | +150    | °C   |

θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u>.

ISL15102A 2. Specifications

## 2.4 Electrical Specifications

Unless otherwise noted, all tests are at the specified temperature  $T_A$  = +25°C,  $V_S$ + = +12V,  $A_V$  = 10V/V,  $R_F$  = 4.22k $\Omega$ ,  $R_L$  = 50 $\Omega$  differential, DIS = 0V.

| Parameter                                               |                | Symbol                           | Test Conditions                                                            | Min<br>(Note 6) | Typ<br>(Note 7) | Max<br>(Note 6) | Unit             |
|---------------------------------------------------------|----------------|----------------------------------|----------------------------------------------------------------------------|-----------------|-----------------|-----------------|------------------|
| AC Performance                                          |                |                                  |                                                                            |                 |                 |                 |                  |
| -3dB Small Signal Bandwidth                             |                | BW                               | V <sub>O</sub> < 2V <sub>P-P-DIFF</sub>                                    |                 | 90              |                 | MHz              |
| -3dB Large Signal Bandwidth                             |                |                                  | V <sub>O</sub> = 10V <sub>P-P-DIFF</sub>                                   |                 | 60              |                 | MHz              |
| 20% to 80%                                              |                | SR                               | $V_O = 10V_{P-P-DIFF}$                                                     |                 | 900             |                 | V/µs             |
| 200kHz Harmonic Distortion                              | 2nd Harmonic   |                                  | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -88             |                 | dBc              |
|                                                         | 3rd Harmonic   | -                                | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -92             |                 | dBc              |
|                                                         | THD            |                                  | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -86             |                 | dBc              |
| 3MHz Harmonic Distortion                                | 2nd Harmonic   |                                  | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -83             |                 | dBc              |
|                                                         | 3rd Harmonic   |                                  | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -70             |                 | dBc              |
|                                                         | THD            |                                  | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -70             |                 | dBc              |
| 6MHz Harmonic Distortion                                | 2nd Harmonic   |                                  | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -76             |                 | dBc              |
|                                                         | 3rd Harmonic   |                                  | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -66             |                 | dBc              |
|                                                         | THD            | =                                | V <sub>OUT</sub> = 2V <sub>P-P-DIFF</sub>                                  |                 | -65             |                 | dBc              |
| Non-Inverting Input Voltage No the Two Inputs           | ise at each of | e <sub>N</sub>                   | f = 1MHz                                                                   |                 | 8.5             |                 | nV/√Hz           |
| Non-Inverting Input Current No the Two Inputs           | ise at each of | +i <sub>N</sub>                  | f = 1MHz                                                                   |                 | 1.5             |                 | pA/√Hz           |
| Inverting Input Current Noise at each of the Two Inputs |                | -i <sub>N</sub>                  | f = 1MHz                                                                   |                 | 38              |                 | pA/√Hz           |
| Common-Mode Output Noise                                |                | e <sub>N-CM</sub>                | f = 1MHz                                                                   |                 | 128             |                 | nV/√Hz           |
| Power Control Features                                  |                |                                  |                                                                            | I               |                 | ı               |                  |
| Logic High Voltage                                      |                | V <sub>IH</sub>                  | DIS input                                                                  | 2.0             |                 |                 | V                |
| Logic Low Voltage                                       |                | V <sub>IL</sub>                  | DIS input                                                                  |                 |                 | 0.8             | V                |
| Logic High Current for DIS                              |                | lін                              | DIS = 3.3V                                                                 |                 | 0.3             |                 | μΑ               |
| Logic Low Current for DIS                               |                | I <sub>IL</sub>                  | DIS = 0V                                                                   |                 | -0.4            |                 | μA               |
| Supply Characteristics                                  |                |                                  |                                                                            | I               |                 | ı               |                  |
| Maximum Operating Supply Vo                             | oltage         |                                  |                                                                            |                 | 28              |                 | V                |
| Minimum Operating Supply Vo                             | Itage          |                                  |                                                                            |                 | 8               |                 | V                |
| GND Pin Current                                         |                | I <sub>GND</sub>                 | All outputs at 0V, DIS = 3.3V                                              |                 | 0.4             |                 | mA               |
| Positive Supply Current                                 |                | I <sub>S</sub> +<br>(full power) | All outputs at $V_S+/2$ , DIS = 0V, $V_{O-Diff} = 0V$                      |                 | 21              |                 | mA               |
| Positive Supply Current                                 |                | I <sub>S</sub> +<br>(power-down) | All outputs at V <sub>S</sub> +/2,<br>DIS = 3.3V, V <sub>O-Diff</sub> = 0V |                 | 0.4             |                 | mA               |
| Output Characteristics                                  |                | 1                                | ı                                                                          | ı               | 1               | 1               | 1                |
| Unloaded Output Differential Swing                      |                | V <sub>OUT</sub>                 | R <sub>L-DIFF</sub> = no load                                              |                 | 20              |                 | V <sub>P-P</sub> |
| Input Characteristics                                   |                | 1                                | ı                                                                          | ı               | 1               | 1               | 1                |
| Input Offset Voltage - Differenti                       | al Mode        | V <sub>IOS-DM</sub>              | (VINA+ - VINB+)                                                            | -17             | -0.3            | 17              | mV               |
| Input Offset Voltage - Common                           | ı-Mode         | V <sub>IOS-CM</sub>              | Delta to V <sub>S</sub> +/2                                                | -17             | 4               | 17              | mV               |
| Input V <sub>OS</sub> Drift                             |                | V <sub>OS, DRIFT</sub>           | -25°C to +125°C T <sub>.1</sub>                                            |                 | ±2              |                 | μV/°C            |

ISL15102A 2. Specifications

Unless otherwise noted, all tests are at the specified temperature  $T_A$  = +25°C,  $V_S$ + = +12V,  $A_V$  = 10V/V,  $R_F$  = 4.22k $\Omega$ ,  $R_L$  = 50 $\Omega$  differential, DIS = 0V. **(Continued)** 

| Parameter                                                          | Symbol                 | Test Conditions                       | Min<br>(Note 6) | Typ<br>(Note 7) | Max<br>(Note 6) | Unit  |
|--------------------------------------------------------------------|------------------------|---------------------------------------|-----------------|-----------------|-----------------|-------|
| Non-Inverting Input Bias Current - Differential Mode               | +I <sub>BDM</sub>      | (+I <sub>BA</sub> - +I <sub>BB)</sub> | -3              | 0.2             | 3               | μA    |
| Inverting Input Bias Current - Differential Mode                   | -I <sub>BDM</sub>      | (-I <sub>BA</sub> I <sub>BB)</sub>    | -20             | -0.6            | 20              | μΑ    |
| Non-Inverting I <sub>B</sub> + Drift                               | I <sub>B+, DRIFT</sub> | -25°C to +85°C T <sub>J</sub>         |                 | ±6              |                 | nA/°C |
| Inverting I <sub>B</sub> - Drift                                   | I <sub>B-, DRIFT</sub> | -25°C to +85°C T <sub>J</sub>         |                 | ±6              |                 | nA/°C |
| Power Supply Rejections to Differential Output (Input Referred)    | PSRR                   | V <sub>S</sub> + = +8V to +28V        |                 | 68              |                 | dB    |
| Power Supply Rejections to Common-Mode<br>Output (Output Referred) |                        | V <sub>S</sub> + = +8V to +28V        |                 | 22              |                 | dB    |
| Differential Input Resistance                                      | Z <sub>IN</sub>        |                                       |                 | 6               |                 | kΩ    |
| Thermal Protection                                                 | Thermal Protection     |                                       |                 |                 |                 |       |
| Thermal Shutdown                                                   |                        |                                       | 125             | 160             |                 | °C    |

#### Notes:

- 6. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design.
- 7. Typical values are for information purposes only.

## 3. Typical Performance Curves

 $V_S$ + = +12V,  $R_F$  = 4.22k $\Omega$ ,  $A_V$  = 10V/V differential,  $R_L$  = 50 $\Omega$  differential,  $T_A$  = +25°C, DIS = 0V, unless otherwise noted.



Figure 2. Small Signal Frequency Response vs Gain



Figure 3. Large Signal Frequency Response



Figure 4. 1MHz Harmonic Distortion vs Output Swing



Figure 5. 4MHz Harmonic Distortion vs Output Swing



Figure 6. 1MHz Harmonic Distortion vs Load



Figure 7. 4MHz Harmonic Distortion vs Load

 $V_S$ + = +12V,  $R_F$  = 4.22k $\Omega$ ,  $A_V$  = 10V/V differential,  $R_L$  = 50 $\Omega$  differential,  $T_A$  = +25°C, DIS = 0V, unless otherwise noted. (Continued)



30 A = 1025  $V_L = 2V_{P-P}$ 20 15 Gain (dB) CL = 0pF 10 CL = 10pF5 CL = 22pF CL = 33pF 0 CL = 47pF -5 10M 100M 300M 1M Frequency (Hz)

Figure 8. Small Signal Frequency Response vs R<sub>F</sub>

Figure 9. Small Signal Frequency Response vs C<sub>LOAD</sub>



Figure 10. Small Signal Frequency Response vs R<sub>S</sub> and C<sub>LOAD</sub>



Figure 11. Harmonic Distortion vs Frequency



Figure 12. Common-Mode Small Signal Frequency Response vs C<sub>LOAD</sub>



Figure 13. Small Signal Frequency Response vs Supply Voltage

 $V_S + = +12V, R_F = 4.22k\Omega, A_V = 10V/V \ differential, R_L = 50\Omega \ differential, T_A = +25^{\circ}C, DIS = 0V, unless \ otherwise \ noted. \ \textbf{(Continued)}$ 



Figure 14. Package Power Dissipation vs Ambient Temperature

ISL15102A 4. Test Circuit

## 4. Test Circuit



Figure 15. Frequency Response Characterization Circuit

## 5. Applications Information

### 5.1 Applying Wideband Current Feedback Op Amps as Differential Drivers

A Current Feedback Amplifier (CFA) such as the ISL15102A, is particularly suited to the requirements of high output power, high bandwidth, and differential drivers. This topology offers a high slew rate on low quiescent power and the ability to hold AC characteristics relatively constant over a wide range of gains. The AC characteristics are principally set by the feedback resistor  $(R_F)$  value in simple differential gain circuits as shown in Figure 16.



**Figure 16. Passive Termination Circuit** 

In this differential gain of 10V/V circuit, the 4.22k feedback resistors ( $R_F$ ) set the bandwidth, while the 931 gain resistor ( $R_G$ ) controls the gain. The  $V_0/V_1$  gain for this circuit is set by (<u>EQ. 1</u>):

(EQ. 1) 
$$\frac{V_o}{V_i} = 1 + \left(2 \cdot \frac{R_F}{R_G}\right) = 1 + \left(2 \cdot \frac{4.22 k\Omega}{931\Omega}\right) = 10.06$$

The effect of increasing or decreasing the feedback resistor value is shown in Figure 8. Increasing  $R_F$  will tend to roll off the response, while decreasing it will peak the frequency response up, extending the bandwidth.  $R_G$  was adjusted in each of these plots to hold a constant gain of 10 (or 20dB). This shows the flexibility offered by the CFA topology - the frequency response can be controlled with the value of the feedback resistor,  $R_F$ , with resistor  $R_G$  setting the desired gain.

The ISL15102A provides two very power efficient, high output current CFAs. These are intended to be connected as one differential driver. The "Pin Configurations" on page 2 show that Channels A and B are intended to operate as a pair. Power-down control is provided through control pin DIS, which sets the power for Channels A and B together.

Very low output distortion at low power can be provided by the differential configuration. The high slew rate intrinsic to the CFA topology also contributes to the exceptional performance shown in <u>Figure 11 on page 8</u>. This swept frequency distortion plot shows low distortion at 200kHz holding to very low levels up through 10MHz.

### 5.2 Input Biasing and Input Impedance

The ISL15102A has internal resistors at the noninverting inputs for mid-rail biasing, so only external AC coupling capacitors are required for input biasing, shown in <u>Figure 1 on page 1</u>. With two 100nF coupling capacitors and an input differential impedance of  $6k\Omega$  typical, the first order high-pass cut-off frequency is 530Hz.



#### 5.3 Power Control Function

DIS controls the quiescent current for the port constructed from Amplifiers A and B. Taking DIS high (>2V), will put the device in Power-Down mode, reducing the supply current to typical 0.4mA. Taking DIS low (<0.8V), will place the drive in Full Power mode, consuming typically 22mA supply current. Table 2 summarizes the operation modes for ISL15102A.

Table 2. Power Modes of the ISL15102A

| DIS | Operation                 |  |
|-----|---------------------------|--|
| 0   | I <sub>S</sub> Full Power |  |
| 1   | Power-Down                |  |

#### 6. Performance Considerations

### 6.1 Driving Capacitive Loads

All closed-loop op amps are susceptible to reduced phase margin when driving capacitive loads. This shows up as peaking in the frequency response that can, in extreme situations, lead to oscillations. The ISL15102A is designed to operate successfully with small capacitive loads such as layout parasitics. As the parasitic capacitance increases, it is best to consider a small resistor in series with each output to isolate the phase margin effects of the capacitor. Figure 9 on page 8 shows the effect of capacitive load on the differential gain-of-10 circuit. With 22pF on each output, we see about 3dB peaking. This will increase quickly at higher C<sub>LOADS</sub>. If this degree of peaking is unacceptable, a small series resistor can be used to improve the flatness as shown in Figure 10 on page 8.

### 6.2 Board Design Recommendations

The feedback resistors need to be placed as close as possible to the output and inverting input pins to minimize parasitic capacitance in the feedback loop. Keep the gain resistor also very close to the inverting inputs for its port and minimize parasitic capacitances to ground or power planes as well.

Close placement of the supply decoupling capacitors will minimize parasitic inductance in the supply path. High frequency load currents are typically pulled through these capacitors, so close placement of  $0.01\mu F$  capacitors on each of the supply pins will improve dynamic performance. Higher valued capacitors,  $6.8\mu F$  typically, can be placed further from the package as they are providing more of the low frequency decoupling.

The thermal pad for the ISL15102A should be connected to ground. It is recommended to fill the PCB metal beneath the thermal pad with a 3x3 array of vias to spread heat away from the package. The larger the PCB metal area, the lower the junction temperature will be.

While the ISL15102A is relatively robust in driving parasitic capacitive loads, it is always preferred to place any series output resistors as close as possible to the output pins. The trace capacitance on the other side of that resistor will have a much smaller effect on loop phase margin.

Protection devices that are intended to steer large load transients away from the ISL15102A output stage and into the power supplies or ground, should have a short trace from their supply connections into the nearest supply capacitor; or they should include their own supply capacitors to provide a low impedance path under fast transient conditions.



ISL15102A 7. Revision History

# 7. Revision History

| Rev. | Date        | Description     |
|------|-------------|-----------------|
| 0.00 | Dec 8, 2017 | Initial release |

## 8. Package Outline Drawing

L24.4x5F 24 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 5/14





TYPICAL RECOMMENDED LAND PATTERN

For the most recent package outline drawing, see <u>L24.4x5F</u>.





#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) are for Reference Only.
- 2. Dimensioning and tolerancing conform to ASMEY14.5m-1994.
- 3. Unless otherwise specified, tolerance: Decimal ± 0.05
- Dimension applies to the metallized terminal and is measured between 0.20mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.

ISL15102A 9. About Intersil

#### 9. About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation, and related parts, see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>.

For a listing of definitions and abbreviations of common terms used in our documents, visit: <a href="https://www.intersil.com/glossary">www.intersil.com/glossary</a>.

You can report errors or suggestions for improving this datasheet by visiting <u>www.intersil.com/ask.</u>

Reliability reports are also available from our website at www.intersil.com/support.

© Copyright Intersil Americas LLC 2017. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see  $\underline{www.intersil.com}$ 

