

# **MP4583**

100V, 3A, 8µA IQ,

# Synchronous Step-Down DC/DC Converter

### DESCRIPTION

The MP4583 is an 8 $\mu$ A quiescent current (I $_{\rm Q}$ ), synchronous step-down converter with integrated high-side and low-side MOSFETs (HS-FET and LS-FET, respectively). It supports up to 3A of output current (I $_{\rm OUT}$ ) with internal compensation.

High power conversion efficiency across a wide load range is achieved through power-save mode (PSM) and low  $I_Q$  under light-load conditions to reduce the switching and gate driver losses.

To achieve a small output ripple at light loads, pull the MODE/SYNC pin high to set the part to forced continuous conduction mode (FCCM). The switching frequency (f<sub>SW</sub>) is always fixed at 400kHz for all load conditions.

Full protection features include over-current protection (OCP), short-circuit protection (SCP) with hiccup mode, input voltage  $(V_{IN})$  and output  $(V_{OUT})$  over-voltage protection (OVP), and over-temperature protection (OTP).

The MP4583 is available in a QFN-19 (3mmx5mm) package.

### **FEATURES**

- 4.5V to 100V Input Voltage (V<sub>IN</sub>) Range
- 8µA Quiescent Current (IQ)
- Fixed 400kHz Switching Frequency (f<sub>SW</sub>)
- Selectable Power-Save Mode (PSM) or Forced Continuous Conduction Mode (FCCM)
- 0.8V to 35V Output Voltage (V<sub>OUT</sub>) Range
- 170mΩ/80mΩ Internal MOSFETs
- Power Good (PG) Indication
- Additional BIAS Pin for High-Efficiency VCC (V<sub>CC</sub>) Regulator
- Internal Loop Compensation and Soft Start (SS)
- Available in a QFN-19 (3mmx5mm) Package

### **APPLICATIONS**

- Power Tools
- Solar Inverters/Optimizers
- Portable Power Stations
- Battery Management Systems (BMS)
- Server Power/Telecom Power Units

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

### TYPICAL APPLICATION



#### Efficiency vs. Load Current $V_{OUT} = 12V_{,L} = 22\mu H, DCR = 50m\Omega,$ $f_{SW} = 400kHz$ 100 90 **EFFICIENCY (%)** 80 70 60 50 VIN=24V 40 VIN=48V 30 VIN=72V 20 0.1 1 10 100 1000 0.01 LOAD CURRENT (mA)



### ORDERING INFORMATION

| Part Number* | Package          | Package Top Marking |   |
|--------------|------------------|---------------------|---|
| MP4583GQVE   | QFN-19 (3mmx5mm) | See Below           | 1 |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP4583GQVE-Z).

### **TOP MARKING**

MPYW 4583 LLL E

MP: MPS prefix Y: Year code W: Week code 4583: Part number LLL: Lot number E: Wettable flank

### PACKAGE REFERENCE





# **PIN FUNCTIONS**

| Pin #         | Name          | Description                                                                                                                                                                                                                                                                      |
|---------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 9          | NC            | No connection. Connect the NC pin to PGND to improve thermal performance.                                                                                                                                                                                                        |
| 2             | EN            | <b>Power enable pin.</b> Pull the EN pin high to enable the MP4583; pull it low to disable the MP4583. This pin is floated internally, and must be pulled high or low externally in application.                                                                                 |
| 3             | VIN           | <b>Power supply input pin.</b> Place a decoupling capacitor between the VIN pin and PGND, as close to VIN as possible, to minimize switching spikes.                                                                                                                             |
| 4, 6, 15      | AGND          | <b>Signal ground.</b> Reference ground of the regulated output voltage (Vout). Use a single-point connection between AGND and PGND.                                                                                                                                              |
| 5             | TM            | Test mode pin. The TM pin must be floated in application.                                                                                                                                                                                                                        |
| 7, 8          | PGND          | Power ground pin.                                                                                                                                                                                                                                                                |
| 10, 11,<br>19 | SW            | <b>Switch node of converter.</b> The SW pin is connected to the source of the high-side MOSFET (HS-FET) and the drain of the low-side MOSFET (LS-FET).                                                                                                                           |
| 12            | BST           | Bootstrap power pin. Connect a 0.1µF capacitor between the BST and SW pins.                                                                                                                                                                                                      |
| 13            | BIAS          | External power bias supply pin. It is recommended to connect the BIAS pin to V <sub>OUT</sub> or another voltage rail if the voltage>4.4V. It is recommended to decouple with one ≥0.1μF ceramic capacitor placed close to the BIAS pin. Float this pin if BIAS is not required. |
| 14            | FB            | Vouт feedback pin. Connect a resistor divider from Vouт to the FB pin.                                                                                                                                                                                                           |
| 16            | VCC           | Internal 5V LDO output. The VCC pin supplies power to the internal control circuit. Decouple this pin with a ≥1µF ceramic capacitor. Must connect one 6.2V Zener diode from the VCC pin to AGND.                                                                                 |
| 17            | PG            | <b>Power good output pin.</b> The PG pin's output is an open drain. If enable (EN) undervoltage lockout (UVLO), input voltage ( $V_{IN}$ ) UVLO, or over-temperature protection (OTP) is triggered, the PG output is pulled low.                                                 |
| 18            | MODE/<br>SYNC | <b>MODE/SYNC pin.</b> Pull the MODE/SYNC pin low to set the MP4583 to power-save mode (PSM) mode; pull it high to set the MP4583 to forced continuous conduction (FCCM) mode. Apply an external clock to MODE/SYNC to change the switching frequency (f <sub>SW</sub> ).         |

## **ABSOLUTE MAXIMUM RATINGS (1)**

| VIN, EN                                 | 0.3V to +105V                      |
|-----------------------------------------|------------------------------------|
| SW                                      | 0.3V to $V_{IN} + 0.3V$            |
| SW (<10ns)                              | 4V to V <sub>IN</sub> + 4V         |
| BIAS                                    | 0.3V to +14V                       |
| BST to SW                               | 0.3V to +6.5V                      |
| All other pins                          | 0.3V to +6.5V                      |
| Continuous power dissipat               | ion $(T_A = 25^{\circ}C)^{(2)(4)}$ |
|                                         | 3.9W                               |
| Junction temperature (T <sub>J</sub> ). | 150°C                              |
| Lead temperature                        | 260°C                              |
| Storage temperature                     | 65°C to +150°C                     |
|                                         |                                    |

# Recommended Operating Conditions (3)

| Supply voltage (V <sub>IN</sub> )         | 4.5V to 100V   |
|-------------------------------------------|----------------|
| Output voltage (V <sub>OUT</sub> )        | 0.8V to 35V    |
| Operating junction temp (T <sub>J</sub> ) | 40°C to +125°C |

| Thermal Resistance   | <b>∂</b> JA      | $oldsymbol{	heta}$ JC |      |
|----------------------|------------------|-----------------------|------|
| EV4583-QVE-00C (4) . | 32               | 8                     | °C/W |
| QFN-19 (3mmx5mm) (   | <sup>5)</sup> 48 | 38                    | °C/W |

### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- Measured on the EV4583-QVE-00C, a 64mmx64mm, 1oz., 4-layer PCB.
- 5) The value of θ<sub>JA</sub> given in this table is only valid for comparison with other packages, and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 48V,  $T_J$  = -40°C to +125°C  $^{(6)}$ , typical values are tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                                                                     | Symbol                 | Conditions                                                                                                                                              | Min   | Тур  | Max   | Units |
|-------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| Power Supply                                                                  |                        |                                                                                                                                                         |       |      |       |       |
| Input voltage (V <sub>IN</sub> ) undervoltage lockout (UVLO) rising threshold | V <sub>IN_UVLO_R</sub> |                                                                                                                                                         | 4     | 4.2  | 4.4   | V     |
| V <sub>IN</sub> UVLO threshold hysteresis                                     | V <sub>IN_HYS</sub>    |                                                                                                                                                         |       | 350  |       | mV    |
| VCC voltage (Vcc) UVLO rising threshold                                       | Vcc_uvlo_r             | Vcc rising                                                                                                                                              | 3.7   | 3.85 | 4.1   | V     |
| Vcc UVLO threshold hysteresis                                                 | V <sub>CC_HYS</sub>    |                                                                                                                                                         |       | 350  |       | mV    |
|                                                                               |                        | V <sub>IN</sub> = 12V or V <sub>BIAS</sub> = 12V, 5mA                                                                                                   | 4.5   | 4.85 | 5.1   | V     |
| V <sub>CC</sub> regulation voltage                                            |                        | V <sub>IN</sub> = 4.5V, 4mA                                                                                                                             |       | 4.1  |       | V     |
|                                                                               |                        | BIAS voltage (V <sub>BIAS</sub> ) = 4.5V, 4mA                                                                                                           |       | 4.3  |       | V     |
| BIAS power supply                                                             |                        | V <sub>BIAS</sub> rising, override V <sub>IN</sub> supply                                                                                               |       | 4.25 | 4.4   | V     |
| threshold                                                                     |                        | V <sub>BIAS</sub> falling, recover to V <sub>IN</sub> supply                                                                                            |       | 4.05 | 4.2   | V     |
| Supply Current                                                                |                        |                                                                                                                                                         |       |      |       |       |
| Shutdown current                                                              | I <sub>SD</sub>        | EN voltage ( $V_{EN}$ ) = 0V, measured on the VIN pin                                                                                                   |       | 1    |       | μΑ    |
|                                                                               |                        | FB voltage (V <sub>FB</sub> ) = 0.82V, V <sub>BIAS</sub> = 0V, V <sub>BST</sub> = 5V, no switching, measured on the VIN pin, $T_J$ < 85°C               |       | 8    | 12    | μA    |
| Quiescent current                                                             | lQ                     | $V_{\text{FB}} = 0.82 \text{V}, \ V_{\text{BIAS}} = 5 \text{V}, \ V_{\text{BST}} = 5 \text{V}, \ \text{no switching, measured on the VIN} \ \text{pin}$ |       | 0.5  |       | μA    |
|                                                                               |                        | $V_{FB} = 0.82V$ , $V_{BIAS} = 5V$ , $V_{BST} = 5V$ , no switching, measured on the BIAS pin, $T_J < 85^{\circ}C$                                       |       | 8    | 12    | μA    |
| Enable (EN) Control                                                           |                        |                                                                                                                                                         |       |      |       |       |
| EN input high threshold                                                       | V <sub>EN_ON</sub>     | V <sub>EN</sub> rising                                                                                                                                  | 1.1   | 1.2  | 1.3   | V     |
| EN hysteresis                                                                 | V <sub>EN_H</sub>      | V <sub>EN</sub> rising                                                                                                                                  |       | 225  |       | mV    |
| EN input current                                                              | I <sub>EN</sub>        | $V_{EN} = 5V$                                                                                                                                           |       | 0    |       | μA    |
| EN turn-on delay                                                              |                        | EN on to MOSFET switching                                                                                                                               |       | 700  |       | μs    |
| Switching Frequency                                                           |                        |                                                                                                                                                         |       |      |       |       |
| Switching frequency                                                           | fsw                    |                                                                                                                                                         | 360   | 400  | 440   | kHz   |
| Minimum off time (7)                                                          | t <sub>MIN_OFF</sub>   |                                                                                                                                                         |       | 120  |       | ns    |
| Minimum on time (7)                                                           | t <sub>MIN_ON</sub>    |                                                                                                                                                         |       | 40   |       | ns    |
| Reference Voltage                                                             |                        |                                                                                                                                                         |       |      |       |       |
| Feedback (FB) reference                                                       | \/                     | 4.5V to 100V, T <sub>J</sub> = 25°C                                                                                                                     | 0.792 | 0.8  | 0.808 | V     |
| voltage                                                                       | V <sub>REF</sub>       | 4.5V to 100V, T <sub>J</sub> = -40°C to +125°C                                                                                                          | 0.788 | 0.8  | 0.812 | V     |
| FB input current                                                              | I <sub>FB</sub>        | V <sub>FB</sub> = 1.05V                                                                                                                                 | -100  | -50  | -10   | nA    |
| Internal soft-start time                                                      | t <sub>SS</sub>        | 10% to 90% of V <sub>REF</sub>                                                                                                                          |       | 3.7  |       | ms    |
|                                                                               | •                      | •                                                                                                                                                       |       | •    | •     | •     |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = 48V$ ,  $T_J = -40$ °C to +125°C (6), typical values are tested at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                                         | Symbol                  | Conditions             | Min  | Тур  | Max  | Units            |
|-------------------------------------------------------------------|-------------------------|------------------------|------|------|------|------------------|
| FB under-voltage protection (UVP) threshold                       | V <sub>UVP</sub>        |                        | 55%  | 60%  | 65%  | $V_{REF}$        |
| FB over-voltage protection (OVP) threshold                        | V <sub>OVP</sub>        |                        | 105% | 108% | 111% | $V_{REF}$        |
| FB OVP recovery hysteresis                                        |                         |                        |      | 1%   |      | V <sub>REF</sub> |
| MODE/SYNC Setting                                                 |                         |                        |      |      |      |                  |
| MODE/SYNC input signal high voltage                               | V <sub>MODE_H</sub>     |                        | 1.3  |      |      | V                |
| MODE/SYNC input signal low voltage                                | V <sub>MODE_L</sub>     |                        |      |      | 0.8  | V                |
| Clock SYNC range                                                  | f <sub>SYNC_RANGE</sub> | Add an external clock  | 400  |      | 2200 | kHz              |
| Power MOSFET                                                      |                         |                        |      |      |      |                  |
| Low-side MOSFET (LS-FET) on resistance                            | R <sub>DS(ON)_L</sub>   |                        |      | 80   |      | mΩ               |
| High-side MOSFET (HS-FET) on resistance                           | R <sub>DS(ON)_</sub> H  |                        |      | 170  |      | mΩ               |
| Current Limit                                                     |                         |                        |      |      |      |                  |
| High-side (HS) peak current limit                                 | I <sub>H_LIMIT</sub>    |                        | 4    | 4.5  | 5.1  | Α                |
| Low-side (LS) valley current limit                                | I <sub>L_LIMIT</sub>    |                        | 2.6  | 2.9  | 3.4  | Α                |
| Inductor current ( $I_L$ ) zero-current detection (ZCD) threshold | Izco                    |                        |      | 50   |      | mA               |
| Power Good (PG)                                                   |                         |                        |      |      |      |                  |
|                                                                   |                         | FB rising, PG falling  | 105% | 108% | 111% | $V_{FB}$         |
| PG upper threshold                                                |                         | FB falling, PG rising  | 104% | 107% | 110% | $V_{FB}$         |
|                                                                   |                         | Hysteresis             |      | 1%   |      | V <sub>FB</sub>  |
|                                                                   |                         | FB falling, PG falling | 89%  | 92%  | 95%  | $V_{FB}$         |
| PG lower threshold                                                |                         | FB rising, PG rising   | 90%  | 93%  | 96%  | $V_{FB}$         |
|                                                                   |                         | Hysteresis             |      | 1%   |      | V <sub>FB</sub>  |
| PG low-to-high delay                                              |                         |                        |      | 380  |      | μs               |
| PG high-to-low delay                                              |                         |                        |      | 150  |      | μs               |
| PG sink current capability                                        |                         | Sink 4mA               |      |      | 0.4  | V                |
| PG leakage current                                                |                         | V <sub>PG</sub> = 5V   |      | 1    |      | μΑ               |
| Thermal Protection (7)                                            | 1                       |                        |      |      | 1    | T                |
| Thermal shutdown rising threshold                                 | T <sub>SD</sub>         |                        |      | 150  |      | °C               |
| Thermal shutdown hysteresis                                       | T <sub>SD-HYS</sub>     |                        |      | 20   |      | °C               |

- 6) Not tested in production. Guaranteed by over-temperature correlation.
- 7) Guaranteed by engineering sample characterization.



### TYPICAL CHARACTERISTICS

 $V_{IN} = 48V$ ,  $T_A = 25$ °C, unless otherwise noted.















# TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 48V$ ,  $T_A = 25$ °C, unless otherwise noted.







### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 48V,  $V_{OUT}$  = 12V, L = 22 $\mu$ H,  $T_A$  = 25°C, unless otherwise noted.











# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 48V$ ,  $V_{OUT} = 12V$ ,  $L = 22\mu H$ ,  $T_A = 25$ °C, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 48V$ ,  $V_{OUT} = 12V$ ,  $L = 22\mu H$ ,  $T_A = 25$ °C, unless otherwise noted.





# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



# **OPERATION**

The MP4583 is a synchronous, step-down, switching converter with integrated high-side and low-side power MOSFETs (HS-FET and LS-FET, respectively). It provides a highly efficient solution with internal compensation, featuring a wide input voltage ( $V_{IN}$ ) range, internal soft-start (SS) control, and precise current limiting. Its low operational quiescent current ( $I_{IQ}$ ) makes it suitable for high efficiency in light-load applications. Figure 1 on page 11 shows the internal block diagram, and the following sections describe the MP4583's detailed functionality.

### **Buck Operation**

The MP4583 works in fixed-frequency, valley current control mode to regulate the output voltage ( $V_{OUT}$ ). At the beginning of each cycle, the HS-FET turns on once the feedback (FB) voltage ( $V_{FB}$ ) drops below the reference voltage ( $V_{REF}$ ). Once the HS-FET turns off, the LS-FET turns on to conduct the inductor current ( $I_L$ ) until it triggers the COMP control signal. By repeating operation in this way, the MP4583 regulates  $V_{OUT}$ . When the HS-FET switches off, it remains off for at least 120ns before the next cycle begins.

If the current in the LS-FET does not trigger the error amplifier (EA) output value within one pulse-width modulation (PWM) period, the LS-FET remains on until the EA output value is triggered. Then the HS-FET turns on again.

If the HS-FET and LS-FET are turned on at the same time, a dead short occurs between the VIN and PGND pins. This is called shoot-through. To avoid shoot-through, a dead time is generated internally between the HS-FET and LS-FET on and off periods. The dead time occurs between the HS-FET off time and the LS-FET on time, or vice versa.

### **Heavy-Load Operation**

The MP4583 operates in continuous conduction mode (CCM) when the output current ( $I_{\text{OUT}}$ ) is high and  $I_{\text{L}}$  is above 0A. In CCM, the HS-FET turns on, then turns off once the on period is complete. Once the HS-FET turns off, the LS-FET turns on to conduct  $I_{\text{L}}$ . The part operates in PWM mode when the switching frequency ( $f_{\text{SW}}$ ) remains constant while the part is in CCM.

### **Light-Load Operation**

The MP4583 can work in power-save mode (PSM) under light-load conditions. In PSM, the LS-FET goes into tri-state (Hi-Z) when I<sub>L</sub> drops close to 0A, and the output capacitors discharge slowly to GND through the FB pin's resistor. If V<sub>OUT</sub> drops and the internal EA output voltage rises, the MP4583 starts the next switching cycle by turning on the HS-FET. The MP4583 automatically reduces f<sub>SW</sub> and I<sub>O</sub> when the device is not switching. This improves the device's efficiency when IOUT is low. When in PSM under light-load conditions, the HS-FET does not turn on as frequently as it does under heavy-load conditions. The frequency at which the HS-FET turns on is a function of I<sub>OUT</sub>. As I<sub>OUT</sub> increases, the HS-FET turns on more frequently. In turn, f<sub>SW</sub> also increases. I<sub>OUT</sub> exceeds the upper boundary level when the valley I<sub>L</sub> reaches 0A.

### **VCC Power Supply**

The MP4583's control circuit is powered by the VCC pin, which is regulated by  $V_{IN}$  and BIAS. VCC requires one  $\geq 1\mu F$ , 16V ceramic capacitor and one 6.2V Zener diode connected from VCC to AGND for proper operation.

The  $V_{\text{CC\_UVLO}}$  and  $V_{\text{IN\_UVLO}}$  thresholds protect the chip from operating at an insufficient supply voltage. The MP4583's under-voltage lockout (UVLO) comparator monitors  $V_{\text{IN}}$  and  $V_{\text{CC}}$ . When both  $V_{\text{IN}}$  and  $V_{\text{CC}}$  are high enough, the device begins operation.

When  $V_{IN}$  exceeds  $V_{IN\_UVLO}$  and EN is high, the MP4583 regulates  $V_{CC}$  from  $V_{IN}$  first. If BIAS is exceeds its 4.25V typical value and  $V_{IN}$  is above its UVLO threshold, the MP4583 switches the power source from  $V_{IN}$  to BIAS to achieve higher efficiency for internal driver loss. BIAS requires one  $\geq 0.1 \mu F$  ceramic capacitor for decoupling. If  $V_{OUT}$  is above 14V, a Zener diode is required to decrease  $V_{OUT}$  for the BIAS pin's power supply by inserting the Zener diode between  $V_{OUT}$  and the BIAS pin.

### Start-Up

When the EN pin is high and  $V_{CC}$  and  $V_{IN}$  have exceeded their respective UVLO thresholds, the MP4583 starts up via an internal soft start (SS) signal. Once the MP4583 starts switching, the SS signal ramps up from 0V and is compared to  $V_{REF}$ . The lower voltage feeds the EA to control  $V_{OUT}$ . After the SS signal exceeds  $V_{REF}$ , SS completes and the internal reference block takes charge of the FB loop regulation. The MP4583 is designed for monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, neither the HS-FET nor LS-FET turns on until the soft-start voltage ( $V_{SS}$ ) exceeds  $V_{FB}$ .

# Enable (EN) and Configurable Under-Voltage Lockout (UVLO)

The EN pin turns the MP4583 on and off. When the EN voltage ( $V_{EN}$ ) rises to the EN high threshold, the MP4583 enables all functions and starts switching. Once  $V_{EN}$  falls below its lower threshold, switching is disabled. EN is compatible with voltages up to 100V.

There is no internal resistor on EN. For automatic start-up, connect EN to  $V_{\text{IN}}$  through a resistor.

### **MODE/SYNC Control**

Pull the MODE/SYNC pin low to set the MP4583 to PSM; pull MODE/SYNC high to set it to FCCM. PSM and FCCM can transition back and forth when the MP4583 is switching. Connect an external clock to sync the internal f<sub>SW</sub> from 400kHz to 2.2MHz (i.e. sync the SW rising to the external signal's rising edge).

### **Switching Current Limit**

The MP4583 supports a cycle-by-cycle switching current limit. When the LS-FET is on,  $I_{L}$  is monitored. If the sensed  $I_{L}$  exceeds the valley current limit threshold ( $I_{L\_LIMIT}$ , 2.9A), the HS-FET waits until  $I_{L}$  falls below the valley current limit to turn on again (see Figure 2).



Figure 2: Current Limit Schematic

The MP4583 also supports a switching peak current limit during the HS-FET on period. When the peak current limit is triggered, the HS-FET shuts down immediately and the LS-FET turns on after a dead time. The HS-FET turns on again during the next switching period.

# Overload Protection and Short-Circuit Protection (SCP)

During an overload or output short-circuit condition,  $V_{\text{OUT}}$  drops due to the cycle-by-cycle switching current limit. Once  $V_{\text{FB}}$  drops below the under-voltage (UV) threshold, the MP4583 enters hiccup mode to periodically restart the part. During the SS time ( $t_{\text{SS}}$ ), hiccup mode is disabled.

During hiccup over-current protection (OCP), the MP4583 turns off the output power stage and discharges the SS capacitor (C<sub>SS</sub>). Then the IC automatically initiates another SS. If the over-current (OC) condition remains after SS ends, the device repeats this hiccup operation until the OC condition is removed. Once the OC condition has been removed, V<sub>OUT</sub> returns to its regulation level.

### Input Over-Voltage Protection (OVP)

The MP4583 constantly monitors  $V_{\text{IN}}$ . If  $V_{\text{IN}}$  exceeds the  $V_{\text{IN}}$  over-voltage protection (OVP) threshold (about 103V) due to negative  $I_{\text{L}}$ , the controller switches from FCCM to discontinuous conduction mode (DCM). Once  $V_{\text{IN}}$  drops to a normal voltage (about 100V), the MP4583 recovers and resumes normal operation.

### **Output OVP**

The MP4583 constantly monitors  $V_{\text{OUT}}$ . If  $V_{\text{OUT}}$  exceeds 108% of the  $V_{\text{REF}}$  threshold, the HSFET turns off immediately and the  $V_{\text{OUT}}$  discharge function turns on (via a 1k $\Omega$  resistor between SW and PGND). Once  $V_{\text{OUT}}$  drops to a normal voltage (less than 107% of  $V_{\text{REF}}$ ), the MP4583 recovers and resumes normal operation.

### **Bootstrap (BST) Power Supply**

An external bootstrap (BST) capacitor ( $C_{BST}$ ) powers the floating power MOSFET driver. This floating driver has its own UVLO protection.  $V_{CC}$  regulates the  $C_{BST}$  voltage ( $V_{BST}$ ) internally through D1, M1, C3, L1, and C2 (see Figure 3 on page 14).



If  $(V_{IN} - V_{SW})$  exceeds 5V, then U1 regulates M1 to maintain a 5V  $V_{BST}$  across C3.



Figure 3: Internal Bootstrap Charger

### **Thermal Protection**

The MP4583 has one temperature-monitoring circuit. If the junction temperature  $(T_J)$  exceeds 150°C, the MP4583 shuts down. Once the

temperature drops below 130°C, the device resumes normal operation.

### Power Good (PG)

The power good (PG) signal indicates whether  $V_{\text{OUT}}$  is within its normal range compared to the internal  $V_{\text{REF}}$ . The PG pin is an open-drain output.

When  $V_{\text{OUT}}$  is above 93% and below 107% of the internal  $V_{\text{REF}}$  and the SS is complete, the PG signal is pulled high. When the  $V_{\text{OUT}}$  is below 92% or above 108% of the internal  $V_{\text{REF}}$  after SS completes, the PG signal is pulled low.

The PG output is also pulled low if EN UVLO,  $V_{\text{IN}}$  UVLO, or OTP is triggered.

# **APPLICATION INFORMATION**

### **COMPONENT SELECTION**

### **Setting the Output Voltage**

The external resistor divider is used to set  $V_{\text{OUT}}$ . First, choose a value for the resistor (R1). Too small of a value for R1 can lead to considerable  $I_{\text{Q}}$  loss, while too large of a value can make FB noise-sensitive. It is recommended to choose an R1 value between  $100\text{k}\Omega$  and  $1\text{M}\Omega$ . Then R2 can be calculated with Equation (1):

$$R2 = \frac{R1}{\frac{V_{OUT}}{V_{RFF}}} - 1 \tag{1}$$

Where  $V_{REF}$  is the reference voltage (typically 0.8V).

Figure 4 shows a typical feedback circuit.



Figure 4: Feedback Network

### Selecting the Inductor

A larger-value inductor provides less ripple current, which results in a lower  $V_{\text{OUT}}$  ripple  $(\Delta V_{\text{OUT}})$ . However, a larger-value inductor also has a larger physical footprint, higher series resistance, and lower saturation current. The inductance (L) can be calculated with Equation (2):

$$L = \frac{V_{OUT}}{f_{OUX} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (2)

Where  $\Delta I_{L}$  is the peak-to-peak inductor ripple current.

It is recommended to choose an inductor ripple current range of 30% to 60% of the maximum  $I_{OUT}$ . The inductor should not saturate under the maximum peak inductor current. The peak inductor current ( $I_{L\_PEAK}$ ) can be calculated with Equation (3):

$$I_{L_{PEAK}} = I_{OUT} + \frac{V_{OUT}}{2 \times f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (3)

### Selecting the Input Capacitor

The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the step-down converter while maintaining the DC V<sub>IN</sub>. For the best results, it is recommended to use ceramic capacitors placed as close to VIN as possible. X5R and X7R ceramic dielectrics capacitors with recommended for their stability amid temperature fluctuations.

The capacitors must also have a ripple current rating above the converter's maximum input ripple current. The input ripple current (I<sub>CIN</sub>) can be estimated with Equation (4):

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (4)

The worst-case scenario occurs at  $V_{IN} = 2 x V_{OUT}$ , calculated with Equation (5):

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{5}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance  $(C_{IN})$  determines the converter's  $V_{IN}$  ripple  $(\Delta V_{IN})$ . If there is a  $\Delta V_{IN}$  requirement in the system, choose  $C_{IN}$  to meet the relevant specifications.  $\Delta V_{IN}$  can be estimated with Equation (6):

$$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \quad (6)$$

The worst-case scenario occurs at  $V_{IN} = 2 x V_{OUT}$ , calculated with Equation (7):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}$$
 (7)

### Selecting the Output Capacitor

The output capacitor ( $C_{\text{OUT}}$ ) is required to maintain the DC  $V_{\text{OUT}}$ . It is recommended to use ceramic or POSCAP capacitors.

 $\Delta V_{OUT}$  can be estimated with Equation (8):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}})$$
(8)



With ceramic capacitors, the capacitance dominates the impedance at f<sub>SW</sub> and causes the majority of  $\Delta V_{OUT}$ . For simplification,  $\Delta V_{OUT}$  can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times C_{\text{OUT}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (9)$$

With POSCAP capacitors, the ESR dominates the impedance at  $f_{SW}$ . For simplification,  $\Delta V_{OUT}$ can be estimated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \qquad (10)$$

Selecting a larger-value C<sub>OUT</sub> provides faster load transient response. However, maximum C<sub>OUT</sub> limit should be also considered when designing for application. If the output capacitance is too high, Vout cannot reach the desired value during t<sub>SS</sub>, and the capacitor fails to regulate. The maximum output capacitor can be estimated value (Cout MAX) Equation (11):

$$C_{\text{OUT MAX}} = (I_{\text{LIM AVG}} - I_{\text{OUT}}) \times t_{\text{SS}} / V_{\text{OUT}}$$
 (11)

Where  $t_{\text{SS}}$  is the SS time, and  $I_{\text{LIM\_AVG}}$  is the average start-up current during SS. ILIM\_AVG can be approximately estimated with Equation (12):

$$I_{\text{LIM\_AVG}} \approx I_{\text{L\_LIMIT}} + \Delta I_{\text{L}} / 4$$
 (12)

Where  $I_{L \text{ LIMIT}}$  is the valley current limit, and  $\Delta I_{L}$  is the inductor ripple current.

### **Design Example**

Table 1 shows a design example following the application guidelines for provided specifications.

**Table 1: Design Example** 

| VIN  | 12V to 100V |
|------|-------------|
| Vout | 12V/3A      |
| fsw  | 400kHz      |

Figure 6 and Figure 7 on page 17 show the detailed application schematics. For the typical performance and circuit waveforms, see the Typical Performance Characteristics section on page 8. For more device applications, refer to the related evaluation board datasheet.

### **PCB Layout Guidelines**

Efficient layout is critical for stable operation. For the best results, refer to Figure 5 and follow the guidelines below:

- 1. Place the high-current paths (PGND, VIN, and SW) as close to the device as possible using short, direct, and wide traces.
- 2. Place the input capacitor (C<sub>IN</sub>) as close to the VIN and PGND pins as possible.
- 3. Place the external FB resistors close to the FB pin.
- 4. Keep the switching node (SW) short, and as far away from the FB network as possible.
- 5. Connect the NC pin to PGND, and place as many vias as possible next to the PGND and NC pins for better thermal performance.



Figure 5: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUITS



Figure 6: Typical Application Circuit (5V Output)



Figure 7: Typical Application Circuit (12V Output)



# **PACKAGE INFORMATION**

# **QFN-19 (3mmx5mm)**



**TOP VIEW** 





**SIDE VIEW** 





**RECOMMENDED LAND PATTERN** 

### NOTE:

- 1) THE LEAD SIDE IS WETTABLE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number  | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|--------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MP4583GQVE-Z | QFN-19<br>(3mmx5mm)    | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |



# **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 3/4/2025      | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.