



#### **Features**

Octal, 16-/12-Bit Pin-Compatible DACs

TPC116S8U: 16 BitsTPC112S8U: 12 Bits

Low Power Consumption (1.6 mA Typ)

Differential Nonlinearity: ±1 LSB (Max)

Glitch Energy: 2 nV-sPower-on Reset to Zero

• Supply Range: 2.7 V to 5.5 V

Buffered Rail-to-Rail Output Operation

Safe Power-on Reset (POR) to Zero DAC Output

 Fast 30-MHz, 3-Wire, SPI/QSPI/MICROWIRE-Compatible Serial Interface

• Schmitt-Trigger Inputs for Direct Optocoupler Interface

SYNC Interrupt Facility

Available in QFN4X4-16 and TSSOP16 Package

### **Applications**

- Gain and Offset Adjustment
- Process Control and Servo Loops
- Programmable Voltage and Current Sources
- Programmable Attenuators
- · Automatic Test Equipment

#### **Description**

The TPC116S8U/TPC112S8U devices are pin-compatible 16-bit and 12-bit digital-to-analog converters. These devices are 8-channel, low-power, and buffered voltage-out DACs and are guaranteed monotonic by design. The devices use a precision external reference applied through the high-resistance input for rail-to-rail operation and low system power consumption.

The TPC116S8U/TPC112S8U accept a wide 2.7-V to 5.5-V supply voltage range. The parts incorporate a power-on reset circuit to ensure that the DAC output powers up to 0 V and remains there until a valid write takes place.

The on-chip precision output amplifier of the TPC116S8U/TPC112S8U allows rail-to-rail output swing to be achieved. For remote sensing applications, the inverting input of the output amplifier is available to users. The TPC116S8U/TPC112S8U use a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and is compatible with SPI®, QSPI<sup>TM</sup>, MICROWIRE<sup>TM</sup>, and DSP interface standards.

The TPC116S8U/TPC112S8U are available in the small-sized TSSOP16 and QFN4X4-16 packages. All packages are specified over the –40°C to +125°C extended industrial temperature range.



### **Table of Contents**

| Features                                | 1  |
|-----------------------------------------|----|
| Applications                            | 1  |
| Description                             | 1  |
| Revision History                        | 3  |
| Pin Configuration and Functions         | 4  |
| Specifications                          | 6  |
| Absolute Maximum Ratings <sup>(1)</sup> | 6  |
| ESD, Electrostatic Discharge Protection | 6  |
| Thermal Information                     | 6  |
| Electrical Characteristics              | 7  |
| Serial Write Operation                  | 9  |
| Typical Performance Characteristics     | 10 |
| Detailed Description                    | 13 |
| Overview                                | 13 |
| Functional Block Diagram                | 13 |
| Application and Implementation          | 14 |
| Application Information                 | 14 |
| Package Outline Dimensions              | 16 |
| TSSOP16                                 | 16 |
| QFN4X4-16                               | 17 |
| Order Information                       | 18 |
| IMPORTANT NOTICE AND DISCLAIMER         | 19 |



## **Revision History**

| Date       | Revision | Notes                                               |  |  |  |
|------------|----------|-----------------------------------------------------|--|--|--|
| 2018-11-01 | Rev.1.0  | Initial release.                                    |  |  |  |
| 2020-03-07 | Rev.1.0  | Correct description typo.                           |  |  |  |
| 2022-07-05 | Rev.1.1  | Correct description typo.                           |  |  |  |
| 2023-04-21 | Rev.1.2  | Correct TCSA parameter typo.                        |  |  |  |
| 2004 40 00 | D 44     | Updated to a new datasheet format. Updated the POD. |  |  |  |
| 2024-12-20 | Rev.A.1  | Updated the Pin Functions table.                    |  |  |  |
|            |          | Added the MSL value in the Order Information.       |  |  |  |

www.3peak.com 3 / 20 BA20241213A1



## **Pin Configuration and Functions**

SNC11xS8 TSSOP16 Top View SNC11xS8 QFN4X4-16 Top View





Table 1. Pin Functions: SNC11xS8

| Pin No. |           | N      |     |                                                                                                                                                                                                |
|---------|-----------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSSOP16 | QFN4X4-16 | Name   | I/O | Description                                                                                                                                                                                    |
| 1       | 15        | DIN    | I   | <ul> <li>Serial data input.</li> <li>Data is clocked into the 16-/24-bit input shift register on each falling edge of the serial clock input.</li> <li>Schmitt-Trigger logic input.</li> </ul> |
| 2       | 16        | NC     | -   | Not connect.                                                                                                                                                                                   |
| 3       | 1         | VOUTA  | 0   | DACA output.                                                                                                                                                                                   |
| 4       | 2         | VOUTB  | 0   | DACB output.                                                                                                                                                                                   |
| 5       | 3         | VOUTC  | 0   | DACC output.                                                                                                                                                                                   |
| 6       | 4         | VOUTD  | 0   | DACD output.                                                                                                                                                                                   |
| 7       | 5         | VDD    | Р   | Power supply input, 2.7 V to 5.5 V.                                                                                                                                                            |
| 8       | 6         | VREFIN | I   | Reference voltage input.                                                                                                                                                                       |
| 9       | 7         | NC     | -   | Not connect.                                                                                                                                                                                   |
| 10      | 8         | GND    | GND | Ground reference point for all circuitry on the part.                                                                                                                                          |
| 11      | 9         | VOUTH  | 0   | DACH output.                                                                                                                                                                                   |
| 12      | 10        | VOUTG  | 0   | DACG output.                                                                                                                                                                                   |
| 13      | 11        | VOUTF  | 0   | DACF output.                                                                                                                                                                                   |
| 14      | 12        | VOUTE  | 0   | DACE output.                                                                                                                                                                                   |
| 15      | 13        | SYNC   | I   | <ul> <li>Level-triggered control input (active Low).</li> <li>This is the frame synchronization signal for the input data.</li> </ul>                                                          |

www.3peak.com 4 / 20 BA20241213A1



## TPC116S8U/TPC112S8U

# Octal 12-Bit, Low-Power, High-Performance DAC

| Pin     | Pin No.   |          | 1/0 | Description.                                                                                                                     |
|---------|-----------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------|
| TSSOP16 | QFN4X4-16 | Name I/O |     | Description                                                                                                                      |
|         |           |          |     | When SYNC goes Low, it enables the input shift register and data is transferred in on the falling edges of the following clocks. |
|         |           |          |     | Serial clock input.                                                                                                              |
| 16      | 14        | SCLK     | I   | Data can be transferred at rates up to 30 MHz.                                                                                   |
|         |           |          |     | Schmitt-Trigger logic input.                                                                                                     |
|         | Thermal   | Thermal  |     | Connected to GND internally.                                                                                                     |
|         | PAD       | PAD      | -   | Suggest to connect it to GND.                                                                                                    |

www.3peak.com 5 / 20 BA20241213A1



### **Specifications**

#### Absolute Maximum Ratings (1)

|                  | Parameter                                           | Min                  | Max        | Unit |
|------------------|-----------------------------------------------------|----------------------|------------|------|
|                  | Supply Voltage: V <sup>+</sup> – V <sup>-</sup> (2) |                      | 7          | V    |
|                  | Input Voltage                                       | V <sup>-</sup> - 0.3 | V+ + 0.3   | ٧    |
|                  | Input Current: +IN, -IN (3)                         | -20                  | 20         | mA   |
|                  | Output Short-Circuit Duration (4)                   |                      | Indefinite |      |
| T <sub>A</sub>   | Operating Temperature Range                         | -40                  | 125        | °C   |
| TJ               | Maximum Junction Temperature                        |                      | 150        | °C   |
| T <sub>STG</sub> | Storage Temperature Range                           | -65                  | 150        | °C   |
| TL               | Lead Temperature (Soldering, 10 sec)                |                      | 260        | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
- (2) The supplies must be established simultaneously, with, or before, the application of any input signals.
- (3) The inputs are protected by ESD protection diodes to each power supply. If the input extends more than 500 mV beyond the power supply, the input current should be limited to less than 10 mA.
- (4) A heat sink may be required to keep the junction temperature below the absolute maximum. This depends on the power supply voltage and how many amplifiers are shorted. Thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads.

#### **ESD, Electrostatic Discharge Protection**

| Symbol | Parameter                | Condition                  | Minimum Level | Unit |
|--------|--------------------------|----------------------------|---------------|------|
| НВМ    | Human Body Model ESD     | ANSI/ESDA/JEDEC JS-001 (1) | 8             | kV   |
| CDM    | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 (2) | 2             | kV   |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **Thermal Information**

| Package Type | θ <sub>JA</sub> | θυς | Unit |
|--------------|-----------------|-----|------|
| TSSOP16      | 180             | 35  | °C/W |
| QFN4X4-16    | 34              | 11  | °C/W |

www.3peak.com 6 / 20 BA20241213A1



#### **Electrical Characteristics**

All test conditions:  $V_{DD}$  = 5 V,  $V_{REF}$  = 5 V,  $C_L$  = 100 pF,  $R_L$  = 10 k $\Omega$ ,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C.

| Symbol           | Parameter                        | Conditions                               | Min  | Тур   | Max                    | Unit   |  |
|------------------|----------------------------------|------------------------------------------|------|-------|------------------------|--------|--|
| Static Ac        | curacy <sup>(1)</sup>            |                                          |      |       |                        | ,      |  |
|                  |                                  | TPC112S8U                                | 12   |       |                        |        |  |
| N                | Resolution                       | TPC116S8U                                | 16   |       |                        | Bits   |  |
| INL In           |                                  | TPC112S8U (12 bits) (2)                  | -1   | ±0.25 | 1                      | LSB    |  |
| INL              | Integral Nonlinearity            | TPC116S8U (16 bits) (2)                  | -16  | ±8    | 16                     | LSB    |  |
| <b>D.</b> II     | Differential Nonlinearity        | TPC112S8U (12 bits) (2)                  | -1   | ±0.05 | 1                      |        |  |
| DNL              | Differential Nonlinearity        | TPC116S8U (16 bits) (2)                  | -1   | ±0.5  | 1                      | LSB    |  |
|                  | Zero Offset Error                |                                          |      | 6.5   | 30                     | mV     |  |
| OE<br>GE         | Full-Scale Offset Error          |                                          | -30  | 0     | 30                     | mV     |  |
|                  | Offset-Error Drift               |                                          |      | ±1    |                        | μV/°C  |  |
| GE               | Gain Error                       |                                          | -0.3 | ±0.13 | 0.3                    | %FS    |  |
|                  | Gain Temperature Coefficient     |                                          |      | ±2    |                        | ppmFS/ |  |
| Reference        | e Input                          |                                          |      |       | 1                      |        |  |
| V <sub>REF</sub> | Reference-Input Voltage<br>Range |                                          | 0.5  |       | V <sub>DD</sub>        | V      |  |
| R <sub>REF</sub> | Reference-Input Impedance        |                                          |      | 333   |                        | kΩ     |  |
| DAC Out          | put                              | 1                                        |      |       |                        |        |  |
|                  |                                  | No load (typical)                        |      |       | V <sub>REF</sub>       |        |  |
|                  | Output Voltage Range             | 10-kΩ load                               | 0.2  |       | V <sub>REF</sub> – 0.1 | V      |  |
|                  | DC Output Impedance              |                                          |      | 0.1   |                        | Ω      |  |
| _                | 2 (2)                            | Series resistance = 0 Ω                  |      |       | 0.1                    | nF     |  |
| CL               | Capacitive Load (3)              | Series resistance = 1 kΩ                 |      |       | 15                     | μF     |  |
| RL               | Resistive Load (3)               |                                          | 5    |       |                        | kΩ     |  |
|                  | Short-Circuit Current            | V <sub>DD</sub> = 5.5 V                  |      | 35    |                        | mA     |  |
|                  | Power-up Time                    | From power-down mode                     |      | 25    |                        | μs     |  |
| Digital In       | puts (SCLK, DIN, SYNC)           |                                          |      |       |                        |        |  |
| .,               |                                  | V <sub>DD</sub> = 5 V                    | 2    |       |                        | V      |  |
| $V_{IH}$         | Input High Voltage               | V <sub>DD</sub> = 3.3 V                  | 1.5  |       |                        | V      |  |
| 1.7              |                                  | V <sub>DD</sub> = 5 V                    |      |       | 0.6                    | V      |  |
| VIL              | Input Low Voltage                | V <sub>DD</sub> = 3.3 V                  |      |       | 0.4                    | V      |  |
| I <sub>IN</sub>  | Input Leakage Current            | V <sub>IN</sub> = 0 V or V <sub>DD</sub> |      | ±5    | ±10                    | μA     |  |
| C <sub>IN</sub>  | Input Capacitance                |                                          |      | 1     |                        | pF     |  |

www.3peak.com 7 / 20 BA20241213A1



### TPC116S8U/TPC112S8U

## Octal 12-Bit, Low-Power, High-Performance DAC

| Symbol           | Parameter                    | Conditions                                                                                                                         | Min | Тур  | Max | Unit              |
|------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------------------|
| V <sub>HYS</sub> | Hysteresis Voltage           |                                                                                                                                    |     | 0.15 |     | V                 |
| Dynamic          | Performance (3)              |                                                                                                                                    |     |      |     |                   |
| SR               | Voltage-Output Slew Rate     | Positive and negative                                                                                                              |     | 1    |     | V/µs              |
| BW               | Voltage-Output Settling Time | 1/4 scale to 3/4 scale, to ≤ 0.5 LSB, 12 bits                                                                                      |     | 14   |     | μs                |
|                  | Reference -3-dB Bandwidth    | Hex code = 800 (TPC112S8U),<br>Hex code = 8000 (TPC116S8U)                                                                         |     | 100  |     | kHz               |
|                  | Digital Feedthrough          | Code = 0, all digital inputs from 0 V to V <sub>DD</sub> , SCLK < 50 MHz                                                           |     | 0.5  |     | nV·s              |
|                  | DAC Glitch Impulse           | Major code transition                                                                                                              |     | 2    |     | nV·s              |
|                  | Output Noise                 | 10 kHz                                                                                                                             |     | 90   |     | nV/√Hz            |
|                  | Integrated Output Noise      | 0.1 Hz to 10 Hz                                                                                                                    |     | 25   |     | μV <sub>P-P</sub> |
| Power Re         | equirements                  |                                                                                                                                    |     |      |     |                   |
| $V_{DD}$         | Supply Voltage               |                                                                                                                                    | 2.7 |      | 5.5 | V                 |
|                  | Coursel of Coursel           | $V_{DD}$ = 5 V, no load; all digital inputs at 0 V or $V_{DD}$ , supply current only; excludes reference input current, midscale   |     | 0.8  | 1.5 | mA                |
| I <sub>DD</sub>  | Supply Current               | $V_{DD}$ = 3.3 V, no load; all digital inputs at 0 V or $V_{DD}$ , supply current only; excludes reference input current, midscale |     | 0.5  | 1   | mA                |
|                  | Power-down Supply Current    | No load, all digital inputs at 0 V or $V_{DD}$                                                                                     |     |      | 500 | μA                |

<sup>(1)</sup> Linearity is tested within 20 mV of GND and  $V_{DD}$ .

<sup>(2)</sup> Gain and offset is tested within 100 mV of GND and  $V_{\text{DD}}$ .

<sup>(3)</sup> All timing specifications are measured with  $V_{IL} = V_{GND}$ ,  $V_{IH} = V_{DD}$ .



#### **Serial Write Operation**



Figure 1. 16-Bit Serial-Interface Timing Diagram (TPC112S8U)



Figure 2. 24-Bit Serial-Interface Timing Diagram (TPC116S8U)

Table 2. Timing Characteristics (Figures 1, 2)

| Symbol            | Parameter                         | Conditions | Min | Тур | Max | Unit |
|-------------------|-----------------------------------|------------|-----|-----|-----|------|
| f <sub>SCLK</sub> | Serial Clock Frequency            |            | 0   |     | 30  | MHz  |
| t <sub>CH</sub>   | SCLK Pulse-Width High             |            | 8   |     |     | ns   |
| t <sub>CL</sub>   | SCLK Pulse-Width Low              |            | 8   |     |     | ns   |
| t <sub>CSS0</sub> | SYNC Fall to SCLK Fall Setup Time |            | 8   |     |     | ns   |
| t <sub>CSH0</sub> | SYNC Fall to SCLK Fall Hold Time  |            | 0   |     |     | ns   |
| t <sub>CSH1</sub> | SYNC Rise to SCLK Fall Hold Time  |            | 0   |     |     | ns   |
| t <sub>CSA</sub>  | SYNC Rise to SCLK Fall            |            | 12  |     |     | ns   |
| t <sub>CSF</sub>  | SCLK Fall to SYNC Fall            |            | 100 |     |     | ns   |
| t <sub>DS</sub>   | DIN to SCLK Fall Setup Time       |            | 5   |     |     | ns   |
| t <sub>DH</sub>   | DIN to SCLK Fall Hold Time        |            | 4.5 |     |     | ns   |
| t <sub>CSPW</sub> | SYNC Pulse-Width High             |            | 20  |     |     | ns   |
| t <sub>CLPW</sub> | SYNC Pulse-Width Low              |            | 20  |     |     | ns   |
| t <sub>CSC</sub>  | SYNC Rise to SYNC Fall            |            | 20  |     |     | ns   |

<sup>(1)</sup> Parameters are provided by lab bench tests and design simulations.

www.3peak.com 9 / 20 BA20241213A1



### **Typical Performance Characteristics**

All test conditions:  $V_S = 5 \text{ V}$  at  $T_A = +25^{\circ}\text{C}$ , unless otherwise noted.



www.3peak.com 10 / 20 BA20241213A1





www.3peak.com 11 / 20 BA20241213A1







### **Detailed Description**

#### Overview

The TPC116S8U/TPC112S8U are pin-compatible and software-compatible 12-bit and 16-bit DACs. The TPC116S8U/TPC112S8U are 8-channel, low-power, high-reference input resistance, and buffered voltage-output DACs. The TPC116S8U/TPC112S8U minimize the digital noise feedthrough from their inputs to outputs by powering down the SCLK and DIN input buffers after the completion of each data frame. The data frames are 16 bits for the TPC112S8U and 24 bits for the TPC116S8U. During power-up, the TPC116S8U/TPC112S8U reset the DAC output to zero, providing additional safety for applications that drive valves or other transducers which need to be off during power-up. The TPC116S8U/TPC112S8U contain a segmented resistor string-type DAC, a serial-in/parallel-out shift register, a DAC register, a power-on-reset (POR) circuit, and control logic. On the falling edge of the clock (SCLK) pulse, the serial input (DIN) data is shifted into the device, MSB first.

#### **Functional Block Diagram**



Figure 21. Block Diagram of One DAC

www.3peak.com 13 / 20 BA20241213A1



### **Application and Implementation**

#### Note

Information in the following application sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **Application Information**

#### DAC Reference (REF)

The external reference input features a typical input impedance of 333 k $\Omega$  and accepts an input voltage from 2 V to V<sub>DD</sub>. Connect an external voltage supply between REF and GND to apply an external reference.

#### **Serial Interface**

The TPC116S8U/TPC112S8U 3-wire serial interface is compatible with MICROWIRE, SPI, QSPI, and DSP. The interface provides three inputs: SCLK,  $\overline{\text{SYNC}}$ , and DIN. The chip-select input ( $\overline{\text{SYNC}}$ ) frames the serial data loading at DIN. Following a chip-select input high-to-low transition, the data is shifted synchronously and latched into the input register on each falling edge of the serial-clock input (SCLK). Each serial word is 16 bits for the TPC112S8U and 24 bits for the TPC116S8U. The first 3 bits are the control bits followed by 1 power-down bit as well as 12 data bits (MSB first) for the TPC112S8U and 22 data bits (MSB first) for the TPC116S8U as shown in Table 3 and Table 4. The serial input register transfers its contents to the input registers after loading 16/24 bits of data and updates the DAC output immediately after the data is received on the 16-/24-bit falling edge of the clock. To initiate a new data transfer,  $\overline{\text{SYNC}}$  is driven high and kept for a minimum of 20 ns before the next write sequence. The SCLK can be either high or low between  $\overline{\text{SYNC}}$  write pulses. Figure 1 and Figure 2 show the timing diagrams for the complete 3-wire serial interface transmission. The DAC code of the TPC116S8U is unipolar binary with  $V_{\text{OUT}} = (\text{code}/65,536) \times V_{\text{REF}}$ , and that of the TPC112S8U is with  $V_{\text{OUT}} = (\text{code}/4,096) \times V_{\text{REF}}$ .

Table 3. Operating Mode Truth Table (TPC112S8U)

|     |     | Function |     |              |                            |
|-----|-----|----------|-----|--------------|----------------------------|
| A2  | A1  | A0       | PD  | DAC Data Bit |                            |
| D15 | D14 | D13      | D12 | D11 ~ D0     |                            |
| 0   | 0   | 0        | 0   | X            | Update DAC A Data          |
| 0   | 0   | 1        | 0   | Х            | Update DAC B Data          |
| 0   | 1   | 0        | 0   | Х            | Update DAC C Data          |
| 0   | 1   | 1        | 0   | X            | Update DAC D Data          |
| 1   | 0   | 0        | 0   | Х            | Update DAC E Data          |
| 1   | 0   | 1        | 0   | Х            | Update DAC F Data          |
| 1   | 1   | 0        | 0   | X            | Update DAC G Data          |
| 1   | 1   | 1        | 0   | Х            | Update DAC H Data          |
| Х   | Х   | Х        | 1   | Х            | Power down (Output High Z) |

www.3peak.com 14 / 20 BA20241213A1



Table 4. Operating Mode Truth Table (TPC116S8U)

|     |                   | Function |     |     |            |     |     |                 |                               |
|-----|-------------------|----------|-----|-----|------------|-----|-----|-----------------|-------------------------------|
|     | MSB ( No content) |          |     | A2  | <b>A</b> 1 | Α0  | PD  | DAC<br>Data Bit |                               |
| D23 | D22               | D21      | D20 | D19 | D18        | D17 | D16 | D15 ~ D0        |                               |
| Х   | Х                 | Х        | Х   | 0   | 0          | 0   | 0   | Х               | Update DAC A Data             |
| Х   | X                 | Х        | Х   | 0   | 0          | 1   | 0   | Х               | Update DAC B Data             |
| Х   | Х                 | Х        | Х   | 0   | 1          | 0   | 0   | Х               | Update DAC C Data             |
| Х   | Х                 | Х        | Х   | 0   | 1          | 1   | 0   | Х               | Update DAC D Data             |
| Х   | Х                 | Х        | Х   | 1   | 0          | 0   | 0   | Х               | Update DAC E Data             |
| Х   | Х                 | Х        | Х   | 1   | 0          | 1   | 0   | Х               | Update DAC F Data             |
| Х   | Х                 | Х        | Х   | 1   | 1          | 0   | 0   | Х               | Update DAC G Data             |
| Х   | Х                 | Х        | Х   | 1   | 1          | 1   | 0   | Х               | Update DAC H Data             |
| Х   | х                 | Х        | Х   | Х   | Х          | Х   | 1   | х               | Power down (Output<br>High Z) |



## **Package Outline Dimensions**

#### TSSOP16





#### QFN4X4-16





#### **Order Information**

| Order Number                | Operating Temperature Range | Package   | Marking Information | MSL | Transport Media, Quantity | Eco Plan |
|-----------------------------|-----------------------------|-----------|---------------------|-----|---------------------------|----------|
| TPC112S8U-TR                | −40 to 125°C                | TSSOP16   | 112S8U              | 1   | Tape and Reel, 3,000      | Green    |
| TPC112S8U-QR                | −40 to 125°C                | QFN4X4-16 | 112S8U              | 1   | Tape and Reel, 3,000      | Green    |
| TPC116S8U-TR (1)            | −40 to 125°C                | TSSOP16   | 116S8U              | 1   | Tape and Reel, 3,000      | Green    |
| TPC116S8U-QR <sup>(1)</sup> | −40 to 125°C                | QFN4X4-16 | 116S8U              | 1   | Tape and Reel, 3,000      | Green    |

<sup>(1)</sup> Samples could be provided in 3 months if needed.

**Green**: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances.



#### IMPORTANT NOTICE AND DISCLAIMER

Copyright<sup>©</sup> 3PEAK 2012-2025. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.

www.3peak.com 19 / 20 BA20241213A1



## TPC116S8U/TPC112S8U

## Octal 12-Bit, Low-Power, High-Performance DAC

This page intentionally left blank