

## GENERAL DESCRIPTION

LM2663M is a 40V industrial eFuse solution. The device provides robust protection for all systems and applications powered from 4.5V to 40V. For hot-pluggable boards, the device provides hot-swap power management with in-rush current control. Load, source, and device protections are provided with many programmable features including overcurrent and undervoltage. The precision overcurrent limit helps to minimize over design of the input power supply, while the fast response short circuit protection immediately isolates the faulty load from the input supply when a short circuit is detected. The internal robust protection control blocks of the LM2663M along with its 40V rating, helps to simplify the system designs for the industrial surge compliance ensuring complete protection of the load and the device.

## APPLICATIONS

Industrial Applications

Servers

Networking

Electronics breakers

## FEATURES

- ◆ 4.5V to 40V operating input range
- ◆ Internal 60V, 30mΩ Ron hot-swap N-Channel FET
- ◆ Integrated current sensing with sense output
- ◆ Adjustable current limit from 0.6A to 3A
- ◆ Adjustable UVLO

- ◆ Overcurrent fault response with auto-retry
- ◆ Models with 1.5x pulsed overcurrent support

## TYPICAL APPLICATION



Minimum system application



Typical application

## General information

### Ordering information

| Part Number  | Description              |
|--------------|--------------------------|
| LM2663M/NOPB | SOP8, Halogen-free, RoHS |

### Package dissipation rating

| Package | R <sub>θJA</sub> (°C/W) |
|---------|-------------------------|
| SOP8    | 170                     |

### Absolute maximum ratings

| Parameter                               | Value        |
|-----------------------------------------|--------------|
| IN, OUT, UVLO                           | -0.3~60V     |
| IN(10ms transient)                      | -0.3~65V     |
| SHDN, ILIM                              | -0.3~5.5V    |
| Junction temperature T <sub>J</sub>     | -40 to 150°C |
| Ambient temperature T <sub>A</sub>      | -40 to 85°C  |
| Storage temperature T <sub>STG</sub>    | -55 to 150°C |
| ESD(HBM)                                | ±2.0kV       |
| Leading temperature (soldering, 10secs) | 260°C        |

Note: stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under

"recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### Recommended operating condition

| Symbol    | Parameter     | Range   |
|-----------|---------------|---------|
| IN        | Input Voltage | 4.5~40V |
| OUT, UVLO |               | 0~40V   |
| SHDN      |               | 0~5V    |
| ILIM      | Resistance    | 5~100kΩ |
| IN, OUT   | Capacitance   | ≥100nF  |

## Terminal assignments



| PIN NO. | PIN name | Description                                                                                                                                              |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1/2     | IN       | Power input. Connect to the Drain of the internal FET.                                                                                                   |
| 3       | GND      | System ground pin.                                                                                                                                       |
| 4       | UVLO     | Input for setting the programmable UVLO threshold. Connect UVLO pin to GND to select the internal default threshold.                                     |
| 5       | SHDN     | Pulling SHDN pin low makes the device to enter shutdown mode. Cycling SHDN pin voltage resets the device that fast latched off due to a fault condition. |
| 6       | ILIM     | A resistor from this pin to GND sets overload and short circuit current limit.                                                                           |
| 7/8     | OUT      | Power output of the device.                                                                                                                              |

## Block Diagram



## Electrical characteristics

$4.5V \leq V_{IN} \leq 40V$ ,  $V_{SHDN} = 2V$ ,  $R_{ILIM} = 10k\Omega$ ,  $UVLO = 0V$ ,  $C_{OUT} = 1\mu F$ . (Unless otherwise noted))

| Symbol                           | Parameter                                             | Test condition                                                           | Min  | Typ.           | Max  | Unit        |
|----------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------|------|----------------|------|-------------|
| IN supply voltage                |                                                       |                                                                          |      |                |      |             |
| $V_{IN}$                         | Operating input voltage                               |                                                                          | 4.5  |                | 40   | V           |
| $I_{QON}$                        | Supply current                                        | $SHDN = 2V$                                                              |      | 2              | 2.5  | mA          |
| $I_{QOFF}$                       | Supply current                                        | $SHDN = 0V$                                                              |      | 25             | 50   | $\mu A$     |
| $I_{QOFF1}$                      | Supply current                                        | $SHDN = 2V$ , $UVLO = 1V$                                                |      | 600            |      | $\mu A$     |
| Under Voltage Lockout Input      |                                                       |                                                                          |      |                |      |             |
| $UVLO$                           | Internal undervoltage trip level                      | IN rising $UVLO = GND$                                                   | 14.8 | 15.4           | 16.0 | V           |
|                                  |                                                       | IN falling $UVLO = GND$                                                  | 14.0 | 14.6           | 14.8 | V           |
| $V_{SEL\_UVLO}$                  | Internal UVLO select threshold                        |                                                                          | 160  | 210            | 240  | mV          |
| $V_{UVLOR}$                      | UVLO threshold voltage, rising                        |                                                                          | 1.18 | 1.21           | 1.28 | V           |
| $V_{UVLOF}$                      | UVLO threshold voltage, falling                       |                                                                          | 1.05 | 1.17           | 1.25 | V           |
| $I_{UVLO}$                       | UVLO input leakage current                            | $0V \leq V_{UVLO} \leq 40V$                                              | -1   | 0              | 1    | $\mu A$     |
| Current Limit Programming $ILIM$ |                                                       |                                                                          |      |                |      |             |
| $I_{OL}$                         | Overload current limit                                | $R_{ILIM} = 75k\Omega$ , $V_{IN} - V_{OUT} = 1V$                         | 0.50 |                | 0.75 | A           |
|                                  |                                                       | $R_{ILIM} = 24k\Omega$ , $V_{IN} - V_{OUT} = 1V$                         | 1.50 |                | 2.00 | A           |
|                                  |                                                       | $R_{ILIM} = 15k\Omega$ , $V_{IN} - V_{OUT} = 1V$                         | 2.20 |                | 2.75 | A           |
|                                  |                                                       | $R_{ILIM} = 10k\Omega$ , $V_{IN} - V_{OUT} = 1V$                         | 3.30 |                | 3.90 | A           |
| $I_{FASTTRIP}$                   | Fast-trip comparator threshold                        | $10k\Omega \leq R_{LIM} \leq 75k\Omega$                                  |      | $1.5 * I_{OL}$ |      | A           |
| $I_{SCP}$                        | Short circuit protect current                         |                                                                          |      | 45             |      | A           |
| PASS FET OUTPUT (OUT)            |                                                       |                                                                          |      |                |      |             |
| $R_{ON}$                         | IN to OUT total ON resistance                         | $0.6A \leq I_{OUT} \leq 3A$                                              | 20   | 30             | 50   | $m\Omega$   |
| $I_{LKGOUT}$                     | OUT leakage during input supply brownout              | $V_{OUT} = 24V$ , $V_{IN} = \text{Floating}$ , $V_{SHDN} = 3V$ , Sinking |      | 1.8            | 5    | mA          |
| LOW IQ SHUTDOWN ( $SHDN$ ) INPUT |                                                       |                                                                          |      |                |      |             |
| $V_{SHDN}$                       | Open circuit voltage                                  | $I_{SHDN} = 0.1\mu A$                                                    | 2.48 | 2.7            | 3.3  | V           |
| $V_{SHDNF}$                      | $SHDN$ threshold voltage for low IQ shutdown, falling |                                                                          | 0.8  | 1.38           |      | V           |
| $V_{SHDNR}$                      | $SHDN$ threshold rising                               |                                                                          |      | 1.44           | 2    | V           |
| $I_{SHDN}$                       | Leakage current                                       | $V_{SHDN} = 0V$                                                          | -10  | -2.7           | 0    | $\mu A$     |
| THERMAL PROTECTION               |                                                       |                                                                          |      |                |      |             |
| $T_{TSDrelease}$                 | Thermal shutdown release                              |                                                                          |      | 130            |      | $^{\circ}C$ |
| $T_{TSD}$                        | Thermal shutdown TSD threshold, rising                |                                                                          |      | 140            |      | $^{\circ}C$ |
| $T_{TSDhyst}$                    | TSD hysteresis                                        |                                                                          |      | 11             |      | $^{\circ}C$ |

## Timing Requirements

$4.5V \leq V_{IN} \leq 40V$ ,  $V_{SHDN} = 3V$ ,  $R_{ILIM} = 10k\Omega$ ,  $UVLO = 0V$ ,  $C_{OUT} = 1 \mu F$ . (Unless otherwise noted))

| Symbol                               | Parameter                                  | Test condition                                                                           | Min | Typ. | Max | Unit    |
|--------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------|-----|------|-----|---------|
| <b>UVLO INPUT (UVLO)</b>             |                                            |                                                                                          |     |      |     |         |
| $t_{UVLO_{on(dly)}}$                 | UVLO switch turn-on delay                  | UVLO $\uparrow$ (100mV above $V_{UVLOR}$ ) to $V_{OUT} = 100mV$                          |     | 800  |     | $\mu s$ |
| $t_{UVLO_{off(dly)}}$                | UVLO switch turnoff delay                  | UVLO $\downarrow$ (20mV below $V_{UVLOF}$ ) to 90% $V_{OUT}$                             |     | 16.4 |     | $\mu s$ |
| <b>SHUTDOWN CONTROL INPUT (SHDN)</b> |                                            |                                                                                          |     |      |     |         |
| $t_{SD(dly)}$                        | SHUTDOWN entry delay                       | $\bar{SHDN} \downarrow$ (below $V_{SHUTF}$ ) to 90% $V_{OUT}$                            |     | 9    |     | $\mu s$ |
| <b>CURRENT LIMIT</b>                 |                                            |                                                                                          |     |      |     |         |
| $t_{FASTTRIP(dly)}$                  | Hot-short response time                    | $I_{OUT} > I_{SCP}$ , ( $I_{OUT} = 1.5 \times I_{OL}$ to $V_{OUT} = 0V$ )                |     | 12   |     | $\mu s$ |
|                                      | Soft short response                        | $I_{FASTTRIP} < I_{OUT} < I_{SCP}$ , ( $I_{OUT} = 1.5 \times I_{OL}$ to $V_{OUT} = 1V$ ) |     | 360  |     | $\mu s$ |
| $t_{CBRetry(dly)}$                   | Retry delay in Pulse over current limiting |                                                                                          |     | 980  |     | ms      |
| <b>THERMAL PROTECTION</b>            |                                            |                                                                                          |     |      |     |         |
| $t_{TSD\_retry}$                     | Retry delay in TSD                         |                                                                                          |     | 980  |     | ms      |

## Typical Characteristics

$V_{IN} = 24V$ ,  $V_{SHDN} = 3V$ ,  $R_{ILIM} = 10k\Omega$ ,  $UVLO = 0V$ ,  $C_{OUT} = 1\mu F$ . (Unless stated otherwise)



Supply Current vs Supply Voltage During Normal Operation



IOL VS RILIM with  $V_{IN} = 24V$

Supply Current vs Supply Voltage in Shutdown



VILIM consistency between different chips



UVLO Performance during  $V_{IN}$  from 14V to 24V



UVLO Performance during  $V_{IN}$  from 24V to 14V



Turn on control with SHDN

Turn off control with SHDN

## Operation description

The LM2663M is an 40V industrial eFuse. The device provides robust protection for all systems and applications powered from 4.5V to 40V. For hot-pluggable boards, the devices provide hot-swap power management with in-rush current control. Load, source, and device protections are provided with many programmable features including overcurrent and undervoltage. The precision overcurrent limit ( $\pm 10\%$  at 3A) helps to minimize over design of the input power supply, while the fast response short circuit protection immediately isolates the faulty load from the input supply when a short circuit is detected. The internal robust protection control blocks of the LM2663M along with its 40V rating, helps to simplify the system designs for the industrial surge compliance ensuring complete protection of the load and the device. The 40V maximum DC operating and 60V absolute maximum voltage rating enables system protection from 40V DC input supply faults and from industrial SELV power supplies.

The devices provide precise monitoring of voltage bus for brown-out conditions and asserts fault signal for the downstream system. Its overall threshold accuracy of 2% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip.

Additional features of the LM2663M include:

- Over temperature protection to safely shutdown in the event of an overcurrent event
- De-glitched fault reporting for supply brown-out faults
- Enable and disable control from an MCU using SHDN pin.

### Undervoltage Lockout (UVLO)

The LM2663M features an accurate  $\pm 5\%$  adjustable undervoltage lockout functionality. When the voltage at UVLO pin falls below VUVLOF during input undervoltage fault, the internal FET quickly turns off. The UVLO comparator has a hysteresis of 78mV (typical). To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to GND as shown in the Typical application schematic. The LM2663M also features a factory set 15V input supply undervoltage lockout VIN\_UVLO threshold with 1V hysteresis. This feature can be enabled by connecting the

UVLO terminal directly to the GND terminal. If the Undervoltage Lock-Out function is not needed, the UVLO terminal must be connected to the IN terminal. UVLO terminal must not be left floating. The values required for setting the undervoltage are calculated by the following equation:

$$V_{UV} = \frac{R_1 + R_2}{R_2} \cdot V_{UVLOR}$$

Where  $V_{UVLOR} = 1.21V$ , voltage rising threshold.

Since  $R_1$  and  $R_2$  will leak the current from input supply VIN, these resistors should be selected based on the acceptable leakage current from input power supply IN. The current drawn by  $R_1$  and  $R_2$  from the power supply  $\{I_{R12} = IN / (R_1 + R_2)\}$ .

However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current,  $I_{R12}$  must be chosen to be 20x greater than the leakage current expected.

### Overload and Short Circuit Protection

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

### Overload Protection

Set the current limit using the following formula:

$$I_{OL} = \frac{42}{R_{ILMT}} \times 10^3 (A) \text{ When } 25k \leq R_{ILMT} \leq 75k;$$

$$I_{OL} = \frac{40}{R_{ILMT}} \times 10^3 (A) \text{ When } 10k < R_{ILMT} < 25k$$

Where  $I_{OL}$  is the over current protection point and  $R_{ILMT}$  is the resistor of ILMT pin and the unit is  $\Omega$ .

### Active Current Limiting with IOL Pulse Current Support

LM2663M after the start-up, if the load current reaches to  $I_{OL}$ , the device will pass through the over current demanded by the load not more than  $I_{OL}$ . Power dissipation across the device during this operation will be  $(V_{IN} - V_{OUT}) \times I_{OL}$  and this could heat up the device and eventually enter thermal shutdown. If load current reaches to  $1.5 \times I_{OL}$ , the internal FET is shut down immediately.



Overload Performance with LM2663M during Load Step from 0A to 3A

ILIM pin has short-circuit protection. The LM2663M features open fault detection. When ILIM enters open or short circuit protection, the internal FET is turned OFF and it remains OFF till the ILIM pin fault is removed.



$V_{IN} = 18V, R_{ILIM} = 15k\Omega$  to GND

### Short Circuit Protection

During a transient output short circuit event, the current through the device increases rapidly. As the current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator. The fast-trip comparator architecture is designed for fast turn OFF  $t_{FASTTRIP(dly)} = 1\mu s$  (typical) with  $I_{SCP} = 45A$  of the internal FET during an output short circuit event. The fast-trip threshold is internally set to  $I_{FASTTRIP}$ . The fast trip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $I_{OL}$ . Then the device functions is similar to the overload condition. The following figure illustrates output hot-short performance of the device.



$V_{IN} = 18V, R_{ILIM} = 15k\Omega$

### Output Hot-Short Response

The fast-trip comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This is achieved by controlling the turn OFF time of the internal FET based on the overcurrent level,  $I_{FASTTRIP}$  through the device. Higher the overcurrent, faster the turn OFF time,  $t_{FASTTRIP(dly)}$ . At overload current level in the range of  $I_{FASTTRIP} < I_{OL} < I_{SCP}$  the fast-trip comparator response is  $360\mu s$  (typical).

### Start-Up With Short-Circuit on Output

When the device is started with short-circuit on the output, the current begins to limit at  $I_{OL}$ . Due to high power dissipation of  $V_{IN} \times I_{OL}$  within the device the junction temperature increases. The following figure illustrates the behavior of the device in this condition.



$V_{IN} = 18V, R_{ILIM} = 15k\Omega$

### Start-Up With Short on Output

### Thermal Shutdown

The device has a built-in overtemperature shutdown circuitry designed to protect the internal FET, if the junction temperature exceeds  $T_{TSD}$ ,  $130^\circ C$  (typical). After the thermal shutdown event, the device commences an auto-retry cycle of  $980ms$  (typical),  $t_{TSD\_retry}$  after  $T_J < [T_{TSD} - 11^\circ C]$ .

### Low Current Shutdown Control ( SHDN )

The internal, external FET and hence the load current can be

switched off by pulling the  $\overline{\text{SHDN}}$  pin below 0.8V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device. The device quiescent current reduces to  $25\mu\text{A}$  (typical) in shutdown state. To assert  $\overline{\text{SHDN}}$  low, the pull down must have sinking capability of at least  $25\mu\text{A}$ . To enable the device,  $\overline{\text{SHDN}}$  must be pulled up to at least 2V. Once the device is enabled, the internal FET turns on.

## Layout considerations

- For all the applications, a  $0.1\mu\text{F}$  or higher value ceramic decoupling capacitor is recommended between IN terminal and GND.
- The optimum placement of decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of LM2663M.
- High current carrying power path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- Locate LM2663M support components  $R_{ILIM}$  and UVLO resistors close to their connection pin. Connect the other end of the component to the GND with shortest trace length.
- The trace routing for the  $R_{ILIM}$  component to the device must be as short as possible to reduce parasitic effects on the current limit and current monitoring accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect and routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it must be physically close to the OUT and GND pins.

## Package information



| SYMBOL | MILLIMETERS |      |       | INCHES   |       |        |
|--------|-------------|------|-------|----------|-------|--------|
|        | MIN         | NOM  | MAX   | MIN      | NOM   | MAX    |
| A      | 0.39        | -    | 0.48  | 0.0154   | -     | 0.0189 |
| A1     | 0.21        | -    | 0.28  | 0.008    | -     | 0.011  |
| A2     | 0.50        | -    | 0.80  | 0.020    | -     | 0.031  |
| A3     | 1.05BSC     |      |       | 0.041BSC |       |        |
| B      | 1.27BSC     |      |       | 0.050BSC |       |        |
| C      | 4.70        | 4.90 | 5.10  | 0.185    | 0.193 | 0.201  |
| D      | 5.80        | 6.00 | 6.20  | 0.228    | 0.236 | 0.244  |
| D1     | 3.70        | 3.90 | 4.10  | 0.146    | 0.154 | 0.161  |
| E      | -           | -    | 1.75  | -        | -     | 0.069  |
| E1     | 1.30        | 1.40 | 1.50  | 0.051    | 0.055 | 0.059  |
| E2     | 0.60        | 0.65 | 0.70  | 0.024    | 0.026 | 0.028  |
| E3     | 0.10        | -    | 0.225 | 0.004    | -     | 0.009  |
| θ      | 0           | -    | 8°    | 0        | -     | 8°     |

SOP8 for LM2663M