

# 10-BIT ANALOG-TO-DIGITAL CONVERTERSWITH SERIAL CONTROL AND 11 ANALOG INPUTS

### **Features**

- 10-Bit Resolution A/D Converter
- 11 Analog Input Channels
- Three Built-In Self-Test Modes
- Inherent Sample-and-Hold Function
- Total Unadjusted Error ...±1 LSB Max
- On-Chip System Clock
- End-of-Conversion (EOC) Output
- Terminal Compatible With TLC542
- CMOS Technology



# **Ordering Information**

| DEVICE       | Package Type | MARKING  | Packing | Packing Qty  |
|--------------|--------------|----------|---------|--------------|
| TLC1543CN    | DIP-20       | TLC1543C | TUBE    | 720pcs/box   |
| TLC1543IN    | DIP-20       | TLC1543I | TUBE    | 720pcs/box   |
| TLC1543CM/TR | SOP-20W      | TLC1543C | REEL    | 2000pcs/reel |
| TLC1543WM    | SOP-20W      | 1543W    | TUBE    | 36pcs/tube   |
| TLC1543IM/TR | SOP-20W      | TLC1543I | REEL    | 2000pcs/reel |

# **Description**

The TLC1543 are CMOS10 bit switched-capacitor successive-approximation analog-to-digital converters. These devices have three inputs and a 3-state output [chip select  $(\overline{CS})$ , input-output clock (I/O CLOCK), address input (ADDRESS), and data output (DATA OUT)] that provide a direct 4-wire interface to the serial port of a host processor. These devices allow high-speed data transfers from the host.

In addition to a high-speed A/D converter and versatile control capability, these devices have an on-chip 14-channel multiplexer that can select any one of 11 analog inputs or any one of three internal self-test voltages. The sample-and-hold function is automatic. At the end of A/D conversion, the end-of-conversion (EOC) output goes high to indicate that conversion is complete. The converter incorporated in the devices features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating free-air temperature range.



# functional block diagram



# typical equivalent inputs



# **Pin Configuration**





### **Terminal Functions**

| TERMINAI<br>NAME N | L<br>NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDRESS 1          | 7        | I   | Serial address input. A 4-bit serial address selects the desired analog input or test voltage that is tobe converted next. The address data is presented with the MSB first and shifts in on the first four risingedges of I/O CLOCK. After the four address bits have been read into the address register, this input is ignored for the remainder of the current conversion period.                                                                                                                                                                                                                                                                                                                                                                                                    |
| A0 – A10 1 – 9,    | 11, 12   | I   | Analog signal inputs. The 11 analog inputs are applied to these terminals and are internally multiplexed. The driving source impedance should be less than or equal to 1 k $\Omega$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CS 1               | 5        | I   | Chip select. A high-to-low transition on this input resets the internal counters and controls and enables DATA OUT, ADDRESS, and I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock. A low-to-high transition disables ADDRESS and I/O CLOCK within a setuptime plus two falling edges of the internal system clock.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DATA OUT 1         | 6        | 0   | The 3-state serial output for the A/D conversion result. This output is in the high-impedance state when $\overline{\text{CS}}$ is high and active when $\overline{\text{CS}}$ is low. With a valid chip select, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB value of the previous conversion result. The next falling edge of I/O CLOCK drives this output to the logic level corresponding to the next most significant bit, and the remaining bits shift out in order with the LSB appearing on theninth falling edge of I/O CLOCK. On the tenth falling edge of I/O CLOCK, DATA OUT is driven to a low logic level so that serial interface data transfers of more than ten clocks produce zeroes as the unusedLSBs. |
| EOC 1              | 9        | 0   | End of conversion. This output goes from a high to a low logic level on the trailing edge of the tenth I/OCLOCK and remains low until the conversion is complete and data are ready for transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GND 1              | 0        | I   | The ground return terminal for the internal circuitry. Unless otherwise noted, all voltage measurements are with respect to this terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| I/O<br>CLOCK 1     | 8        | I   | <ul> <li>Input/output clock. This terminal receives the serial I/O CLOCK input and performs the following fourfunctions:</li> <li>1) It clocks the four input address bits into the address register on the first four rising edges of the I/OCLOCK with the multiplex address available after the fourth rising edge.</li> <li>2) On the fourth falling edge of I/O CLOCK, the analog input voltage on the selected multiplex inputbegins charging the capacitor array and continues to do so until the tenth falling edge of I/O CLOCK.</li> <li>3) It shifts the nine remaining bits of the previous conversion data out on DATA OUT.</li> <li>4) It transfers control of the conversion to the internal state controller on the falling edge of the tenthclock.</li> </ul>           |
| REF+ 1             | 4        | I   | The upper reference voltage value (nominally V <sub>CC</sub> ) is applied to this terminal. The maximum input voltage range is determined by the difference between the voltage applied to this terminal and the voltage applied to the REF – terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| REF- 1             | 3        | I   | The lower reference voltage value (nominally ground) is applied to this terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VCC 2              | 20       | I   | Positive supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

# detailed description

With chip select  $(\overline{CS})$  inactive (high), the ADDRESS and I/O CLOCK inputs are initially disabled and DATA OUT is in the high-impedance state. When the serial interface takes  $\overline{CS}$  active (low), the conversion sequence begins with the enabling of I/O CLOCK and ADDRESS and the removal of DATA OUT from the high-impedance state. The serial interface then provides the 4-bit channel address to ADDRESS and the I/O CLOCK sequence to I/O CLOCK. During this transfer, the serial interface also receives the previous conversion result from DATA OUT. I/O CLOCK receives an input sequence that is between 10 and 16 clocks long from the host serial interface. The first four I/O clocks load the address register with the 4-bit address on ADDRESS, selecting the desired analog channel, and the next six clocks providing the control timing for sampling the analog input.



# detailed description (continued)

There are six basic serial-interface timing modes that can be used with the device. These modes are determined by the speed of I/O CLOCK and the operation of  $\overline{CS}$  as shown in Table 1. These modes are (1) a fast mode with a 10-clock transfer and  $\overline{CS}$  inactive (high) between conversion cycles, (2) a fast mode with a 10-clock transfer and  $\overline{CS}$  active (low) continuously, (3) a fast mode with an 11- to 16-clock transfer and  $\overline{CS}$  inactive (high) between conversion cycles, (4) a fast mode with a 16-clock transfer and  $\overline{CS}$  inactive (high) between conversion cycles, and (6) a slow mode with a 16-clock transfer and  $\overline{CS}$  active (low) continuously.

The MSB of the previous conversion appears at DATA OUT on the falling edge of  $\overline{\text{CS}}$  in mode 1, mode 3, and mode 5, on the rising edge of EOC in mode 2 and mode 4, and following the sixteenth clock falling edge in mode 6. The remaining nine bits are shifted out on the next nine falling edges of I/O CLOCK. Ten bits of data are transmitted to the host-serial interface through DATA OUT. The number of serial clock pulses used also depends on the mode of operation, but a minimum of ten clock pulses is required for conversion to begin. On the tenth clock falling edge, the EOC output goes low and returns to the high logic level when conversion is complete and the result can be read by the host. Also, on the tenth clock falling edge, the internal logic takes DATA OUT low to ensure that the remaining bit values are zero when the I/O CLOCK transfer is more than ten clocks long.

Table 1 lists the operational modes with respect to the state of  $\overline{CS}$ , the number of I/O serial transfer clocks that can be used, and the timing edge on which the MSB of the previous conversion appears at the output.

| MODES      |        | CS                             | NO. OF I/O<br>CLOCKS    | MSB AT DATA OUT(1)      | TIMING<br>DIAGRAM |
|------------|--------|--------------------------------|-------------------------|-------------------------|-------------------|
|            | Mode 1 | High between conversion cycles | 10                      | CS falling edge         | Figure 9          |
| Fast Mades | Mode 2 | Low continuously               | 10                      | EOC rising edge         | Figure 10         |
| Fast Modes | Mode 3 | High between conversion cycles | 11 to 16 <sup>(2)</sup> | CS falling edge         | Figure 11         |
|            | Mode 4 | Low continuously               | 16 <sup>(2)</sup>       | EOC rising edge         | Figure 12         |
| Slow Modes | Mode 5 | High between conversion cycles | 11 to 16 <sup>(2)</sup> | CS falling edge         | Figure 13         |
| Slow Modes | Mode 6 | Low continuously               | 16 (2)                  | 16th clock falling edge | Figure 14         |

<sup>(1)</sup> These edges also initiate serial-interface communication.

### fast modes

The device is in a fast mode when the serial I/O CLOCK data transfer is completed before the conversion is completed. With a 10-clock serial transfer, the device can only run in a fast mode since a conversion does not begin until the falling edge of the tenth I/O CLOCK.

mode 1: fast mode,  $\overline{CS}$  inactive (high) between conversion cycles, 10-clock transfer In this mode,  $\overline{CS}$  is inactive (high) between serial I/O CLOCK transfers and each transfer is ten clocks long. The falling edge of  $\overline{CS}$  begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of  $\overline{CS}$  ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of  $\overline{CS}$  disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

### mode 2: fast mode, $\overline{CS}$ active (low) continuously, 10-clock transfer

In this mode,  $\overline{CS}$  is active (low) between serial I/O CLOCK transfers and each transfer is ten clocks long. After the initial conversion cycle,  $\overline{CS}$  is held active (low) for subsequent conversions; the rising edge of EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the previous conversion to appear immediately on this output.

<sup>(2)</sup> No more than 16 clocks should be used.



# mode 3: fast mode, $\overline{\text{CS}}$ inactive (high) between conversion cycles, 11- to 16-clock transfer

In this mode,  $\overline{CS}$  is inactive (high) between serial I/O CLOCK transfers, and each transfer can be 11 to 16 clocks long. The falling edge of  $\overline{CS}$  begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of  $\overline{CS}$  ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of  $\overline{CS}$  disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

### mode 4: fast mode, $\overline{CS}$ active (low) continuously, 16-clock transfer

In this mode,  $\overline{CS}$  is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle,  $\overline{CS}$  is held active (low) for subsequent conversions; the rising edge of EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the previous conversion to appear immediately on this output.

### slow modes

In a slow mode, the conversion is completed before the serial I/O CLOCK data transfer is completed. A slow mode requires a minimum 11-clock transfer into I/O CLOCK, and the rising edge of the eleventh clock must occur before the conversion period is complete; otherwise, the device loses synchronization with the host-serial interface and  $\overline{CS}$  has to be toggled to initialize the system. The eleventh rising edge of the I/O CLOCK must occur within 9.5 µs after the tenth I/O clock falling edge.

# mode 5: slow mode, $\overline{\text{CS}}$ inactive (high) between conversion cycles, 11- to 16-clock transfer

In this mode,  $\overline{CS}$  is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of  $\overline{CS}$  begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of  $\overline{CS}$  ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of  $\overline{CS}$  disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

### mode 6: slow mode, $\overline{\text{CS}}$ active (low) continuously, 16-clock transfer

In this mode,  $\overline{CS}$  is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle,  $\overline{CS}$  is held active (low) for subsequent conversions. The falling edge of the sixteenth I/O CLOCK then begins each sequence by removing DATA OUT from the low state, allowing the MSB of the previous conversion to appear immediately at DATA OUT. The device is then ready for the next 16-clock transfer initiated by the serial interface.

#### address bits

The 4-bit analog channel-select address for the next conversion cycle is presented to the ADDRESS terminal (MSB first) and is clocked into the address register on the first four leading edges of I/O CLOCK. This address selects one of 14 inputs (11 analog inputs or three internal test inputs).

# analog inputs and test modes

The 11 analog inputs and the three internal test inputs are selected by the 14-channel multiplexer according to the input address as shown in Tables 2 and 3. The input multiplexer is a break-before-make type to reduce input-to-input noise injection resulting from channel switching.

Sampling of the analog input starts on the falling edge of the fourth I/O CLOCK, and sampling continues for six I/O CLOCK periods. The sample is held on the falling edge of the tenth I/O CLOCK. The three test inputs are applied to the multiplexer, sampled, and converted in the same manner as the external analog inputs.



# analog inputs and test modes (continued)

Table 2. Analog-Channel-Select Address

| ANALOG INDUTCELECTED | VALUE SHIFTED INT | OADDRESS INPUT |
|----------------------|-------------------|----------------|
| ANALOG INPUTSELECTED | BINARY            | HEX            |
| A0                   | 0000              | 0              |
| A1                   | 0001              | 1              |
| A2                   | 0010              | 2              |
| A3                   | 0011              | 3              |
| A4                   | 0100              | 4              |
| A5                   | 0101              | 5              |
| A6                   | 0110              | 6              |
| A7                   | 0111              | 7              |
| A8                   | 1000              | 8              |
| A9                   | 1001              | 9              |
| A10                  | 1010              | A              |

**Table 3. Test-Mode-Select Address** 

| INTERNALSELF-TEST<br>VOLTAGE         | VALUE SHIFTE<br>ADDRESS IN |     | OUTPUT RESULT (HEX)(2) |
|--------------------------------------|----------------------------|-----|------------------------|
| SELECTED(1)                          | BINARY                     | HEX |                        |
| V <sub>ref+</sub> - V <sub>ref</sub> | 1011                       | В   | 200                    |
| V <sub>ref</sub> _                   | 1100                       | С   | 000                    |
| V <sub>ref+</sub>                    | 1101                       | D   | 3FF                    |

<sup>(1)</sup> Vref+ is the voltage applied to the REF+ input, and Vref- is the voltage applied to the REF- input.

# converter and analog input

The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the SC switch and all ST switches simultaneously. This action charges all the capacitors to the input voltage.

In the next phase of the conversion process, all ST and SC switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF–) voltage. In the switching sequence, ten capacitors are examined separately until all ten bits are identified and then the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight = 512). Node 512 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF–. If the voltage at the summing node is greater than the trip point of the threshold detector (approximately one-half VCC), a 0 bit is placed in the output register and the 512-weight capacitor is switched to REF–. If the voltage at the summing node is less than the trip point of the threshold detector, a 1 bit is placed in the register and the 512-weight capacitor remains connected to REF+ through the remainder of the successive-approximation process. The process is repeated for the 256-weight capacitor, the 128-weight capacitor, and so forth down the line until all bits are counted.

<sup>(2)</sup> The output results shown are the ideal values and vary with the reference stability and with internal offsets.



# converter and analog input (continued)

With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to count and weigh the bits from MSB to LSB.



Figure 1. Simplified Model of the Successive-Approximation System chip-select operation

### chip-select operation

The trailing edge of  $\overline{CS}$  starts all modes of operation, and  $\overline{CS}$  can abort a conversion sequence in any mode. A high-to-low transition on  $\overline{CS}$  within the specified time during an ongoing cycle aborts the cycle, and the device returns to the initial state (the contents of the output data register remain at the previous conversion result).

Exercise care to prevent  $\overline{CS}$  from being taken low close to completion of conversion because the output data can be corrupted.

# reference voltage inputs

There are two reference inputs used with the device: REF+ and REF-. These voltage values establish the upper and lower limits of the analog input to produce a full-scale and zero reading respectively. The values of REF+, REF-, and the analog input should not exceed the positive supply or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF+ and at zero when the input signal is equal to or lower than REF-.



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, VCC (see Note 1)             | -0.5 V to 6.5 V      |
|----------------------------------------------------|----------------------|
| Input voltage range, VI                            | -0.3V to VCC + 0.3 V |
| Output voltage range, VO                           | -0.3V to VCC + 0.3 V |
| Positive reference voltage, Vref+                  | VCC + 0.1 V          |
| Negative reference voltage, Vref–                  | -0.1V                |
| Peak input current (any input)                     | ±20 mA               |
| Peak total input current (all inputs)              | ±30 mA               |
| Operating free-air temperature range, TA: TLC1543C | 0°C to 70°C          |
| TLC1543I                                           | -40℃ to 85℃          |
| Storage temperature range, Tstg                    | -65℃ to 150℃         |
| Lead Temperature (Soldering, 10 seconds)           | 260℃                 |

†Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute - maximum rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to digital ground with REF – and GND wired together (unless otherwise noted).

# recommended operating conditions

|                                                          |                                                                                                        | MIN | NOM | MAX     | UNIT     |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|---------|----------|
| Supply voltage, VCC                                      |                                                                                                        | 4.5 | 5   | 5.5     | V        |
| Positive reference voltage, Vref+ (see                   |                                                                                                        | VCC |     | V       |          |
| Negative reference voltage, Vref - (se                   | e Note 2)                                                                                              |     | 0   |         | V        |
| Differential reference voltage, V <sub>ref+</sub>        | - V <sub>ref</sub> – (see Note 2)                                                                      | 2.5 | VCC | VCC+0.2 | <b>V</b> |
| Analog input voltage (see Note 2)                        |                                                                                                        | 0   |     | VCC     | <b>V</b> |
| High-level control input voltage, VIH                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                       | 2   |     |         | <b>V</b> |
| Low-level control input voltage, V <sub>I</sub> L        | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                       |     |     | 8.0     | V        |
| Setup time, address bits at data input                   | 100                                                                                                    |     |     | ns      |          |
| Hold time, address bits after I/O CLO                    | 0                                                                                                      |     |     | ns      |          |
| Hold time, $\overline{\text{CS}}$ low after last I/O CLO | Hold time, $\overline{\text{CS}}$ low after last I/O CLOCK, th(CS) (see Figure 5)                      |     |     |         | ns       |
| Setup time, CS low before clocking in                    | Setup time, CS low before clocking in first address bit, t <sub>Su(CS)</sub> (see Note 3 and Figure 5) |     |     |         |          |
| Clock frequency at I/O CLOCK (see I                      | Note 4)                                                                                                | 0   |     | 2.1     | MHz      |
| Pulse duration, I/O CLOCK high, twH                      | (I/O)                                                                                                  | 190 |     |         | ns       |
| Pulse duration, I/O CLOCK low, twL(I                     | <b>/</b> O)                                                                                            | 190 |     |         | ns       |
| Transition time, I/O CLOCK, tt(I/O) (se                  |                                                                                                        |     | 1   | μs      |          |
| Transition time, ADDRESS and CS, t                       |                                                                                                        |     | 10  | μs      |          |
| Operating free air temperature Ta                        | TLC1543C                                                                                               |     |     | 70      | °C       |
| Operating free-air temperature, TA                       | TLC1543I                                                                                               | -40 |     | 85      | C        |

- Analog input voltages greater than that applied to REF+ convert as all ones (1111111111), while input voltages less than that applied to REF- convert as all zeros (0000000000). The device is functional with reference voltages down to 1 V (Vref + Vref ); however, the electrical specifications are no longer applicable.
- 2. To minimize errors caused by noise at  $\overline{CS}$ , the internal circuitry waits for a setup time plus two falling edges of the internal system clock after  $\overline{CS}$  before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum  $\overline{CS}$  setup time has elapsed.
- 3. For 11- to 16-bit transfers, after the tenth I/O CLOCK falling edge (≤ 2 V) at least 1 I/O CLOCK rising edge (≥ 2 V) must occur within9.5µs.
- 4. This is the time required for the clock input signal to fall from VIHmin to VILmax or to rise from VILmax to VIHmin. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as 1 µs for remote data-acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.



electrical characteristics over recommended operating free-air temperature range, VCC = Vref+ = 4.5 V to 5.5 V, I/O CLOCK frequency = 2.1 MHz (unless otherwise noted)

| PARAMETER                                         |                                           |                  | TEST CONDITIONS          |                           |         | TYP† | MAX | UNI<br>T |
|---------------------------------------------------|-------------------------------------------|------------------|--------------------------|---------------------------|---------|------|-----|----------|
| VO                                                | High-level out                            | nut voltago      | VCC = 4.5 V,             | IOH = -1.6 mA             | 2.4     |      |     | V        |
| Н                                                 | nigii-level out                           | put voitage      | VCC = 4.5 V to 5.5 V,    | IOH = -20 μA              | VCC-0.1 |      |     | V        |
| Voi                                               | Law laval autr                            | out valtage      | VCC = 4.5 V,             | IOL = 1.6 mA              |         |      | 0.4 | V        |
| VOL                                               | Low-level outp                            | out voltage      | VCC = 4.5 V to 5.5 V,    | IOL = 20 μA               |         |      | 0.1 | V        |
|                                                   | Off-state                                 |                  | VO = VCC,                | CS at VCC                 |         |      | 10  |          |
| loz                                               | IOZ (high-impedance-state) output current |                  | VO = 0,                  | CS at VCC                 |         |      | -10 | μA       |
| lіН                                               | High-level inpu                           | ut current       | VI = VCC                 | VI = VCC                  |         |      | 2.5 | μΑ       |
| ΙĮL                                               | Low-level inpu                            | ıt current       | V <sub>I</sub> = 0       |                           | -0.005  | -2.5 | μA  |          |
| Icc                                               | ICC Operating supply current              |                  | CS at 0 V                |                           |         | 0.8  | 2.5 | mA       |
| Selec                                             | cted channel lea                          | akagecurrent     | Selected channel at VCC, | Unselected channel at 0 V |         |      | 1   |          |
| C, I, 0                                           | C, I, or Q                                |                  | Selected channel at 0 V, | Unselected channel at VCC |         |      | -1  | μA       |
| Maximum static analog reference current into REF+ |                                           | Vref + = VCC,    | Vref – = GND             |                           |         | 10   | μA  |          |
| _                                                 | Input                                     | Analog<br>inputs |                          |                           |         | 7    |     |          |
| Ci                                                | capacitance                               | Control          |                          |                           |         | 5    |     | pF       |

<sup>†</sup> All typical values are at VCC = 5 V, TA =  $25^{\circ}$ C.



# operating characteristics over recommended operating free-air temperature range, VCC = Vref+ = 4.5 V to 5.5 V, I/O CLOCK frequency = 2.1 MHz (unless otherwise noted)

|                   |                                                     | TEST CONDITIONS                 | MIN | TYP† | MAX                              | UNIT                    |
|-------------------|-----------------------------------------------------|---------------------------------|-----|------|----------------------------------|-------------------------|
| EL                | Linearity error (see Note 6)                        |                                 |     |      | ±1                               | LSB                     |
| EZS               | Zero-scale error (see Note 7)                       | See Note 2                      |     |      | ±1                               | LSB                     |
| E <sub>FS</sub>   | Full-scale error (see Note 7)                       | See Note 2                      |     |      | ±1                               | LSB                     |
| Total unadjuste   | d error (see Note 8)                                |                                 |     |      | ±1                               | ±1                      |
|                   |                                                     | ADDRESS = 1011                  |     | 512  |                                  |                         |
| Self-test output  | code (see Table 3 and Note 9)                       | ADDRESS = 1100                  |     | 0    |                                  |                         |
|                   |                                                     | ADDRESS = 1101                  |     | 1023 |                                  |                         |
| t <sub>conv</sub> | Conversion time                                     | See timing diagrams             |     |      | 21                               | μs                      |
| t <sub>C</sub>    | Total cycle time (access, sample, and conversion)   | See timing diagrams and Note 10 |     |      | 21+10<br>I/O<br>CLOCK<br>periods | μs                      |
| <sup>t</sup> acq  | Channel acquisition time (sample)                   | See timing diagrams and Note 10 |     |      | 6                                | I/O<br>CLOCK<br>periods |
| t <sub>V</sub>    | Valid time, DATA OUT remains valid after I/O CLOCK↓ | See Figure 6                    | 10  |      |                                  | ns                      |
| td(I/O-DATA)      | Delay time, I/O CLOCK↓ to DATA OUT valid            | See Figure 6                    |     |      | 240                              | ns                      |
| td(I/O-EOC)       | Delay time, tenth I/O CLOCK↑ to EOC↓                | See Figure 7                    |     | 70   | 240                              | ns                      |
| td(EOC-DATA)      | Delay time, EOC↑to DATA OUT (MSB)                   | See Figure 8                    |     |      | 100                              | ns                      |

<sup>†</sup> All typical values are at TA = 25℃.

#### NOTES:

- 1. Analog input voltages greater than that applied to REF + convert as all ones (1111111111), while input voltages less than that applied to REF convert as all zeros (000000000). The device is functional with reference voltages down to 1 V (Vref + Vref ); however, the electrical specifications are no longer applicable.
- Linearity error is the maximum deviation from the best straight line through the A/D transfer characteristics.
- 3. Zero-scale error is the difference between 000000000 and the converted output for zero input voltage; full-scale error is the difference between 1111111111 and the converted output for full-scale input voltage.
- 4. Total unadjusted error comprises linearity, zero-scale, and full-scale errors.
- 5. Both the input address and the output codes are expressed in positive logic.
- 6. I/O CLOCK period = 1/(I/O CLOCK frequency) (see Figure 6)



operating characteristics over recommended operating free-air temperature range, VCC = Vref+ = 4.5 V to 5.5 V, I/O CLOCK frequency = 2.1 MHz (unless otherwise noted) (continued)

|                       |                                                                                           | TEST CONDITIONS | MIN TYPT MAX | UNIT |
|-----------------------|-------------------------------------------------------------------------------------------|-----------------|--------------|------|
| tPZH, tPZL            | Enable time, $\overline{\text{CS}}$ ↓ to DATA OUT (MSB driven)                            | See Figure 3    | 1.3          | μs   |
| tPHZ, tPLZ            | Disable time, $\overline{\text{CS}}$ ↑ to DATA OUT (high impedance)                       | See Figure 3    | 150          | ns   |
| tr(EOC)               | Rise time, EOC                                                                            | See Figure 8    | 300          | ns   |
| t <sub>f</sub> (EOC)  | Fall time, EOC                                                                            | See Figure 7    | 300          | ns   |
| tr(DATA)              | Rise time, data bus                                                                       | See Figure 6    | 300          | ns   |
| t <sub>f</sub> (DATA) | Fall time, data bus                                                                       | See Figure 6    | 300          | ns   |
| td(I/O-CS)            | Delay time, tenth I/O CLOCK↓ to $\overline{\text{CS}}$ ↓ to abort conversion(see Note 11) |                 | 9            | μs   |

<sup>†</sup> All typical values are at TA = 25°C.

NOTE 11. Any transitions of  $\overline{CS}$  are recognized as valid only if the level is maintained for a setup time plus two falling edges of the internal clock(1.425  $\mu$ s) after the transition.

### **Parameter Measurement Information**



Figure 2. Load Circuits



Figure 3. DATA OUT Enable and Disable Voltage Waveforms



Figure 4. ADDRESS Setup and Hold Time Voltage Waveforms





Figure 5. I/O CLOCK Setup and Hold Time Voltage Waveforms



Figure 6. I/O CLOCK and DATA OUT Voltage Waveforms



Figure 7. I/O CLOCK and EOC Voltage Waveforms



Figure 8. EOC and DATA OUT Voltage Waveforms



# timing diagrams



NOTE A: To minimize errors caused by noise at  $\overline{CS}$ , the internal circuitry waits for a setup time plus two falling edges of the internal system clock after  $\overline{CS}\downarrow$  before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum  $\overline{CS}$  setup time has elapsed.

Figure 9. Timing for 10-Clock Transfer Using  $\overline{\text{CS}}$ 



### timing diagrams (continued)



NOTE A: To minimize errors caused by noise at  $\overline{CS}$ , the internal circuitry waits for a setup time plus two falling edges of the internal system clock after  $\overline{CS}\downarrow$  before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum  $\overline{CS}$  setup time has elapsed.

Figure 10. Timing for 10-Clock Transfer Not Using CS





- A. To minimize errors caused by noise at  $\overline{CS}$ , the internal circuitry waits for a setup time plus two falling edges of the internal system clock after  $\overline{CS}\downarrow$  before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum  $\overline{CS}$  setup time has elapsed.
- B. A low-to-high transition of  $\overline{\text{CS}}$  disables ADDRESS and the I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.

Figure 11. Timing for 11- to 16-Clock Transfer Using  $\overline{\text{CS}}$  (Serial Transfer Interval Shorter Than Conversion)





- A. To minimize errors caused by noise at  $\overline{CS}$ , the internal circuitry waits for a setup time plus two falling edges of the internal system clock after  $\overline{CS}\downarrow$  before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum  $\overline{CS}$  setup time has elapsed.
- B. The first I/O CLOCK must occur after the rising edge of EOC.

Figure 12. Timing for 16-Clock Transfer Not Using  $\overline{\text{CS}}$  (Serial Transfer Interval Shorter Than Conversion)





- A. To minimize errors caused by noise at  $\overline{CS}$ , the internal circuitry waits for a setup time plus two falling edges of the internal system clock after  $\overline{CS}\downarrow$  before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum  $\overline{CS}$  setup time has elapsed.
- B. The 11th rising edge of the I/O CLOCK sequence must occur before the conversion is complete to prevent losing serial interface synchronization.

Figure 13. Timing for 11- to 16-Clock Transfer Using  $\overline{\text{CS}}$  (Serial Transfer Interval Longer Than Conversion)





- A. To minimize errors caused by noise at  $\overline{CS}$ , the internal circuitry waits for a setup time plus two falling edges of the internal system clock after  $\overline{CS}\downarrow$  before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum  $\overline{CS}$  setup time has elapsed.
- B. The 11th rising edge of the I/O CLOCK sequence must occur before the conversion is complete to prevent losing serial interface synchronization.
- C. The I/O CLOCK sequence is exactly 16 clock pulses long.

Figure 14. Timing for 16-Clock Transfer Not Using  $\overline{\text{CS}}$  (Serial Transfer Interval Longer Than Conversion)



# **Application Information**



VI - Analog Input Voltage - V

- A. This curve is based on the assumption that Vref+ and Vref- have been adjusted so that the voltage at the transition from digital 0 to 1 (VZT) is 0.0024 V and the transition to full scale (VFT) is 4.908 V. 1 LSB = 4.8 mV
- B. The full-scale value (VFS) is the step whose nominal midstep value has the highest absolute value. The zero-scale value (VZS) is the step whose nominal midstep value equals zero.



Figure 15. Ideal Conversion Characteristics

Figure 16. Serial Interface



# **Application Information**

#### simplified analog input analysis

Using the equivalent circuit in Figure 17, the time required to charge the analog input capacitance from 0 to VS within 1/2 LSB can be derived as follows:

The capacitance charging voltage is given by

$$V_C = V_S(1 - e - t_c/R_tC_i)$$
 (1)

where

$$R_t = R_s + r_i \quad (2)$$

The final voltage to 1/2 LSB is given by

$$V_{\rm C}(1/2 \text{ LSB} = V_{\rm S} - (V_{\rm S}/2048))$$

Equating equation 1 to equation 2 and solving for ti

$$V_S - (V_S/2048) = V_S(1 - e - t_c/R_tC_i)$$
 (3)

and

$$t_c(1/2 LSB) = R_t \times C_i \times in (2048)$$
 (4)

Therefore, with the values given the time for the analog input signal to settle is

$$t_c (1/2 LSB) = (R_s + 1k\Omega) \times 60pF \times in (2048)$$
 (5)

This time must be less than the converter sample time shown in the timing diagrams.



VI = Input Voltage at A0–A10

VS= External Driving Source Voltage

Rs = Source Resistance

ri = Input Resistance

Ci = Equivalent Input Capacitance

Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- Rs must be real at the input frequency.

Figure 17. Equivalent Input Circuit Including the Driving Source



# **Physical Dimensions**

SOP-20W





| Dimensions In Millimeters(SOP-20W) |      |      |       |       |      |      |    |      |          |
|------------------------------------|------|------|-------|-------|------|------|----|------|----------|
| Symbol:                            | Α    | A1   | В     | С     | C1   | D    | Q  | а    | b        |
| Min:                               | 2.10 | 0.05 | 12.50 | 10.21 | 7.40 | 0.45 | 0° | 0.35 | 1.27 BSC |
| Max:                               | 2.50 | 0.25 | 13.00 | 10.61 | 7.60 | 1.25 | 8° | 0.45 | 1.27 630 |

**DIP-20** 







| Dimensions In Millimeters(DIP-20) |      |       |      |      |      |      |      |      |      |            |  |
|-----------------------------------|------|-------|------|------|------|------|------|------|------|------------|--|
| Symbol:                           | Α    | В     | D    | D1   | E    | L    | L1   | а    | С    | d          |  |
| Min:                              | 6.10 | 24.95 | 8.10 | 7.42 | 3.10 | 0.50 | 3.00 | 1.50 | 0.40 | - 2.54 BSC |  |
| Max:                              | 6.68 | 26.55 | 10.9 | 7.82 | 3.55 | 0.70 | 3.60 | 1.55 | 0.50 |            |  |



# **Revision History**

| DATE      | REVISION                                           | PAGE       |
|-----------|----------------------------------------------------|------------|
| 2017-8-5  | New                                                | 1-23       |
| 2023-8-26 | Update encapsulation type、Updated DIP-20 dimension | 1、8、<br>21 |
| 2024-11-7 | Updated Device TLC1543WM、Update Lead Temperature   | 1、8        |



#### **IMPORTANT STATEMENT:**

Huaguan Semiconductor reserves the right to change its products and services without notice. Before ordering, the customer shall obtain the latest relevant information and verify whether the information is up to date and complete. Huaguan Semiconductor does not assume any responsibility or obligation for the altered documents.

Customers are responsible for complying with safety standards and taking safety measures when using Huaguan Semiconductor products for system design and machine manufacturing. You will bear all the following responsibilities: Select the appropriate Huaguan Semiconductor products for your application; Design, validate and test your application; Ensure that your application meets the appropriate standards and any other safety, security or other requirements. To avoid the occurrence of potential risks that may lead to personal injury or property loss.

Huaguan Semiconductor products have not been approved for applications in life support, military, aerospace and other fields, and Huaguan Semiconductor will not bear the consequences caused by the application of products in these fields. All problems, responsibilities and losses arising from the user's use beyond the applicable area of the product shall be borne by the user and have nothing to do with Huaguan Semiconductor, and the user shall not claim any compensation liability against Huaguan Semiconductor by the terms of this Agreement.

The technical and reliability data (including data sheets), design resources (including reference designs), application or other design suggestions, network tools, safety information and other resources provided for the performance of semiconductor products produced by Huaguan Semiconductor are not guaranteed to be free from defects and no warranty, express or implied, is made. The use of testing and other quality control technologies is limited to the quality assurance scope of Huaguan Semiconductor. Not all parameters of each device need to be tested.

The documentation of Huaguan Semiconductor authorizes you to use these resources only for developing the application of the product described in this document. You have no right to use any other Huaguan Semiconductor intellectual property rights or any third party intellectual property rights. It is strictly forbidden to make other copies or displays of these resources. You should fully compensate Huaguan Semiconductor and its agents for any claims, damages, costs, losses and debts caused by the use of these resources. Huaguan Semiconductor accepts no liability for any loss or damage caused by infringement.