

#### **Features**

Quad, 16-/12-Bit Pin Compatible DACs

TPC116S4: 16 Bits
 TPC112S4: 12 Bits

Low Power Consumption (800 μA typ)

Differential Nonlinearity: ±1 LSB (Max)

Glitch Energy: 2 nV-s

Power-on Reset to Zero

Supply Range: 2.7 V to 5.5 V

Buffered Rail-to-Rail Output Operation

Safe Power-on Reset (POR) to Zero DAC Output

 Fast 30-MHz, 3-Wire SPI/QSPI/MICROWIRE-Compatible Serial Interface

• Schmitt-Trigger Inputs for Direct Optocoupler Interface

SYNC Interrupt Facility

High-Performance Drop-in Compatible with TLV5614

Available in TSSOP16 Package

### **Applications**

Gain and Offset Adjustment

Process Control and Servo Loops

Programmable Voltage and Current Sources

Programmable Attenuators

· Automatic Test Equipment

## **Description**

The TPC116S4/TPC112S4 are pin-compatible 16-bit and 12-bit digital-to-analog converters. The products are four-channel, low-power, and buffered voltage-out DACs, which are guaranteed monotonic by design. The devices use a precision external reference applied through the high-resistance input for rail-to-rail operation and low system power consumption.

The TPC116S4/TPC112S4 accept a wide range of 2.7-V to 5.5-V supply voltage. The parts incorporate a power-on reset circuit to ensure that the DAC output powers up to 0 V and remains there until a valid write takes place.

The on-chip precision output amplifiers of the TPC116S4/TPC112S4 allow rail-to-rail output swing to be achieved. For remote sensing applications, the inverting input of the output amplifier is available to users. The TPC116S4/TPC112S4 use a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and is compatible with standard SPI<sup>®</sup>, QSPI<sup>™</sup>, MICROWIRE<sup>™</sup>, and DSP interface standards.

The TPC116S4/TPC112S4 are available in the small-sized TSSOP16 package. All packages are specified over the -40°C to +125°C extended industrial temperature range.

## **Typical Application Circuit**





## **Table of Contents**

| Features                                | 1  |
|-----------------------------------------|----|
| Applications                            | 1  |
| Description                             | 1  |
| Typical Application Circuit             | 1  |
| Revision History                        | 3  |
| Pin Configuration and Functions         | 4  |
| Specifications                          | 6  |
| Absolute Maximum Ratings <sup>(1)</sup> | 6  |
| ESD, Electrostatic Discharge Protection | 6  |
| Thermal Information                     | 6  |
| Electrical Characteristics              | 7  |
| Timing Characteristics                  | 8  |
| Typical Performance Characteristics     | 10 |
| Detailed Description                    | 13 |
| Overview                                | 13 |
| Functional Block Diagram                | 13 |
| Application and Implementation          | 14 |
| Application Information                 | 14 |
| Typical Application                     | 15 |
| Tape and Reel Information               | 16 |
| Package Outline Dimensions              | 17 |
| TSSOP16                                 | 17 |
| Order Information                       | 18 |
| IMPORTANT NOTICE AND DISCLAIMER         | 19 |



# **Revision History**

| Date       | Revision | Notes                                 |  |  |  |  |
|------------|----------|---------------------------------------|--|--|--|--|
| 2022-12-05 | Rev.A.4  | Updated the Functional Block Diagram. |  |  |  |  |
| 2024-12-03 | Rev.A.5  | Updated to a new datasheet format.    |  |  |  |  |

www.3peak.com 3 / 20 BA20241210A5



## **Pin Configuration and Functions**



**Table 1. Pin Functions** 

| Pin No. | Name | I/O | Description                                                                                                                                                                                                                                                                          |
|---------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC   | NC  | Not connect.                                                                                                                                                                                                                                                                         |
| 2       | NC   | NC  | Not connect.                                                                                                                                                                                                                                                                         |
| 3       | LOAD | DI  | <ul> <li>Load DAC.</li> <li>When the LOAD signal is high, no DAC output updates occur when the input digital data is read into the serial interface.</li> <li>The DAC outputs are only updated when the LDAC is low.</li> </ul>                                                      |
| 4       | DIN  | DI  | <ul> <li>Serial data input.</li> <li>Data is clocked into the 16-/24-bit input shift register on each falling edge of the serial clock input.</li> <li>Schmitt-Trigger logic input.</li> </ul>                                                                                       |
| 5       | SCLK | DI  | <ul> <li>Serial clock input.</li> <li>Data can be transferred at rates up to 30 MHz.</li> <li>Schmitt-Trigger logic input.</li> </ul>                                                                                                                                                |
| 6       | NC   | NC  | Not connect.                                                                                                                                                                                                                                                                         |
| 7       | SYNC | DI  | <ul> <li>Level-triggered control input (active LOW).</li> <li>This is the frame synchronization signal for the input data.</li> <li>When SYNC goes low, it enables the input shift register, and the data is transferred in on the falling edges of the following clocks.</li> </ul> |
| 8       | GND  | Р   | Ground reference point for all circuitry on the part.                                                                                                                                                                                                                                |
| 9       | GND  | Р   | Ground reference point for all circuitry on the part.                                                                                                                                                                                                                                |
| 10      | NC   | NC  | Not connect.                                                                                                                                                                                                                                                                         |
| 11      | OUTD | AO  | DACD output.                                                                                                                                                                                                                                                                         |
| 12      | OUTC | AO  | DACC output.                                                                                                                                                                                                                                                                         |
| 13      | OUTB | AO  | DACB output.                                                                                                                                                                                                                                                                         |
| 14      | OUTA | AO  | DACA output.                                                                                                                                                                                                                                                                         |

www.3peak.com 4 / 20 BA20241210A5



| Pin No. | Name  | I/O | Description              |  |  |  |
|---------|-------|-----|--------------------------|--|--|--|
| 15      | REFIN | Al  | Reference voltage input. |  |  |  |
| 16      | VDD   | Р   | Power supply input.      |  |  |  |

www.3peak.com 5 / 20 BA20241210A5



### **Specifications**

### Absolute Maximum Ratings (1)

|                  | Parameter                                | Min          | Max          | Unit |
|------------------|------------------------------------------|--------------|--------------|------|
|                  | Supply Voltage, VDD – GND <sup>(2)</sup> |              | 7            | V    |
|                  | Input Voltage                            | GND –<br>0.3 | VDD +<br>0.3 | V    |
|                  | Input Current: +IN, -IN (3)              | -20          | 20           | mA   |
|                  | Output Short-Circuit Duration (4)        |              | Indefinite   |      |
| TJ               | Maximum Junction Temperature             |              | 150          | °C   |
| T <sub>A</sub>   | Operating Temperature Range              | -40          | 125          | °C   |
| T <sub>STG</sub> | Storage Temperature Range                | -65          | 150          | °C   |
| TL               | Lead Temperature (Soldering 10 sec)      |              | 260          | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

- (2) The supplies must be established simultaneously, with, or before, the application of any input signals.
- (3) The inputs are protected by ESD protection diodes to the negative power supply. If the input extends more than 500 mV beyond the negative power supply, the input current should be limited to less than 10 mA.
- (4) A heat sink may be required to keep the junction temperature below the absolute maximum. This depends on the power supply voltage and how many amplifiers are shorted. The thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads.

#### **ESD, Electrostatic Discharge Protection**

| Symbol | Parameter                | Condition                  | Minimum Level | Unit |
|--------|--------------------------|----------------------------|---------------|------|
| НВМ    | Human Body Model ESD     | ANSI/ESDA/JEDEC JS-001 (1) | 8             | kV   |
| CDM    | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 (2) | 2             | kV   |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### **Thermal Information**

| Package Type | θJA | θυς | Unit |
|--------------|-----|-----|------|
| TSSOP16      | 180 | 35  | °C/W |

www.3peak.com 6 / 20 BA20241210A5

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### **Electrical Characteristics**

All test conditions:  $V_{DD}$  = 5 V,  $V_{REF}$  = 5 V,  $C_L$  = 100 pF,  $R_L$  = 10 k $\Omega$ ,  $T_A$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C.

| Symbol           | Parameter                      | Conditions                               | Min  | Тур   | Max              | Unit    |  |
|------------------|--------------------------------|------------------------------------------|------|-------|------------------|---------|--|
| Static Acc       | curacy <sup>(1)</sup>          |                                          |      | -     | I .              |         |  |
|                  |                                | TPC112S4                                 | 12   |       |                  |         |  |
| N                | Resolution                     | TPC116S4                                 | 16   |       |                  | Bits    |  |
| INII             | late and Newline and           | TPC112S4 (12-bit) (2)                    | -2   | ±0.25 | 2                | LOD     |  |
| INL              | Integral Nonlinearity          | TPC116S4 (16-bit) (2)                    | -16  | ±8    | 16               | LSB     |  |
| DNI              | Differential Newton swite.     | TPC112S4 (12-bit) (2)                    | -1   | ±0.05 | 1                | 1.00    |  |
| DNL              | Differential Nonlinearity      | TPC116S4 (16-bit) (2)                    | -1   | ±0.5  | 1                | LSB     |  |
|                  | Zero Offset Error              |                                          |      | 6.5   | 30               | mV      |  |
| OE               | Full-Scale Offset Error        |                                          | -30  | 0     | 30               | mV      |  |
|                  | Offset-Error Drift             |                                          |      | ±1    |                  | μV/°C   |  |
| GE               | Gain Error                     |                                          | -0.3 | ±0.13 | 0.3              | %FS     |  |
|                  | Gain Temperature Coefficient   |                                          |      | ±2    |                  | ppmFS/° |  |
| Reference        | Input                          |                                          | ,    |       | ,                |         |  |
| V <sub>REF</sub> | Reference-Input Voltage Range  |                                          | 0.5  |       | V <sub>DD</sub>  | V       |  |
| R <sub>REF</sub> | Reference-Input Impedance      |                                          |      | 333   |                  | kΩ      |  |
| DAC Outp         | out                            |                                          |      |       |                  |         |  |
|                  | Output Voltage Range           |                                          | 0    |       | V <sub>REF</sub> | V       |  |
|                  | DC Output Impedance            |                                          |      | 0.1   |                  | Ω       |  |
| C                | Capacitive Load <sup>(3)</sup> | Series resistance = 0 Ω                  |      |       | 0.1              | nF      |  |
| CL               | Capacitive Load (4)            | Series resistance = 1 kΩ                 |      |       | 15               | μF      |  |
| R <sub>L</sub>   | Resistive Load (3)             |                                          | 5    |       |                  | kΩ      |  |
|                  | Short-Circuit Current          | V <sub>DD</sub> = 5.5 V                  |      | 35    |                  | mA      |  |
|                  | Power-up Time                  | From power-down mode                     |      | 25    |                  | μs      |  |
| Digital Inp      | outs (SCLK, DIN, SYNC)         | ,                                        |      |       |                  | _       |  |
| $V_{IH}$         | Input High Voltage             | V <sub>DD</sub> = 5 V                    | 2    |       |                  | V       |  |
| VIH              | input riigir voitage           | V <sub>DD</sub> = 3.3 V                  | 1.5  |       |                  | V       |  |
| <b>V</b>         | Input Low Voltage              | V <sub>DD</sub> = 5 V                    |      |       | 0.6              | V       |  |
| V <sub>IL</sub>  | input Low voitage              | V <sub>DD</sub> = 3.3 V                  |      |       | 0.4              | V       |  |
| lın              | Input Leakage Current          | V <sub>IN</sub> = 0 V or V <sub>DD</sub> |      | ±5    | ±10              | μA      |  |
| C <sub>IN</sub>  | Input Capacitance              |                                          |      | 1     |                  | pF      |  |
| $V_{HYS}$        | Hysteresis Voltage             |                                          |      | 0.15  |                  | V       |  |
| Dynamic          | Performance (3)                |                                          |      |       |                  |         |  |
| SR               | Voltage-Output Slew Rate       | Positive and negative                    |      | 1     |                  | V/µs    |  |

www.3peak.com 7 / 20 BA20241210A5



| Symbol          | Parameter                    | Conditions                                                                                                                                     | Min | Тур | Max | Unit              |
|-----------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------------------|
| BW              | Voltage-Output Settling Time | 1/4 scale to 3/4 scale, to ≤ 0.5<br>LSB, 12 bits                                                                                               |     | 14  |     | μs                |
|                 | Reference -3-dB Bandwidth    | Hex code = 800 (TPC112S4),<br>Hex code = 8000 (TPC116S4)                                                                                       |     | 100 |     | kHz               |
|                 | Digital Feedthrough          | Code = 0, all digital inputs from 0<br>V to V <sub>DD</sub> , SCLK < 50 MHz                                                                    |     | 0.5 |     | nV·s              |
|                 | DAC Glitch Impulse           | Major code transition                                                                                                                          |     | 2   |     | nV·s              |
|                 | Output Noise                 | 10 kHz                                                                                                                                         |     | 90  |     | nV/√Hz            |
|                 | Integrated Output Noise      | 0.1 Hz to 10 Hz                                                                                                                                |     | 25  |     | μV <sub>P-P</sub> |
| Power Re        | quirements                   |                                                                                                                                                |     |     |     |                   |
| $V_{DD}$        | Supply Voltage               |                                                                                                                                                | 2.7 |     | 5.5 | V                 |
| IDD             | Supply Current               | V <sub>DD</sub> = 5 V, no load; all digital inputs at 0 V or V <sub>DD</sub> , supply current only; excludes reference input current, midscale |     | 0.8 | 1.5 | mA                |
| I <sub>DD</sub> | Supply Current               | $V_{DD}$ = 3.3 V, no load; all digital inputs at 0 V or $V_{DD}$ , supply current only; excludes reference input current, midscale             |     | 0.5 | 1   | mA                |
|                 | Power-down Supply Current    | No load, all digital inputs at 0 V or $V_{DD}$                                                                                                 |     |     | 500 | μA                |

- (1) Linearity is tested within 20 mV of GND and  $V_{DD}$ .
- (2) Gain and offset are tested within 100 mV of GND and  $V_{DD}$ .
- (3) All timing specifications are measured with  $V_{IL}$  =  $V_{GND}$ ,  $V_{IH}$  =  $V_{DD}$ .

### **Timing Characteristics**



Figure 1. 16-Bit Serial-Interface Timing Diagram (TPC112S4)



Figure 2. 24-Bit Serial-Interface Timing Diagram (TPC116S4)

www.3peak.com 8 / 20 BA20241210A5





Figure 3. LDAC Timing Diagram

Table 2. Timing Characteristics (Figures 1, 2 and 3)

| Symbol            | Parameter                                                           | Conditions | Min | Тур | Max | Units |
|-------------------|---------------------------------------------------------------------|------------|-----|-----|-----|-------|
| f <sub>SCLK</sub> | Serial Clock Frequency                                              |            | 0   |     | 30  | MHz   |
| t <sub>CH</sub>   | SCLK Pulse-Width High                                               |            | 8   |     |     | ns    |
| t <sub>CL</sub>   | SCLK Pulse-Width Low                                                |            | 8   |     |     | ns    |
| t <sub>CSS0</sub> | SYNC Fall to SCLK Fall Setup<br>Time                                |            | 8   |     |     | ns    |
| t <sub>CSH0</sub> | SYNC Fall to SCLK Fall Hold<br>Time                                 |            | 0   |     |     | ns    |
| t <sub>CSH1</sub> | SYNC Rise to SCLK Fall Hold<br>Time                                 |            | 0   |     |     | ns    |
| t <sub>CSA</sub>  | SYNC Rise to SCLK Fall                                              |            |     |     | 12  | ns    |
| tcsf              | SCLK Fall to SYNC Fall                                              |            | 100 |     |     | ns    |
| t <sub>DS</sub>   | DIN to SCLK Fall Setup Time                                         |            | 5   |     |     | ns    |
| $t_{DH}$          | DIN to SCLK Fall Hold Time                                          |            | 4.5 |     |     | ns    |
| tcspw             | SYNC Pulse-Width High                                               |            | 20  |     |     | ns    |
| $t_{\text{CLPW}}$ | SYNC Pulse-Width Low                                                |            | 20  |     |     | ns    |
| t <sub>CSC</sub>  | SYNC Rise to SYNC Fall                                              |            | 20  |     |     | ns    |
| t <sub>L1</sub>   | SCLK Falling Edge to LDAC Falling Edge for Asynchronous LDAC Update |            | 50  |     |     | ns    |
| t <sub>L2</sub>   | LDAC Pulse Width LOW Time                                           |            | 50  |     |     | ns    |

www.3peak.com 9 / 20 BA20241210A5



### **Typical Performance Characteristics**

All test conditions:  $V_S = 5 \text{ V}$ ,  $T_A = +25^{\circ}\text{C}$ , unless otherwise noted.





Figure 5. INL and DNL vs. Digital Input Code (-40°C TPC116S4)



Figure 6. INL and DNL vs. Digital Input Code (+105°C TPC116S4)



Figure 7. Power-Supply Current vs. Temperature (TPC116S4)



Figure 8. Power-Supply Current vs. Temperature (TPC116S4)



Figure 9. Zero-Scale Error vs. Temperature (TPC116S4)









Figure 11. Full-Scale Error vs. Temperature (TPC116S4)



Figure 12. Full-Scale Error vs. Temperature (TPC116S4)



Figure 13. Source and Sink Current Capability (TPC116S4)



Figure 14. Source and Sink Current Capability (TPC116S4)



Figure 15. Supply Current vs. Logic Input Voltage (TPC116S4)







### **Detailed Description**

#### Overview

The TPC116S4 and TPC112S4 are pin-compatible and software-compatible 12-bit and 16-bit DACs. The TPC116S4 and TPC112S4 are 4-channel, low-power, high-reference input resistance, and buffered voltage-output DACs. The TPC116S4 and TPC112S4 minimize the digital noise feedthrough from their inputs to outputs by powering down the SCLK and DIN input buffers after the completion of each data frame. The data frames are 16 bits for the TPC112S4 and 24 bits for the TPC116S4. During power up, the TPC116S4 and TPC112S4 reset the DAC output to zero, providing additional safety for applications that drive valves or other transducers which need to be off during power up. The TPC116S4 and TPC112S4 contain a segmented resistor string-type DAC, a serial-in/parallel-out shift register, a DAC register, a power-on-reset (POR) circuit, and control logic. On the falling edge of the clock (SCLK) pulse, the serial input (DIN) data is shifted into the device, MSB first.

#### **Functional Block Diagram**



Figure 22. Functional Block Diagram

www.3peak.com 13 / 20 BA20241210A5



### **Application and Implementation**

#### Note

Information in the following application sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **Application Information**

#### DAC Reference (REF)

The external reference input features a typical input impedance of 333 k $\Omega$  and accepts an input voltage from +2 V to VDD. Connect an external voltage supply between REF and GND to apply an external reference.

#### **Serial Interface**

The 3-wire serial interface of the TPC116S4/TPC112S4 is compatible with MICROWIRE, SPI, QSPI, and DSP. The interface provides three inputs: SCLK,  $\overline{\text{SYNC}}$ , and DIN. The chip-select input ( $\overline{\text{SYNC}}$ ) frames the serial data loading at DIN. Following a chip-select input high-to-low transition, the data is shifted synchronously and latched into the input register on each falling edge of the serial-clock input (SCLK). Each serial word is 16 bits for the TPC112S4 and 24 bits for the TPC116S4. The first 3 bits are the control bits followed by 1 power-down bit as well as 12 data bits (MSB first) for the TPC112S4 and 22 data bits (MSB first) for the TPC116S4 as shown in Table 3 and Table 4. The serial input register transfers its contents to the input registers after loading 16/24 bits of data and updates the DAC output immediately after the data is received on the 16-/24-bit falling edge of the clock. To initiate a new data transfer,  $\overline{\text{SYNC}}$  is driven high and kept for a minimum of 20 ns before the next write sequence. The SCLK can be either high or low between  $\overline{\text{SYNC}}$  write pulses. Figure 1 and Figure 2 show the timing diagrams for the complete 3-wire serial interface transmission. The DAC code of the TPC116S4 is unipolar binary with V<sub>OUT</sub> = (code / 65,536) × V<sub>REF</sub>, while that of the TPC112S4 is unipolar binary with V<sub>OUT</sub> = (code / 4096) × V<sub>REF</sub>.

Table 3. Operating Mode Truth Table (TPC112S4)

16-Bit Word

|     | 16-Bit Word |     |     |              |                                |  |
|-----|-------------|-----|-----|--------------|--------------------------------|--|
| A2  | A1          | A0  | PD  | DAC Data Bit | Function                       |  |
| D15 | D14         | D13 | D12 | D11 ~ D0     |                                |  |
| 1   | 0           | 0   | 0   | X            | Update DAC A Data              |  |
| 1   | 0           | 1   | 0   | X            | Update DAC B Data              |  |
| 1   | 1           | 0   | 0   | X            | Update DAC C Data              |  |
| 1   | 1           | 1   | 0   | x            | Update DAC D Data 100 k to GND |  |
| Х   | Х           | Х   | 1   | Х            | Power down                     |  |

Table 4. Operating Mode Truth Table (TPC116S4)

| 24-Bit Word |     |     |     |     |     |     |     |                 |                   |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----------------|-------------------|
|             |     |     |     | A2  | A1  | A0  | PD  | DAC<br>Data Bit | Function          |
| D23         | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15~            |                   |
| Х           | Х   | Х   | Х   | 1   | 0   | 0   | 0   | Х               | Update DAC A Data |

www.3peak.com 14 / 20 BA20241210A5



| X | X | X | X | 1 | 0 | 1 | 0 | X | Update DAC B Data |  |
|---|---|---|---|---|---|---|---|---|-------------------|--|
| Х | Х | Х | Х | 1 | 1 | 0 | 0 | X | Update DAC C Data |  |
| Х | Х | Х | Х | 1 | 1 | 1 | 0 | Х | Update DAC D Data |  |
| Х | Х | Х | Х | Х | Х | Х | 1 | Х | Power down        |  |

### **Typical Application**

Figure 23 shows the typical application schematic.



Figure 23. Typical Application Circuit

www.3peak.com 15 / 20 BA20241210A5



# **Tape and Reel Information**





| Order Number | Package | D1   | W1   | A0   | В0   | K0   | P0   | W0   | Pin1     |
|--------------|---------|------|------|------|------|------|------|------|----------|
|              |         | (mm) | Quadrant |
| TPC112S4-TR  | TSSOP16 | 330  | 17.6 | 6.8  | 5.4  | 1.3  | 8    | 12   | Q1       |
| TPC116S4-TR  | TSSOP16 | 330  | 17.6 | 6.8  | 5.4  | 1.3  | 8    | 12   | Q1       |



## **Package Outline Dimensions**

### TSSOP16





### **Order Information**

| Order Number | Operating Temperature Range | Package | Marking Information | MSL | Transport Media, Quantity | Eco Plan |
|--------------|-----------------------------|---------|---------------------|-----|---------------------------|----------|
| TPC112S4-TR  | −40 to 125°C                | TSSOP16 | 112S4               | 1   | Tape and Reel, 3000       | Green    |
| TPC116S4-TR  | -40 to 125°C                | TSSOP16 | 116S4               | 1   | Tape and Reel, 3000       | Green    |

**Green**: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances.

www.3peak.com 18 / 20 BA20241210A5



#### IMPORTANT NOTICE AND DISCLAIMER

Copyright<sup>©</sup> 3PEAK 2012-2024. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.

www.3peak.com 19 / 20 BA20241210A5



This page intentionally left blank