

# **Fault Protected CAN Transceiver with CAN FD**

## **Features**

- Meets the ISO 11898-2:2016 and ISO 11898-5:2007 physical layer standards
- All devices support classic CAN and 5Mbps CAN FD
- I/O Voltage range supports 3.3V and 5V MCUs
- Ideal passive behavior when unpowered
- IEC ESD protection up to ±15kV
- Bus Fault protection: ±70V
- Undervoltage protection
- Driver dominant time out (TXD DTO)
- Thermal shutdown protection
- Receiver common mode input voltage: ±30V
- SOP-8 package and DFN-8 3\*3 package



# **Ordering Information**

| DEVICE             | Package Type | MARKING | Packing | Packing Qty  |
|--------------------|--------------|---------|---------|--------------|
| TJA1051M/TR-HG     | SOP-8        | A1051   | REEL    | 2500pcs/reel |
| TJA1051DQ3/TR-HG   | DFN-8 3*3    | A1051   | REEL    | 5000pcs/reel |
| TJA1051-3M/TR-HG   | SOP-8        | A1051-3 | REEL    | 2500pcs/reel |
| TJA1051-3DQ3/TR-HG | DFN-8 3*3    | A51-3   | REEL    | 5000pcs/reel |



## **Description**

The TJA1051 high-speed CAN transceiver provides an interface between a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed CAN applications in the automotive industry, providing the differential transmit and receive capability to a CAN protocol controller.

The TJA1051 offer offers improved EMC and ESD performance, and also features:

- Ideal passive behavior to the CAN bus when the supply voltage is off
- Variants with a V<sub>IO</sub> pin can be interfaced directly with microcontrollers with supply voltages from 3.3V to 5V

The TJA1051 implements the CAN physical layer as defined in ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5. This implementation enables reliable communication in the CAN FD fast phase at data rates up to 5Mbps.

# **Applications**

- Automotive and Transportation
- All devices support highly loaded CAN networks
- Heavy machinery ISOBUS applications ISO 11783

# **Block Diagram**



**Functional Block Diagram** 



# **Pin Configurations and Functions**



## **Pin Functions**

| Pins               |                    | ТҮР           | Decariation                                                                  |
|--------------------|--------------------|---------------|------------------------------------------------------------------------------|
| Name               | No.                | ITP           | Description                                                                  |
| TXD                | 1                  | DIGITAL INPUT | CAN transmit data input (LOW for dominant and HIGH for recessive bus states) |
| GND <sup>(1)</sup> | 2                  | GND           | Ground connection                                                            |
| Vcc                | 3                  | POWER         | Transceiver 5V supply voltage                                                |
| RXD                | D 4 DIGITAL OUTPUT |               | CAN receive data output (LOW for dominant and HIGH for recessive bus states) |
| NC                 | 5                  | -             | No Connect                                                                   |
| V <sub>IO</sub>    | 5                  | POWER         | Transceiver I/O level shifting supply voltage                                |
| CANL               | 6                  | BUS I/O       | Low level CAN bus input/output line                                          |
| CANH               | 7                  | BUS I/O       | High level CAN bus input/output line                                         |
| S                  | 8                  | DIGITAL INPUT | Silent Mode control input (active high)                                      |

**Note:**(1) For DFN-8 package options, the thermal pad may be connected to GND in order to optimize the thermal characteristics of the package.



# **Specifications**

## **Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)(2)

| Symbol                      | Parameter                                      |                                           | MIN  | MAX                                           | UNIT |
|-----------------------------|------------------------------------------------|-------------------------------------------|------|-----------------------------------------------|------|
| Vcc                         | 5V Supply Voltage Range All Devices            |                                           | -0.3 | 7                                             | V    |
| V <sub>IO</sub>             | I/O Level-Shifting Voltage Range               | For devices in this series with VIO ports | -0.3 | 7                                             | V    |
| V <sub>BUS</sub>            | CAN Bus I/O voltage range (CANH, CANL)         | CANH,                                     |      | 70                                            | V    |
| $V_{(Diff)}$                | Max differential voltage between CANH and CANL | roltage between CANH                      |      |                                               | V    |
| V <sub>(Logic_Input)</sub>  | Logic input terminal voltage range (TXD, S)    |                                           | -0.3 | +7 and V <sub>I</sub> ≤ V <sub>IO</sub> + 0.3 | V    |
| V <sub>(Logic_Output)</sub> | Logic output terminal voltage range (RXD)      | All Devices                               | -0.3 | +7 and V <sub>I</sub> ≤ V <sub>IO</sub> + 0.3 | V    |
| I <sub>O(RXD)</sub>         | RXD (Receiver) output current                  |                                           | -8   | 8                                             | mA   |
| TJ                          | Virtual junction temperature range             | -55                                       | 150  | °C                                            |      |
| T <sub>STG</sub>            | Storage temperature range                      | -65                                       | 150  | °C                                            |      |
| TL                          | Lead Temperature (Soldering, 10 seconds)       |                                           | -    | 260                                           | °C   |

**Note:**(1)Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. Exposure to absolute-maximum-rated condition for extended periods may affect device reliability. (2)All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

### **ESD Ratings**

| Parameter                                     | Test Conditions                | VALUE  | UNIT |
|-----------------------------------------------|--------------------------------|--------|------|
| Human Body Model (HBM) ESD stress voltage     | All terminals                  | ±8000  | V    |
| Human Body Model (HBM) ESD Stress voltage     | CAN bus terminals (CANH, CANL) | ±15000 | V    |
| Charged Device Model (CDM) ESD stress voltage | All terminals                  | ±2000  | \/   |
| IEC Contact Discharge (IEC 61000-4-2)         | CAN bus terminals (CANH, CANL) | ±8000  |      |

# **Recommended Operating Conditions**

| Symbol               | Parameter                              |     | MAX | UNIT |
|----------------------|----------------------------------------|-----|-----|------|
| Vcc                  | 5V Supply Voltage Range                | 4.5 | 5.5 | V    |
| $V_{IO}$             | I/O Level-Shifting Voltage Range       | 3   | 5.5 | V    |
| $I_{OH(RXD)}$        | RXD terminal HIGH level output current | -2  |     | mA   |
| I <sub>OL(RXD)</sub> | RXD terminal LOW level output current  |     | 2   | IIIA |



### **Electrical Characteristics**

Over recommended operating conditions (unless otherwise noted).

| Symbol                  | Parameter                                                           |                                              | Test Conditions                                                                                                      | Min                | Typ <sup>(1)</sup> | Max                | Unit |  |
|-------------------------|---------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|--|
| Supply Cl               | haracteristic                                                       | s                                            |                                                                                                                      |                    |                    |                    |      |  |
|                         |                                                                     | Normal mode                                  | See <b>Figure 6-1</b> , TXD = 0V, R <sub>L</sub> = $60\Omega$ ,C <sub>L</sub> = open, R <sub>CM</sub> = open, S = 0V |                    | 40                 | 70                 |      |  |
|                         |                                                                     | (dominant)                                   | See <b>Figure 6-1</b> , TXD = 0V, R <sub>L</sub> = $50\Omega$ ,C <sub>L</sub> = open, R <sub>CM</sub> = open,S = 0V  |                    | 45                 | 80                 |      |  |
| Icc                     | 5V supply                                                           | Normal mode<br>(dominant– with bus<br>fault) | See <b>Figure 6-1</b> , TXD = 0V, S = 0V,<br>CANH = -12V, $R_L$ = open, $C_L$ = open, $R_{CM}$ =open                 |                    |                    | 180                | mA   |  |
|                         | current                                                             | Normal mode (recessive)                      | See Figure 6-1, TXD = $V_{CC}$ , $R_L$ = $50\Omega$ , $C_L$ = open, $R_{CM}$ = open, $S$ = 0V                        |                    | 0.6                | 1.0                |      |  |
|                         | Silent mode                                                         | Silent mode                                  | See <b>Figure 6-1</b> ,TXD = $V_{CC}$ , $R_L$ = $50\Omega$ , $C_L$ = open, $R_{CM}$ = open, $S = V_{CC}$             |                    | 2.2                | 5                  | μA   |  |
| I <sub>IO</sub>         | I/O supply current                                                  | Normal and Silent modes                      | RXD floating,<br>TXD = S = 0 or 5.5V                                                                                 |                    | 100                | 300                |      |  |
| 107                     | Rising undervoltage detection on V <sub>CC</sub> for protected mode |                                              |                                                                                                                      |                    | 3.2                | 3.4                | .,   |  |
| UV <sub>vcc</sub>       |                                                                     | ervoltage detection on ected mode            | All devices                                                                                                          | 2.8                | 3.0                | 3.25               | V    |  |
| V <sub>HYS(UVVCC)</sub> | Hysteresis                                                          | voltage on UV <sub>VCC</sub>                 |                                                                                                                      |                    | 200                |                    | mV   |  |
| $UV_{VIO}$              | Undervoltage protected m                                            | ge detection on $V_{\text{IO}}$ for node     | Davida with Wasin                                                                                                    | 1.3                |                    | 2.75               | V    |  |
| V <sub>HYS(UVVIO)</sub> | Hysteresis v                                                        | voltage on UV <sub>VIO</sub> for node        | Device with V <sub>IO</sub> pin                                                                                      |                    | 80                 |                    | mV   |  |
| S Termina               | al (Mode Sel                                                        | ect Input)                                   |                                                                                                                      |                    |                    |                    |      |  |
| V <sub>IH</sub>         | High-level in                                                       | nput voltage                                 | Devices with V <sub>IO</sub> pin                                                                                     | 0.7V <sub>IO</sub> |                    |                    |      |  |
| • 111                   | Tright-level input voltage                                          |                                              | Devices without V <sub>IO</sub> pin                                                                                  | 2                  |                    |                    | V    |  |
| $V_{IL}$                | Low-level in                                                        | put voltage                                  | Devices with V <sub>IO</sub> pin                                                                                     |                    |                    | 0.3V <sub>IO</sub> | 0    |  |
|                         |                                                                     |                                              | Devices without V <sub>IO</sub> pin                                                                                  |                    |                    | 0.8                |      |  |
| I <sub>IH</sub>         |                                                                     | nput leakage current                         | $S = V_{CC} = V_{IO} = 5.5V$                                                                                         | -2                 | 0                  | 2                  |      |  |
| I <sub>IL</sub>         |                                                                     | put leakage current                          | $S = 0V, V_{CC} = V_{IO} = 5.5V$                                                                                     | -15                | -10                | -2                 | μΑ   |  |
| I <sub>LKG(OFF)</sub>   | Unpowered                                                           | leakage current                              | $S = 5.5V, V_{CC} = V_{IO} = 0V$                                                                                     | -1                 | 0                  | 1                  |      |  |



# **Electrical Characteristics (continued)**

Over recommended operating conditions (unless otherwise noted).

| Symbol                 | Parameter                                                                                      | Test Conditions                                                             | Min                | Typ <sup>(1)</sup> | Max                | Unit |
|------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|
| TXD Term               | ninal (CAN Transmit Data Inpu                                                                  | t)                                                                          |                    |                    |                    |      |
|                        |                                                                                                | Devices with V <sub>IO</sub> pin                                            | 0.7V <sub>IO</sub> |                    |                    |      |
| $V_{IH}$               | High-level input voltage                                                                       | Devices without V <sub>IO</sub> pin                                         | 2                  |                    |                    | ,,   |
| V                      | Law layed input valtage                                                                        | Devices with V <sub>IO</sub> pin                                            |                    |                    | 0.3V <sub>IO</sub> | V    |
| $V_{IL}$               | Low-level input voltage                                                                        | Devices without V <sub>IO</sub> pin                                         |                    |                    | 0.8                |      |
| I <sub>IH</sub>        | High-level input leakage current                                                               | $TXD = V_{CC} = V_{IO} = 5.5V$                                              | -2.5               | 0                  | 1                  |      |
| I <sub>IL</sub>        | Low-level input leakage current                                                                | $TXD = 0V, V_{CC} = V_{IO} = 5.5V$                                          | -100               | -40                | -7                 | μA   |
| I <sub>LKG(OFF)</sub>  | Unpowered leakage current                                                                      | $TXD = 5.5V, V_{CC} = V_{IO} = 0V$                                          | -1                 | 0                  | 1                  |      |
| RXD Terr               | ninal (CAN Receive Data Outp                                                                   | ut)                                                                         |                    |                    |                    |      |
|                        |                                                                                                | Devices with V <sub>IO</sub> pin,                                           | 0.8V <sub>IO</sub> |                    |                    |      |
| V                      | High lovel output voltage                                                                      | See <b>Figure 6-2</b> , $I_0 = -2mA$                                        | 0.0010             |                    |                    |      |
| $V_{OH}$               | High-level output voltage                                                                      | Devices without V <sub>IO</sub> pin,                                        | 4                  | 4.6                |                    |      |
|                        |                                                                                                | See <b>Figure 6-2</b> , $I_0 = -2mA$                                        | 4                  | 4.0                |                    | V    |
|                        |                                                                                                | Devices with V <sub>IO</sub> pin,                                           |                    |                    | 0.2V <sub>IO</sub> |      |
| $V_{OL}$               | Low-level output voltage                                                                       | See <b>Figure 6-2</b> , $I_0 = +2mA$                                        |                    |                    | 0.2010             |      |
| VOL                    | Low-level output voltage                                                                       | Devices without V <sub>IO</sub> pin,                                        |                    | 0.2                | 0.4                |      |
|                        |                                                                                                | See <b>Figure 6-2</b> , $I_0$ = +2mA                                        |                    | 0.2                | 0.4                |      |
| I <sub>LKG(OFF)</sub>  | Unpowered leakage current                                                                      | RXD = $5.5V$ , $V_{CC} = 0V$ , $V_{IO} = 0V$                                | -1                 | 0                  | -1                 | μΑ   |
| Receiver               | <b>Electrical Characteristics</b>                                                              |                                                                             |                    |                    |                    |      |
| $V_{CM}$               | Common mode range,                                                                             | See Figure 6-2 ,Table 7-5 and Table                                         | -30                |                    | +30                | V    |
| V CIVI                 | Normal mode                                                                                    | <b>6-1</b> ,S = 0 or $V_{CC}$ or $V_{IO}$                                   | -50                |                    | . 50               | , v  |
| $V_{\text{IT+}}$       | Positive-going input threshold voltage, all modes                                              | See Figure 6-2 ,Table 7-5 and Table                                         |                    |                    | 900                | mV   |
| $V_{\text{IT}-}$       | Negative-going input threshold voltage, all modes                                              | <b>6-1</b> , S = 0 or $V_{CC}$ or $V_{IO}$ , $-20V \le V_{CM} \le +20V$     | 500                |                    |                    | mV   |
| V <sub>IT+</sub>       | Positive-going input threshold voltage, all modes                                              | See Figure 6-2 ,Table 7-5 and Table                                         |                    |                    | 1000               | mV   |
| V <sub>IT</sub>        | Negative-going input threshold voltage, all modes                                              | <b>6-1</b> , S = 0 or $V_{CC}$ or $V_{IO}$ , -30 $V \le V_{CM} \le$ +30 $V$ | 400                |                    |                    | mV   |
| V <sub>HYS</sub>       | Hysteresis voltage                                                                             | See Figure 6-2 ,Table 7-5 and Table                                         |                    | 120                |                    | mV   |
|                        | (V <sub>IT+</sub> - V <sub>IT-</sub> )  Power-off (unpowered) bus                              | $6-1,S = 0 \text{ or } V_{CC} \text{ or } V_{IO}$                           |                    |                    |                    |      |
| I <sub>lkg(IOFF)</sub> | input leakage current                                                                          | CANH = CANL = 5V, V <sub>CC</sub> = V <sub>IO</sub> = 0V                    |                    |                    | 4.8                | μA   |
| R <sub>ID</sub>        | Differential input resistance                                                                  | $TXD = V_{CC} = V_{IO} = 5V, S = 0V,$                                       | 20                 | 30                 | 50                 | kΩ   |
| R <sub>IN</sub>        | Input resistance<br>(CANH or CANL)                                                             | -30V ≤ V <sub>CM</sub> ≤ +30V                                               | 10                 | 15                 | 25                 | kΩ   |
| $R_{IN(M)}$            | Input resistance matching:<br>[1 – (R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> )] ×<br>100% | V <sub>CANH</sub> = V <sub>CANL</sub> = 5V                                  | -2%                |                    | +2%                |      |



# **Electrical Characteristics (continued)**

Over recommended operating conditions (unless otherwise noted).

| Symbol               | Paramete                                     | r                                                     | Test Conditions                                                                         | Min  | Typ <sup>(1)</sup> | Max  | Unit |
|----------------------|----------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------|------|--------------------|------|------|
| Driver E             | Electrical Characte                          | ristics                                               |                                                                                         |      |                    |      |      |
|                      | Bus output                                   | CANH                                                  | See <b>Figure 7-2</b> and <b>Figure 6-1</b> , TXD = 0V,                                 | 2.75 | 3.6                | 4.5  |      |
| $V_{O(DOM)}$         | voltage<br>(dominant)                        | CANL                                                  | S = 0V, $50\Omega \le R_L \le 65\Omega$ , $C_L$ = open, $R_{CM}$ = open                 | 0.5  | 1.4                | 2.25 |      |
|                      | Bus output                                   | CANH                                                  | See <b>Figure 7-2</b> and <b>Figure 6-1</b> , TXD = V <sub>CC</sub> ,                   |      |                    |      |      |
| $V_{\text{O(REC)}}$  | voltage                                      | and                                                   | $V_{IO} = V_{CC}$ , S = $V_{CC}$ or $0V(2)$ , $R_L$ = open (no                          | 2    | 0.5Vcc             | 3    |      |
|                      | (recessive)                                  | CANL                                                  | load), R <sub>CM</sub> = open                                                           |      |                    |      |      |
|                      |                                              |                                                       | See <b>Figure 7-2</b> and <b>Figure 6-1</b> , TXD = 0V,                                 |      |                    |      | V    |
|                      |                                              |                                                       | S = 0V, $45\Omega \le R_L < 50\Omega$ , $C_L$ = open, $R_{CM}$ =                        | 1.4  |                    | 3    | \ \  |
|                      | Differential cutout                          |                                                       | open                                                                                    |      |                    |      |      |
| \ <i>/</i>           | Differential output                          | CANH -                                                | See <b>Figure 7-2</b> and <b>Figure 6-1</b> , TXD = 0V,                                 |      |                    |      |      |
| Vod(dom)             | voltage                                      | CANL                                                  | S = 0V, $50\Omega \le R_L \le 65\Omega$ , $C_L$ = open, $R_{CM}$ =                      | 1.5  | 2.2                | 5    |      |
|                      | (dominant)                                   |                                                       | open                                                                                    |      |                    |      |      |
|                      |                                              |                                                       | See <b>Figure 7-2</b> and <b>Figure 6-1</b> , TXD = 0V,                                 | 4.5  |                    |      |      |
|                      |                                              |                                                       | S = 0V, $R_L$ = 2240 $\Omega$ , $C_L$ = open, $R_{CM}$ = open                           | 1.5  |                    | ი    |      |
|                      | Differential output voltage                  | CANH -<br>CANL                                        | See <b>Figure 7-2</b> and <b>Figure 6-1</b> , TXD = V <sub>CC</sub> , S                 | -120 |                    | 20   |      |
|                      |                                              |                                                       | = 0V, $R_L$ = 60 $\Omega$ , $C_L$ = open, $R_{CM}$ =open                                | -120 |                    | 20   |      |
| $V_{\text{OD(REC)}}$ |                                              |                                                       | See <b>Figure 7-2</b> and <b>Figure 6-1</b> , TXD = V <sub>CC</sub> ,                   |      |                    |      | mV   |
|                      | (recessive)                                  |                                                       | $S = 0V$ , $R_L = open$ (no load), $C_L = open$ , $R_{CM} =$                            | -50  |                    | 50   |      |
|                      |                                              |                                                       | open                                                                                    |      |                    |      |      |
|                      | Output symmetry                              |                                                       | See <b>Figure 6-1</b> and <b>Figure 8-2</b> , S at 0V,                                  |      |                    |      |      |
| $V_{\text{SYM}}$     | (dominant or reces                           | ssive)                                                | Rterm = $60\Omega$ , Csplit = 4.7nF, $C_L$ = open, $R_{CM}$ =                           | 0.9  |                    | 1.1  | V/V  |
|                      | (V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> | ) / V <sub>CC</sub>                                   | open, TXD = 250kHz, 1MHz                                                                |      |                    |      |      |
|                      | DC Output symme                              | etry                                                  | See <b>Figure 6-1</b> and <b>Figure 7-2</b> , S = 0V, R <sub>L</sub> =                  |      |                    |      |      |
| $V_{\text{SYM\_DC}}$ | (dominant or reces                           | ssive)                                                | $60\Omega$ , C <sub>L</sub> = open, R <sub>CM</sub> = open                              | -0.4 |                    | 0.4  | V    |
|                      | $(V_{CC} - V_{O(CANH)} - V$                  | O(CANL)                                               | oosz, CL – open, RCM – open                                                             |      |                    |      |      |
|                      |                                              |                                                       | See Figure 7-2 and Figure 6-7, S at 0V,                                                 |      |                    |      |      |
|                      | Short-circuit stead                          | v stato                                               | V <sub>CANH</sub> = -5V to 40V, CANL = open,                                            | -100 |                    |      |      |
| OS(SS_DOM)           |                                              | •                                                     | TXD = 0V                                                                                |      |                    |      | mA   |
|                      | output current,dominant                      |                                                       | See <b>Figure 7-2</b> and <b>Figure 6-7</b> , S at 0V,                                  |      |                    | 100  |      |
|                      |                                              | V <sub>CANL</sub> = -5V to 40V, CANH = open, TXD = 0V |                                                                                         |      |                    | 100  |      |
|                      | Short-circuit stead                          | v-state                                               | See <b>Figure 7-2</b> and <b>Figure 6-7</b> ,                                           |      |                    |      |      |
| $I_{OS(SS\_REC)}$    | Short-circuit steady-state                   |                                                       | tput current,recessive   −27V ≤ V <sub>BUS</sub> ≤ 32V, Where V <sub>BUS</sub> = CANH = |      |                    | 5    | mA   |
|                      | output current,recessive                     |                                                       | CANL,TXD = V <sub>CC</sub> , all modes                                                  |      |                    |      |      |

<sup>(1)</sup> All typical values are at 25°C and supply voltages of  $V_{CC}$  = 5V and  $V_{IO}$  = 5V ,  $R_L$  = 60 $\Omega$ .

<sup>(2)</sup> For the bus output voltage (recessive) will be the same if the device is in Normal mode with S terminal LOW or if the device is in Silent mode with the S terminal is HIGH



# **Switching Characteristics**

Over recommended operating conditions (unless otherwise noted)

| Symbol                   | Parameter                                                                                                                 | Test Conditions                                                                          | Min | Typ <sup>(1)</sup> | Max | Unit |  |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|--------------------|-----|------|--|
| Device \$                | Switching Characteristics                                                                                                 |                                                                                          |     |                    |     |      |  |
| t <sub>PROP(LOOP1)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant                                      | See <b>Figure 6-4</b> , S = 0V,<br>$R_L = 60\Omega$ , $C_L = 100$ pF,                    |     | 110                | 160 |      |  |
| t <sub>PROP(LOOP2)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive                                      | $C_{L(RXD)} = 15pF$                                                                      |     | 130                | 200 | ns   |  |
| t <sub>MODE</sub>        | Mode change time, from Normal to Silent or from Silent to Normal                                                          | See Figure 6-3,                                                                          |     | 20                 | 45  | μs   |  |
| Driver S                 | witching Characteristics                                                                                                  |                                                                                          |     |                    |     |      |  |
| $t_{pHR}$                | Propagation delay time, high TXD to driver recessive (dominant to recessive)                                              |                                                                                          |     | 80                 |     |      |  |
| $t_{pLD}$                | Propagation delay time, low TXD to driver dominant (recessive to dominant)                                                | See <b>Figure 6-1</b> ,<br>STB = 0V, $R_L = 60\Omega$ ,                                  |     | 65                 |     |      |  |
| t <sub>sk(p)</sub>       | Pulse skew ( t <sub>pHR</sub> - t <sub>pLD </sub> )                                                                       | C <sub>L</sub> = 100pF, R <sub>CM</sub> = open                                           |     | 15                 |     | no   |  |
| t <sub>R</sub>           | Differential output signal rise time                                                                                      |                                                                                          |     | 45                 |     | ns   |  |
| t <sub>F</sub>           | Differential output signal fall time                                                                                      |                                                                                          |     | 45                 |     |      |  |
| SR                       | Differential output slew rate, dominant-to-recessive transition                                                           |                                                                                          |     |                    | 70  | V/µs |  |
| t <sub>TXD_DTO</sub>     | Dominant timeout                                                                                                          | $S = 0V$ , $R_L = 60\Omega$ , $C_L = open$ , See <b>Figure 6-6</b>                       | 1.2 | 2                  | 3.8 | ms   |  |
| Receive                  | r Switching Characteristics                                                                                               |                                                                                          |     |                    |     |      |  |
| $t_{pRH}$                | Propagation delay time, bus recessive input tohigh output (Dominant to Recessive)                                         |                                                                                          |     | 55                 |     | ns   |  |
| t <sub>pDL</sub>         | Propagation delay time, bus dominant input tolow output (Recessive to Dominant)                                           | See <b>Figure 6-2</b> , STB = 0V,<br>C <sub>L(RXD)</sub> = 15pF                          |     | 55                 |     | ns   |  |
| t <sub>R</sub>           | RXD Output signal rise time                                                                                               | _()                                                                                      |     | 10                 |     | ns   |  |
| t <sub>F</sub>           | RXD Output signal fall time                                                                                               |                                                                                          |     | 10                 |     | ns   |  |
| FD Timi                  | ng Parameters                                                                                                             |                                                                                          |     |                    |     |      |  |
|                          | Bit time on CAN bus output pins with $t_{BIT(TXD)} = 500$ ns, all devices                                                 |                                                                                          | 435 |                    | 530 |      |  |
| t <sub>BIT(BUS)</sub>    | Bit time on CAN bus output pins with $t_{BIT(TXD)} = 200$ ns, only without $V_{IO}$ pin devices                           |                                                                                          | 155 |                    | 210 |      |  |
|                          | Bit time on RXD output pins with t <sub>BIT(TXD)</sub> = 500ns, all devices                                               | See <b>Figure 6-5</b> , S = 0V, R <sub>L</sub> = $60\Omega$ , C <sub>L</sub> = $100$ pF, |     |                    | 550 |      |  |
| t <sub>BIT(RXD)</sub>    | Bit time on RXD output pins with t <sub>BIT(TXD)</sub> =                                                                  | $C_L(RXD) = 15pF,$                                                                       | 120 |                    | 220 | ns   |  |
|                          | 200ns, only without V <sub>IO</sub> pin devices  Receiver timing symmetry with t <sub>BIT(TXD)</sub> =                    | Δt <sub>REC</sub> = t <sub>BIT(RXD)</sub> - t <sub>BIT(BUS)</sub>                        |     |                    | 40  |      |  |
| $\Delta t_{REC}$         | 500ns, all devices  Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 200ns, only without V <sub>IO</sub> pin devices |                                                                                          |     |                    | 15  |      |  |

<sup>(1)</sup> All typical values are at 25°C and supply voltages of  $V_{CC}$  = 5V and  $V_{IO}$  = 5V (if applicable),  $R_L$  =  $60\Omega$ 



# **Parameter Measurement Information**



Figure 6-1. Driver Test Circuit and Measurement



Figure 6-2. Receiver Test Circuit and Measurement

Table 6-1. Receiver Differential Input Voltage Threshold Test

|                   | INPUT             |                 |   | OUTPUT          |
|-------------------|-------------------|-----------------|---|-----------------|
| V <sub>CANH</sub> | V <sub>CANL</sub> | V <sub>ID</sub> |   | RXD             |
| -29.5 V           | -30.5 V           | 1000mV          | L |                 |
| 30.5 V            | 29.5 V            | 1000mV          | L | V-              |
| -19.55 V          | -20.45 V          | 900mV           | L | V <sub>OL</sub> |
| 20.45 V           | 19.55 V           | 900mV           | L |                 |
| -19.75 V          | -20.25 V          | 500mV           | Н |                 |
| 20.25 V           | 19.75 V           | 500mV           | Н |                 |
| -29.8 V           | -30.2 V           | 400mV           | Н | Vон             |
| 30.2 V            | 29.8 V            | 400mV           | Н |                 |
| Open              | Open              | X               | Н |                 |





Figure 6-3. t<sub>MODE</sub> Test Circuit and Measurement



Figure 6-4. TPROP(LOOP) Test Circuit and Measurement



Figure 6-5. CAN FD Timing Parameter Measurement





Figure 6-6. TXD Dominant Timeout Test Circuit and Measurement



Figure 6-7. Driver Short Circuit Current Test and Measurement



# **Detailed Description**

### **Overview**

These CAN transceivers meet the ISO11898-2 (2016) High Speed CAN (Controller Area Network) physical layer standard. They are designed for data rates in excess of 1 Mbps for CAN FD and enhanced timing margin / higher data rates in long and highly-loaded networks. These devices provide many protection features to enhance device and CAN robustness.

# **Functional Block Diagram**



# **Feature Description**

### **TXD Dominant Timeout (DTO)**

During normal mode (the only mode where the CAN driver is active), the TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The DTO circuit timer starts on a falling edge on TXD. The DTO circuit disables the CAN bus driver if no rising edge is seen before the timeout period expires. This frees the bus for communication between other nodes on the network. The CAN driver is re-activated when a recessive signal is seen on the TXD terminal, thus clearing the TXD DTO condition. The receiver and RXD terminal still reflect activity on the CAN bus, and the bus terminals are biased to the recessive level during a TXD dominant timeout.





Figure 7-1. Example Timing Diagram for TXD DTO

### Thermal Shutdown (TSD)

If the junction temperature of the device exceeds the thermal shutdown threshold ( $T_{TSD}$ ), the device turns off the CAN driver circuits thus blocking the TXD-to-bus transmission path. The CAN bus terminals are biased to the recessive level during a thermal shutdown, and the receiver-to-RXD path remains operational. The shutdown condition is cleared when the junction temperature drops at least the thermal shutdown hysteresis temperature ( $T_{TSD}$  HYS) below the thermal shutdown temperature ( $T_{TSD}$ ) of the device.

### **Undervoltage Lockout**

The supply terminals have undervoltage detection that places the device in protected mode. This protects the bus during an undervoltage event on either the  $V_{CC}$  or  $V_{IO}$  supply terminals.

 VCC
 Device State<sup>(1)</sup>
 Bus Output
 RXD

 > UV<sub>VCC</sub>
 Normal
 Per TXD
 Mirrors Bus<sup>(2)</sup>

 < UV<sub>VCC</sub>
 Protected
 High Impedance
 High Impedance

Table 7-1. Undervoltage Lockout 5V Only Devices without V<sub>IO</sub> pin

- (1) See the VIT section of the Electrical Characteristics.
- (2) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

Table 7-2. Undervoltage Lockout only Devices with V<sub>IO</sub> pin

| Vcc                 | V <sub>IO</sub>                                | Device State | Bus Output     | RXD                        |
|---------------------|------------------------------------------------|--------------|----------------|----------------------------|
| > UV <sub>VCC</sub> | > UV <sub>VIO</sub>                            | Normal       | Per TXD        | Mirrors Bus <sup>(1)</sup> |
| < UV <sub>VCC</sub> | > UV <sub>VIO</sub>                            | Protected    | High Impedance | High (Recessive)           |
| > UV <sub>VCC</sub> | V <sub>VCC</sub> < UV <sub>VIO</sub> Protected |              | High Impedance | High Impedance             |
| < UV <sub>VCC</sub> | < UV <sub>VIO</sub>                            | Protected    | High Impedance | High Impedance             |

<sup>(1)</sup> Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.



#### **Unpowered Device**

The device is designed to be 'ideal passive' or 'no load' to the CAN bus if it is unpowered. The bus terminals (CANH, CANL) have extremely low leakage currents when the device is unpowered to avoid loading down the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains in operation. The logic terminals also have extremely low leakage currents when the device is unpowered to avoid loading down other circuits that may remain powered.

#### **Floating Terminals**

These devices have internal pull ups on critical terminals to place the device into known states if the terminals float. The TXD terminal is pulled up to  $V_{CC}$  or  $V_{IO}$  to force a recessive input level if the terminal floats. The S terminal is also pulled down to force the device into Normal mode if the terminal floats.

### **CAN Bus Short Circuit Current Limiting**

The device has two protection features that limit the short circuit current when a CAN bus line is short-circuit fault condition: driver current limiting (both dominant and recessive states) and TXD dominant state time out to prevent permanent higher short circuit current of the dominant state during a system fault. During CAN communication the bus switches between dominant and recessive states, thus the short circuit current may be viewed either as the instantaneous current during each bus state or as an average current of the two states.

#### **Digital Inputs and Outputs**

#### 5V Vcc Only (Devices without Vio pin):

The 5V  $V_{CC}$  only devices are supplied by a single 5V rail. The digital inputs have TTL input thresholds and are therefore 5V and 3.3V compatible. The RXD outputs on these devices are driven to the  $V_{CC}$  rail for logic high output. Additionally, the TXD pin is internally pulled up to  $V_{CC}$ , and the S pin is pulled low to GND. The internal bias of the mode pins may only place the device into a known state if the terminals float, they may not be adequate for system-level biasing during transients or noisy environments.

#### 5V V<sub>CC</sub> with V<sub>IO</sub> I/O Level Shifting (Devices with V<sub>IO</sub> pin):

These devices use a 5V  $V_{CC}$  power supply for the CAN driver and high speed receiver blocks. These transceivers have a second power supply for I/O level-shifting ( $V_{IO}$ ). This supply is used to set the CMOS input thresholds of the TXD and S pins and the RXD high level output voltage. Additionally, the TXD pin is internally pulled up to  $V_{IO}$ , and the S pin is pulled low to GND.

### **Device Functional Modes**

The device has two main operating modes: Normal mode and Silent mode. Operating mode selection is made via the S input terminal.

Table 7-3. Operating Modes

| S Terminal              | Mode        | Driver         | Receiver     | RXD Terminal                     |
|-------------------------|-------------|----------------|--------------|----------------------------------|
| LOW Normal Mode Enabled |             | Enabled (ON)   | Enabled (ON) | Mirrors Bus State <sup>(1)</sup> |
| HIGH                    | Silent Mode | Disabled (OFF) | Enabled (ON) | Mirrors Bus State <sup>(1)</sup> |

#### **CAN Bus States**

The CAN bus has two states during powered operation of the device: dominant and recessive. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD terminal. A recessive bus state is when the bus is biased to  $V_{CC}/2$  via the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the TXD and RXD terminals.





Figure 7-2. Bus States (Physical Bit Representation)

#### **Normal Mode**

Select the Normal mode of device operation by setting S terminal low. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver translates a digital input on TXD to a differential output on CANH and CANL. The receiver translates the differential signal from CANH and CANL to a digital output on RXD.

#### Silent Mode

Activate Silent mode by setting S terminal high. The CAN driver is disabled, preventing communication from the TXD pin to the CAN bus. The high speed receiver remains active so that CAN bus communication continues to be relayed to the RXD output pin.

#### **Driver and Receiver Function Tables**

**Table 7-4. Driver Function Table** 

| Device      | Inp                | uts                    | Outp                | outs                | Driven Bus State |  |
|-------------|--------------------|------------------------|---------------------|---------------------|------------------|--|
|             | STB <sup>(1)</sup> | TXD <sup>(1) (2)</sup> | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> | Driven bus State |  |
| All Devices | L or Open          | L                      | Н                   | L                   | Dominant         |  |
|             |                    | H or Open              | Z                   | Z                   | Recessive        |  |
|             | Н                  | Х                      | Z                   | Z                   | Recessive        |  |

<sup>(1)</sup> H = high level, L = low level, X = irrelevant, Z = common mode (recessive) bias to  $V_{CC}/2$ . See CAN Bus States for bus state and common mode bias information.

Table 7-5. Receiver Function Table

| Device mode      | CAN Differential Inputs VID=VCANH - VCANL                   | Bus State | RXD Terminal <sub>(1)</sub> |
|------------------|-------------------------------------------------------------|-----------|-----------------------------|
| Normal or Silent | $V_{ID} \ge V_{IT+(MAX)}$                                   | Dominant  | L <sub>(2)</sub>            |
|                  | $V_{\text{IT-(MIN)}} < V_{\text{ID}} < V_{\text{IT+(MAX)}}$ | ?         | ?(2)                        |
|                  | $V_{ID} \leq V_{IT-(MIN)}$                                  | Recessive | H <sub>(2)</sub>            |
|                  | Open (V <sub>ID</sub> ≈ 0 V)                                | Open      | Н                           |

<sup>(1)</sup> H = high level, L = low level, ? = indeterminate.

<sup>(2)</sup> Devices have an internal pull up to  $V_{CC}$  or  $V_{IO}$  on TXD terminal. If the TXD terminal is open, the terminal is pulled high and the transmitter remain in recessive (non-driven) state.

<sup>(2)</sup> See Receiver Electrical Characteristics section for input thresholds.



# **Application and Implementation**

#### **Application Information**

These CAN transceivers are typically used in applications with a host microprocessor or FPGA that includes the data link layer portion of the CAN protocol. Below are typical application configurations for both 5V and 3.3V microprocessor applications. The bus termination is shown for illustrative purposes.

#### **Typical Applications**



Figure 8-1. Typical CAN Bus Application

### **Design Requirements**

#### **Bus Loading, Length and Number of Nodes**

The ISO 11898-2 Standard specifies a maximum bus length of 40 m and maximum stub length of 0.3 m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A large number of nodes requires transceivers with high input impedance such as the TJA1051 family of transceivers. Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2. They have made system-level trade-offs for data rate, cable length, and parasitic loading of the bus.

The TJA1051 family is specified to meet the 1.5V requirement with a  $50\Omega$  load, incorporating the worst case including parallel transceivers. The differential input resistance of the TJA1051 family is a minimum of  $30k\Omega$ . If 100 TJA1051 family transceivers are in parallel on a bus, this is equivalent to a  $300\Omega$  differential load worst case. That transceiver load of  $300\Omega$  in parallel with the  $60\Omega$  gives an equivalent loading of  $50\Omega$ . Therefore, the TJA1051 family theoretically supports up to 100 transceivers on a single bus segment. However, for CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is typically much lower. Bus length may also be extended beyond the original ISO 11898 standard of 40 m by careful system design and data rate tradeoffs. For example CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. In using this flexibility comes the responsibility of good network design and balancing these tradeoffs.



#### **Detailed Design Procedures**

#### **CAN Termination**

The ISO 11898 standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with  $120\Omega$  characteristic impedance ( $Z_0$ ). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus, the termination must be carefully placed so that two terminations always exist on the network.

Termination may be a single  $120\Omega$  resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used. (See Figure 8-2). Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions.



Figure 8-2. CAN Bus Termination Concepts

The family of transceivers have variants for both 5V only applications and applications where level shifting is needed for a 3.3V microcontroller.



Figure 8-3. Typical CAN Bus Application Using 5V CAN Controller





Figure 8-4. Typical CAN Bus Application Using 3.3V CAN Controller

# **Power Supply Recommendations**

These devices are designed to operate from a  $V_{CC}$  input supply voltage range between 4.5V and 5.5V. Some devices have an output level shifting supply input,  $V_{IO}$ , designed for a range between 3V and 5.5V. Both supply inputs must be well regulated. A bulk capacitance, typically 4.7 $\mu$ F, should be placed near the CAN transceiver's main  $V_{CC}$  supply output, and in addition a bypass capacitor, typically 0.1 $\mu$ F, should be placed as close to the device  $V_{CC}$  and  $V_{IO}$  supply terminals. This helps to reduce supply voltage ripple present on the outputs of the switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes and traces.

# Layout

Robust and reliable bus node design often requires the use of external transient protection device in order to protect against EFT and surge transients that may occur in industrial environments. Because ESD and transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design. The TJA1051 family comes with high on-chip IEC ESD protection, but if higher levels of system level immunity are desired external TVS diodes can be used. TVS diodes and bus filtering capacitors should be placed as close to the on-board connectors as possible to prevent noisy transient events from propagating further into the PCB and system.



### **Layout Guidelines**

- Place the protection and filtering circuitry as close to the bus connector, J1, to prevent transients, ESD and noise from propagating onto the board. In this layout example a transient voltage suppression (TVS) device, D1, has been used for added protection. The production solution can be either bi-directional TVS diode or varistor with ratings matching the application requirements. This example also shows optional bus filter capacitors C4 and C5. Additionally (not shown) a series common mode choke (CMC) can be placed on the CANH and CANL lines between the transceiver U1 and connector J1.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Use supply (V<sub>CC</sub>) and ground planes to provide low inductance.
- Use at least two vias for supply (V<sub>CC</sub>) and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.
- Bypass and bulk capacitors should be placed as close as possible to the supply terminals of transceiver, examples are C1, C2 on the V<sub>CC</sub> supply and C6 and C7 on the V<sub>IO</sub> supply.
- Bus termination: this layout example shows split termination. This is where the termination is split into two
- resistors, R6 and R7, with the center or split tap of the termination connected to ground via capacitor C3.
   Split
- termination provides common mode filtering for the bus. When bus termination is placed on the board instead of directly on the bus, additional care must be taken to ensure the terminating node is not removed from the bus thus also removing the termination. See the application section for information on power ratings needed for the termination resistor(s).
- To limit current of digital lines, serial resistors may be used. Examples are R2, R3, and R4. These are not required.
- Terminal 1: R1 is shown optionally for the TXD input of the device. If an open drain host processor is used, this is mandatory to ensure the bit timing into the device is met.
- Terminal 5: For devices in this series with VIO ports, bypass capacitors should be placed as close to the
  pin as possible (example C6 and C7). For device options without V<sub>IO</sub> I/O level shifting, this pin is not
  internally connected and can be left floating or tied to any existing net, for example a split pin connection.
- Terminal 8: is shown assuming the mode terminal, S, will be used. If the device will only be used in normal mode, R4 is not needed and R5 could be used for the pull down resistor to GND.

#### Layout Example



Figure 10-1. Layout Example



# **Physical Dimensions**

SOP-8 (150mil)



Dimensions In Millimeters(SOP-8)

Symbol: A A1 B C C1 D Q a

| Symbol: | A    | A1   | В    | С    | C1   | D    | Q  | а    | b        |   |
|---------|------|------|------|------|------|------|----|------|----------|---|
| Min:    | 1.35 | 0.05 | 4.90 | 5.80 | 3.80 | 0.40 | 0° | 0.35 | 1.27 BSC | ı |
| Max:    | 1.55 | 0.20 | 5.10 | 6.20 | 4.00 | 0.80 | 8° | 0.45 | 1.27 030 | ì |

### DFN-8 3\*3



| Dimensions In Millimeters(DFN-8 3*3) |      |      |      |      |      |      |      |          |  |
|--------------------------------------|------|------|------|------|------|------|------|----------|--|
| Symbol:                              | Α    | A1   | В    | B1   | E    | F    | а    | b        |  |
| Min:                                 | 0.85 | 0.00 | 2.90 | 2.90 | 0.20 | 0.30 | 0.20 | 0.65 BSC |  |
| Max:                                 | 0.95 | 0.05 | 3.10 | 3.10 | 0.25 | 0.50 | 0.34 |          |  |



# **Revision History**

| REVISION NUMBER | DATE    | REVISION                                                   | PAGE  |
|-----------------|---------|------------------------------------------------------------|-------|
| V1.0            | 2015-11 | New                                                        | 1-22  |
| V1.1            | 2025-1  | Document Reformatting                                      | 1-22  |
| V1.2            | 2025-12 | Update important statements、Update sop-8 Dimension drawing | 20、22 |



#### **IMPORTANT STATEMENT:**

Huaguan Semiconductor reserves the right to change products and services offered without prior notice. Customers should obtain the latest relevant information before placing orders and verify that such information is current and complete. Huaguan Semiconductor assumes no responsibility or liability for altered documents.

Customers are responsible for complying with safety standards and implementing safety measures when using Huaguan Semiconductor products in system design and end-product manufacturing. You assume full responsibility for: selecting the appropriate Huaguan Semiconductor products for your application; designing, validating, and testing your application; and ensuring that your application complies with applicable standards and all other safety, security, or other requirements. This is to prevent potential risks that may lead to personal injury or property damage.

Huaguan Semiconductor products are not approved for use in life support, military, aerospace, or other high-risk applications. Huaguan products are neither intended nor warranted for use in such systems or equipment. Any failure or malfunction may lead to personal injury or severe property damage. Such applications are deemed "Unsafe Use." Unsafe Use includes, but is not limited to: surgical and medical equipment, nuclear energy control equipment, aircraft or spacecraft instruments, control or operation of vehicle power, braking, or safety systems, traffic signal instruments, all types of safety devices, and any other applications intended to support or sustain life. Huaguan Semiconductor shall not be liable for consequences resulting from Unsafe Use in these fields. Users must independently evaluate and assume all risks. Any issues, liabilities, or losses arising from the use of products beyond their approved applications shall be solely borne by the user. Users may not claim any compensation from Huaguan Semiconductor based on these terms. If any third party claims against Huaguan Semiconductor due to such Unsafe Use, the user shall compensate Huaguan Semiconductor for all resulting damages and liabilities.

Huaguan Semiconductor provides technical and reliability data (including datasheets), design resources (including reference designs), application or other design advice, web tools, safety information, and other resources for its semiconductor products. However, no guarantee is made that these resources are free from defects, and no express or implied warranties are provided. The use of testing and other quality control techniques is limited to Huaguan Semiconductor's quality assurance scope. Not all parameters of each device are tested.

Huaguan Semiconductor's documentation authorizes you to use these resources only for developing applications related to the products described herein. You are not granted rights to any other intellectual property of Huaguan Semiconductor or any third party. Any other reproduction or display of these resources is strictly prohibited. You shall fully indemnify Huaguan Semiconductor and its agents against any claims, damages, costs, losses, and liabilities arising from your use of these resources. Huaguan Semiconductor shall not be held responsible.