### 300 to 930MHz FSK/FM/ASK Receiver ## **Features** - Programmable PLL synthesizer - 8-channel preconfigured or fully programmable SPI mode - Double super-heterodyne receiver architecture with 2<sup>nd</sup> mixer as image rejection mixer - Reception of FSK, FM and ASK modulated signals - Low shut-down and operating currents - AGC automatic gain control - On-chip IF filter - Fully integrated FSK/FM demodulator - RSSI for level indication and ASK detection - 2<sup>nd</sup> order low-pass data filter - Positive and negative peak detectors - Data slicer (with averaging or peak-detector adaptive threshold) - 32-pin Quad Flat No-Lead Package (QFN) - EVB programming software is available on Melexis web site # **Ordering Information** | Part Number | Temperature Code | Package Code | Delivery Form | |-------------|----------------------|------------------------|---------------------------| | MLX71122 | R (-40 °C to 105 °C) | LQ (32 L QFN 5x5 Quad) | 73 pc/tube<br>5000 pc/T&R | # **Application Examples** - General digital and analog RF receivers at 300 to 930MHz - Tire pressure monitoring systems (TPMS) - Remote keyless entry (RKE) - Low power telemetry systems - Alarm and security systems - Active RFID tags - Remote controls - Garage door openers - Home and building automation # **Pin Description** 300 to 930MHz FSK/FM/ASK Receiver Datasheet # **General Description** The MLX71122 is a multi-channel RF receiver IC based on a double-conversion super-heterodyne architect-ture. It is designed to receive FSK and ASK modulated RF signals either in 8 predefined frequency channels or frequency programmable via a 3-wire serial programming interface (SPI). The IC is designed for a variety of applications, for example in the European bands at 433MHz and 868MHz or for the use in North America or Asia, e.g. at 315MHz, 447MHz or 915MHz. Datasheet # **Document Content** | 1. Theory of Operation | 6 | |----------------------------------------------------------------------|----| | 1.1. General | 6 | | 1.2. Technical Data Overview | 7 | | 1.3. Block Diagram | 7 | | 1.4. Enable/Disable in ABC Mode | 8 | | 1.5. Demodulation Selection in ABC Mode | 8 | | 1.6. Programming Modes | | | 1.7. Preconfigured Frequencies in ABC Mode | | | 2. Pin Definitions and Descriptions | 10 | | 2.1. Pin Schematics | 10 | | 2.2. RF Pin Impedance Models | 15 | | 3. Functional Description | 16 | | 3.1. Frequency Planning | 16 | | 3.1.1. Calculation of Counter Settings | 18 | | 3.1.2. Calculation of LO1 and IF1 frequency for Low Frequency Bands | 19 | | 3.1.3. Calculation of LO1 and IF1 frequency for High Frequency Bands | | | 3.1.4. Counter Setting Examples for SPI Mode | | | 3.1.5. Counter Settings in ABC Mode – 8+1 Preconfigured Channels | 20 | | 3.2. PLL Frequency Synthesizer | | | 3.2.1. Pulse Swallow Counter | | | 3.2.2. PLL Counter Ranges | | | 3.2.3. Reference Oscillator (RO) | | | 3.2.4. Phase-Frequency Detector (PFD) | | | 3.2.6. Loop Filter (LF) | | | 3.2.7. Lock Detector (LD) | | | 3.2.8. Voltage Controlled Oscillator (VCO) | | | 3.2.9. Loop Filter Calculation | | | 3.3. Receiver Front End | 28 | | 3.3.1. Low Noise Amplifier (LNA) and Mixer 1 (MIX1) | 28 | | 3.3.2. Mixer 2 (MIX2) | | | 3.3.3. IF Filter (IFF) | | | 3.3.4. FSK Demodulator | | | 3.3.5. Autotuning Circuit | | | 3.3.6. IF Amplifier (IFA) | | | 3.3.7. Automatic Gain Control (AGC) | | | 3.4. Data Path | 33 | #### 300 to 930MHz FSK/FM/ASK Receiver | | 3.4.1. Data Filter (DF) | 33 | |----|-------------------------------------------------------------------------|----| | | 3.4.2. Averaging Data Slicer Mode | 34 | | | 3.4.3. Peak Detectors (PKDET) | | | | 3.4.4. Output Comparator | 35 | | | 3.5. Frequency Acceptance Range | 35 | | | 3.6. Biasing System | 35 | | | 3.7. Operating Modes | 35 | | | 3.8. Multi Functional Output | 36 | | | 3.9. SPI Description | 36 | | | 3.9.1. General | 36 | | | 3.9.2. Read / Write Sequences | | | | 3.9.3. Serial Programming Interface Timing | 38 | | 4. | . Register Description | 39 | | | 4.1. Register Overview | 39 | | | 4.1.1. Control Word R0 | 41 | | | 4.1.2. Control Word R1 | 42 | | | 4.1.3. Control Word R2 | | | | 4.1.4. Control Word R3 | | | | 4.1.5. Control Word R4 | | | | 4.1.6. Control Word R5 | | | | 4.1.7. Control Word R6 | | | | 4.1.8. Control Word R7 (Read-only Register) | 45 | | 5. | . Technical Data | 46 | | | 5.1. Absolute Maximum Ratings | 46 | | | 5.2. Normal Operating Conditions | 46 | | | 5.3. Crystal Parameters | 47 | | | 5.4. Serial Programming Interface (SPI) | 47 | | | 5.5. DC Characteristics | 48 | | | 5.6. AC System Characteristics | 50 | | 6. | . Test Circuits | 52 | | | 6.1. Standard FSK & ASK Reception in 8-Channel Preconfigured (ABC) Mode | 52 | | | 6.1.1. Averaging Data Slicer Configured for Bi-Phase Codes | | | | 6.2. Standard FSK & ASK Reception in SPI Mode | 53 | | | 6.2.1. Averaging Data Slicer Configured for Bi-Phase Codes | 53 | | | 6.2.2. Peak Detector Data Slicer Configured for NRZ Codes | 54 | | | 6.3. Test Circuit Component List | 55 | | 7. | . Package Description | 56 | | | 7.1. Soldering Information | | | | | | ### 300 to 930MHz FSK/FM/ASK Receiver | 8. Reliability Information | 57 | |----------------------------|----| | 9. ESD Precautions | 57 | | 10. Disclaimer | 58 | | 11. Contact | 59 | Datasheet # 1. Theory of Operation # 1.1. General The MLX71122 receiver architecture is based on a double-conversion super-heterodyne approach. The two LO signals are derived from an on-chip integer-N PLL frequency synthesizer. The PLL reference frequency is derived from a crystal (XTAL). The PLL synthesizer consists of an integrated voltage-controlled oscillator with external inductor, a programmable feedback divider chain, a programmable reference divider, a phase-frequency detector with a charge pump and an external loop filter. In the receiver's down-conversion chain, two mixers MIX1 and MIX2 are driven by the internal local oscillator signals LO1 and LO2, respectively. The second mixer MIX2 is an image-reject mixer. As the first intermediate frequency (IF1) is very high (typically above 100 MHz), a reasonably high degree of image rejection is provided even without using an RF front-end filter. At applications asking for very high image rejections, cost-efficient RF front-end filtering can be realized by using a SAW filter in front of the LNA. The receiver signal chain is set up by a low noise amplifier (LNA), two down-conversion mixers (MIX1 and MIX2), an on-chip IF filter (IFF) as well as an IF amplifier (IFA). By choosing the required modulation via an FSK/ASK switch (at pin MODSEL), either the on-chip FSK demodulator (FSK DEMOD) or the RSSI-based ASK detector is selected. A second order data filter (OA1) and a data slicer (OA2) follow the demodulator. The data slicer threshold can be generated from the mean-value of the data stream or by means of the positive and negative peak detectors (PKDET+/-). In general the MLX71122 can be set to shut-down mode, where all receiver functions are completely turned off, and to several other operating modes. There are two global operating modes that are selectable via the logic level at pin SPISEL: - 8-channel pre-configured mode (ABC mode) - fully programmable mode (SPI mode). In ABC mode the number of frequency channels is limited to eight but no microcontroller programming is required. In this case the three lines of the serial programming interface (SPI) are used to select one of the eight predefined frequency channels via simple 3-bit parallel programming. Pins ENRX and MODSEL are used to enable/disable the receiver and to select FSK or ASK demodulation, respectively. SPI mode is recommended for full programming flexibility. In this case the three lines of the SPI are configured as a standard 3-wire bus (SDEN, SDTA and SCLK). This allows changing many parameters of the receiver, for example more operating modes, channels, frequency resolutions, gains, demodulation types, data slicer settings and more. The pin MODSEL has no effect in this mode. ## 1.2. Technical Data Overview Input frequency ranges: 300 to 930MHz Power supply range: 3.0 to 5.5V Temperature range: -40 to +110°C Shutdown current: 50nA Operating current: 12mA (typ.) FSK input sensitivity: -107dBm (typ.) ASK input sensitivity: -112dBm (typ.) Internal IF2: 2MHz with 230kHz 3dB bandwidth Maximum data rate: 100kbps NRZ code, 50kbps bi-phase code Minimum frequency resolution: 10kHz Total image rejection: > 65dB (with external RF front-end filter) FSK/FM deviation range: ±10 to ±50kHz Spurious emission: < -70dBm</p> Linear RSSI range: > 50dB FSK input frequency acceptance range: 180kHz (3dB sensitivity loss) Crystal reference frequency: 10MHz ## 1.3. Block Diagram Fig. 1: MLX71122 block diagram The MLX71122 receiver IC consists of the following building blocks: - PLL synthesizer (PLL SYNTH) to generate the first and second local oscillator signals LO1 and LO2, parts of the PLL SYNTH are the voltage-controlled oscillator (VCO), the feedback dividers N/A and R, the phase-frequency detector (PFD), the charge pump (CP) and the crystal-based reference oscillator (RO) - Low-noise amplifier (LNA) for high-sensitivity RF signal reception - First mixer (MIX1) for down-conversion of the RF signal to the first IF (intermediate frequency) - Second mixer (MIX2) with image rejection for down-conversion from the first to the second IF - IF Filter (IFF) with a 2MHz center frequency and a 230kHz 3dB bandwidth - IF amplifier (IFA) to provide a large amount of voltage gain and an RSSI signal output - FSK demodulator (FSK DEMOD) - Operational amplifiers OA1 and OA2 for low-pass filtering and data slicing, respectively - Positive (PKDET+) and negative (PKDET-) peak detectors - Switches SW1 to select between FSK and ASK as well as SW2 to chose between averaging or peak detector data slicer - Control logic with 3-wire bus serial programming interface (SPI) - Biasing circuit with modes control # 1.4. Enable/Disable in ABC Mode | ENRX | Description | |------|---------------| | 0 | Shutdown mode | | 1 | Receive mode | Pin ENRX is pulled down internally. Device is in shutdown by default, after power supply on. If ENRX = 0 and SPISEL = 1 then operating modes according to OPMODE bit (refer to control word R0). If ENRX = 1 then OPMODE bit has no effect (hardwired receive mode). # 1.5. Demodulation Selection in ABC Mode | MODSEL | Description | |--------|------------------| | 0 | FSK demodulation | | 1 | ASK demodulation | Pin MODSEL has no effect in SPI mode (SPISEL = 1). We recommend connecting it to ground to avoid a floating CMOS gate. # 1.6. Programming Modes | SPISEL | Description | | | |--------|---------------------------------------|--|--| | 0 | ABC mode (8 channels preconfigured) | | | | 1 | SPI mode (programming via 3-wire bus) | | | # 1.7. Preconfigured Frequencies in ABC Mode | A | В | С | Receive Frequency | |---|---|---|-------------------| | 0 | 0 | 0 | FSK1: 369.5 MHz | | 0 | 1 | 0 | FSK5: 388.3 MHz | | 1 | 0 | 0 | FSK2: 371.1 MHz | | 1 | 1 | 0 | FSK4: 376.9 MHz | | 0 | 0 | 1 | FSK3: 375.3 MHz | | 0 | 1 | 1 | FSK7: 394.3 MHz | | 1 | 0 | 1 | FSK6: 391.5 MHz | | 1 | 1 | 1 | FSK8: 395.9 MHz | #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet As all pins, pins A, B, and C are equipped with ESD protection diodes that are tied to VCC and to VEE. Therefore these pins should not be directly connected to positive supply (a logic "1") before the supply voltage is applied to the IC. Otherwise the IC will be supplied through these control lines and it may enter into an unpredictable mode. In case the user wants to apply a positive supply voltage to these pins before the supply voltage is applied to the IC, a protection resistor should be inserted in each control line. # 2. Pin Definitions and Descriptions # 2.1. Pin Schematics | Pin No. | Name | I/O Type | Functional Schematic | Description | |---------|--------|------------------|------------------------|----------------------------------------------------------------------------------------------------| | 1 | VEELNA | ground | VCC | ground of LNA core | | 31 | LNAI | analog<br>input | LNAI VEELNA 1 31 VEE | LNA input, approx. $27\Omega$ single-ended | | 3 | LNAO | analog<br>output | LNAO LNAO VEE | LNA open-collector output,<br>to be connected to external<br>LC tank that resonates at RF | | 2 | VCCANA | supply | | positive supply of<br>LNA, MIX1 MIX2, IFF, IFA,<br>FSK DEMOD, OA1, OA2,<br>PKDET+, PKDET- and BIAS | | 4 | VEEIF | ground | | negative supply of LNA, MIX1 MIX2, IFF, IFA, and FSK DEMOD | | 5 | MIXN | analog<br>input | VCC bias VCC VCC MIXP | mixer 1 negative input | | 6 | MIXP | analog<br>input | 5 — 390µА VEE VEE | mixer 1 positive input | | 7 | SPISEL | CMOS<br>input | SPISEL 120 VEE | SPI select input | | 8 | RSSI | analog<br>output | RSSI 120 ASK O FSK SWI | RSSI output, approx. $25 \mathrm{k}\Omega$ | | 9 | MODSEL | CMOS<br>input | MODSEL 120 VEE | demodulation select input<br>(FSK or ASK demodulation) | | Pin No. | Name | I/O Type | Functional Schematic | Description | |---------|--------|---------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | RBIAS | analog I/O | RBIAS VCC VCC Pref | external resistor for voltage and current biasing, $30 \mathrm{k}\Omega$ by default, to provide stable parameters over temperature and supply variations | | 11 | VEEVCO | ground | | ground of VCO | | 12 | TNK1 | analog I/O | TNK1 VD VD TNK2 | VCO collector output,<br>connection 1 to external<br>LC tank | | 13 | TNK2 | analog I/O | VEE VCOCUR VEE | VCO collector output,<br>connection 2 to external<br>LC tank | | 15 | LF | analog I/O | VCC | charge pump output,<br>connection to external loop<br>filter | | 14 | VCCVCO | supply | | positive supply of VCO | | 16 | ENRX | CMOS<br>input | ENRX 120 VEE | enable/disable control input<br>(with internal pull-down) | | Pin No. | Name | I/O Type | Functional Schematic | Description | |---------|--------|----------------|----------------------|-------------------------------------------------------------------------------------------| | 17 | C/SDEN | CMOS<br>input | C/SDEN 120 VEE | frequency control line C or<br>SPI control line SDEN | | 18 | B/SDTA | CMOS<br>input | B/SDTA 120 VEE | frequency control line B or<br>SPI control line SDTA | | 19 | A/SCLK | CMOS<br>input | A/SCLK 120 VEE | frequency control line A or<br>SPI control line SCLK | | 20 | VEEDIG | ground | | ground of PLL SYNT (except<br>of VCO), Control Logic,<br>and OA2 out stage | | 21 | VCCDIG | supply | | positive supply of<br>PLL SYNT (except of VCO),<br>Control Logic, RO and OA2<br>out stage | | 22 | DTAO | CMOS<br>output | DTAO VCC POA2 | data output, 2mA sink or<br>source capability | | Pin No. | Name | I/O Type | Functional Schematic | Description | |---------|------|---------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 23 | MFO | analog<br>output<br>(option 1) | MFO VCC VCC VCC VCC VCC VCC VCC VCC VCC VC | multifunctional output: reference oscillator output selected (default setting) (see 4.1.4) | | 23 | MFO | analog<br>output<br>(option 2) | MFO VCC VCC VCC VCC VCC VCC VCC VCC VCC VC | multifunctional output: IF2 signal output selected (see 4.1.4) | | 23 | MFO | digital<br>output<br>tristate<br>(option 3) | MFO VCC VEE VEE | multifunctional output: digital output signal selected (see 4.1.4) | | 24 | ROI | analog<br>input | ROI 30p 30p 30p VEE | reference oscillator input<br>for connecting an external<br>crystal, Colpitts type<br>oscillator with internal<br>feedback<br>capacitors | | Pin No. | Name | I/O Type | Functional Schematic | Description | |---------|--------|------------------|-------------------------|--------------------------------------------------------------------------| | 25 | PDP | analog I/O | PDP VCC P | peak detector positive<br>output for connecting an<br>external capacitor | | 26 | PDN | analog I/O | PDN 120 | peak detector positive<br>output for connecting an<br>external capacitor | | 27 | DFO | analog<br>output | DFO SW2 VEE | data filter output | | 28 | DF1 | analog I/O | DF1 200K SW1 ASK 28 VEE | data filter connection 1 for connecting an external capacitor | | 29 | DF2 | analog I/O | DF2 OA1 | data filter connection 2 for connecting an external capacitor | | 30 | VEEANA | ground | | ground of RO, OA1, OA2,<br>PKD+, PKD- and BIAS | | 32 | SLC | analog I/O | SLC 120 VEE OA2 | slicer reference input for<br>connecting an external<br>capacitor | # 2.2. RF Pin Impedance Models The following table gives the typical equivalent circuits modelling the impedance of the RF-pins including the package but without the PCB parasitics. The LNA, MIX1 and TNK1/2 models are valid from 300 to 930MHz, the MFO model is valid from 1 to 10MHz. Fig. 2: C-V tuning characteristic of the VCO The C-V-characteristics for other supply voltages than given above can be derived by shifting the right end of the curves to the desired supply voltage, since the VCO frequency depends on $V_{CC}$ - $V_{LF}$ . Datasheet # 3. Functional Description # 3.1. Frequency Planning Because of the double conversion architecture that employs two mixers and two IF signals, there are four different combinations for injecting the LO1 and LO2 signals: LO1 high side and LO2 high side: receiving at $f_{RF\ High-High}$ LO1 high side and LO2 low side: receiving at $f_{RF\ High-Low}$ LO1 low side and LO2 high side: receiving at $f_{RF\ Low-High}$ LO1 low side and LO2 low side: receiving at $f_{RF\ Low-Low}$ As a result, four different input frequencies could produce the same second IF (IF2). This may seem like a problem, but being able to select high or low side injection makes it possible to avoid interference from undesired signals. This can not be done with the more common receivers which are single conversion with a low IF frequency. It is also often possible with the MLX71122 to use a simple RF filter to get better image rejection than low IF receivers which have an image reject mixer. Referring to the block diagram in fig.1, the following equations apply: $f_{IF2} = 2.0MHz$ , $N_{IO2} = LO2DIV = 4 \text{ or } 8$ $f_{IV} = \text{desired RF signal frequency}$ LO1 on low side: $f_{IN} - f_{VCO} = f_{IF1}$ LO2 on low side: $f_{IF1} - \frac{f_{VCO}}{N_{VCO}} = 2.0 MHz$ From these seven equations, we get: LO1 high side and LO2 high side: $$f_{VCO} = (f_{IN} - 2MHz) \frac{N_{LO2}}{N_{LO2} - 1}$$ (1) LO1 high side and LO2 low side: $$f_{VCO} = (f_{IN} + 2MHz) \frac{N_{LO2}}{N_{LO2} - 1}$$ (2) LO1 low side and LO2 high side: $$f_{V\!CO} = (f_{I\!N} + 2M\!H\!z) \frac{N_{LO2}}{N_{LO2} + 1} \tag{3}$$ LO1 low side and LO2 low side: $$f_{VCO} = (f_{IN} - 2MHz) \frac{N_{LO2}}{N_{LO2} + 1}$$ (4) Fig. 3 on the next page shows the 4 possible RF frequencies when receiving at $f_{RF \text{ High-High}}$ is desired. Example: Let $$f_{IN} = 315MHz$$ and $N_{LO2} = 4$ . From (1) we get $f_{VCO} = (315MHz - 2MHz) \frac{4}{4-1} = 417.33MHz$ and further $f_{IF1} = 102.33MHz$ , $f_{LO2} = 104.33MHz$ and the 2<sup>nd</sup> IF frequency is 2.0MHz. #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet The image frequencies of the two mixers are now: $f_{M\!X1I\!M\!A\!G\!E}=417.33+102.33=519.66M\!H\!z$ , RF response, suppressed by the RF bandpass filter, $f_{MIX\,2IMAGE}=104.33+2.0=106.33MHz$ , suppressed by the image rejection of mixer 2. $f_{\it MIX\,2IMAGE}$ leads to two further RF response frequencies: 417.33 - 106.33 = 311.00MHz: suppressed by 30dB of the image rejection of mixer 2 417.33 + 106.33 = 523.66MHz: suppressed by 30dB of mixer 2 plus the RF bandpass filter In the example of Fig. 3, the image signals at 519.66 and 523.66 are suppressed by the bandpass characteristic provided by the RF front-end. The bandpass shape can be achieved either with a SAW filter (featuring just a couple of MHz bandwidth), or by the tank circuits at the LNA input and output (this typically yields 30 to 60MHz bandwidth). In any case, the high value of the first IF (IF1) helps to suppress the image signals at $f_{\text{RF Low-High}}$ and $f_{\text{RF Low-Low}}$ . The two remaining signals at IF1 resulting from 102.33 and 106.33 enter the second mixer MIX2. This mixer features image rejection with so-called single-sideband (SSB) selection. This means either the upper or lower sideband of IF1 can be selected. In the example of Fig. 3, LO2 high-side injection has been chosen to select the IF2 signal resulting from $f_{RF High-High}$ . Fig. 3: The four receiving frequencies in a double conversion superhet receiver It should be mentioned that each high-side injection mixing mirrors the frequency spectrum of the input signal. Only Low-Low and High-High injection mixing preserve the spectrum or in other words a higher frequency at RF remains a higher frequency at IF2. The polarity of the data slicer can be switched in order to compensate this for FSK reception of digital data. It can be seen from the block diagram of Fig. 1 that there is a fixed relationship between the LO1 signal frequency $f_{LO1}$ and the LO2 signal frequency $f_{LO2}$ . LO2DIV = $$N_{LO2} = \frac{f_{LO1}}{f_{LO2}}$$ (5) The LO1 signal frequency $f_{LO1}$ is directly synthesized from the crystal reference oscillator frequency $f_{RO}$ by means of an integer-N PLL synthesizer. The PLL consists of a dual-modulus prescaler (P/P+1) with P=32, a program counter N and a swallow counter A. $$f_{LO1} = \frac{f_{RO}}{R}(N \cdot P + A) = f_{PFD}(N \cdot P + A) = f_{PFD} \cdot N_{tot}$$ (6) Since $LO2 = \frac{LO1}{4 \, or \, 8}$ ,the channel frequency step, $f_{\text{CH,}}$ ,is **not** equal to the phase-frequency detector (PFD) frequency $f_{\text{PFD}}$ . For LO2 high-side injection, the channel step size f<sub>CH</sub> is given by $$f_{CH} = \frac{f_{RO}}{R} \frac{N_{LO2} - 1}{N_{LO2}} = f_{PFD} \frac{N_{LO2} - 1}{N_{LO2}}$$ (7) while the following equation is valid for LO2 low-side injection: $$f_{CH} = \frac{f_{RO}}{R} \frac{N_{LO2} + 1}{N_{LO2}} = f_{PFD} \frac{N_{LO2} + 1}{N_{LO2}}$$ (8) ## 3.1.1. Calculation of Counter Settings Frequency planning and the selection of the MLX71122's PLL counter settings are straightforward and can be laid out on the following procedure. For this type of counter, it is necessary that A < N. For discrete frequency tuning without equal channel steps: Find a combination of R, A and N to obtain $f_{VCO}$ from equations (1), (2), (3) or (4). A large value for R is not always necessary to get high resolution tuning. A combination of $N_{TOT}$ and R can almost always be found which will give sufficient frequency accuracy even with a high PLL reference frequency. For example, 433.92MHz can be tuned with a 10MHz crystal with R=17 and $N_{TOT}=979$ with an 8.3kHz error. For equal channel steps without gaps: It is necessary that $N \ge P$ , it follows $(NP + A) \ge P^2$ , so $N \ge 32$ and $NP + A = N_{tot} \ge 1024$ . (9) Datasheet ## 3.1.2. Calculation of LO1 and IF1 frequency for Low Frequency Bands High-high or high-low injection can be used for the low frequency bands. If equal channel steps are desired, choose a PFD frequency $f_{PFD}$ according to the table below. The R counter values are valid for a 10MHz crystal reference frequency $f_{RO}$ . The PFD frequency is given by $f_{PFD} = f_{RO} / R$ . | Injection Type | f <sub>CH</sub> [kHz] | f <sub>PFD</sub> [kHz] | R | |----------------|-----------------------|------------------------|-----| | h-h | 10 | 13.3 | 750 | | h-h | 12.5 | 16.7 | 600 | | h-h | 20 | 26.7 | 375 | | h-h | 25 | 33.3 | 300 | | h-h | 50 | 66.7 | 150 | | h-h | 100 | 133.3 | 75 | | h-h | 250 | 333.3 | 30 | The second step is to calculate the missing parameters $f_{LO1}$ , $f_{IF1}$ , $N_{tot}$ , N and A. While the second IF ( $f_{IF2}$ ), the $N_{LO2}$ divider ratio and the prescaler divider ratio P are bound to $f_{IF2} = 2MHz$ , $N_{LO2} = 4$ (or 8) and P = 32. $$f_{LO1} = \frac{N_{LO2}}{N_{LO2} - 1} (f_{RF} - f_{IF2}) f_{LO1} = \frac{4}{3} (f_{RF} - 2MHz)$$ (10) $$f_{IF1} = \frac{f_{RF} - N_{LO2} f_{IF2}}{N_{LO2} - 1} \qquad f_{IF1} = \frac{f_{RF} - 8MHz}{3}$$ (11) Finally N and A can be calculated with equation (6). # 3.1.3. Calculation of LO1 and IF1 frequency for High Frequency Bands Typical ISM band operating frequencies like 868.3 and 915MHz can be covered without changing the crystal or the VCO inductor. Low-low injection is usually used for the high frequency bands. If equal channel steps are desired, choose a PFD frequency $f_{PFD}$ according to the table below. The R counter values are valid for a 10MHz crystal reference. The PFD frequency is given by $f_{PFD} = f_{RO}/R$ . | Injection Type | f <sub>CH</sub> [kHz] | f <sub>PFD</sub> [kHz] | R | |----------------|-----------------------|------------------------|-----| | - | 20 | 16 | 625 | | - | 25 | 20 | 500 | | 1-1 | 50 | 40 | 250 | | I-I | 100 | 80 | 125 | | I-I | 250 | 200 | 50 | | I-I | 500 | 400 | 25 | The second step is to calculate the missing parameters $f_{LO1}$ , $f_{IF1}$ , $N_{tot}$ , N and A. While the second IF ( $f_{IF2}$ ), the $N_{LO2}$ divider ratio and the prescaler divider ratio P are bound to $f_{IF2} = 2MHz$ , $N_{LO2} = 4$ (or 8) and P = 32. $$f_{LO1} = \frac{N_{LO2}}{N_{LO2} + 1} (f_{RF} - f_{IF2}) f_{LO1} = \frac{4}{5} (f_{RF} - 2MHz)$$ (12) Datasheet $$f_{IF1} = \frac{f_{RF} + N_{LO2}f_{IF2}}{N_{LO2} + 1} \qquad f_{IF1} = \frac{f_{RF} + 8MHz}{5}$$ (13) Finally N and A can be calculated with equation (6). # 3.1.4. Counter Setting Examples for SPI Mode To provide some examples, the following table shows some counter settings for the reception of the well-known ISM and SRD frequency bands. The channel spacing is assumed to be $f_{CH} = 100 \text{kHz}$ . In below table all frequency units are in MHz. | Inj | f <sub>RF</sub> | f <sub>IF1</sub> | f <sub>LO1</sub> | N <sub>tot</sub> | N | Р | А | f <sub>PFD</sub> | R | f <sub>REF</sub> | f <sub>LO2</sub> | f <sub>IF2</sub> | |-----|-----------------|------------------|------------------|------------------|-----|----|----|------------------|-----|------------------|------------------|------------------| | h-h | 300 | 97.3 | 397.3 | 2980 | 93 | 32 | 4 | 0.133 | 75 | 10 | 99.3 | 2 | | h-h | 315 | 102.3 | 417.3 | 3130 | 97 | 32 | 26 | 0.133 | 75 | 10 | 104.3 | 2 | | h-h | 434 | 142 | 576 | 4320 | 135 | 32 | 0 | 0.133 | 75 | 10 | 144 | 2 | | h-h | 470 | 154 | 624 | 4680 | 146 | 32 | 8 | 0.133 | 75 | 10 | 156 | 2 | | 1-1 | 850 | 171.6 | 678.4 | 8480 | 256 | 32 | 0 | 0.08 | 125 | 10 | 169.6 | 2 | | - | 868 | 175.2 | 692.8 | 8660 | 270 | 32 | 20 | 0.08 | 125 | 10 | 173.2 | 2 | | 1-1 | 915 | 184.6 | 730.4 | 9130 | 285 | 32 | 10 | 0.08 | 125 | 10 | 182.6 | 2 | | - | 930 | 187.6 | 742.4 | 9280 | 290 | 32 | 0 | 0.08 | 125 | 10 | 185.6 | 2 | ## 3.1.5. Counter Settings in ABC Mode – 8+1 Preconfigured Channels In ABC mode (SPISEL=0), the counter settings are hard-wired. In below table all frequency units are in MHz. | СН | Inj | f <sub>RF</sub> | f <sub>IF1</sub> | f <sub>LO1</sub> | N <sub>tot</sub> | N | P | A | f <sub>PFD</sub> | R | f <sub>REF</sub> | f <sub>LO2</sub> | f <sub>IF2</sub> | |----|-----|-----------------|------------------|------------------|------------------|-----|----|----|------------------|----|------------------|------------------|------------------| | 1 | h-l | 369.5 | 125.8 | 495.3 | 3715 | 116 | 32 | 3 | 0.133 | 75 | 10 | 123.8 | 2 | | 2 | h-l | 371.1 | 126.4 | 497.5 | 3731 | 116 | 32 | 19 | 0.133 | 75 | 10 | 124.4 | 2 | | 3 | h-l | 375.3 | 127.8 | 503.1 | 3773 | 117 | 32 | 29 | 0.133 | 75 | 10 | 125.8 | 2 | | 4 | h-l | 376.9 | 128.3 | 505.2 | 3789 | 118 | 32 | 13 | 0.133 | 75 | 10 | 126.3 | 2 | | 5 | h-l | 384.0 | 130.7 | 514.7 | 3860 | 120 | 32 | 20 | 0.133 | 75 | 10 | 128.7 | 2 | | 6 | h-l | 388.3 | 132.1 | 520.4 | 3903 | 121 | 32 | 31 | 0.133 | 75 | 10 | 130.1 | 2 | | 7 | h-l | 391.5 | 133.2 | 524.7 | 3935 | 122 | 32 | 31 | 0.133 | 75 | 10 | 131.2 | 2 | | 8 | h-l | 394.3 | 134.1 | 528.4 | 3963 | 123 | 32 | 27 | 0.133 | 75 | 10 | 132.1 | 2 | | 9 | h-l | 395.9 | 134.6 | 530.5 | 3979 | 124 | 32 | 11 | 0.133 | 75 | 10 | 132.6 | 2 | # 3.2. PLL Frequency Synthesizer The MLX71122 contains an integer-N PLL frequency synthesizer. The reference frequency $f_R$ is derived from a stable crystal reference oscillator. Fig. 4: Integer-N PLL Frequency Synthesizer Topology The locked state of the PLL is defined by the following relations: $$\frac{f_{RO}}{R} = f_{R} = f_{PFD} = f_{FB} = \frac{f_{VCO}}{N_{tot}} = \frac{f_{VCO}}{N \cdot P + A}.$$ (14) In this formula the total PLL feedback divider ratio is called $N_{tot}$ . The synthesized output frequency $f_{VCO}$ can be changed by reprogramming the reference divider or the feedback divider according to $$f_{\text{VCO}} = N_{\text{tot}} \frac{f_{\text{RO}}}{R} = \left(N \cdot P + A\right) \frac{f_{\text{RO}}}{R}.$$ (15) The R counter is used to set the channel spacing. Different channels can be selected by changing the total feedback divider ratio. Datasheet | | List of Mathematical Acronyms | |----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | A | divider ratio of the swallow counter (part of feedback divider) | | $\mathrm{f}_{\scriptscriptstyle\mathrm{FB}}$ | frequency at the feedback divider output | | floor (x) | The floor function gives the largest integer less than or equal to $x$ . For example, floor(5.4) gives 5, floor(-6.3) gives -7. | | $f_{PFD}$ | PFD frequency in locked state | | $\frac{f_{RO}}{R} = f_R$ | reference frequency of the PLL | | $f_{RO}$ | frequency of the crystal reference oscillator | | $f_{VCO}$ | frequency of the VCO (equals the LO1 signal of the first mixer) | | $N_{tot} = N \cdot P + A$ | total divider ratio of the PLL feedback path | | N | divider ratio of the program counter (part of feedback divider) | | $N_{LO2}$ | LO2DIV divider ratio, to derive the LO2 signal from LO1 ( $N_1 = 4$ or 8) | | P | divider ratio of the prescaler (part of feedback divider) | | R | divider ratio of the reference divider R | #### 3.2.1. Pulse Swallow Counter The programmable feedback divider of the PLL is based on a pulse-swallow topology. Fig. 5 depicts its implementation, consisting of a dual-modulus prescaler, an RS latch and two programmable counters. Fig. 5 Pulse Swallow Counter Topology During one cycle of $f_{FB}$ the prescaler begins the operation by dividing by P+1 until the swallow counter A is full. The RS latch is then set and changes the prescaler modulus to P (via the modulus control signal MC) and disables the swallow counter. The division process continues until the program counter N is full and the RS latch is reset. Fig. 6 Pulse Swallow Divider Timing Therefore the overall feedback divide ratio is: $$(P+1)\cdot A + P\cdot (N-A) = N\cdot P + A. \tag{16}$$ Further restrictions can be derived from above equation: A < P and A < N. Some math shows that for uniform frequency steps without gaps ( $N \ge P$ ) the following condition is necessary: $$\mathbf{N} \cdot \mathbf{P} + \mathbf{A} \ge \mathbf{P} \cdot \mathbf{P} \,. \tag{17}$$ ### 3.2.2. PLL Counter Ranges In order to cover the frequency range of about 300 to 930MHz the following counter values are implemented in the receiver: | PLL Counter Ranges | | | | | | |--------------------|-------------------|-------------------|----|--|--| | Α | N | R | Р | | | | 0 to 31 (5bit) | 3 to 2047 (11bit) | 3 to 2047 (11bit) | 32 | | | Therefore the minimum and maximum divider ratios for uniform frequency steps are given by: $$N_{totmin} = 32 \cdot 32 = 1024$$ $N_{totmax} = 2047 \cdot 32 + 31 = 65535$ # 3.2.3. Reference Oscillator (RO) The reference oscillator is based on a Colpitts topology with two integrated functional capacitors as shown in figure 7. The circuitry is optimized for a load capacitance range of 10pF to 15pF. The equivalent input capacitance CRO offered by the oscillator input pin ROI is about 15pF. To ensure a fast and reliable start-up and a very stable frequency over the specified supply voltage and temperature range, the oscillator bias circuitry provides an amplitude regulation. Via SPI it is possible to adjust the typical core current with register ROCUR. There are four values available (see 4.1.7). At the default setting $355\mu A$ , the amplitude at pin ROI is monitored in order to regulate the current of the oscillator core $I_{RO}$ . Fig.7: RO schematic Datasheet ## 3.2.4. Phase-Frequency Detector (PFD) The phase-frequency detector (in conjunction with the charge pump) generates a voltage step at the loop filter pin LF. This voltage step is proportional to the phase difference between the digital input signals $f_R$ and $f_{FB}$ . The implementation of the phase detector is phase-frequency type. This circuitry is very useful because it decreases the acquisition time significantly even if both frequencies differ very much. The phase-frequency detector creates Up and Down signals that control the charge pump and that are also used for the lock de-tection circuit. The first rising edge of one of the input signals, after a reset of Up and Down, sets either the Up or the Down signal from LOW to HIGH. The following rising edge of the other signal resets Up and Down. If the register setting PFDPOL (see 4.1.2) is HIGH, the PFD polarity is positive. This means a rising edge of the signal $f_R$ sets Up from LOW to HIGH and a rising edge of the signal $f_{FB}$ sets Down from LOW to HIGH. If PFDPOL is LOW, the PFD polarity is negative and the assignment of Up and Down to the signals $f_R$ and $f_{FB}$ is swapped. In the MLX71122 receiver the VCO frequency increases if the loop filter output voltage increases and vice versa. The PFD polarity needs to be positive to achieve the correct feedback in the PLL loop. If an external varactor diode is added to the VCO tank, the tuning characteristic may change from positive to negative depending on the particular varactor diode circuitry. Therefore the PFDPOL bit can be used to define the phase-frequency detector polarity. ## 3.2.5. Charge Pump (CP) The Charge Pump is controlled by the Up and Down signals of the Phase-Frequency Detector. If the Up signal is HIGH, then the charge pump current $I_{CP}$ is sourced from the positive supply rail to the loop filter pin LF (pin 15). If the Down signal is HIGH, then the current $I_{CP}$ is drained from pin LF to ground. The gain of the phase detector in conjunction with the charge pump can be expressed as: $$K_{PD} = \frac{I_{CP}}{2\pi} , \qquad (18)$$ whereas $I_{CP}$ is the charge pump current which is set via register CPCUR (see 4.1.2). Default of $I_{CP}$ is $100\mu A$ . The static Up and Down selections of $I_{CP}$ can be used for test purposes. # 3.2.6. Loop Filter (LF) Since the loop filter has a strong impact on the function of the PLL, it must be chosen carefully. The suggested filter topology is shown in Fig. 8. The loop filter of the PLL is set up by an external resistor and two external capacitors. It constitutes a 2nd order passive filter. This approach allows the user to easily adapt the loop filter bandwidth to different requirements. As a rule of thumb the loop filter bandwidth of an integer-N PLL should be set 10 times smaller than the PFD frequency. This is to achieve a stable PLL with a flat VCO noise floor. The loop filter bandwidth depends on the external resistor and capacitors as well as on the VCO gain, the charge pump current and the so-called phase margin. A phase margin of 45° is commonly used for highest PLL stability. It is recommended to follow the component lists of section 6 for choosing appropriate values of the loop filter resistor and capacitors. Datasheet A good source for a detailed PLL analysis is: "Gardner, F.M., Phase-Locked Loop Techniques, John Wiley & Sons, 1980." Fig. 8: 2<sup>nd</sup> order Loop filter ## 3.2.7. Lock Detector (LD) In SPI mode a lock-detect signal LD is available at pin 23 if MFO is set to 1000 (binary) in control word R3 (see 4.1.4). The pin output is HIGH when the PLL is locked in. Alternatively the lock-detect signal is visible in bit 10 of R7 (see 4.1.8) if bit SHOWLD in R1 (see 4.1.2) is HIGH. The lock detection circuitry uses the Up and Down signals from the phase-frequency detector to check them for phase coherency. Figure 9 shows an overview of the lock signal generation. The locked state and the unlock condition will be controlled by the register settings of LDTIME and LDERR. During the start-up phase of the PLL, Up and Down signals are quite unbalanced. Therefore the Lock Detector circuit waits the time span that is programmed in divider DIV\_LDTIME before a first lock can occur. The time span is dependent on the period of the reference signal $f_R$ . By default it is $16/f_R$ (see 4.1.2). When the PLL approaches steady state, the signals Up and Down begin to overlap. The time span within which the signals are not overlapping is assessed by using a programmable delay gate. If it is shorter than programmed in LDERR (see 4.1.2) then the LD output is set to HIGH. By default the error time should be shorter than 15ns. A second option is shorter than 30ns. After LD is set to HIGH the divider is disabled and the lock state remains unchanged until the unlock signal resets the divider. Fig. 9: Lock Detection Circuit Datasheet ## 3.2.8. Voltage Controlled Oscillator (VCO) The receiver includes an LC-based voltage controlled oscillator with an external inductor connected between pins TNK1 and TNK2. Two internal varactor diodes in series combination are forming the tuneable part of the oscillator tank. The oscillation frequency is adjusted by the DC voltage at pin LF. The tuning sensitivity of the VCO is approximately 83MHz/V for 433MHz operation and 105MHz/V at 868MHz, respectively. Since the cathodes of the varactors is tied to VCC, a higher voltage at pin LF or an Up-signal of the PFD forces the capacitance to decrease and the VCO frequency to increase. With positive phase detector polarity (PFDPOL = HIGH) the edges of the signal $f_{FB}$ will catch up to the reference signal $f_{R}$ (see Fig. 4). The VCO current VCOCUR can be adjusted via the SPI in order to ensure stable oscillations over the whole frequency range. Also the bias current of the output buffer can be increased with VCOBUF to enhance its driving capability at the high frequency bands above 800MHz (see section 4.1.2). If the supply voltage is lower than 5V it is possible to adjust the tuning range of the VCO with VCORANGE (see 4.1.2). The minimum supply voltage is 3V. Fig.10: VCO schematic ## 3.2.9. Loop Filter Calculation The values of the loop filter elements depend on several parameters which are the: - peak charge pump current, I<sub>CP</sub> - VCO gain, K<sub>VCO</sub> - desired phase margin of the open PLL loop transfer function, $\Phi_{M}$ - desired closed PLL loop bandwidth, f<sub>C</sub> - the feedback divider ratio, N The peak charge pump current of the MLX71122 can be set to 100μA or 400μA (see 4.1.2). The VCO gain depends on the external tank inductor LO and the VCORANGE setting (see 4.1.2). The following table gives typical VCO gain values of the evaluation boards together with the frequency band. Datasheet | | | Typical VCO Gain | | |------------|------------------|--------------------------------------|--------------------------------------| | Band / MHz | L0 inductor / nH | K <sub>VCO</sub> / MHz/V, VCCRANGE=0 | K <sub>VCO</sub> / MHz/V, VCCRANGE=1 | | 315 | 33 | 128 | 60 | | 434 | 22 | 188 | 85 | | 868 | 5.6 | 222 | 108 | | 915 | 5.6 | 250 | 116 | The phase margin $\Phi_M$ determines the stability of the PLL. It should be larger than 45°. A phase margin of 56.4° should be preferred. The closed loop PLL bandwidth $f_{\rm C}$ of a receiver should be as large as possible in order to allow fast settling of the frequency. On the other hand it should be so low that the reference spurs at the PFD frequency are sufficiently suppressed. A good compromise is to make $f_{\rm C}$ 1/10 of the PFD frequency. Therefore it is desirable to make $f_{\rm PFD}$ as large as possible or the R divider as small as possible but not smaller than 20. The feedback ratio between the VCO output frequency and the PFD frequency shall be called N. The following empirically derived formulas are rules of thumb for a phase margin of 56.4° and for receivers. $\omega_U$ shall be the unity gain bandwidth in rad/s of the open loop PLL transfer function. $$\omega_U = \frac{2\pi f_C}{1.62} \tag{19}$$ $$a_0 = 3.3 \cdot \frac{I_{CP} \cdot K_{VCO}}{N \cdot \omega_U^2} \tag{20}$$ $$C_{F2} = \frac{a_0}{11} \tag{21}$$ $$C_{F1} = \frac{a_0 \cdot 10}{11} \tag{22}$$ $$R_F = \frac{3.63}{a_0 \cdot \omega_U} \tag{23}$$ The loop filter elements for 868 and 915MHz in the evaluation board list in section 6.3 are scaled values of the calculated values in order to reduce the capacitance value. If the capacitors are scaled down then the resistor needs to be scaled up by the same factor and vice versa. ### 3.3. Receiver Front End The radio frequency (RF) front-end of the receiver is a double-superheterodyne configuration that converts the input RF signal via a first intermediate frequency (IF1) signal to a second intermediate frequency (IF2) signal. While the range of IF1 can vary between 100 and 200MHz, IF2 is fixed to 2MHz. Both signals are completely processed internally. According to the block diagram (see Fig. 1), the front-end consists of an LNA, a first mixer (MIX1), a second mixer (MIX2), an internal IF filter (IFF) and an IF limiting amplifier (IFA) with received signal strength indicator (RSSI). The local oscillator signal for mixer 1 (LO1) is directly generated in the PLL frequency synthesizer. The LO2 signal for mixer 2 is derived from the LO1 signal via a divider (see 4.1.4). There is no inherent suppression of the first mixer's image frequency. It depends on the particular application and the system's environmental conditions whether an RF front-end filter should be added or not. If image rejection and/or good blocking immunity are relevant system parameters, a band-pass filter must be placed either in front or after the LNA. This filter can be a SAW (surface acoustic wave) or LC-based filter (e.g. helical type). Because mixer 2 is an image rejection mixer, the image frequencies of the second mixing process are suppressed (see Fig. 2). The advantage of a two stage mixing receiver is the higher gain that can be achieved in the front end. ## 3.3.1. Low Noise Amplifier (LNA) and Mixer 1 (MIX1) The LNA is based on a cascode topology for low-noise, high gain and good reverse isolation. The open collector output has to be connected to an external resonance circuit tuned to the receive frequency. The gain of the LNA can be changed to achieve a high dynamic range. There are four gain settings selectable by the control bits LNAGAIN (see 4.1.1). Default setting is the highest gain. The gain settings are automatically set if the automatic gain control (AGC) feature is activated (see 4.1.4). The first mixer is a double-balanced mixer which converts the receive frequency to IF1. The default LO injection type for RF frequencies below 600MHz should be high side ( $f_{LO1} = f_{RX} + f_{IF1}$ ). Low side injection ( $f_{LO1} = f_{RX} - f_{IF1}$ ) is recommended for the higher frequency bands. Since the data polarity of an FSK modulated signal will be inverted by changing the injection side it is possible to change the data polarity at the data output (DTAO) via bit DTAPOL (see 4.1.1). Two gain settings of mixer 1 can be selected through MIX1GAIN (see 4.1.1): 14dB as a default value or 0dB optionally. Fig. 11: LNA and Mixer 1 ## 3.3.2. Mixer 2 (MIX2) The second mixer is a double-balanced image rejection mixer in Hartley architecture using a complex polyphase filter that converts the IF1 to the IF2 signal. The default LO injection type is low side ( $f_{LO2} = f_{IF1} - f_{IF2}$ ), but also high side injection is possible ( $f_{LO2} = f_{IF1} + f_{IF2}$ ), by setting SSBSEL to LOW (see 4.1.1). As for mixer 1, the injection side determines the polarity of the output signal. Two gain settings of mixer 2 can be selected by MIX2GAIN (see 4.1.1), a setting at 9dB (default) and one at -2dB. Fig. 12: Mixer 2 (Image Rejection Mixer) ## 3.3.3. IF Filter (IFF) The MLX71122 comprises an internal IF filter with a -3dB bandwidth of 220kHz and a -40dB attenuation bandwidth of 1.6MHz. The filter contains three capacitively coupled bi-quad stages that represent resonant tanks close to the filter center frequency of 2MHz. The filter prototype is given in Fig.13. There exists an approximation formula to calculate the elements Ccx and Ctx when the center frequency, the -3dB bandwidth, the impedance level R and the inductivity L are given. The Ccx to Ctx ratio scales with the Q-factor of the bandpass filter. As a consequence of this the shape of the filter doesn't change in the Bodeplot if L is increased or decreased. This means the filter should always have about the same bandwidth if it is tuned to a certain center frequency. Fig. 13: IF filter prototype Each LC-tank is realized as a bi-quad stage using transconductance cells that can be tuned by changing the bias current. This allows tuning of the center frequency. The bandwidth is related to the center frequency by the ratio of the coupling and the tank capacitors. Accuracy of the bandwidth relies on matching of the capacitors. The internal control word in IFFVAL (see 4.1.8) determines the current consumption of the filter and therefore of the whole receiver. Higher values lead to higher current consumptions. The deviation from the nominal current consumption can be about $\pm 0.75$ mA. Four gain settings of the IF filter are selectable via IFFGAIN in register R0 (see 4.1.1). The default value is 0dB, other options are -14dB, -6dB and +6dB. It is recommended to leave the value at 0dB. #### 3.3.4. FSK Demodulator FSK reception is turned on if bit MODSEL in register R5 is set to LOW (default). The demodulator is completely internally implemented, so no external, expensive discriminator device is needed. The used FSK demodulator is based on a phase shifter and a mixer as depicted in Fig.14. Fig. 14: Block diagram of FSK demodulator The phase shifter provides a phase shift of 90 degrees to the original IF signal at exactly 2MHz. There is no AFC feature integrated since the frequency acceptance range of the demodulator is wide enough with about $\pm 150$ kHz. The phase shift is regulated by the same control loop that controls the center frequency of the IF-filter. Tuning of the IF-filter will also change the DC value of the demodulator output. We recommend turning off the tuning during receive mode using IFFHLT (see 4.1.7) if small frequency deviations below $\pm 20$ kHz have to be detected. The gain of the demodulator can be changed with bit DEMGAIN (see 4.1.1). It can be set to 12mV/kHz (default) or to 14.5mV/kHz. ## 3.3.5. Autotuning Circuit An auto-tuning mechanism is implemented that permanently adjusts the bias current of the transconductance cells of the IF filter and the FSK demodulator in order to eliminate process, temperature and supply voltage variations. For this purpose a matched master bi-quad is used as oscillator in a current controlled oscillator (CCO) at 3MHz embedded in a PLL structure. A more detailed view on the tuning circuit is shown in Fig.15. Fig.15: block diagram of digital tuning circuitry #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet The inputs are the RO frequency, output of the 2<sup>nd</sup> mixer, two register words (IFFPRES and RIFF, see 4.1.6 and 4.1.7) and 2 register bits (IFFHLT and IFFTUNE, see 4.1.7). The tuning circuit is working when IFFTUNE is HIGH and IFFHLT is LOW. If IFFHLT is HIGH then the digital tuning value IFFVAL remains at the last value. At falling transitions of IFFTUNE the preset value IFFPRES is loaded into the internal IFFVAL register and the tuning stops as well. IFFVAL and IFFSTATE (see 4.1.8) can be read out from register 7 if the MFO pin is programmed as SPI output (see 4.1.4). IFFSTATE shows the last action of the tuning circuit. It can show if the last value was increased, decreased or kept. A fourth state is indicating that the CCO is not running because of IFFHLT/IFFTUNE or a defect. It is possible to route the CCO output signal to the MFO pin for test purposes and to determining the ratio of the CCO and the filter. The working principle of the digital tuning circuit is as follows. First the crystal frequency is divided by RIFF and then by 4. This is the tuning period with which the IFFVAL values can be changed. Now the digital control counts the positive edges of the CCO output in half of the tuning period. The typical count value for perfect tuning should be 400. Since the CCO shows phase noise it is necessary to define a certain dead band in which no tuning takes place. The limits are hardwired in the control logic and can not be changed. The lower dead band limit is 394 and the upper limit is 407. If the counts of CCO are smaller or larger than these values then the circuit increases or decreases IFFVAL by one. There is no change of IFFVAL if the count is inside the dead band. Unfortunately glitches produced in the digital tuning circuit cause IFFVAL to be decreased even in the dead band. The glitches appear randomly but about 10 to 20 within one second. This causes the filter to be pushed towards the lower dead band limit. Once it is reached, IFFVAL will be decreased by 1 for one tuning period and be immediately increased in the next tuning period since the CCO count is smaller than 394. If the FSK frequency deviation is smaller than 15kHz and the peak detectors are used, then we recommend to disable the tuning with IFFHLT=1 during the reception period. For typical process parameters, at room temperature and for 5V supply voltage the following assumptions can be made. One LSB of IFFVAL will shift the filter frequency by about 10.2kHz. The demodulator gain at low gain setting is about 12mV/kHz (leading to 120mV pulses due to the glitches!), one LSB of RIFF will shift the filter frequency by about 3kHz (reciprocal to RIFF!), one LSB of the CCO count shifts the frequency error of the filter by about 5kHz. The temperature drift of the filter is about 0.47 IFFVAL steps per Kelvin so the drift of the filter is about 4.8kHz per Kelvin. # 3.3.6. IF Amplifier (IFA) After passing the IF filter the receiving signal is amplitude limited by means of a high gain limiting amplifier. Its small signal gain is about 68dB. A received signal strength indicator (RSSI) voltage is generated in the IF amplifier. It is available at pin RSSI. The voltage at this pin is proportional to the input level of the receiver (in dB scales). There are two sensitivity settings selectable with RSSIGAIN (see 4.1.2), one with about 39mV/dB and the default setting with about 51mV/dB. By using this RSSI output signal the incoming signal strength of different transmitters can be determined. The same RSSI signal is used for receiving ASK modulated signals if MODSEL (see 4.1.6) is HIGH. The IFA generates two digital signals RSSIL and RSSIH that indicate the level range of the RSSI voltage. If the level is in the lower quarter of the RSSI voltage range then both signals are LOW. If it is in the upper quarter of the RSSI range then both signals are HIGH. In between, the RSSIL signal is HIGH and RSSIH is LOW. Both values can be read out from register R7 of the IC (see 4.1.8). These two signals are also used for the AGC feature. #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet ## 3.3.7. Automatic Gain Control (AGC) The Automatic Gain Control (AGC) can be activated in SPI mode with AGCEN (see 4.1.4). By default, it is turned off. It uses the RSSIH and RSSIL signals of the IF amplifier to determine whether the gain has to be increased or decreased. The gain will be decreased beginning with the gain of the last stage. The gain increase works vice versa. The AGC circuit controls the gain of the LNA, and of mixer 1 and mixer 2. To avoid rapid gain switching, caused by short signal strength fluctuations or during ASK reception, the gain control operates with a time delay that can be programmed via AGCDEL (see 4.1.4). The time delay also depends on the PFD frequency of the IF filter auto-tuning circuit. There is no delay by default. AGCMODE (see 4.1.5), a second setting, determines whether the delay is applied for gain increase and decrease or only for gain increase. By default, a delay for increase and decrease is used. Datasheet ### 3.4. Data Path The data path contains all circuitry that is used to process the baseband signal. The MLX71122 comprises a second order Sallen-Key lowpass filter, two peak detectors and an output comparator as digital signal output. ## 3.4.1. Data Filter (DF) The receive part of the MLX71122 contains a 2<sup>nd</sup> order Sallen-Key low-pass filter that can be configured by connecting two external capacitors C8 and C9 to the IC (see sec. 6). This data filter removes high frequency components and noise from the demodulated signal that may otherwise lower the signal to noise ratio at the comparator input. The filter bandwidth has to be adjusted to the maximum data rate. A good choice for the -3dB bandwidth is 85% of the data rate for NRZ codes and 170% for bi-phase or Manchester codes. A characteristic between Bessel and Butterworth is best used in the data filter. Since the internal resistors of the filter are both $200k\Omega$ and the overall gain is set to unity we obtain the following table for the capacitor values: | Coding | C8 | <b>C</b> 9 | |---------------|-----------|-------------------------------------------------| | NRZ Code | 1.47 · C9 | 640 pF<br>data rate / kbps | | Bi-Phase Code | 1.47 · C9 | $\frac{320\mathrm{pF}}{\mathrm{datarate/kbps}}$ | C9 should be rounded (down preferred) to the closest E-series value. C8 should be calculated from the rounded value before rounding it (down preferred) to the closest E-series value. Example: base band signal 4kbps, NRZ coding $$C9 = \frac{640pF}{4[kbps]} = 160pF \qquad \text{in E-series} \Rightarrow C9 = 150pF \qquad (24)$$ $$C8 = 1.47 \cdot 150 pF = 220.5 pF$$ in E-series $\Rightarrow C8 = 220 pF$ (25) Datasheet ## 3.4.2. Averaging Data Slicer Mode The averaging data slicer mode is the default setting for the data path of the MLX71122. Bit SLCSEL in register R0 (see 4.1.1) is LOW if it is active and switch SW2 connects the pin SLC with DFO via a $200k\Omega$ resistor (see Fig. 1). With an external capacitor C10 at pin SLC, a simple low pass filter is formed that generates the threshold voltage for the output comparator. The value of C10 depends on the length of the packet preamble, the coding and the data rate. The larger the C10 value the longer the time until valid output data can be received at pin DTAO. Averaging data slicer mode can be used for bi-phase or Manchester encoded bit streams since the DC-content of these codes is almost zero. The RC-time constant of the slicer can be calculated using: $$t_{SIC} = 200k\Omega \cdot C10 \tag{26}$$ We recommend that $t_{SLC}$ is at least 25 times as long as the bit time of the equivalent NRZ signal. Example: base band signal 4kbps, NRZ coding $$C10 = \frac{25 \cdot 0.25 ms}{200 k\Omega} = 31.25 nF \qquad \text{in E-series} \implies C10 = 33 nF$$ ## 3.4.3. Peak Detectors (PKDET) Peak detector mode is recommended for fast acquisition of the received data and if NRZ code is used. We recommend turning off the IFF auto tuning after the PLL lock during FSK-reception in peak detector mode. The peak detectors can be activated by setting SLCSEL to HIGH in register R0 (see 4.1.1). This connects SLC (pin 32) with the resistive voltage divider between PDP (pin 25) and PDN (pin 26) (see Fig. 1). The peak detector at PDP is used to detect the maximum of the voltage at DFO and the peak detector at PDN detects the minimum of the voltage at DFO. Since the voltage divider is symmetric, the threshold voltage will be in the middle of the minimum and maximum voltages at DFO. The peak voltages are proportional to the charge that is stored on the peak detector capacitors at PDP (C11) and PDN (C12). All pull-up and pull-down currents are given in sec. 5.5. Because both pins are connected via a $2M\Omega$ resistor, both peak detector capacitors will be discharged with a time constant depending on the value of the capacitors. For equal values of both capacitors (C = C11 = C12), the time constant will be: $$t_{\text{DIS}} = 2M\Omega \cdot 0.5 \cdot C \tag{27}$$ The minimum value of $t_{DIS}$ is limited by the maximum number of equal consecutive bits. A value of $t_{DIS}$ of at least 4 times the number of equal consecutive bits is a good choice. Example: base band signal 4kbps, NRZ coding, max. 32 equal consecutive bits $$C11 = C12 = \frac{32 \cdot 4 \cdot 0.25 ms}{0.5 \cdot 2 M\Omega} = 32 nF \qquad \text{in E-series} \implies C11 = C12 = 33 nF$$ The maximum capacitor value may also be limited by the pull-up and pull-down currents of the peak detectors given in sec. 5.5, because C11 and C12 have to be charged during the first bits of the preamble of the data packet. The capacitors C11 and C12 are discharged if the circuit is powered but not in receive mode (see 3.8). The capacitor C11 will be pre-charged with ground potential and C12 will be pre-charged with VCC potential in order to prepare the peak data slicer circuit for fast output of valid data. Datasheet ## 3.4.4. Output Comparator The output comparator or data slicer decides whether the incoming signal is a digital LOW or HIGH by using the reference voltage at SLC (pin 32). If the internal voltage is larger than the reference then the output is HIGH and vice versa. Nevertheless, the polarity of the output comparator can be inverted. The driving capability of the comparator output is $\pm 2$ mA and in standby mode the tri-state output is at high impedance. Pin DTAO must not be connected by a low impedance to a fixed voltage supply or a stronger driver output! We recommend using a series resistance of $10k\Omega$ to connect DTAO. # 3.5. Frequency Acceptance Range The frequency acceptance range is defined as the bandwidth where the input sensitivity can be degraded by 3dB at a maximum, compared to the sensitivity at the center frequency of the channel. Typically, the frequency acceptance range of the MLX71122 is about 180kHz, see Fig.16. The frequency acceptance range is mainly depending on the frequency deviation, and slightly on the modulation frequency. The larger the frequency deviation the smaller the acceptance range. Fig. 16: Measured sensitivity characteristic (BER= $3\cdot10^{-3}$ , 4kbps, $\Delta f$ = $\pm20kHz$ ) # 3.6. Biasing System The biasing system needs an external $30k\Omega$ resistor that is connected between RBIAS (pin 10) and the PCB ground. The band-gap voltage at RBIAS causes a reference current flow of about $42\mu\text{A}$ through this reference current resistor. The accuracy of the external resistor should be within $\pm 2\%$ . To minimize the temperature dependency it is recommended to use a metal film resistor. # 3.7. Operating Modes The MLX71122 has four operating modes having an impact on the receiver's current consumption. The OPMODE bits in register R0 (see 4.1.1) determine the operating mode. Selections are: • 00 – Shutdown all blocks deactivated, only SPI active (default) 01 – Receive receiving data from LNAI at selected frequency • 10 – RO and bias only only biasing system and reference oscillator are working 11 – Synthesizer only only biasing system, reference oscillator and PLL are working The first operating mode consumes virtually no current. The circuit is dead except of the SPI that can listen to commands. In Receive mode all necessary blocks are turned on in order to receive data at the programmed frequency. #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet The last two operating modes can be used to accelerate the start-up time of the circuit after periods of silence. With RO and bias only, the start-up time of the reference oscillator (RO) can be circumvented. RO and biasing consume not as much current as the whole receiver. With Synthesizer only the full PLL is already working and locked. Current consuming blocks as the LNA, the IF-filter and the FSK-demodulator are turned off in this state. The last mode is useful if the receiver has to listen frequently. # 3.8. Multi Functional Output The Multi Functional Output (pin 23) can be used to read out the control register settings or to make other internal signals available at this pin. The output is controlled by the bits MFO in register R3 (see 4.1.4). The most important selections are: | • | 0000 – Z-State<br>0001 – SPI-out | MFO pin is in high impedance mode MFO pin is digital serial output for data of registers (default in SPI-mode) | |---|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | • | 0011 – SPI-OUT | MFO pin is pulled to ground | | • | 0011 – Logic-1 | MFO pin is pulled to VCC | | • | 0100 – RO-out<br>0101 – IF-out | MFO pin is buffered, analogue output of RO frequency (default in ABC-mode) MFO pin is buffered, analogue output of IF2 signal after the IF-filter | | • | 1000 – LD-out | MFO pin represents lock state of PLL | | • | 1011 – CCO-out | MFO pin represents CCO output | Z-State, Logic-0 and Logic-1 can be used to provide digital control signals to other circuits on the PCB. In state RO-out a 10MHz clock frequency is available at MFO, e.g. for driving a microcontroller. At IF-out pin MFO provides the IFF output, amplified by a factor of 5 (unloaded). In this case the output resistance is about $610\Omega$ . The IF-out mode can be used for checking the IFF characteristics or for further signal processing, e.g. to add an external limiting amplifier and demodulator. With the LD-out setting the state of the PLL can be read out. All other selections are for test purposes. The CCO-out option can be used to check the ratio between the internal CCO and the IF filter frequency. # 3.9. SPI Description #### 3.9.1. General Serial programming interface (SPI) mode can be activated by choosing SPISEL = 1 (e.g. at positive supply voltage $V_{CC}$ ). In this mode, the input pins 17, 18 and 19 are used as a 3-wire unidirectional serial bus interface (SDEN, SDTA, SCLK). The internal latches contain all user programmable variables including counter settings, mode bits etc. In addition the MFO pin can be programmed as an output (see section 4.1.4) in order to read data from the internal latches and it can be used as an output for different test modes as well. At each rising edge of the SCLK signal, the logic value at the SDTA terminal is written into a shift register. The programming information is taken over into internal latches with the rising edge of SDEN. Additional leading bits are ignored, only the last bits are serially clocked into the shift register. A normal write operation shifts 16 bits into the SPI, a normal read operation shifts 4 bits into the SPI and reads additional 12 bits from the MFO pin. If less than 12 data bits are shifted into SDTA during the write operation then the control register may contain invalid information. Datasheet In general a control word has the following format. Bit 0 is the Read/Write bit that determines whether it is a read (R/W = 1) or a write (R/W = 0) sequence. The R/W bit is preceding the latch address and the corresponding data bits. | | | | | | | Con | trol W | ord Fo | ormat | | | | | | | |-----|--------------|----|----|----|----|-----|--------|--------|-------|----|-------|------|------|-----|-------| | MSB | | | | | | | | | | | LSB | MSB | | LSB | Bit 0 | | | Data Latch A | | | | | | | | | | h Add | ress | Mode | | | | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A2 | A2 | A0 | R/W | There are two control word formats for read and for write operation. Data bits are only needed in write mode. Read operations require only a latch address and a R/W bit. Due to the static CMOS design, the serial interface consumes virtually no current. The SPI is a fully separate building block and can therefore be programmed in every operational mode. ## 3.9.2. Read / Write Sequences Fig. 17 Typical write sequence diagram Fig. 18 Typical read sequence diagram # 3.9.3. Serial Programming Interface Timing Fig. 19 SPI timing diagram # 4. Register Description The following tables are to describe the functionality of the registers. Sec. 4.1 provides a register overview with all the control words R0 to R7. The subsequent sections. 4.1.1 to 4.1.8 show the content of the control words in more detail. Programming the registers requires SPI mode (SPISEL = 1). Default settings are for ABC mode. # 4.1. Register Overview | CONTROL<br>WORD | MSB | | | | | DA | TA | | | | | LSB | | ATCH<br>DDRE | | |-----------------|--------|---------|--------|------------|----------|----------|----------|----------|---------|------------|--------|-------|-----|----------------|-----| | Bit No. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | MSB | | LSB | | default | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | R0 | DTAPOL | SLCSEL | SSBSEL | DEMGAIN | IFFGAIN | [1:0] | MIX2GAIN | MIX1GAIN | LNAGAIN | [1:0] | OPMODE | [1:0] | | read/<br>write | | | Bit No. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | MSB | | LSB | | default | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | R1 | SHOWLD | PRESCUR | VCOBUF | VCOCUR | VCORANGE | RSSIGAIN | LDTIME | [1:0] | LDERR | PFDPOL | CPCUR | [1:0] | | read/<br>write | | | Bit No. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | MSB | | LSB | | default | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | R2 | | | | N<br>[6:0] | | | | | | A<br>[4:0] | | | | read/<br>write | | | Bit No. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | MSB | | LSB | | default | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | R3 | | MFO | [3:0] | | AGCDEL | [1:0] | AGCEN | LO2DIV | | z | [10:7] | | | read/<br>write | | #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet | CONTROL<br>WORD | 2465 | | | | | DA | TA | | | | | LSB | | ATCH | | |--------------------|---------|----------------|---------------|----------------------------------|---------------|---------------|---------------|---------------|---------------|---------------|----------------|----------------|-----------------|----------------|----------| | Bit No. default | 11<br>0 | 10<br><b>0</b> | 9<br><b>0</b> | 8<br><b>0</b> | 7<br><b>0</b> | 6<br><b>1</b> | 5<br><b>0</b> | 4<br><b>0</b> | 3<br><b>1</b> | 2<br><b>0</b> | 1<br><b>1</b> | 0 1 | MSB<br>1 | 0 | LSB<br>O | | R4 | AGCMODE | | R<br>[10:0] | | | | | | | | | read/<br>write | | | | | Bit No. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | MSB | | LSB | | default | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | | R5 | MODSEL | | RIFF [ 10:0] | | | | | | | | read/<br>write | | | | | | Bit No. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | MSB | | LSB | | default | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | | R6 | ROCUR | [1:0] | IFFTUNE | IFFHLT | | | | IFFPRES | [7:0] | | | | | read/<br>write | | | Bit No.<br>default | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | MSB<br><b>1</b> | 1 | LSB<br>1 | | R7 | RSSIH | LDRSSIL* | IFFSTATE | [1:0]<br>[1:0]<br>[FVAL<br>[7:0] | | | | | | | read-<br>only | | | | | **Note:** \* depends on bit 11 in R4, 0 = RSSIL, 1 = LD Datasheet ## 4.1.1. Control Word RO | Name | Bits | | | Description | | | | | | | |----------|-------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------|----------|--|--|--|--|--| | OPMODE | [1:0] | | operation mode | | | | | | | | | | | 00<br>01<br>10<br>11 | shutdown<br>receive mode<br>reference oscillato<br>synthesizer only | or & BIAS only | #default | | | | | | | | | | | LNA gain | | | | | | | | LNAGAIN | [3:2] | 00<br>01<br>10<br>11 | lowest gain<br>low gain<br>high gain<br>highest gain | (default – 20dB)<br>(default – 6dB)<br>(default – 2dB)<br>(default – 0dB) | #default | | | | | | | | | | gain values are relative to | | | | | | | | | MIX1GAIN | [4] | 0 1 | high gain<br>low gain | 1 <sup>st</sup> Mixer gain (14dB) (0dB) | #default | | | | | | | | | | 2 <sup>nd</sup> Mixer gain | | | | | | | | | MIX2GAIN | [5] | 0<br>1 | high gain<br>low gain | (9dB)<br>(-2dB) | #default | | | | | | | | | | inte | rmediate frequency filter gain | | | | | | | | IFFGAIN | [7:6] | 00<br>01<br>10<br>11 | lowest gain<br>low gain<br>high gain<br>highest gain | (-14dB)<br>(-6dB)<br>(0dB)<br>(+6dB) | #default | | | | | | | | | | | demodulator gain | | | | | | | | DEMGAIN | [8] | 0<br>1 | low gain<br>high gain | (~ 12mV/kHz)<br>(~ 14.5mV/kHz) | #default | | | | | | | | | | | single side band selection | | | | | | | | SSBSEL | [9] | 0<br>1 | upper side band<br>lower side band | LO2 low-side inj. (IF1 = LO2 + IF2)<br>LO2 high-side inj. (IF1 = LO2 - IF2) | #default | | | | | | | | | | Internal IF2 = 2MHz | | | | | | | | | | | | | slicer mode select | | | | | | | | SLCSEL | [10] | 0<br>1 | averaging Data Slice | | #default | | | | | | | | | | | data output polarity OA2 | | | | | | | | | | 0 | #default | | | | | | | | | DTAPOL | [11] | '1' for space at ASK or f <sub>min</sub> at FSK, '0' for mark at ASK or f <sub>max</sub> at FSK | | | | | | | | | | | | 1 | normal | | | | | | | | | | | | '0' for space at ASK or f <sub>min</sub> | at FSK, '1' for mark at ASK or f <sub>max</sub> at FSK | | | | | | | Datasheet ## 4.1.2. Control Word R1 | Name | Bits | | | Des | scription | | |----------|-------|----------------------|-----------------------------------------------------------------------------------------------|-----------------|---------------------------------------|----------| | | | | cha | arge pum | np current setting | | | CPCUR | [1:0] | 00<br>01<br>10<br>11 | #default | | | | | | | | ' | PFD ou | tput polarity | ' | | PFDPOL | [2] | 0<br>1 | negative<br>positive | | | #default | | | | | I | ock dete | ctor time error | | | LDERR | [3] | 0<br>1 | 15ns<br>30ns | | | #default | | | | | | lock de | tection time | | | LDTIME | [5:4] | 00<br>01<br>10<br>11 | 2/f <sub>R</sub> 4/f <sub>R</sub> 8/f <sub>R</sub> 16/f <sub>R</sub> minimum time span before | | | #default | | | | | | | Rodivided by R, see section 4.1.5 | (R4) | | RSSIGAIN | [6] | 0 | low gain<br>high gain | ensitivity | of RSSI voltage (~39mV/dB) (~51mV/dB) | #default | | | | | | VC | CO range | 1 | | VCORANGE | [7] | 0 | 3V supply<br>5V supply | | | #default | | | | | VCO range setting for differ | | ore current | | | VCOCUR | [8] | 0 | 450μA<br>520μA | VCOC | ore current | #default | | | | | 0-060 | VCO bu | uffer current | | | VCOBUF | [9] | 0 | 900μA<br>1040μA | | | #default | | | | | presc | aler 32/3 | 3 reference current | | | PRESCUR | [10] | 0 | 20μA<br>30μA | | | #default | | | | | $30\mu$ A may be used for f <sub>RF</sub> = 8 | 868/915MH | Z | | | | | | | function | of LDRSSIL bit | | | SHOWLD | [11] | 0<br>1 | RSSIL (RSSI low flag<br>LD (lock detection f | - | | #default | | | | | select output data of LDRSS | IL, see section | on 4.1.8 (R7) | | ## 4.1.3. Control Word R2 | Name | Bits | | Description | | |------|--------|---------------|------------------------------------|----------| | | | | swallow counter value | | | Α | [4:0] | 10100 | value is 20 | #default | | | | | swallow counter range: 0 to 31 | | | | | | program counter value (bits 0 – 6) | | | N | [11:5] | 000 0111 1000 | N value is 120 | #default | | | | | N counter range: 3 to 2047 | | ## 4.1.4. Control Word R3 | | | | | program counter range (bits 7 – 10) | | | | | |--------|-------|----------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------|--|--|--| | N | [3:0] | 000 01 | 11 1000 | N value is 120 | #default | | | | | | | | N counter range: 3 to 2047 | | | | | | | | | | | LO2 divider ratio | | | | | | LO2DIV | [4] | 0<br>1 | divide b<br>divide b | • | #default | | | | | | [5] | | | AGC enable mode | | | | | | AGCEN | | 0<br>1 | disabled<br>enabled | | #default | | | | | | | | | AGC delay settings | | | | | | AGCDEL | [7:6] | 00<br>01<br>10<br>11 | no delay<br>3/f <sub>IFF</sub><br>15/f <sub>IFF</sub><br>31/f <sub>IFF</sub> | | #default | | | | | | | | f <sub>IFF</sub> is the re | eference oscillator frequency $f_{RO}$ divided by RIFF, see section 4.1.6 (R6) | | | | | | | | | multi functional output | | |-----|--------|------|-------------------------------------------------------|----------------| | | | 0000 | Z state | <i>u</i> 1 6 1 | | | | 0001 | SPI read-out | #default | | | | 0010 | MFO = 0 | | | | | 0011 | MFO = 1 | | | | | 0100 | analog RO output | | | | | 0101 | analog IFF output | | | | | 0110 | resistor (for test purposes) | | | MFO | [11:8] | 0111 | resistor (for test purposes) | | | | | 1000 | lock detect output | | | | | 1001 | N divider output (for test purposes) | | | | | 1010 | R divider output (for test purposes) | | | | | 1011 | CCO output (for test purposes) | | | | | 1100 | prescaler MC bit output with SCLK as clock (for test) | | | | | 1101 | N divider output with SCLK as clock (for test) | | | | | 1110 | R divider output with SCLK as clock (for test) | | | | | 1111 | RIFF output with SCLK as clock (for test) | | ## 4.1.5. Control Word R4 | Name | Bits | | Description | | | | | | | |---------|--------|--------|-------------------------|--------------------------------------------------------------------------------|----------|--|--|--|--| | | | | reference divider range | | | | | | | | R | [10:0] | 000 01 | 100 1011 | value is 75 | #default | | | | | | | | | | R counter range: 3 to 2047 | | | | | | | | | | AGC delay mode | | | | | | | | AGCMODE | [11] | 0<br>1 | _ | rease and increase with delay<br>rease without delay, gain increase with delay | #default | | | | | | | | | selects AGC | delay mode in combination with AGCDEL bits, see section 4.1.4 (R3) | | | | | | # 4.1.6. Control Word R5 | Name | Bits | | Description | | | | | | | |--------|--------|--------|--------------------------------------------|----------------------------------------------------|----------|--|--|--|--| | | | | reference divider value for IFF adjustment | | | | | | | | RIFF | [10:0] | 010 1 | 010 1100 | value is 684 | #default | | | | | | | | | | IFF counter range: 4 to 2047 | | | | | | | | | | | demodulation selection | | | | | | | MODSEL | [11] | 0<br>1 | | nodulation<br>nodulation | #default | | | | | | | | | selects mod | dulation type when chip is controlled via SPI mode | | | | | | Datasheet ## 4.1.7. Control Word R6 | Name | Bits | | Description | | | | | | |---------|---------|------------------------|---------------------------------------------|----------|--|--|--|--| | | | | IFF preset value | | | | | | | IFFPRES | [7:0] | 0101 1011 | value is 91 | #default | | | | | | | | | IFF DAC preset at start of automatic tuning | | | | | | | | | | IFF halt | | | | | | | IFFHLT | [8] | 0 auto ti | uning running | #default | | | | | | | [0] | 1 auto ti | auto tuning halted | | | | | | | | | suspends | suspends IFF automatic tuning | | | | | | | | | | IFF tuning | | | | | | | IFFTUNE | [9] | 0 disable | | | | | | | | | | 1 enable | | #default | | | | | | | | | reference Oscillator core current | | | | | | | | | <i>00</i> <b>85μA</b> | | | | | | | | ROCUR | [11:10] | <i>01</i> <b>170μA</b> | | | | | | | | | | 10 <b>270μA</b> | | | | | | | | | | <sup>11</sup> 355μA | | #default | | | | | # 4.1.8. Control Word R7 (Read-only Register) | Name | Bits | Description | | | | | | |----------|-------------------|------------------------------------------------|--|--|--|--|--| | | | IFF adjustment value | | | | | | | IFFVAL | [7:0] | | | | | | | | | | see also IFFPRES in section 4.1.7 (R6) | | | | | | | | | IFF automatic tuning state | | | | | | | | <b>TATE</b> [9:8] | 00 filter tuned or auto-tuning disabled | | | | | | | IFFSTATE | | 01 tuning up the filter frequency | | | | | | | | | 10 tuning down the filter frequency | | | | | | | | | 11 master oscillator of filter does not work | | | | | | | | | lock detector or RSSI low flag | | | | | | | LDRSSIL | [10] | O PLL not locked or RSSI value in lower region | | | | | | | LDNSSIL | [10] | 1 PLL locked or RSSI value above lower region | | | | | | | | | depends on SHOWLD in section 4.1.2 (R1) | | | | | | | | | RSSI high flag | | | | | | | RSSIH | [11] | O RSSI value below upper region | | | | | | | | | 1 RSSI value in upper region | | | | | | # 5. Technical Data # 5.1. Absolute Maximum Ratings Operation beyond absolute maximum ratings may cause permanent damage of the device. | Parameter | Symbol | Condition / Note | Min | Max | Unit | |-------------------------|------------|----------------------|-------|---------------|------| | Supply voltage | $V_{CC}$ | | 0 | 7.0 | V | | Input voltage | $V_{IN}$ | | - 0.3 | $V_{cc}$ +0.3 | V | | Input RF level | $P_{iRF}$ | @ LNA input | | 10 | dBm | | Storage temperature | $T_{STG}$ | | -55 | +125 | °C | | Junction temperature | $T_J$ | | | +150 | °C | | Thermal Resistance | $R_{thJA}$ | | | 60 | K/W | | Power dissipation | $P_{diss}$ | | | 0.1 | W | | Floatractatic discharge | $V_{ESD1}$ | human body model, 1) | -1.0 | +1.0 | LA / | | Electrostatic discharge | $V_{ESD2}$ | human body model, 2) | -0.75 | +0.75 | kV | <sup>1)</sup> all pins except LNAO # 5.2. Normal Operating Conditions | Parameter | Symbol | Condition | Min | Max | Unit | |-----------------------------|-----------------|------------------------------------------|-----------------------|-----------------------|------| | Supply voltage | V <sub>cc</sub> | | 3.0 | 5.5 | V | | Operating temperature | T <sub>A</sub> | | -40 | +110 | ōС | | Input low voltage (CMOS) | $V_{IL}$ | ENRX, SEL pins, A/SCLK<br>B/SDTA, C/SDEN | | 0.3 · V <sub>CC</sub> | V | | Input high voltage (CMOS) | $V_{IH}$ | ENRX, SEL pins, A/SCLK<br>B/SDTA, C/SDEN | 0.7 · V <sub>cc</sub> | | V | | Input frequency range | $f_{RF}$ | | 300 | 930 | MHz | | IF1 range | $f_{IF1}$ | | 80 | 190 | MHz | | IF2 range | $f_{IF2}$ | | | 2 | MHz | | XOSC frequency | $f_{ref}$ | set by the crystal | | 10 | MHz | | VCO frequency | $f_{LO}$ | | 400 | 750 | MHz | | Frequency offset of carrier | $f_{\sf CAR}$ | | -100 | 100 | kHz | | Frequency deviation | $\Delta f$ | | ±10 | ±50 | kHz | | FSK data rate | $R_{FSK}$ | NRZ | | 100 | kbps | | ASK data rate | $R_{ASK}$ | NRZ | | 100 | kbps | | FM bandwidth | $f_{m}$ | | | 15 | kHz | <sup>2)</sup> pin LNAO # 5.3. Crystal Parameters | Parameter | Symbol | Condition | Min | Max | Unit | |--------------------|--------|----------------------|-----|-----|------| | Crystal frequency | $f_0$ | fundamental mode, AT | | 10 | MHz | | Load capacitance | $C_L$ | | 10 | 15 | pF | | Static capacitance | $C_0$ | | | 7 | pF | | Series resistance | $R_1$ | | | 70 | Ω | # 5.4. Serial Programming Interface (SPI) | Parameter | Symbol | Condition | Min | Max | Unit | |-------------------------------|-----------------|-----------|----------------|----------------------|------| | Input High Voltage | V <sub>IH</sub> | | $V_{CC} - 0.4$ | | V | | Input Low Voltage | $V_{IL}$ | | | 0.4 | V | | SLCK frequency | $f_{SLCK}$ | | | 10 | MHz | | SLCK period | $t_{SLCK}$ | | 100 | | ns | | SDTA to SCLK set up time | $t_{CS}$ | | 20 | | ns | | SCLK to SDTA hold time | $t_{CH}$ | | 20 | | ns | | SCLK pulse width low | $t_{CWL}$ | | 50 | | ns | | SCLK pulse width high | $t_{CWH}$ | | 50 | | ns | | SCLK to SDEN set up time | $t_{ES}$ | | 30 | | ns | | SDEN pulse width | $t_{EW}$ | | 50 | | ns | | SDEN to SCLK hold time | 1 | | 20 | | ns | | Rising Edge of SLCK | $t_{CR}$ | | | $0.1t_{\text{SLCK}}$ | ns | | Falling Edge of SLCK | $t_{CF}$ | | | $0.1t_{\text{SLCK}}$ | ns | | SDEN to MFO data set-up time | $t_{DES}$ | | | 70 | ns | | SCLK to MFO data set-up time | $t_{DSO}$ | | | 50 | ns | | MFO max. pin load capacitance | $C_{LMFO}$ | | | 20 | pF | Datasheet ## 5.5. DC Characteristics all parameters under normal operating conditions and default settings, unless otherwise stated; typical values at $T_A$ = 23 °C and $V_{CC}$ = 5 V all parameters based on test circuits as shown in Fig. 20 to Fig. 22 | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |------------------------------------|----------------------|---------------------------------------------------|-----------------------|------|-----------------------|------| | <b>Operating Currents</b> | | | | | | | | Shutdown current | I <sub>SBY</sub> | OPMODE=00 and ENRX=0 | | 0.05 | 2 | μΑ | | Supply current, FSK | I <sub>FSK</sub> | OPMODE=01 or<br>ENRX=1 | 10 | 12 | 15 | mA | | Supply current, ASK | $I_{ASK}$ | OPMODE=01 or<br>ENRX=1 | 9.5 | 11.5 | 14.5 | mA | | Supply current, RO only | $I_{RO}$ | OPMODE=10 and ENRX=0 | 0.4 | 0.8 | 1.2 | mA | | Supply current, Synthesizer only | I <sub>SYN</sub> | OPMODE=11 and ENRX=0 | 3 | 4 | 5 | mA | | <b>Digital Pin Characteristics</b> | | | | | | | | Input low voltage CMOS,<br>ENRX | $V_{ILEN}$ | ENRX pin | -0.3 | | 0.3 · V <sub>cc</sub> | V | | Input high voltage CMOS,<br>ENRX | $V_{IHEN}$ | ENRX pin | 0.7 · V <sub>CC</sub> | | V <sub>cc</sub> +0.3 | V | | Pull down current<br>ENRX pin | I <sub>PDEN</sub> | ENRX=1 | 1.5 | 5 | 8 | μΑ | | Low level input current ENRX pin | I <sub>INLEN</sub> | ENRX=0 | | | 0.05 | μΑ | | Input low voltage CMOS | $V_{IL}$ | Pins MODSEL, SPISEL,<br>A/SCLK, B/SDTA,<br>C/SDEN | -0.3 | | 0.3 · V <sub>cc</sub> | V | | Input high voltage CMOS | $V_{IH}$ | Pins MODSEL, SPISEL,<br>A/SCLK, B/SDTA,<br>C/SDEN | 0.7 · V <sub>cc</sub> | | V <sub>cc</sub> +0.3 | V | | Low level input leakage current | I <sub>IL</sub> | Pins MODSEL, SPISEL,<br>A/SCLK, B/SDTA,<br>C/SDEN | -2 | | | μΑ | | High level input leakage current | I <sub>HL</sub> | Pins MODSEL, SPISEL,<br>A/SCLK, B/SDTA,<br>C/SDEN | | | 2 | μΑ | | Analog Pin Characteristics | | | | | | | | OA1 input offset voltage | V <sub>OFFOA1</sub> | OA1 | -50 | | 50 | mV | | OA2 input offset voltage | $V_{OFFOA2}$ | OA2 | -20 | | 20 | mV | | OA2 current sinking capability | I <sub>OA2SINK</sub> | OA2 (DTAO pin) | | | 2 | mA | | OA2 current sourcing capability | I <sub>OA2SRC</sub> | OA2 (DTAO pin) | | | 2 | mA | #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |-----------------------------------|--------------------|-----------|-----|-----|-----|------| | Peak detector P pull-up current | I <sub>PDPPU</sub> | PDP | | 235 | | μΑ | | Peak detector N pull-down current | I <sub>PDNPD</sub> | PDN | | 270 | | μΑ | # 5.6. AC System Characteristics all parameters under normal operating conditions and default settings, unless otherwise stated; typical values at $T_A$ = 23 °C and $V_{CC}$ = 5 V, RF at 433.92 MHz all parameters based on test circuits as shown in Fig. 20 to Fig. 22 | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |-----------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------|-------| | Receive Characteristics | | | | | | | | Input sensitivity – FSK<br>(standard) | $P_{\text{min, FSK}}$ | $\Delta f = \pm 20 \text{kHz},$<br>4kbps NRZ,<br>BER $\leq 3 \cdot 10^{-3}$ | | -107 | | dBm | | Input sensitivity – FSK (with carrier offset) | P <sub>min, FSK,</sub> offs | $\Delta f = \pm 20 \text{kHz},$<br>4kbps NRZ,<br>$\pm 90 \text{kHz}$ carrier offset<br>BER $\leq 3 \cdot 10^{-3}$ | | -104 | | dBm | | Input sensitivity – ASK | $P_{\text{min, ASK}}$ | 100% on-off ratio 4kbps NRZ, BER $\leq 3.10^{-3}$ | | -112 | | dBm | | Maximum input signal – FSK/FM | $P_{\text{max, FSK}}$ | $BER \leq 3 \cdot 10^{-3}$ | | 0 | | dBm | | Maximum input signal – ASK | $P_{\text{max, ASK}}$ | $BER \leq 3 \cdot 10^{-3}$ | | -10 | | dBm | | Spurious emission | $P_{\text{spur}}$ | no production test | | | -54 | dBm | | Image rejection of MIX2 | $\Delta P_{\text{imag}}$ | | | 32 | | dB | | IF Filter Parameters | | | | | | | | Center frequency | f <sub>IF</sub> | static with tuning on | 1.87 | 2.00 | 2.04 | MHz | | 3dB bandwidth | $B_{3dB}$ | | 180 | 220 | 260 | kHz | | 40dB bandwidth | B <sub>40dB</sub> | | | 1.6 | | MHz | | RSSI Characteristics | | | | | | | | Low voltage | $V_{LRSSI}$ | high gain | | | 0.75 | V | | High voltage | $V_{HRSSI}$ | high gain | 2.65 | | | V | | RSSI dynamic range | $DR_{RSSI}$ | | | 50 | | dB | | RSSI sensitivity, low gain | $S_{RSSIL}$ | low gain | | 39 | | mV/dE | | RSSI sensitivity, high gain | $S_{RSSIH}$ | high gain | | 51 | | mV/dE | | FSK Demodulator | | | | | | | | Demodulator gain, low | $DG_{LOW}$ | | | 12 | | mV/ | | Demodulator gain, high | $DG_{HIGH}$ | | | 14.5 | | kHz | | Maximum data rate | $B_DEM$ | NRZ | | | 100 | kbps | | Frequency acceptance range | $BW_DEMOD$ | $\Delta f = \pm 20 kHz$ | 150 | | | kHz | | Start-up Parameters | | | | | | | | Crystal start-up time | T <sub>XTL</sub> | | | 0.9 | | ms | | Receiver start-up time | $T_RX$ | depends on data slicer;<br>valid data at output | | | T <sub>XTL</sub> + 200k · C10 | | | PLL lock time | $T_PLL$ | from OPMODE=10 | | 0.4 | | ms | #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet | Parameter | Symbol | Condition | Min Typ | | Max | Unit | |---------------------|-----------|------------------|---------|-----|-----|-------| | PLL Parameters | | | | | | | | VCO gain @ 433MHz | $K_{VCO}$ | for VCORANGE=1 | | 85 | | MHz/V | | VCO gain @ 868MHz | $K_{VCO}$ | for VCORANGE=1 | | 108 | | MHz/V | | Charge pump current | $I_{CP}$ | depends on CPCUR | 100 | | 400 | μΑ | # 6. Test Circuits # 6.1. Standard FSK & ASK Reception in 8-Channel Preconfigured (ABC) Mode # 6.1.1. Averaging Data Slicer Configured for Bi-Phase Codes Fig. 20: Test circuit for FSK & ASK reception # 6.2. Standard FSK & ASK Reception in SPI Mode # 6.2.1. Averaging Data Slicer Configured for Bi-Phase Codes Fig. 21: Test circuit for FSK & ASK reception # 6.2.2. Peak Detector Data Slicer Configured for NRZ Codes Fig. 22: Test circuit for FSK & ASK reception Datasheet # 6.3. Test Circuit Component List Below table is for all test circuits shown in Figures 20 to 22. | Part | Size | Value @<br>315 MHz | Value @<br>433.92<br>MHz | Value @<br>868.3<br>MHz | Value @<br>915 MHz | Tol. | Description | |------|--------------|--------------------|--------------------------|------------------------------|--------------------|------|-----------------------------------------------------------------| | C1 | 0603 | 3.9 pF | 4.7 pF | 3.3 pF | 1.5 pF | ±5% | matching capacitor | | C2 | 0603 | 1.5 pF | 1.5 pF | 1.5 pF | 1.5 pF | ±5% | matching capacitor | | C3 | 0603 | 100 pF | 100 pF | 100 pF | 100 pF | ±5% | LNA input filtering capacitor | | C4 | 0603 | 4.7 pF | 3.3 pF | 2.7 pF | 2.2 pF | ±5% | LNA output tank capacitor | | C5 | 0603 | 100 pF | 100 pF | 100 pF | 100 pF | ±5% | MIX1 negative input matching capacitor | | C6 | 0603 | 100 pF | 100 pF | 100 pF | 100 pF | ±5% | MIX1 negative input matching capacitor | | C7 | 0603 | 1 nF | 1 nF | 1 nF | 1 nF | ±10% | RSSI output low pass capacitor, for data rate of 4 kbps NRZ | | C8 | 0603 | 220 pF | 220 pF | 220 pF | 220 pF | ±10% | data low-pass filter capacitor,<br>for data rate of 4 kbps NRZ | | C9 | 0603 | 150 pF | 150 pF | 150 pF | 150 pF | ±10% | data low-pass filter capacitor,<br>for data rate of 4 kbps NRZ | | C10 | 0603 | 33 nF | 33 nF | 33 nF | 33 nF | ±10% | data slicer capacitor, | | 010 | 0003 | | not required | _ | | | for data rate of 4 kbps NRZ | | C11 | 0603 | 33 nF | 33 nF | 33 nF | 33 nF | ±10% | PKDET positive filtering capacitor, for | | | | | not required in Fig | | | | data rate of 4 kbps NRZ | | C12 | 0603 | 33 nF | 33 nF | 33 nF | 33 nF | ±10% | PKDET negative filtering capacitor, for data rate of 4 kbps NRZ | | | | | not required in Fi | gures 17 anu 16 | • | | decoupling capacitor, | | CB0 | 1210 | 10 μF | 10 μF | 10 μF | 10 μF | ±10% | low-noise power supply recommended | | CB1 | 0603 | 470 pF | 470 pF | 470 pF | 470 pF | ±10% | decoupling capacitor | | CB2 | 0603 | 33 nF | 33 nF | 33 nF | 33 nF | ±10% | decoupling capacitor | | CB3 | 0603 | 33 nF | 33 nF | 33 nF | 33 nF | ±10% | decoupling capacitor | | CF1 | 0603 | 2.2 nF | 2.2 nF | 2.2 nF | 2.2 nF | ±5% | loop filter capacitor | | CF2 | 0603 | 220 pF | 220 pF | 220 pF | 220 pF | ±5% | loop filter capacitor | | CX | 0603 | 27 pF | 27 pF | 27 pF | 27 pF | ±5% | crystal series capacitor | | RB0 | 0603 | 10 $\Omega$ | 10 $\Omega$ | 10 $\Omega$ | 10 $\Omega$ | ±5% | protection resistor | | RF | 0603 | 27 kΩ | 27 kΩ | 47 kΩ | 47 kΩ | ±5% | loop filter resistor | | RBS | 0603 | 30 kΩ | 30 kΩ | 30 kΩ | 30 kΩ | ±2% | reference bias resistor | | LO | 0603 | 33 nH | 15 nH | 8.2 nH | 8.2 nH | ±5% | VCO tank inductor | | L1 | 0603 | 68 nH | 47 nH | 22 nH | 15 nH | ±5% | matching inductor | | L3 | 0603 | 33 nH | 22 nH | 5.6 nH | 5.6 nH | ±5% | LNA output tank inductor | | XTAL | SMD<br>5x3.2 | | | 00000 MHz<br>al., ±30ppm ten | np. | | fundamental-mode crystal | #### Remark: The loop filter elements CF1, CF2 and RF are chosen for R=75 in case of 315 and 433.92MHz ( $f_{PFD}$ =133kHz) and R=125 for 868.3 and 915MHz ( $f_{PFD}$ =80kHz) in order to allow 100kHz frequency steps of the synthesizer. For other values of R the loop filter elements need to be recalculated. # 7. Package Description Fig. 23: 32L QFN 5x5 Quad | all Dime | ension in | mm | | | | | | | | | |----------|-----------|-------|-------|-----------|--------|-------|--------|--------|--------|--------| | | D | E | D2 | <b>E2</b> | Α | A1 | А3 | L | е | b | | min | 4.75 | 4.75 | 3.00 | 3.00 | 0.80 | 0 | 0.20 | 0.3 | 0.50 | 0.18 | | max | 5.25 | 5.25 | 3.25 | 3.25 | 1.00 | 0.05 | 0.20 | 0.5 | 0.50 | 0.30 | | all Dime | ension in | inch | | | | | | | | | | min | 0.187 | 0.187 | 0.118 | 0.118 | 0.0315 | 0 | 0.0079 | 0.0118 | 0.0197 | 0.0071 | | max | 0.207 | 0.207 | 0.128 | 0.128 | 0.0393 | 0.002 | 0.0079 | 0.0197 | 0.0197 | 0.0118 | # 7.1. Soldering Information The device MLX71122 is qualified for MSL3 with soldering peak temperature 260 deg C according to JEDEC J-STD-20 Datasheet # 8. Reliability Information This Melexis device is classified and qualified regarding soldering technology, solderability and moisture sensitivity level, as defined in this specification, according to following test methods: Reflow Soldering SMD's (Surface Mount Devices) - IPC/JEDEC J-STD-020 - "Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices (classification reflow profiles according to table 5-2)" Wave Soldering SMD's (Surface Mount Devices) - EN60749-20 - "Resistance of plastic- encapsulated SMD's to combined effect of moisture and soldering heat" Solderability SMD's (Surface Mount Devices) - EIA/JEDEC JESD22-B102 - "Solderability" For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis. The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board. ## 9. ESD Precautions Electronic semiconductor products are sensitive to Electro Static Discharge (ESD). Always observe Electro Static Discharge control procedures whenever handling semiconductor products. #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet ## 10. Disclaimer The information furnished by Melexis herein is believed to be correct and accurate. Melexis disclaims (i) any and all liability in connection with or arising out of the furnishing, performance or use of the technical data or use of the product as described herein, (ii) any and all liability, including without limitation, special, consequential or incidental damages, and (iii) any and all warranties, express, statutory, implied, or by description, including warranties of fitness for particular purpose, non-infringement and merchantability. No obligation or liability shall arise or flow out of Melexis' rendering of technical or other services. The information contained herein is provided "as is" and Melexis reserves the right to change specifications and/or any other information contained herein at any time and without notice. Therefore, before placing orders and/or prior to designing this product into a system, users or any third party should obtain the latest version of the relevant information to verify that the information being relied upon is current. This document supersedes and replaces all prior information regarding the product(s) as described herein and/or previous versions of this document. Users or any third party must further determine the suitability of the Melexis' product(s) described herein for its application, including the level of reliability required and determine whether it is fit for a particular purpose. The information contained herein is proprietary and/or confidential information of Melexis. The information contained herein or any use thereof does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. This document as well as the product(s) described herein may be subject to export control regulations. Please be aware that export might require a prior authorization from competent authorities. The product(s) as described herein is/are intended for use in normal commercial applications. Unless otherwise agreed upon in writing, the product(s) described herein are not designed, authorized or warranted to be suitable in applications requiring extended temperature range, unusual environmental requirements. High reliability applications, such as medical life-support or life-sustaining equipment are specifically not recommended by Melexis. The product(s) may not be used for the following applications subject to export control regulations: the development, production, processing, operation, maintenance, storage, recognition or proliferation of 1) chemical, biological or nuclear weapons, or for the development, production, maintenance or storage of missiles for such weapons: 2) civil firearms, including spare parts or ammunition for such arms; 3) defense related products, or other material for military use or for law enforcement; 4) any applications that, alone or in combination with other goods, substances or organisms could cause serious harm to persons or goods and that can be used as a means of violence in an armed conflict or any similar violent situation. Products sold by Melexis are subject to the terms and conditions as specified in the Terms of Sale, which can be found at https://www.melexis.com/en/legal/terms-and-conditions. Melexis NV $\odot$ - No part of this document may be reproduced without the prior written consent of Melexis. (2016) ISO/TS 16949 and ISO14001 Certified #### 300 to 930MHz FSK/FM/ASK Receiver Datasheet # 11. Contact For the latest version of this document, go to our website at <a href="https://www.melexis.com">www.melexis.com</a>. For additional information, please contact our Direct Sales team and get help for your specific needs: | Europe, Africa | Telephone: +32 13 67 04 95 | |----------------|---------------------------------| | | Email: sales_europe@melexis.com | | Americas | Telephone: +1 603 223 2362 | | | Email : sales_usa@melexis.com | | Asia | Email: sales_asia@melexis.com |