NCT3720S/ S-L



# Nuvoton Maximum 2A, Ultra Low Dropout Regulator NCT3720S/ NCT3720S-L

Ι





# - Table of Contents -

| 1.  | GENERAL DESCRIPTION               | 1 |
|-----|-----------------------------------|---|
| 2.  | FEATURES                          |   |
| 3.  | APPLICATIONS                      | 1 |
| 4.  | PIN CONFIGURATION AND DESCRIPTION | 2 |
| 5.  | TYPICAL APPLICATION CIRCUIT       | 2 |
| 6.  | BLOCK DIAGRAM                     |   |
| 7.  | FUNCTIONAL DESCRIPTION            |   |
| 8.  | ELECTRICAL CHARACTERISTIC         | 6 |
| 9.  | TYPICAL OPERATING WAVEFORMS       | 9 |
| 10. | PACKAGE DIMENSION                 |   |
| 11. | ORDERING INFORMATION              |   |
| 12. | TOP MARKING SPECIFICATION         |   |
| 13. | REVISION HISTORY                  |   |



### **1. GENERAL DESCRIPTION**

The NCT3720S/S-L is a high performance positive voltage regulator which designed for use in applications requiring very low input voltage and very low dropout voltage up to 2A(peak) current rating. It operates with a VIN as low as 1.0V and control voltage 3V with output voltage programmable as low as 0.8V. The significant feature includes ultra low dropout, ideal for applications where VOUT is very close to VIN. Additionally, there is an enable pin to further reduce power dissipation while shutdown. The NCT3720S/S-L provides excellent regulation over variations in line, load and temperature, and provides a Power Good indicator to indicate if the voltage level of output voltage reaches 90% of its rating value.

### 2. FEATURES

- Maximum 2A Ultra Low-Dropout Voltage Regulator
- High Accuracy Output Voltage ±1.5%
- Adjustable Output from 0.8V
- Typically 150mV Dropout at 2A
- Input Voltage as low as 1.0V
- Power Good Indicator
- Thermal and Over Current Protection
- EN internal Pull High (NCT3720S) and Internal Pull Low Available (NCT3720S-L)
- SOP-8 150mil with Exposed Pad Package
- Lead Free (ROHS Compliant) and Halogen Free Package

### 3. APPLICATIONS

- Desktop PCs, Notebooks, and Workstations
- Graphics Card
- Set Top Boxes, Digital TVs and Printers
- Portable instruments
- uP/ASIC/DSP/FPGA Core and I/O Supplies

### 4. PIN CONFIGURATION AND DESCRIPTION

| PIN NO.           | PIN NAME | I/O | FUNCTION                                                                                            |  |
|-------------------|----------|-----|-----------------------------------------------------------------------------------------------------|--|
| 1                 | PG       | 0   | Power Good indicator. This is an open drain output. Connect it with a resistor to power source.     |  |
| 2                 | EN       | I   | Chip Enable Input. It is high active.                                                               |  |
| 3                 | VIN      | Ρ   | Supply Input Voltage.                                                                               |  |
| 4                 | VCNTL    | Р   | Supply Input Voltage for Control Circuit.                                                           |  |
| 5                 | NC       | N/A | No Internal Connection.                                                                             |  |
| 6                 | VOUT     | Ρ   | Output Voltage. Vout = 0.8*(1+R1/R2)                                                                |  |
| 7                 | FB       | I   | Feedback Input.                                                                                     |  |
| 8                 | GND      | Р   | Ground.                                                                                             |  |
| 9(Exposed<br>pad) |          |     | The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. |  |

### 5. TYPICAL APPLICATION CIRCUIT





### 6. BLOCK DIAGRAM



### 7. FUNCTIONAL DESCRIPTION

The NCT3720S/S-L is intended for applications where high current capability and very low dropout voltage are required. It provides a very simple, low cost solution that uses very little pcb real estate. Additional features include an enable pin to allow for a very low power consumption at disable, and a fully adjustable output.

### **Output Voltage Selection**

The output voltage of NCT3720S/S-L is adjustable from 0.8V to (VIN-VDROP) by external voltage divider resisters as shown in Typical Application Circuit. The value of resisters R1 and R2 should be more than  $10k\Omega$  to reduce the power loss. The VCNTL must be greater than (VOUT + 1.5V).

- 3 -

### Input capacitor

# NCT3720S/ S-L

# nuvoTon

A minimum of 10uF ceramic capacitor is recommended to be placed directly next to the VIN pin. This allows for the device being some distance from any bulk capacitance on the rail. Additionally, bulk capacitance of about  $\geq$  10uF may be added closely to the input supply pin of the NCT3720S/S-L to ensure that VIN does not sag, improving load transient response.

#### **Output capacitor**

A minmum bulk capacitance of  $\geq$  10uF, along with a 0.1uF ceramic decoupling capacitor is recommended. Increaseing the bulk capacitance will improve the overall transient response. The use of multiple lower value ceramic capacitors in parallel to achieve the desired bulk capacitance will not cause stability issues. Although designed for use with ceramic output capacitors, the NCT3720S/S-L is extremely tolerant of output capacitor ESR values and thus will also work comfortably with tantalum output capacitors.

#### **Noise immunity**

In very electrically noisy environments, it is recommended that 0.1uF ceramic capacitors be placed from VIN to GND and VOUT to GND as close to device pins as possible.

#### **Power Good**

The power good function is an open-drain output. Connects  $100k\Omega$  pull up resistor to VOUT to obtain an output voltage. The PG pin will output high immediately after the output voltage arrives 90% of normal output voltage. The PG pin will output high with typical 4ms delay time.

#### Enable

The NCT3720S/S-L goes into shutdown mode when the EN pin is in the logic low condition. During this condition, the pass transistor, error amplifier, and band gap are turned off, reducing the supply current to 10uA typical. If the EN pin is floating, NCT3720S and NCT3720S-L operating behaviors are different. For NCT3720S, the EN pin function pulls high level internally. So the regulator will be turn on when EN pin is floating. As for NCT3720S-L, the EN pin function pulls low level internally. So the regulator will be turn off when EN pin is floating.

#### Current Limit

The NCT3720S/S-L contains an independent current limit and the short circuit current protection to prevent unexpected applications. The current limit monitors and controls the pass transistor's gate voltage, limiting the output current while higher than 3A typical. When the output voltage is less than 0.25V, the short circuit current protection starts the current fold back function and

# NCT3720S/ S-L

# nuvoton

maintains the loading current 1.5A. The output can be shorted to ground indefinitely without damaging the part.

#### **Thermal Consideration**

The NCT3720S/S-L has a thermal shutdown circuitry to limit the junction temperature. When the junction temperature exceeds 150°C, the thermal shutdown circuit disables the output, allowing the device to cool down. The output circuitry is enabled again after the junction temperature cools down by 30°C, resulting in a pulsed output during continuous thermal overload conditions. The thermal protection is designed to protect the IC in the event of over temperature conditions. For reliabile operation, the junction temperature cannot exceed 125°C.

The definition of power dissipation in chip is as following equation:

 $\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \times \mathsf{I}_{\mathsf{OUT}} + \mathsf{V}_{\mathsf{IN}} \times \mathsf{I}_{\mathsf{Q}}$ 

 $P_D$  represents the power dissipation.

The power dissipation depends on the thermal resistance of chip package, PCB layout, the airflow and temperature difference between junction and ambient. Refers to JEDEC51-1, The power dissipation can be calculated by following equation:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature 125 °C , TA is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.  $\theta_{JA}$  for ESOP-8 package is 75 °C/W on JEDEC51-7 (4 layers, 2S2P) thermal test board with minimum copper area. The maximum power dissipation at  $T_A = 25$  °C can be calculated as:

P<sub>D(MAX)</sub> = (125℃ - 25℃) / 75℃/W = 1.33W

 $\theta_{JA}$  highly depends on IC package, PCB layout, the aireflow. Thermal resistance  $\theta_{JA}$  can be improved by adding copper under the exposed pad of ESOP-8 while the IC package is fixed. The copper under the exposed pad of ESOP-8 is an effective heatsink and is useful for improving thermal conductivity. Figure show the relationship between thermal resistance  $\theta_{JA}$  vs. copper area on a standard JEDEC 51-7 (4 layers, 2S2P) thermal test board at TA = 25°C, PCB copper thickness = 2oz. The 70mm<sup>2</sup> copper plane reduce  $\theta_{JA}$  from 75°C/W to 45°C/W and increases maximum power disspation from 1.33W to 2.22W.

- 5 -





Figure01. Thermal Resistance  $\theta_{JA}$  vs. Copper Area of ESOP Packages



# 8. ELECTRICAL CHARACTERISTIC

#### 8.1 Absolute Maximum Ratings

| Р                                                  | ARAMETER           | RATING           | UNIT |
|----------------------------------------------------|--------------------|------------------|------|
| Input Supply Volt                                  | age, VCNTL and VIN | -0.3 to 6V       | V    |
| Other Pins                                         |                    | -0.3 to 6V       | V    |
| Power Dissipation                                  | n, PD @ TA=25℃     | Internal Limited | W    |
| Package Thermal Resistance, SOP8-EP, $\theta_{JA}$ |                    | 75               | °C/W |
| Storage Temperature                                |                    | -50 to 150       | °C   |
| Junction Temperature                               |                    | 150              | °C   |
| a rail                                             | Human Body Mode    | 2                | kV   |
| ESD Protection                                     | Machine Mode       | 200              | V    |
|                                                    | Latch-up           | 100              | mA   |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

### 8.2 Recommended Operating Conditions

| PARAMETER             | RATING       | UNIT |
|-----------------------|--------------|------|
| CNTL Voltage, VCNTL   | 3.0 to 5.5   | V    |
| Supply Voltage, VIN   | 1.0 to VCNTL | V    |
| Output Current, IOUT  | 0 to 2       | A    |
| Operating Temperature | -40 to 85    | °C   |
| Junction Temperature  | -40 to 125   | ℃    |

### 8.3 DC Electrical Characteristics

(VIN = VOUT + 500mV, VEN = VIN = 5V, CIN = COUT = 10uF, TA = TJ = 25° C, unless otherwise specified)

| PARAMETER                           | SYMBOL               | CONDITIONS                                                                               | MIN   | TYP  | MAX   | UNIT |
|-------------------------------------|----------------------|------------------------------------------------------------------------------------------|-------|------|-------|------|
| Supply voltage                      |                      |                                                                                          |       |      | 2     | 12   |
| Control Input Voltage               | V <sub>CNTL</sub>    | VOUT = VREF                                                                              |       |      | 5.5   | V    |
| POR Threshold                       |                      | VCNTL Rising                                                                             |       | 2.7  |       | v    |
| POR Hysteresis                      |                      |                                                                                          |       | 0.2  |       | v    |
| Power Input Voltage                 | V <sub>IN</sub>      | VOUT = VREF                                                                              | 1.0   |      | 5.5   | V    |
| Control Input Current in shutdown   | I <sub>CNTL_SD</sub> | VCNTL = VIN = 5.0V, IOUT = 0A,<br>VOUT = VREF                                            |       | 20   | 30    | uA   |
| Control Input Current               | I <sub>CNTL</sub>    | VCNTL = VIN = VEN = 5.0V, IOUT =<br>0A, VOUT = VREF                                      |       | 0.4  | 0.6   | mA   |
| Quiescent Current                   | Ι <sub>Q</sub>       | VCNTL = VIN = VEN = 5.0V, IOUT =<br>0A, VOUT = VREF                                      |       | 0.6  | 1     | mA   |
| Feedback Voltage                    |                      |                                                                                          |       |      |       | •    |
| Reference Voltage                   | V <sub>FB</sub>      | VCNTL = VIN = VEN = 5.0V, IOUT =<br>0A, VOUT = VREF                                      | 0.788 | 0.8  | 0.812 | V    |
| Feedback Input Current              | I <sub>FB</sub>      |                                                                                          |       | 20   |       | nA   |
| VIN Line Regulation                 |                      | 1.2V < VIN < 5.0V, VCNTL = VEN =<br>5.0V, IOUT = 0A, VOUT = VREF                         |       | 0.01 | 0.1   | %/V  |
| VCNTL Line Regulation               |                      | 3.0V < VCNTL < 5.0V, VIN = 1.2V,<br>IOUT = 0A, VOUT = VREF                               |       | 0.2  | 0.6   | %/V  |
| Load Regulation                     |                      | $0A < I_{LOAD} < 2A$ , VCNTL = VIN = VEN<br>= 5.0V, VOUT = VREF                          |       | 0.8  | 1.5   | %/A  |
| Load Regulation over<br>Temperature | 25                   | 0mA < ILOAD < 2A, VCNTL = VIN =<br>VEN = 5.0V, VOUT = VREF, -40 < TJ<br>< 125, by design |       | 1.4  | 3     | %    |
| Dropout Voltage                     | V <sub>DROP</sub>    | IOUT = 2.0A, VCNTL = VEN = 5.0V,<br>VOUT = VREF                                          |       | 150  | 250   | mV   |
| VOUT Pull Low<br>Resistance         | 20                   | VCNTL = VIN = 5.0V, VEN = 0V                                                             |       | 90   |       | Ω    |
| Enable                              | Con Y                | 6                                                                                        |       |      |       |      |

# nuvoton

| PARAMETER                                | SYMBOL              | CONDITIONS                                             | MIN | TYP | MAX | UNIT  |
|------------------------------------------|---------------------|--------------------------------------------------------|-----|-----|-----|-------|
| Enable High Level                        | V <sub>EN</sub>     |                                                        | 1.4 |     |     | V     |
| Enable Low Level                         | V <sub>SD</sub>     | -22.                                                   |     |     | 0.4 | V     |
| Enable Current                           | I <sub>EN</sub>     | VEN = 0V, VCNTL = 5.0V                                 |     | 12  | 20  | uA    |
| Softstart Time                           |                     | Sh 2                                                   | 1.5 | 3.0 | 4.5 | ms    |
| PG                                       |                     |                                                        | 30  |     |     |       |
| FB Power OK Threshold                    | V <sub>POKTH</sub>  | IOUT = 0A, VCNTL = VIN = VEN =<br>5.0V, VOUT = VREF    | NY. | 92  |     | %     |
| Power OK Hysteresis                      | V <sub>POKHYS</sub> | IOUT = 0A, VCNTL = VIN = VEN =<br>5.0V, VOUT = VREF    |     | 8   |     | %     |
| PG sink Capability                       |                     | IPG = 10mA                                             | 200 | 0.2 | 0.4 | V     |
| POK Delay Time                           |                     | From VOUT >92% VNOM to POK<br>rising                   | Q   | 3   | 200 | ms    |
| <b>Overcurrent Protection</b>            | on                  |                                                        |     | SA  | 16  |       |
| OCP Threshold Level                      | I <sub>OCP</sub>    | VCNTL = VIN = VEN = 5.0V, VOUT =<br>VREF               |     | 4   | 20  | A     |
| Averaged Output Short<br>Circuit Current |                     | VCNTL = VIN = VEN = 5.0V, VOUT =<br>0V                 |     | 1.5 | VS  | А     |
| Thermal Protection                       |                     | ·                                                      |     |     | 53  | S. C. |
| Themal Shutdown<br>Temperature           | T <sub>SD</sub>     | IOUT = 0A, VCNTL = VIN = VEN =<br>5.0V, VOUT = VREF    |     | 150 |     | °C    |
| Thermal Shutdown<br>Hysteresis           | T <sub>SDHYS</sub>  | IOUT = 0A, VCNTL = VIN = VEN =<br>5.0V, VOUT = VREF 50 |     |     | °C  |       |

Note1. The dropout voltage is defined as VIN – VOUT, which is measured when VOUT is VOUT(normal) – 100mV.

Note2. The device is not guaranteed to function ouside its operating conditions.

## 9. TYPICAL OPERATING WAVEFORMS

(VIN = VOUT + 0.5V, VCNTL = VEN = 5V, CIN = COUT=10uF, CVCNTL = 1uF, TA = 25 $^\circ \! \mathbb{C}$  )





### Reference Voltage vs. Temperature







Dropout vs. IOUT





## 10. PACKAGE DIMENSION

SOP8-EP (150mil)



#### **10.1 Taping Specification**



### 11. ORDERING INFORMATION

| Part Number Package Type |                         | Supplied as     | Production Flow                             |
|--------------------------|-------------------------|-----------------|---------------------------------------------|
| NCT3720S                 | SOP8-EP (Green Package) | 2,500 units/T&R | Commercial, -40 $^\circ C$ to 85 $^\circ C$ |
| NCT3720S-L               | SOP8-EP (Green Package) | 2,500 units/T&R | Commercial, -40℃ to 85℃                     |

### 12. TOP MARKING SPECIFICATION





Pin 1 index

1<sup>st</sup> Line: Nuvoton logo

Pin 1 index

2<sup>nd</sup> Line: 3720S (Part number NCT3720S); 3720L (Part number NCT3720S-L)

3<sup>rd</sup> line: Tracking code

- <u>952</u>: packages assembled in Year 2009, week 52
- <u>A</u>: assembly house ID
- <u>X</u>: internal use only



### 13. **REVISION HISTORY**

| VERSION | DATE       | PAGE                      | DESCRIPTION                                                                          |
|---------|------------|---------------------------|--------------------------------------------------------------------------------------|
| A0      | 09/30/2010 | All                       | New Create                                                                           |
| A1      | 11/26/2010 | All                       | Add NCT3720S-L part number and relative data.                                        |
| A2      | 01/18/2011 | P12 & P13                 | Added part numbers and relative data.                                                |
| A3      | 01/20/2011 | P1, P9, P10,<br>P12 & P13 | Added waveform and revised some description. Removed part numbers and relative data. |

#### Important Notice

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.