# **T120 Data Sheet** DST120-v2.8 January 2022 www.efinixinc.com # **Contents** | Introduction | 4 | |------------------------------------------------------------|----| | Features | | | Available Package Options | | | Device Core Functional Description | | | XLR Cell | | | Logic Cell | | | Embedded Memory | | | Multipliers | | | Global Clock Network | | | Clock and Control Distribution Network | | | | | | Device Interface Functional Description | | | Interface Block Connectivity | | | General-Purpose I/O Logic and Buffer | | | Complex I/O BufferDouble-Data I/O | | | I/O Banks | | | PLL | | | LVDS | | | LVDS TX | | | LVDS RX | | | MIPI | | | MIPI TX | | | MIPI RX | | | D-PHY Timing Parameters DDR DRAM | | | DDR Interface Designer Settings | | | | | | Power Up Sequence | | | Power Supply Current Transient | 46 | | Configuration | 46 | | Supported Configuration Modes | 47 | | DC and Switching Characteristics | 48 | | - | | | LVDS I/O Electrical and Timing Specifications | | | ESD Performance | 55 | | MIPI Electrical Specifications and Timing | 55 | | MIPI Power-Up Timing | | | MIPI Reset Timing | | | PLL Timing and AC Characteristics | | | - | | | Configuration Timing | | | Maximum t <sub>USER</sub> for SPI Active and Passive Modes | 61 | | Pinout Description | 62 | | Efinity Software Support | 66 | | T120 Interface Floorplan | 66 | |--------------------------|----| | Ordering Codes | 68 | | Revision History | 69 | ## Introduction The T120 FPGA features the high-density, low-power Efinix® Quantum™ architecture wrapped with an I/O interface for easy integration. With a high I/O to logic ratio and differential I/O support, T120 FPGAs supports a variety of applications that need wide I/O connectivity. The T120 also includes a MIPI D-PHY with a built-in, royalty-free CSI-2 controller, which is the most popular camera interface used in the mobile industry. Additionally, T120 FPGAs support a DDR3, LPDDR3, LPDDR2 PHY with memory controller hard IP that provides faster access to data stored in memory. The carefully tailored combination of core resources and I/O provides enhanced capability for applications such as embedded vision, voice and gesture recognition, intelligent sensor hubs, power management, and LED drivers. ## **Features** - High-density, low-power Quantum<sup>™</sup> architecture - Built on SMIC 40 nm process - FPGA interface blocks - GPIO - PLL - LVDS 800 Mbps per lane with up to 52 TX pairs and 52 RX pairs - MIPI DPHY with CSI-2 controller hard IP, 1.5 Gbps per lane - DDR3, DDR3L, LPDDR3, LPDDR2 x32 PHY (supporting x16 or x32 DQ widths) with memory controller hard IP, 25.6 Gbps aggregate bandwidth - Programmable high-performance I/O - Supports 1.8, 2.5, and 3.3 V single-ended I/O standards and interfaces - Flexible on-chip clocking - 16 low-skew global clock signals can be driven from off-chip external clock signals or PLL synthesized clock signals - PLL support - Flexible device configuration - Standard SPI interface (active, passive, and daisy chain) - JTAG interface - Fully supported by the Efinity® software, an RTL-to-bitstream compiler Table 1: T120 FPGA Resources | LEs <sup>(1)</sup> | Global Clock<br>Networks | Global Control<br>Networks | Embedded<br>Memory (kbits) | Embedded<br>Memory Blocks<br>(5 Kbits) | Embedded<br>Multipliers | |--------------------|--------------------------|----------------------------|----------------------------|----------------------------------------|-------------------------| | 112,128 | Up to 16 | Up to 16 | 5,407 | 1,056 | 320 | <sup>(1)</sup> Logic capacity in equivalent LE counts. Table 2: T120 Package-Dependent Resources | Resource | BGA324 | BGA484 | BGA576 | |--------------------------------------------------------------|----------------------------|--------------------------------|--------------------------------| | Available GPIO <sup>(2)</sup> | 130 | 256 | 278 | | Global clocks from GPIO pins | 5 | 16 | 14 | | Global controls from GPIO pins | 5 | 16 | 14 | | PLLs | 7 | 8 | 8 | | LVDS | 20 TX pairs<br>26 RX pairs | 40 TX pairs<br>40 RX pairs | 52 TX pairs<br>52 RX pairs | | MIPI DPHY with CSI-2 controller (4 data lanes, 1 clock lane) | 2 TX blocks<br>2 RX blocks | - | 3 TX blocks<br>3 RX blocks | | DDR3, DDR3L, LPDDR3, LPDDR2 PHY with memory controller | 1 block (x16<br>DQ widths) | 1 block (x16 or x32 DQ widths) | 1 block (x16 or x32 DQ widths) | **Learn more:** Refer to the **Trion Packaging User Guide** for the package outlines and markings. # Available Package Options Table 3: Available Packages | Package | Dimensions (mm x mm) | Pitch (mm) | |---------------|----------------------|------------| | 324-ball FBGA | 12 x 12 | 0.65 | | 484-ball FBGA | 18 x 18 | 0.80 | | 576-ball FBGA | 16 x 16 | 0.65 | <sup>(2)</sup> The LVDS I/O pins are dual-purpose. The full number of GPIO are available when all LVDS I/O pins are in GPIO mode. GPIO and LVDS as GPIO supports different features. See **Table 9: Supported Features for GPIO and LVDS as GPIO** on page 12. # **Device Core Functional Description** T120 FPGAs feature an eXchangeable Logic and Routing (XLR) cell that Efinix has optimized for a variety of applications. Trion® FPGAs contain three building blocks constructed from XLR cells: logic elements, embedded memory blocks, and multipliers. Each FPGA in the Trion® family has a custom number of building blocks to fit specific application needs. As shown in the following figure, the FPGA includes I/O ports on all four sides, as well as columns of XLR cells, memory, and multipliers. A control block within the FPGA handles configuration. **Device Interface** Quantum Fabric I/O Ports from Core to Device Interface XLR Cells and Routing Embedded Memory Device Interface Device Interface Multiplier Each Device Contains Unique Interface Blocks such as GPIO and PLL Note: The number and locations of rows and columns are shown for illustration purposes only. The actual number and position depends on the core. **Device Interface** Figure 1: T120 FPGA Block Diagram ### XLR Cell The eXchangeable Logic and Routing (XLR) cell is the basic building block of the Quantum<sup>™</sup> architecture. The Efinix XLR cell combines logic and routing and supports both functions interchangeably. This unique innovation greatly enhances the transistor flexibility and utilization rate, thereby reducing transistor counts and silicon area significantly. ## Logic Cell The logic cell comprises a 4-input LUT or a full adder plus a register (flipflop). You can program each LUT as any combinational logic function with four inputs. You can configure multiple logic cells to implement arithmetic functions such as adders, subtractors, and counters. Figure 2: Logic Cell Block Diagram # **Embedded Memory** The core has 5-kbit high-speed, synchronous, embedded SRAM memory blocks. Memory blocks can operate as single-port RAM, simple dual-port RAM, true dual-port RAM, FIFOs, or ROM. You can initialize the memory content during configuration. The Efinity® software includes a memory cascading feature to connect multiple blocks automatically to form a larger array. This feature enables you to instantiate deeper or wider memory modules. The memory read and write ports have the following modes for addressing the memory (depth x width): | 256 x 16 | 1024 x 4 | 4096 x 1 | 512 x 10 | |----------|----------|----------|----------| | 512 x 8 | 2048 x 2 | 256 x 20 | 1024 x 5 | The read and write ports support independently configured data widths. Figure 3: Embedded Memory Block Diagram (True Dual-Port Mode) # Multipliers The FPGA has high-performance multipliers that support 18 x 18 fixed-point multiplication. Each multiplier takes two signed 18-bit input operands and generates a signed 36-bit output product. The multiplier has optional registers on the input and output ports. Figure 4: Multiplier Block Diagram ## Global Clock Network The global clock networks are balanced clock trees that feed all FPGA modules. Each network has dedicated clock-enable logic to save power by disabling the clock tree at the root. The logic dynamically enables/disables the network and guarantees no glitches at the output. Figure 5: Global Clock Network #### Clock and Control Distribution Network The global clock network is distributed through the device to provide clocking for the core's LEs, memory, multipliers, and I/O blocks. Designers can access the T120 global clock network using the global clock GPIO pins, PLL outputs, and core-generated clocks. Similarly, the T120 has GPIO pins (the number varies by package) that the designer can configure as control inputs to access the high-fanout network connected to the LE's set, reset, and clock enable signals. Learn more: Refer to the T120 Pinout for information on the location and names of these pins. #### Global Clock Location The following tables describe the location of the global clock signals in T120 FPGAs. Table 4: Left Clock Input from GPIO Pins | Function<br>Name | Resource<br>Name | GCLK[0] | GCLK[1] | GCLK[2] | GCLK[3] | GCLK[4] | GCLK[5] | GCLK[6] | GCLK[7] | |------------------|------------------|---------|---------|---------|---------|---------|---------|---------|---------| | CLK0 | GPIOL_66 | ~ | - | - | - | ~ | - | - | - | | CLK1 | GPIOL_67 | - | ~ | - | - | - | ~ | - | - | | CLK2 | GPIOL_68 | - | - | ~ | - | - | - | ~ | - | | CLK3 | GPIOL_69 | - | - | - | ~ | - | - | - | ~ | | CLK4 | GPIOL_70 | ~ | - | - | - | ~ | - | - | - | | CLK5 | GPIOL_71 | - | ~ | - | - | - | ~ | - | - | | CLK6 | GPIOL_72 | - | - | ~ | - | - | - | ~ | - | | CLK7 | GPIOL_73 | - | - | - | ~ | - | - | - | ~ | Table 5: Left Clock from PLL OUTCLK Signal | PLL<br>Reference | CLKOUT | GCLK[0] | GCLK[1] | GCLK[2] | GCLK[3] | GCLK[4] | GCLK[5] | GCLK[6] | GCLK[7] | |------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | PLL_TL0 | CLKOUT0 | ~ | - | - | - | - | ~ | ~ | - | | | CLKOUT1 | - | ~ | - | ~ | - | - | - | ~ | | | CLKOUT2 | - | - | ~ | - | ~ | - | - | - | | PLL_BL0 | CLKOUT0 | ~ | - | - | ~ | - | - | - | ~ | | | CLKOUT1 | - | ~ | - | - | ~ | - | ~ | - | | | CLKOUT2 | - | - | ~ | - | - | ~ | - | - | Table 6: Right Clock Input from GPIO Pins | Function<br>Name | Resource<br>Name | GCLK[8] | GCLK[9] | GCLK[10] | GCLK[11] | GCLK[12] | GCLK[13] | GCLK[14] | GCLK[15] | |------------------|------------------|---------|---------|----------|----------|----------|----------|----------|----------| | CLK0 | GPIOR_181 | ~ | - | - | - | - | - | - | - | | CLK1 | GPIOR_180 | - | ~ | - | - | - | - | - | - | | CLK2 | GPIOR_179 | - | - | ~ | - | - | - | - | - | | CLK3 | GPIOR_178 | - | - | - | ~ | - | - | - | - | | CLK4 | GPIOR_177 | - | - | - | - | ~ | - | - | - | | CLK5 | GPIOR_176 | - | - | - | - | - | ~ | - | - | | CLK6 | GPIOR_175 | - | - | - | - | - | - | ~ | - | | CLK7 | GPIOR_174 | - | - | - | - | - | - | - | ~ | Table 7: Right Clock from PLL OUTCLK Signal | PLL<br>Reference | CLKOUT | GCLK[8] | GCLK[9] | GCLK[10] | GCLK[11] | GCLK[12] | GCLK[13] | GCLK[14] | GCLK[15] | |------------------|---------|---------|---------|----------|----------|----------|----------|----------|----------| | PLL_TR0 | CLKOUT0 | ~ | - | _ | - | - | - | ~ | - | | | CLKOUT1 | - | ~ | ~ | - | - | - | - | - | | | CLKOUT2 | - | ~ | ~ | - | - | - | - | - | | PLL_TR1 | CLKOUT0 | ~ | - | - | ~ | - | - | - | - | | | CLKOUT1 | - | - | - | - | ~ | ~ | - | - | | | CLKOUT2 | - | - | - | - | ~ | ~ | - | - | | PLL_TR2 | CLKOUT0 | ~ | - | - | - | - | - | - | ~ | | | CLKOUT1 | - | ~ | ~ | - | - | - | - | - | | | CLKOUT2 | - | ~ | ~ | - | - | - | - | - | | PLL_BR0 | CLKOUT0 | - | - | - | ~ | - | - | - | ~ | | | CLKOUT1 | - | - | - | - | ~ | ~ | - | - | | | CLKOUT2 | - | - | - | - | ~ | ~ | - | - | | PLL_BR1 | CLKOUT0 | - | - | ~ | - | - | - | ~ | - | | | CLKOUT1 | - | - | - | ~ | ~ | - | - | - | | | CLKOUT2 | - | - | - | ~ | ~ | - | - | - | | PLL_BR2 | CLKOUT0 | - | - | - | - | - | ~ | - | - | | | CLKOUT1 | - | ~ | - | - | - | - | ~ | - | | | CLKOUT2 | - | - | - | - | - | - | - | ~ | # Device Interface Functional Description The device interface wraps the core and routes signals between the core and the device I/O pads through a signal interface. Because they use the flexible Quantum™ architecture, devices in the Trion® family support a variety of interfaces to meet the needs of different applications. **Learn more:** The following sections describe the available device interface features in T120 FPGAs. Refer to the Trion<sup>®</sup> Interfaces User Guide for details on the Efinity<sup>®</sup> Interface Designer settings. ## Interface Block Connectivity The FPGA core fabric connects to the interface blocks through a signal interface. The interface blocks then connect to the package pins. The core connects to the interface blocks using three types of signals: - *Input*—Input data or clock to the FPGA core - *Output*—Output from the FPGA core - Clock output—Clock signal from the core clock tree Figure 6: Interface Block and Core Connectivity GPIO blocks are a special case because they can operate in several modes. For example, in alternate mode the GPIO signal can bypass the signal interface and directly feed another interface block. So a GPIO configured as an alternate input can be used as a PLL reference clock without going through the signal interface to the core. When designing for Trion® FPGAs, you create an RTL design for the core and also configure the interface blocks. From the perspective of the core, outputs from the core are inputs to the interface block and inputs to the core are outputs from the interface block. The Efinity netlist always shows signals from the perspective of the core, so some signals do not appear in the netlist: • GPIO used as reference clocks are not present in the RTL design, they are only visible in the interface block configuration of the Efinity® Interface Designer. • The FPGA clock tree is connected to the interface blocks directly. Therefore, clock outputs from the core to the interface are not present in the RTL design, they are only part of the interface configuration (this includes GPIO configured as output clocks). The following sections describe the different types of interface blocks in the T120. Signals and block diagrams are shown from the perspective of the interface, not the core. # General-Purpose I/O Logic and Buffer The GPIO support the 3.3 V LVTTL and 1.8 V, 2.5 V, and 3.3 V LVCMOS I/O standards. The GPIOs are grouped into banks. Each bank has its own VCCIO that sets the bank voltage for the I/O standard. Each GPIO consists of I/O logic and an I/O buffer. I/O logic connects the core logic to the I/O buffers. I/O buffers are located at the periphery of the device. The I/O logic comprises three register types: - Input—Capture interface signals from the I/O before being transferred to the core logic - Output—Register signals from the core logic before being transferred to the I/O buffers - Output enable—Enable and disable the I/O buffers when I/O used as output **Table 8: GPIO Modes** | GPIO Mode | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input | Only the input path is enabled; optionally registered. If registered, the input path uses the input clock to control the registers (positively or negatively triggered). | | | Select the alternate input path to drive the alternate function of the GPIO. The alternate path cannot be registered. | | | In DDIO mode, two registers sample the data on the positive and negative edges of the input clock, creating two data streams. | | Output | Only the output path is enabled; optionally registered. If registered, the output path uses the output clock to control the registers (positively or negatively triggered). | | | The output register can be inverted. | | | In DDIO mode, two registers capture the data on the positive and negative edges of the output clock, multiplexing them into one data stream. | | Bidirectional | The input, output, and OE paths are enabled; optionally registered. If registered, the input clock controls the input register, the output clock controls the output and OE registers. All registers can be positively or negatively triggered. Additionally, the input and output paths can be registered independently. | | | The output register can be inverted. | | Clock output | Clock output path is enabled. | Table 9: Supported Features for GPIO and LVDS as GPIO LVDS as GPIO are LVDS pins that act as GPIOs instead of the LVDS function. | Package | GPIO | LVDS as GPIO | |---------|-------------------------|-------------------------| | BGA324 | DDIO | Variable Drive Strength | | BGA484 | Schmitt Trigger | Pull-up | | BGA576 | Variable Drive Strength | Slew Rate | | | Pull-up | | | | Pull-down | | | | Slew Rate | | **Important:** Efinix® recommends that you limit the number of LVDS as GPIO set as output and bidirectional to 14 per bank to avoid switching noise. The Efinity software issues a warning if you exceed the recommended limit. During configuration, all GPIO pins excluding LVDS as GPIO are configured in weak pull-up mode. During user mode, unused GPIO pins are tri-stated and configured in weak pull-up mode. You can change the default mode to weak pull-down in the Interface Designer. **Note:** Refer to Table 67: Single-Ended I/O Buffer Drive Strength Characteristics on page 51 for more information. ## Complex I/O Buffer Figure 7: I/O Interface Block 1. GPIO pins using LVDS resources do not have a pull-down resistor. Note: LVDS as GPIO do not have double data I/O (DDIO). Table 10: GPIO Signals (Interface to FPGA Fabric) | Signal | Direction | Description | |----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IN[1:0] | Output | Input data from the GPIO pad to the core fabric. | | | | INO is the normal input to the core. In DDIO mode, INO is the data captured on the positive clock edge (HI pin name in the Interface Designer) and IN1 is the data captured on the negative clock edge (LO pin name in the Interface Designer). | | ALT | Output | Alternative input connection (in the Interface Designer, <b>Register Option</b> is <b>none</b> ). Alternative connections are GCLK, GCTRL, PLL_CLKIN, MIPI_CLKIN. <sup>(3)</sup> | | OUT[1:0] | Input | Output data to GPIO pad from the core fabric. | | | | OUT0 is the normal output from the core. In DDIO mode, OUT0 is the data captured on the positive clock edge (HI pin name in the Interface Designer) and OUT1 is the data captured on the negative clock edge (LO pin name in the Interface Designer). | | OE | Input | Output enable from core fabric to the I/O block. Can be registered. | | OUTCLK | Input | Core clock that controls the output and OE registers. This clock is not visible in the user netlist. | | INCLK | Input | Core clock that controls the input registers. This clock is not visible in the user netlist. | Table 11: GPIO Pads | Signal | Direction | Description | |--------|---------------|-------------| | Ю | Bidirectional | GPIO pad. | #### Double-Data I/O T120 FPGAs support double data I/O (DDIO) on input and output registers. In this mode, the DDIO register captures data on both positive and negative clock edges. The core receives 2 bit wide data from the interface. In normal mode, the interface receives or sends data directly to or from the core on the positive and negative clock edges. In resync mode, the interface resynchronizes the data to pass both signals on the positive clock edge only. LVDS as GPIO (that is, single ended I/O) do not support DDIO functionality. <sup>(3)</sup> MIPI\_CLKIN is only available in packages that support MIPI. Figure 8: DDIO Input Timing Waveform In resync mode, the IN1 data captured on the falling clock edge is delayed one half clock cycle. In the Interface Designer, IN0 is the HI pin name and IN1 is the LO pin name. Figure 9: DDIO Output Timing Waveform In the Interface Designer, OUT0 is the HI pin name and OUT1 is the LO pin name. ### I/O Banks Efinix FPGAs have input/output (I/O) banks for general-purpose usage. Each I/O bank has independent power pins. The number and voltages supported vary by FPGA and package. Some I/O banks are merged at the package level by sharing VCCIO pins. Merged banks have underscores () between banks in the name (e.g., 1B\_1C means 1B and 1C are connected). Table 12: I/O Banks by Package | Package | I/O Banks | Voltage (V) | Banks with<br>DDIO Support | Merged Banks | |---------|------------------------------------------|---------------|----------------------------|----------------------------------| | BGA324 | 1A - 1G, 2D - 2F, 3D,<br>TR, BR, 4E - 4F | 1.8, 2.5, 3.3 | Banks 1A-1G,<br>3D, TR, BR | 1B_1C, 1D_1E_1F_1G,<br>3D_TR_BR | | BGA484 | 1A - 1G, 2A - 2F, 3D,<br>TR, BR, 4A - 4F | 1.8, 2.5, 3.3 | Banks 1A-1G,<br>3D, TR, BR | 1B_1C, 1D_1E,<br>1F_1G, 3D_TR_BR | | BGA576 | 1A - 1G, 2A - 2F, 3D,<br>TR, BR, 4A - 4F | 1.8, 2.5, 3.3 | Banks 1A-1G,<br>3D, TR, BR | 1B_1C, 1D_1E_1F_1G,<br>3D_TR_BR | **Learn more:** Refer to the T120 Pinout for information on the I/O bank assignments. ### **PLL** The T120 has 7 or 8 available PLLs (depending on the package) to synthesize clock frequencies. You can use the PLL to compensate for clock skew/delay via external or internal feedback to meet timing requirements in advanced application. The PLL reference clock has up to four sources. You can dynamically select the PLL reference clock with the CLKSEL port. (Hold the PLL in reset when dynamically selecting the reference clock source.) Some of the PLLs can use an LVDS RX buffer to input it's reference clock. The PLL consists of a pre-divider counter (N counter), a feedback multiplier counter (M counter), a post-divider counter (O counter), and output divider. **Note:** Refer to T120 Interface Floorplan on page 66 for the location of the PLLs on the die. Refer to Table 96: General Pinouts on page 62 for the PLL reference clock resource assignment. Figure 10: PLL Block Diagram The counter settings define the PLL output frequency: | Internal Feedback Mode | Local and Core Feedback Mode | Where: | |-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $F_{PFD} = F_{IN} / N$ $F_{VCO} = F_{PFD} \times M$ $F_{OUT} = (F_{IN} \times M) / (N \times O \times C)$ | $\begin{aligned} F_{PFD} &= F_{IN} / N \\ F_{VCO} &= (F_{PFD} \times M \times O \times C_{FBK})^{(4)} \\ F_{OUT} &= (F_{IN} \times M \times C_{FBK}) / (N \times C) \end{aligned}$ | $F_{VCO}$ is the voltage control oscillator frequency $F_{OUT}$ is the output clock frequency $F_{IN}$ is the reference clock frequency $F_{PFD}$ is the phase frequency detector input frequency $C$ is the output divider | **Note:** F<sub>IN</sub> must be within the values stated in PLL Timing and AC Characteristics on page 58. Figure 11: PLL Interface Block Diagram <sup>(</sup>M x O x $C_{FBK}$ ) must be $\leq 255$ . Table 13: PLL Signals (Interface to FPGA Fabric) | Signal | Direction | Description | |-------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLKIN[3:0] | Input | Reference clocks driven by I/O pads or core clock tree. | | CLKSEL[1:0] | Input | You can dynamically select the reference clock from one of the clock in pins. | | RSTN | Input | Active-low PLL reset signal. When asserted, this signal resets the PLL; when deasserted, it enables the PLL. Connect this signal in your design to power up or reset the PLL. Assert the RSTN pin for a minimum pulse of 10 ns to reset the PLL. Assert RSTN when dynamically changing the selected PLL reference clock. | | COREFBK | Input | Connect to a clock out interface pin when the the PLL feedback mode is set to core. | | CLKOUT0<br>CLKOUT1<br>CLKOUT2 | Output | PLL output. The designer can route these signals as input clocks to the core's GCLK network. | | LOCKED | Output | Goes high when PLL achieves lock; goes low when a loss of lock is detected.<br>Connect this signal in your design to monitor the lock status. | Table 14: PLL Interface Designer Settings - Properties Tab | Parameter | Choices | Notes | |-----------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Instance Name | User defined | | | PLL Resource | | The resource listing depends on the FPGA you choose. | | Clock Source | External | PLL reference clock comes from an external pin. | | | Dynamic | PLL reference clock comes from an external pin or the core, and is controlled by the clock select bus. | | | Core | PLL reference clock comes from the core. | | Automated<br>Clock<br>Calculation | | Pressing this button launches the PLL Clock Caclulation window. The calculator helps you define PLL settings in an easy-to-use graphical interface. | Table 15: PLL Interface Designer Settings - Manual Configuration Tab | Parameter | Choices | Notes | |------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reset Pin Name | User defined | | | Locked Pin Name | User defined | | | Feedback Mode | Internal | PLL feedback is internal to the PLL resulting in no known phase relationship between clock in and clock out. | | | Local | PLL feedback is local to the PLL. Aligns the clock out phase with clock in. | | | Core | PLL feedback is from the core. The feedback clock is defined by the COREFBK connection, and must be one of the three PLL output clocks. Aligns the clock out phase with clock in and removes the core clock delay. | | Reference clock<br>Frequency (MHz) | User defined | | | Multiplier (M) | 1 - 255 (integer) | M counter. | | Pre Divider (N) | 1 - 15 (integer) | N counter. | | Post Divider (O) | 1, 2, 4, 8 | O counter. | | Clock 0, Clock 1,<br>Clock 2 | On, off | Use these checkboxes to enable or disable clock 0, 1, and 2. | | Pin Name | User defined | Specify the pin name for clock 0, 1, or 2. | | Divider (C) | 1 to 256 | Output divider. | | Phase Shift<br>(Degree) | 0, 45, 90, 135,<br>180, or 270 | Phase shift CLKOUT by 0, 45, 90, 135, 180, or 270 degrees. 180, and 270 require the C divider to be 2. 45 and 135 require the C divider to be 4. 90 requires the C divider to be 2 or 4. To phase shift 225 degrees, select 45 and invert the clock at the destination. To phase shift 315 degrees, select 135 and invert the clock at the destination. | | Use as Feedback | On, off | | Table 16: PLL Reference Clock Resource Assignments (BGA324) | PLL | REFCLK0 | REFCLK1 | |------------------------|------------------|------------------------------------------------------------------------------------| | PLL_BL0 | GPIOL_15_PLLIN0 | N/A | | PLL_BR0 <sup>(5)</sup> | GPIOR_186_PLLIN0 | N/A | | PLL_BR1 | GPIOR_187_PLLIN1 | N/A | | PLL_BR2 | GPIOR_188_PLLIN2 | N/A | | PLL_TR0 | GPIOR_166_PLLIN0 | Differential: GPIOT_RXP09_CLKP0, GPIOT_RXN09_CLKN0 Single-ended: GPIOT_RXP09_CLKP0 | | PLL_TR1 | GPIOR_167_PLLIN1 | Differential: GPIOT_RXP19_CLKP1, GPIOT_RXN19_CLKN1 Single-ended: GPIOT_RXP19_CLKP1 | | PLL_TR2 | GPIOR_168_PLLIN2 | Differential: GPIOT_RXP29_CLKP2, GPIOT_RXN29_CLKN2 Single-ended: GPIOT_RXP29_CLKP2 | Table 17: PLL Reference Clock Resource Assignments (BGA484 and BGA576) | PLL | REFCLK0 | REFCLK1 | |------------------------|------------------|------------------------------------------------------------------------------------| | PLL_BL0 | GPIOL_15_PLLIN0 | GPIOL_19_PLLIN1 | | PLL_TL0 | GPIOL_164_PLLIN0 | GPIOL_160_PLLIN1 | | PLL_BR0 <sup>(6)</sup> | GPIOR_186_PLLIN0 | Differential: GPIOB_RXP09_CLKP0, GPIOB_RXN09_CLKN0 Single-ended: GPIOB_RXP09_CLKP0 | | PLL_BR1 | GPIOR_187_PLLIN1 | Differential: GPIOB_RXP19_CLKP1, GPIOB_RXN19_CLKN1 Single-ended: GPIOB_RXP19_CLKP1 | | PLL_BR2 | GPIOR_188_PLLIN2 | Differential: GPIOB_RXP29_CLKP2, GPIOB_RXN29_CLKN2 Single-ended: GPIOB_RXP29_CLKP2 | | PLL_TR0 | GPIOR_166_PLLIN0 | Differential: GPIOT_RXP09_CLKP0, GPIOT_RXN09_CLKN0 Single-ended: GPIOT_RXP09_CLKP0 | | PLL_TR1 | GPIOR_167_PLLIN1 | Differential: GPIOT_RXP19_CLKP1, GPIOT_RXN19_CLKN1 Single-ended: GPIOT_RXP19_CLKP1 | | PLL_TR2 | GPIOR_168_PLLIN2 | Differential: GPIOT_RXP29_CLKP2, GPIOT_RXN29_CLKN2 Single-ended: GPIOT_RXP29_CLKP2 | <sup>(5)</sup> PLL\_BR0 can be used as the PHY clock for DDR DRAM block. (6) PLL\_BR0 can be used as the PHY clock for DDR DRAM block. #### **LVDS** The LVDS hard IP transmitters and receivers operate independently. - LVDS TX consists of LVDS transmitter and serializer logic. - LVDS RX consists of LVDS receiver, on-die termination, and de-serializer logic. The T120 has six PLLs for use with the LVDS receiver. **Note:** You can use the LVDS TX and LVDS RX channels as 3.3 V, 2.5 V, or 1.8 V single-ended GPIO pins, which support a weak pull-up and variable drive strength but do not support a Schmitt trigger. When using LVDS as GPIO, make sure to leave at least 2 pairs of unassigned LVDS pins between any GPIO and LVDS pins in the same bank. This separation reduces noise. The Efinity software issues an error if you do not leave this separation. #### The LVDS hard IP has these features: - Dedicated LVDS TX and RX channels (the number of channels is package dependent) and six LVDS RX clocks - Up to 800 Mbps for LVDS data transmit or receive - Supports serialization and deserialization factors: 8:1, 7:1, 6:1, 5:1, 4:1, 3:1, and 2:1 - Ability to disable serialization and deserialization - Source synchronous clock output edge-aligned with data for LVDS transmitter and receiver - 100 $\Omega$ on-die termination resistor for the LVDS receiver **Note:** The LVDS RX supports the sub-lvds, slvs, HiVcm, RSDS and 3.3 V LVPECL differential I/O standards with a transfer rate of up to 800 Mbps. #### LVDS TX Figure 12: LVDS TX Interface Block Diagram Table 18: LVDS TX Signals (Interface to FPGA Fabric) | Signal | Direction | Notes | |------------|-----------|---------------------------------------------------------------------------------------------------------| | OUT[n-1:0] | Input | Parallel output data where <i>n</i> is the serialization factor. A width of 1 bypasses the serializer. | | FASTCLK | Input | Fast clock to serialize the data to the LVDS pads. | | SLOWCLK | Input | Slow clock to latch the incoming data from the core. | Table 19: LVDS TX Pads | Pad | Direction | Description | |-----|-----------|---------------------| | TXP | Output | Differential P pad. | | TXN | Output | Differential N pad. | The following waveform shows the relationship between the fast clock, slow clock, TX data going to the pad, and byte-aligned data from the core. Figure 13: LVDS Timing Example Serialization Width of 8 OUT is byte-aligned data passed from the core on the rising edge of SLOWCLK. Figure 14: LVDS Timing Data and Clock Relationship Width of 8 (Parallel Clock Division=1) Figure 15: LVDS Timing Data and Clock Relationship Width of 7 (Parallel Clock Division=1) Table 20: LVDS TX Settings in Efinity® Interface Designer | Parameters | Choices | Notes | |----------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode | serial data output | serial data output–Simple output buffer or serialized output. | | | or reference<br>clock output | reference clock output—Use the transmitter as a clock output. When choosing this mode, the <b>Serialization Width</b> you choose should match the serialization for the rest of the LVDS bus. | | Parallel Clock | 1, 2 | <b>1</b> -The output clock from the LVDS TX lane is parallel clock frequency. | | Division | | <b>2</b> –The output clock from the TX lane is half of the parallel clock frequency. | | Enable Serialization | On or off | When off, the serializer is bypassed and the LVDS buffer is used as a normal output. | | Serialization Width | 2, 3, 4, 5, 6, 7, or 8 | Supports 8:1, 7:1, 6:1, 5:1, 4:1, 3:1, and 2:1. | | Reduce VOD Swing | On or off | When true, enables reduced output swing (similar to slow slew rate). | | Output Load | 3, 5, 7<br>(default), or 10 | Output load in pF. Use an output load of 7 pF or higher to achieve the maximum throughput of 800 Mbps. | #### LVDS RX Figure 16: LVDS RX Interface Block Diagram - 1. There is a ~30k $\Omega$ internal weak pull-up to VCCIO (3.3V). - 2. Only available for an LVDS RX resource in bypass mode (deserialization width is 1). Table 21: LVDS RX Signals (Interface to FPGA Fabric) | Signal | Direction | Notes | | |--------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | IN[ <i>n</i> -1:0] | Output | Parallel input data where $n$ is the de-serialization factor.<br>A width of 1 bypasses the deserializer. | | | ALT | Output | Alternative input, only available for an LVDS RX resource in bypass mode (deserialization width is 1; alternate connection type). Alternative connections are PLL_CLKIN and PLL_EXTFB. | | | FASTCLK | Input | Fast clock to de-serialize the data from the LVDS pads. | | | SLOWCLK | Input | Slow clock to latch the incoming data to the core. | | Table 22: LVDS RX Pads | Pad | Direction | Description | | | |-----|-----------|---------------------|--|--| | RXP | Input | Differential P pad. | | | | RXN | Input | Differential N pad. | | | The following waveform shows the relationship between the fast clock, slow clock, RX data coming in from the pad, and byte-aligned data to the core. Figure 17: LVDS RX Timing Example Serialization Width of 8 IN is byte-aligned data passed to the core on the rising edge of SLOWCLK. Table 23: LVDS RX Settings in Efinity® Interface Designer | Parameter | Choices | Notes | |------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Connection Type | normal, pll_clkin,<br>pll_extfb | normal—Regular RX function. pll_clkin—Use the PLL CLKIN alternate function of the LVDS RX resource. pll_extfb—Use the PLL external feedback alternate function of the LVDS RX resource. | | Enable<br>Deserialization | On or off | When off, the de-serializer is bypassed and the LVDS buffer is used as a normal input. | | Deserialization<br>Width | 2, 3, 4, 5, 6, 7, or 8 | Supports 8:1, 7:1, 6:1, 5:1, 4:1, 3:1, and 2:1. | | Enable On-Die<br>Termination | On or off | When on, enables an on-die 100-ohm resistor. | ## **MIPI** The MIPI CSI-2 interface is the most widely used camera interface for mobile. (7). You can use this interface to build single- or multi-camera designs for a variety of applications. T120 FPGAs include up to three (depending on the package) hardened MIPI D-PHY blocks (4 data lanes and 1 clock lane) with MIPI CSI-2 IP blocks. The MIPI RX and MIPI TX can operate independently with dedicated I/O banks. **Note:** The MIPI D-PHY and CSI-2 controller are hard blocks; users cannot bypass the CSI-2 controller to access the D-PHY directly for non-CSI-2 applications. The MIPI TX/RX interface supports the MIPI CSI-2 specification v1.3 and the MIPI D-PHY specification v1.1. It has the following features: - Programmable data lane configuration supporting 1, 2, or 4 lanes - High-speed mode supports up to 1.5 Gbps data rates per lane - Operates in continuous and non-continuous clock modes - 64 bit pixel interface for cameras - Supports Ultra-Low Power State (ULPS) Table 24: MIPI Supported Data Types | Supported<br>Data Type | Format | |------------------------|----------------------------------------------------------------------------------------------------------------------------| | RAW | RAW6, RAW7, RAW8, RAW10, RAW12, RAW14 | | YUV | YUV420 8-bit (legacy), YUV420 8-bit, YUV420 10-bit, YUV420 8-bit (CSPS), YUV420 10-bit (CSPS), YUV422 8-bit, YUV422 10-bit | | RGB | RGB444, RGB555, RGB565, RGB666, RGB888 | | User Defined | 8 bit format | <sup>(7)</sup> Source: MIPI Alliance https://www.mipi.org/specifications/csi-2 With more than one MIPI TX and RX blocks, Trion® FPGAs support a variety of video applications. Figure 18: MIPI Example System #### MIPI TX The MIPI TX is a transmitter interface that translates video data from the Trion® core into packetized data sent over the HSSI interface to the board. Five high-speed differential pin pairs (four data, one clock), each of which represent a lane, connect to the board. Control and video signals connect from the MIPI interface to the core. Figure 19: MIPI TX x4 Block Diagram The control signals determine the clocking and how many transceiver lanes are used. All control signals are required except the two reset signals. The reset signals are optional, however, you must use both signals or neither. The MIPI block requires an escape clock (ESC\_CLK) for use when the MIPI interface is in escape (low-power) mode, which runs between 11 and 20 MHz. $\overline{\mathbf{i}}$ Note: Efinix recommends that you set the escape clock frequency as close to 20 MHz as possible. The video signals receive the video data from the core. The MIPI interface block encodes is and sends it out through the MIPI D-PHY lanes. **Trion FPGA** Core TXDP/N4 TXDP/N3 MIPI TXDP/N2 Control and Block TXDP/N1 Video Signals TXDP/N0 Reference Clock **GPIO** MREFCLK **Block** Figure 20: MIPI TX Interface Block Diagram Table 25: MIPI TX Control Signals (Interface to FPGA Fabric) | Signal | Direction | Clock Domain | Description | |------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REF_CLK | Input | N/A | Reference clock for the internal MIPI TX PLL used to generate the transmitted data. The FPGA has a dedicated GPIO resource (MREFCLK) that you must configure to provide the reference clock. All of the MIPI TX blocks share this resource. The frequency is set using Interface Designer configuration options. | | PIXEL_CLK | Input | N/A | Clock used for transferring data from the core to the MIPI TX block. The frequency is based on the number of lanes and video format. | | ESC_CLK | Input | N/A | Slow clock for escape mode (11 - 20 MHz). | | DPHY_RSTN | Input | N/A | (Optional) Reset for the D-PHY logic, active low. Reset with the controller. See MIPI Reset Timing on page 57. | | RSTN | Input | N/A | (Optional) Reset for the CSI-2 controller logic, active low. Typically, you reset the controller with the PHY (see MIPI Reset Timing on page 57). However, when dynamically changing the horizontal resolution, you only need to trigger RSTN (see TX Requirements for Dynamically Changing the Horizontal Resolution). | | LANES[1:0] | Input | PIXEL_CLK | Determines the number of lanes enabled. Can only be changed during reset. 00: lane 0 01: lanes 0 and 1 11: all lanes | Table 26: MIPI TX Video Signals (Interface to FPGA Fabric) | Signal | Signal Direction Clock Domain | | Description | |-----------------|-------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------| | VSYNC | Input | PIXEL_CLK | Vertical sync. | | HSYNC | Input | PIXEL_CLK | Horizontal sync. | | VALID | Input | PIXEL_CLK | Valid signal. | | HRES[15:0] | Input | PIXEL_CLK | Horizontal resolution. Can only be changed when VSYNC is low, and should be stable for at least one TX pixel clock cycle before VSYNC goes high. | | DATA[63:0] | Input | PIXEL_CLK | Video data; the format depends on the data type. New data arrives on every pixel clock. | | TYPE[5:0] | Input | PIXEL_CLK | Video data type. Can only be changed when HSYNC is low, and should be stable for at least one TX pixel clock cycle before HSYNC goes high. | | FRAME_MODE | Input | PIXEL_CLK | Selects frame format. (8) 0: general frame 1: accurate frame Can only be changed during reset. | | VC[1:0] | Input | PIXEL_CLK | Virtual channel (VC). Can only be changed when VSYNC is low, and should be stable at least one TX pixel clock cycle before VSYNC goes high. | | ULPS_CLK_ENTER | Input | PIXEL_CLK | Place the clock lane into ULPS mode. Should not be active at the same time as ULPS_CLK_EXIT. Each high pulse should be at least 5 µs. | | ULPS_CLK_EXIT | Input | PIXEL_CLK | Remove clock lane from ULPS mode. Should not be active at the same time as ULPS_CLK_ENTER. Each high pulse should be at least 5 µs. | | ULPS_ENTER[3:0] | Input | PIXEL_CLK | Place the data lane into ULPS mode. Should not be active at the same time as ULPS_EXIT[3:0]. Each high pulse should be at least 5 µs. | | ULPS_EXIT[3:0] | Input | PIXEL_CLK | Remove the data lane from ULPS mode. Should not be active at the same time as ULPS_ENTER[3:0]. Each high pulse should be at least 5 µs. | Table 27: MIPI TX Pads | Pad | Direction | Description | |-----------|-----------|--------------------------| | TXDP[4:0] | Output | MIPI transceiver P pads. | | TXDN[4:0] | Output | MIPI transceiver N pads. | <sup>(8)</sup> Refer to the MIPI Camera Serial Interface 2 (MIPI CSI-2) for more information about frame formats. Table 28: MIPI TX Settings in Efinity® Interface Designer | Tab | Parameter | Choices | Notes | |-----------------|---------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | Base | PHY Frequency (MHz) | 80.00 - 1500.00 | Choose one of the possible PHY frequency values. | | | Frequency (reference clock) | 6, 12, 19.2, 25, 26,<br>27, 38.4, or 52 MHz | Reference clock frequency. | | | Enable Continuous<br>PHY Clocking | On or Off | Turns continuous clock mode on or off. | | Control | Escape Clock Pin Name | User defined | | | | Invert Escape Clock | On or Off | | | | Pixel Clock Pin Name | User defined | | | | Invert Pixel Clock | On or Off | | | Lane<br>Mapping | TXD0, TXD1, TXD2,<br>TXD3, TXD4 | clk, data0, data1,<br>data2, or data3 | Map the physical lane to a clock or data lane. | | | Clock Timer | | 1 | | Timing | T <sub>CLK-POST</sub> T <sub>CLK-TRAIL</sub> T <sub>CLK-PREPARE</sub> T <sub>CLK-ZERO</sub> | Varies depending on<br>the PHY frequency | Changes the MIPI transmitter timing parameters per the DPHY specification. Refer to D-PHY Timing Parameters on page 35. | | | Escape Clock<br>Frequency (MHz) | User defined | Specify a number between 11 and 20 MHz. | | | T <sub>CLK-PRE</sub> | Varies depending<br>on the escape<br>clock frequency | Changes the MIPI transmitter timing parameters per the DPHY specification. Refer to D-PHY Timing Parameters on page 35. | | | Data Timer | | , | | | Ths-prepare<br>Ths-zero<br>Ths-ptrail | Varies depending on<br>the PHY frequency | Changes the MIPI transmitter timing parameters per the DPHY specification. Refer to D-PHY Timing Parameters on page 35. | ### MIPI TX Video Data TYPE[5:0] Settings The video data type can only be changed when HSYNC is low. Table 29: MIPI TX TYPE[5:0] | TYPE[5:0] | Data Type | Pixel Data Bits<br>per Pixel Clock | Pixels per Clock | Bits per Pixel | Maximum Data<br>Pixels per Line | |-----------|-------------------------|------------------------------------|-----------------------------|-----------------------------------|---------------------------------| | 0x20 | RGB444 | 48 | 4 | 12 | 2,880 | | 0x21 | RGB555 | 60 | 4 | 15 | 2,880 | | 0x22 | RGB565 | 64 | 4 | 16 | 2,880 | | 0x23 | RGB666 | 54 | 3 | 18 | 2,556 | | 0x24 | RGB888 | 48 | 2 | 24 | 1,920 | | 0x28 | RAW6 | 60 | 10 | 6 | 7,680 | | 0x29 | RAW7 | 56 | 8 | 7 | 6,576 | | 0x2A | RAW8 | 64 | 8 | 8 | 5,760 | | 0x2B | RAW10 | 60 | 6 | 10 | 4,608 | | 0x2C | RAW12 | 60 | 5 | 12 | 3,840 | | 0x2D | RAW14 | 56 | 4 | 14 | 3,288 | | 0x18 | YUV420 8 bit | Odd line: 64<br>Even line: 64 | Odd line: 8<br>Even line: 4 | Odd line: 8<br>Even line: 8, 24 | 2,880 | | 0x19 | YUV420 10 bit | Odd line: 60<br>Even line: 40 | Odd line: 6<br>Even line: 2 | Odd line: 10<br>Even line: 10, 30 | 2,304 | | 0x1A | Legacy<br>YUV420 8 bit | 48 | 4 | 8, 16 | 3,840 | | 0x1C | YUV420 8<br>bit (CSPS) | Odd line: 64<br>Even line: 64 | Odd line: 8<br>Even line: 4 | Odd line: 8<br>Even line: 8, 24 | 2,880 | | 0x1D | YUV420 10<br>bit (CSPS) | Odd line: 60<br>Even line: 40 | Odd line: 6<br>Even line: 2 | Odd line: 10<br>Even line: 10, 30 | 2,304 | | 0x1E | YUV422 8 bit | 64 | 4 | 8, 24 | 2,880 | | 0x1F | YUV422 10 bit | 40 | 2 | 10, 30 | 2,304 | | 0x30 - 37 | User<br>defined 8 bit | 64 | 8 | 8 | 5,760 | #### MIPI RX The MIPI RX is a receiver interface that translates HSSI signals from the board to video data in the Trion® core. Five high-speed differential pin pairs (one clock, four data), each of which represent a lane, connect to the board. Control, video, and status signals connect from the MIPI interface to the core. Figure 21: MIPI RX x4 Block Diagram The control signals determine the clocking, how many transceiver lanes are used, and how many virtual channels are enabled. All control signals are required except the two reset signals. The reset signals are optional, however, you must use both signals or neither. The video signals send the decoded video data to the core. All video signals must fully support the MIPI standard. The status signals provide optional status and error information about the MIPI RX interface operation. Figure 22: MIPI RX Interface Block Diagram Table 30: MIPI RX Control Signals (Interface to FPGA Fabric) | Signal | Direction | Clock Domain | Notes | | |-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--| | CAL_CLK | Input | N/A | N/A Used for D-PHY calibration; must be between 80 and 120 MHz. | | | PIXEL_CLK | Input | N/A Clock used for transferring data to the core from the MIPI RX block. The frequency based on the number of lanes and video format. | | | | DPHY_RSTN | Input | N/A | (Optional) Reset for the D-PHY logic, active low. Must be used if RSTN is used. See MIPI Reset Timing on page 57. | | | RSTN | Input | N/A | (Optional) Reset for the CSI-2 controller logic, active low. Must be used if DPHY_RSTN is used. See MIPI Reset Timin on page 57. | | | VC_ENA[3:0] | Input | PIXEL_CLK | Enables different VC channels by setting their index high. | | | LANES[1:0] | Input | PIXEL_CLK Determines the number of lanes enabled: 00: lane 0 01: lanes 0 and 1 11: all lanes Can only be set during reset. | | | Table 31: MIPI RX Video Signals (Interface to FPGA Fabric) | Signal | Direction | Clock Domain | Notes | |------------|-----------|------------------------------------------------------------------------|-------------------------------------------------| | VSYNC[3:0] | Output | PIXEL_CLK | Vsync bus. High if vsync is active for this VC. | | HSYNC[3:0] | Output | PIXEL_CLK | Hsync bus. High if hsync is active for this VC | | VALID | Output | PIXEL_CLK | Valid signal. | | CNT[3:0] | Output | PIXEL_CLK Number of valid pixels contained in the pixel data. | | | DATA[63:0] | Output | PIXEL_CLK Video data, format depends on data type. New da pixel clock. | | | TYPE[5:0] | Output | PIXEL_CLK Video data type. | | | VC[1:0] | Output | PIXEL_CLK Virtual channel (VC). | | Table 32: MIPI RX Status Signals (Interface to FPGA Fabric) | Signal | Direction | Signal<br>Interface | Clock Domain | Notes | |-------------|-----------|---------------------|--------------|----------------------------------------------------------------------------------------------------| | ERROR[17:0] | Output | IN | PIXEL_CLK | Error bus register. Refer to Table 33: MIPI RX Error Signals (ERROR[17:0]) on page 32 for details. | | CLEAR | Input | OUT | PIXEL_CLK | Reset the error registers. | | ULPS_CLK | Output | IN | PIXEL_CLK | High when the clock lane is in the Ultra-Low-Power State (ULPS). | | ULPS[3:0] | Output | IN | PIXEL_CLK | High when the lane is in the ULPS mode. | Table 33: MIPI RX Error Signals (ERROR[17:0]) | Bit | Name | Description | |-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | ERR_ESC | Escape Entry Error. Asserted when an unrecognized escape entry command is received. | | 1 | CRC_ERROR_VC0 | CRC Error VC0. Set to 1 when a checksum error occurs. | | 2 | CRC_ERROR_VC1 | CRC Error VC1. Set to 1 when a checksum error occurs. | | 3 | CRC_ERROR_VC2 | CRC Error VC2. Set to 1 when a checksum error occurs. | | 4 | CRC_ERROR_VC3 | CRC Error VC3. Set to 1 when a checksum error occurs. | | 5 | HS_RX_TIMEOUT_ERR | HS RX Timeout Error. The protocol should time out when no EoT is received within a certain period in HS RX mode. | | 6 | ECC_1BIT_ERROR | ECC Single Bit Error. Set to 1 when there is a single bit error. | | 7 | ECC_2BIT_ERROR | ECC 2 Bit Error. Set to 1 if there is a 2 bit error in the packet. | | 8 | ECCBIT_ERROR | ECC Error. Asserted when an error exists in the ECC. | | 9 | ECC_NO_ERROR | ECC No Error. Asserted when an ECC is computed with a result zero. This bit is high when the receiver is receiving data correctly. | | 10 | FRAME_SYNC_ERROR | Frame Sync Error. Asserted when a frame end is not paired with a frame start on the same virtual channel. | | 11 | INVLD_PKT_LEN | Invalid Packet Length. Set to 1 if there is an invalid packet length. | | 12 | INVLD_VC | Invalid VC ID. Set to 1 if there is an invalid CSI VC ID. | | 13 | INVALID_DATA_TYPE | Invalid Data Type. Set to 1 if the received data is invalid. | | 14 | ERR_FRAME | Error In Frame. Asserted when VSYNC END received when CRC error is present in the data packet. | | 15 | CONTROL_ERR | Control Error. Asserted when an incorrect line state sequence is detected. | | 16 | SOT_ERR | Start-of-Transmission (SoT) Error. Corrupted high-speed SoT leader sequence while proper synchronization can still be achieved. | | 17 | SOT_SYNC_ERR | SoT Synchronization Error. Corrupted high-speed SoT leader sequence while proper synchronization cannot be expected. | **Note:** If error report is all logic low, there is an EOT or a contention error. Check the physical connection of MIPI lanes or adjust the EXIT and TRAIL parameters according to the MIPI Utility. #### Table 34: MIPI RX Pads | Pad | Direction | Description | | | |-----------|-----------|--------------------------|--|--| | RXDP[4:0] | Input | MIPI transceiver P pads. | | | | RXDN[4:0] | Input | MIPI transceiver N pads. | | | Table 35: MIPI RX Settings in Efinity® Interface Designer | Tab | Parameter | Choices | Notes | |-----------------|----------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Control | DPHY Calibration Clock<br>Pin Name | User defined | | | | Invert DPHY Calibration<br>Clock | On or Off | | | | Pixel Clock Pin Name | User defined | | | | Invert Pixel Clock | On or Off | | | Status | Enable Status | On or Off | Indicate whether you want to use the status pins. | | Lane<br>Mapping | RXD0, RXD1, RXD2,<br>RXD3, RXD4 | clk, data0, data1,<br>data2, or data3 | Map the physical lane to a clock or data lane. | | | Swap P&N Pin | On or Off | Reverse the P and N pins for the physical lane. | | Timing | Calibration Clock Freq<br>(MHz) | User defined | Specify a number between 80 and 120 MHz. | | | Clock Timer (T <sub>CLK-SETTLE</sub> ) | 40 - 2,590 ns | Changes the MIPI receiver timing parameters per the DPHY specification. Refer to D-PHY Timing Parameters on page 35. | | | Data Timer (T <sub>HS-SETTLE</sub> ) | 40 - 2,590 ns | Changes the MIPI receiver timing parameters per the DPHY specification. Refer to D-PHY Timing Parameters on page 35. | ### MIPI RX Video Data TYPE[5:0] Settings The video data type can only be changed when HSYNC is low. Table 36: MIPI RX TYPE[5:0] | TYPE[5:0] | Data Type | Pixel Data Bits<br>per Pixel Clock | Pixels per Clock | Bits per Pixel | Maximum Data<br>Pixels per Line | | |-----------|----------------------|------------------------------------|-----------------------------|-----------------------------------|---------------------------------|--| | 0x20 | RGB444 | 48 | 4 | 12 | 2,880 | | | 0x21 | RGB555 | 60 | 4 | 15 | 2,880 | | | 0x22 | RGB565 | 64 | 4 | 16 | 2,880 | | | 0x23 | RGB666 | 54 | 3 | 18 | 2,556 | | | 0x24 | RGB888 | 48 | 2 | 24 | 1,920 | | | 0x28 | RAW6 | 48 | 8 | 6 | 7,680 | | | 0x29 | RAW7 | 56 | 8 | 7 | 6,576 | | | 0x2A | RAW8 | 64 | 8 | 8 | 5,760 | | | 0x2B | RAW10 | 40 | 4 | 10 | 4,608 | | | 0x2C | RAW12 | 48 | 4 | 12 | 3,840 | | | 0x2D | RAW14 | 56 | 4 | 14 | 3,288 | | | 0x18 | YUV420 8 bit | Odd line: 64<br>Even line: 64 | Odd line: 8<br>Even line: 4 | Odd line: 8<br>Even line: 8, 24 | 2,880 | | | 0x19 | YUV420 10 bit | Odd line: 40<br>Even line: 40 | Odd line: 4<br>Even line: 2 | Odd line: 10<br>Even line: 10, 30 | 2,304 | | | 0x1A | Legacy YUV420 8 bit | 48 | 4 | 8, 16 | 3,840 | | | 0x1C | YUV420 8 bit (CSPS) | Odd line: 64<br>Even line: 64 | Odd line: 8<br>Even line: 4 | Odd line: 8<br>Even line: 8, 24 | 2,880 | | | 0x1D | YUV420 10 bit (CSPS) | Odd line: 40<br>Even line: 40 | Odd line: 4<br>Even line: 2 | Odd line: 10<br>Even line: 10, 30 | 2,304 | | | 0x1E | YUV422 8 bit | 64 | 4 | 8, 24 | 2,880 | | | 0x1F | YUV422 10 bit | 40 | 2 | 10, 30 | 2,304 | | | 0x30 - 37 | User defined 8 bit | 64 | 8 | 8 | 5,760 | | #### D-PHY Timing Parameters During CSI-2 data transmission, the MIPI D-PHY alternates between low power mode and high-speed mode. The D-PHY specification defines timing parameters to facilitate the correct hand-shaking between the MIPI TX and MIPI RX during mode transitions. You set the timing parameters to correspond to the specifications of your hardware in the Efinity® Interface Designer. - RX parameters—T<sub>CLK-SETTLE</sub>, T<sub>HS-SETTLE</sub> (see Table 30: MIPI RX Control Signals (Interface to FPGA Fabric) on page 31) - TX parameters—T<sub>CLK-POST</sub>, T<sub>CLK-TRAIL</sub>, T<sub>CLK-PREPARE</sub>, T<sub>CLK-ZERO</sub>, T<sub>CLK-PRE</sub>, T<sub>HS-PREPARE</sub>, T<sub>HS-ZERO</sub>, T<sub>HS-TRAIL</sub> (see Table 28: MIPI TX Settings in Efinity Interface Designer on page 28) Figure 23: High-Speed Data Transmission in Bursts Waveform Note: Figure 24: Switching the Clock Lane between Clock Transmission and Low Power Mode Waveform <sup>1.</sup> To enter high-speed mode, the D-PHY goes through states LP-11, LP-01, and LP-00. The D-PHY generates LP-11 to exit high-speed mode. **Table 37: D-PHY Timing Specifications** | Parameter | Description | Min | Тур | Max | Unit | |-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|----------------|------| | T <sub>CLK-POST</sub> | Time that the transmitter continues to send HS clock after the last associated Data Lane has transitioned to LP Mode. Interval is defined as the period from the end of T <sub>HS-TRAIL</sub> to the beginning of T <sub>CLK-TRAIL</sub> . | 60 ns + 52*UI | - | - | ns | | T <sub>CLK-PRE</sub> | Time that the HS clock shall be driven by the transmitter prior to any associated Data Lane beginning the transition from LP to HS mode. | 8 | - | - | UI | | T <sub>CLK-PREPARE</sub> | Time that the transmitter drives the Clock Lane LP-00 Line state immediately before the HS-0 Line state starting the HS transmission. | 38 | - | 95 | ns | | T <sub>CLK-SETTLE</sub> | Time interval during which the HS receiver should ignore any Clock Lane HS transitions, starting from the beginning of T <sub>CLK-PREPARE</sub> . | 95 | - | 300 | ns | | T <sub>CLK-TRAIL</sub> | Time that the transmitter drives the HS-0 state after the last payload clock bit of a HS transmission burst. | 60 | - | - | ns | | T <sub>CLK-PREPARE</sub> +<br>T <sub>CLK-ZERO</sub> | T <sub>CLK-PREPARE</sub> + time that the transmitter drives the HS-0 state prior to starting the Clock. | 300 | - | - | ns | | T <sub>HS-PREPARE</sub> | Time that the transmitter drives the Data Lane LP-00 Line state immediately before the HS-0 Line state starting the HS transmission | 40 ns + 4*UI | - | 85 ns + 6*UI | ns | | T <sub>HS-SETTLE</sub> | Time interval during which the HS receiver shall ignore any Data Lane HS transitions, starting from the beginning of T <sub>HS-PREPARE</sub> . The HS receiver shall ignore any Data Lane transitions before the minimum value, and the HS receiver shall respond to any Data Lane transitions after the maximum value. | 85 ns + 6*UI | - | 145 ns + 10*UI | ns | | T <sub>HS-TRAIL</sub> | Time that the transmitter drives the flipped differential state after last payload data bit of a HS transmission burst | max( n*8*UI,<br>60 ns + n*4*UI) | - | - | ns | | T <sub>LPX</sub> | Transmitted length of any Low-Power state period | 50 | - | - | ns | | T <sub>HS-PREPARE</sub> +<br>T <sub>HS-ZERO</sub> | T <sub>HS-PREPARE</sub> + time that the transmitter drives the HS-0 state prior to transmitting the Sync sequence. | 145 ns + 10*UI | _ | - | ns | ### **DDR DRAM** T120 FPGAs have a x32 DDR PHY interface supporting DDR3, DDR3L, LPDDR3, and LPDDR2 as well as a memory controller hard IP block. The DDR DRAM interface supports x16 or x32 DQ widths, depending on the package. The DDR PHY supports data rates up to 1066 Mbps per lane. The memory controller provides one 128 bit AXI bus and one 256 bit AXI bus to communicate with the FPGA core. **Note:** The DDR PHY and controller are hard blocks; you cannot bypass the DDR DRAM memory controller to access the PHY directly for non-DDR memory controller applications. Figure 25: DDR DRAM Block Diagram The DDR DRAM block supports an I<sup>2</sup>C calibration bus that can read/write the DDR configuration registers. You can use this bus to fine tune the DDR PHY for high performance. Figure 26: DDR DRAM Interface Block Diagram **Note:** The PLL reference clock must be driven by I/O pads. The Efinity® software issues a warning if you do not connect the reference clock to an I/O pad. (Using the clock tree may induce additional jitter and degrade the DDR performance.) Refer to PLL on page 16 for more information about the PLL block. **Table 38: DDR DRAM Performance** | DDR DRAM Interface | Voltage (V) | Maximum Data Rate (Mbps) per Lane | |--------------------|-------------|-----------------------------------| | DDR3 | 1.5 | 1066 | | DDR3L | 1.35 | 1066 | | LPDDR3 | 1.2 | 1066 | | LPDDR2 | 1.2 | 1066 | Table 39: PHY Signals (Interface to FPGA Fabric) | Signal | Direction | Clock Domain | Description | |--------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLKIN | Input | N/A | High-speed clock to drive the DDR PHY. A PLL must generate this clock. The clock runs at half of the PHY data rate (for example, 800 Mbps requires a 400 MHz clock). The DDR DRAM block uses the PLL_BR0 CLKOUT0 resource as the PHY clock. | Table 40: AXI Gobal Signals (Interface to FPGA Fabric) | | Signal | Direction | Clock<br>Domain | Description | |---|----------------|-----------|-----------------|-------------------| | ſ | ACLK_0, ACLK_1 | Input | N/A | AXI clock inputs. | Table 41: AXI Shared Read/Write Signals (Interface to FPGA Fabric) | Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description | |-----------------------|-----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------| | AADDR_x[31:0] | Input | ACLK_x | Address. ATYPE defines whether it is a read or write address. It gives the address of the first transfer in a burst transaction. | | ABURST_x[1:0] | Input | ACLK_x | Burst type. The burst type and the size determine how the address for each transfer within the burst is calculated. | | AID_x[7:0] | Input | ACLK_x | Address ID. This signal identifies the group of address signals. Depends on ATYPE, the ID can be for a read or write address group. | | ALEN_x[7:0] | Input | ACLK_x | Burst length. This signal indicates the number of transfers in a burst. | | ALOCK_x[1:0] | Input | ACLK_x | Lock type. This signal provides additional information about the atomic characteristics of the transfer. | | AREADY_x | Output | ACLK_x | Address ready. This signal indicates that the slave is ready to accept an address and associated control signals. | | ASIZE_x[2:0] | Input | ACLK_x | Burst size. This signal indicates the size of each transfer in the burst. | | ATYPE_x | Input | ACLK_x | This signal distinguishes whether is it is a read or write operation. 0 = read and 1 = write. | | AVALID_x | Input | ACLK_x | Address valid. This signal indicates that the channel is signaling valid address and control information. | Table 42: AXI Write Response Channel Signals (Interface to FPGA Fabric) | Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description | |-----------------------|-----------|-----------------|---------------------------------------------------------------------------------------------------| | BID_x[7:0] | Output | ACLK_x | Response ID tag. This signal is the ID tag of the write response. | | BREADY_x | Input | ACLK_x | Response ready. This signal indicates that the master can accept a write response. | | BVALID_x | Output | ACLK_x | Write response valid. This signal indicates that the channel is signaling a valid write response. | Table 43: AXI Read Data Channel Signals (Interface to FPGA Fabric) | Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description | |-----------------------|-----------|-----------------|---------------------------------------------------------------------------------------------------------------| | RDATA_x[127:0] | Output | ACLK_x | Read data. | | RDATA_0[255:0] | Output | ACLK_0 | AXI target 0 read data. | | RDATA_1[127:0] | Output | ACLK_1 | AXI target 1 read data. | | RID_x[7:0] | Output | ACLK_x | Read ID tag. This signal is the identification tag for the read data group of signals generated by the slave. | | RLAST_x | Output | ACLK_x | Read last. This signal indicates the last transfer in a read burst. | | RREADY_x | Input | ACLK_x | Read ready. This signal indicates that the master can accept the read data and response information. | | RRESP_x[1:0] | Output | ACLK_x | Read response. This signal indicates the status of the read transfer. | | RVALID_x | Output | ACLK_x | Read valid. This signal indicates that the channel is signaling the required read data. | Table 44: AXI Write Data Channel Signals (Interface to FPGA Fabric) | Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description | |--------------------------------|-----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | WDATA_x[127:0] | Input | ACLK_x | Write data. | | WDATA_0[255:0] | Input | ACLK_0 | AXI target 0 write data. | | WDATA_1[127:0] | Input | ACLK_1 | AXI target 1 write data. | | WID_x[7:0] | Input | ACLK_x | Write ID tag. This signal is the ID tag of the write data transfer. | | WLAST_x | Input | ACLK_x | Write last. This signal indicates the last transfer in a write burst. | | WREADY_x | Output | ACLK_x | Write ready. This signal indicates that the slave can accept the write data. | | WSTRB_x[15:0] | Input | ACLK_x | Write strobes. This signal indicates which byte lanes hold valid data. There is one write strobe bit for each eight bits of the write data bus. | | WSTRB_0[31:0]<br>WSTRB_1[15:0] | Input | ACLK_x | Write strobes. This signal indicates which byte lanes hold valid data. There is one write strobe bit for each eight bits of the write data bus. | | WVALID_x | Input | ACLK_x | Write valid. This signal indicates that valid write data and strobes are available. | ### Table 45: DDR DRAM I<sup>2</sup>C Interface Signals | Signal | Direction | Description | | |-------------|-----------|--------------------|--| | CFG_SCL_IN | Input | Clock input. | | | CFG_SDA_IN | Input | Data input. | | | CFG_SDA_OEN | Output | SDA output enable. | | ### Table 46: DDR DRAM Startup Sequencer Signals | Signal | Direction | Description | |---------------|-----------|-------------------------------------------------| | CFG_SEQ_RST | Input | Active-high DDR configuration controller reset. | | CFG_SEQ_START | Input | Start the DDR configuration controller. | ### Table 47: DDR DRAM Reset Signal | Signal | Direction | Description | |-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------| | CFG_RST_N | Input | Active-low master DDR DRAM reset. After you de-assert RST_N, you need to reconfigure and initialize before performing memory operations. | Table 48: DDR DRAM Pads | Signal | Direction | Description | | |----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DDR_A[15:0] | Output | Address signals to the memories. | | | DDR_BA[2:0] | Output | Bank signals to/from the memories. | | | DDR_CAS_N | Output | Active-low column address strobe signal to the memories. | | | DDR_CKE | Output | Active-high clock enable signals to the memories. | | | DDR_CK | Output | Active-high clock signals to/from the memories. The clock to the memories and to the memory controller must be the same clock frequency and phase. | | | DDR_CK_N | Output | Active-low clock signals to/from the memories. The clock to the memories and to the memory controller must be the same clock frequency and phase. | | | DDR_CS_N | Output | Active-low chip select signals to the memories. | | | DDR_DQ[n:0] | Bidirectional | Data bus to/from the memories. For writes, the pad drives these signals. For reads, the memory drives these signals. These signals are connected to the DQ inputs on the memories. <i>n</i> is 15 or 31 depending on the DQ Width Configuration setting. | | | DDR_DM[n] | Output | Active-high data-mask signals to the memories. <i>n</i> is 1:0 or 3:0 depending on the DQ width. | | | DDR_DQS_N[n:0] | Bidirectional | Differential data strobes to/from the memories. For writes, the pad | | | DDR_DQS[n:0] | Bidirectional | drives these signals. For reads, the memory drives these signals. These signals are connected to the DQS inputs on the memories. <i>n</i> is 1:0 or 3:0 depending on the DQ width. | | | DDR_ODT | Output | ODT signal to the memories. | | | DDR_RAS_N | Output | Active-low row address strobe signal to the memories. | | | DDR_RST_N | Output | Active-low reset signals to the memories. | | | DDR_WE_N | Output | Active-low write enable strobe signal to the memories. | | | DDR_VREF | Bidirectional | Reference voltage. | | | DDR_ZQ | Bidirectional | ZQ calibration pin. | | ### DDR Interface Designer Settings The following tables describe the settings for the DDR block in the Interface Designer. Table 49: Base Tab | Parameter | Choices | Notes | |---------------|----------------------|------------------------------------------------------------------------------| | DDR Resource | None, DDR_0 | Only one resource available. | | Instance Name | User defined | Indicate the DDR instance name. This name is the prefix for all DDR signals. | | Memory Type | DDR3, LPDDR2, LPDDR3 | Choose the memory type you want to use. | Table 50: Configuration Tab | Parameter | Choices | Notes | | |---------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--| | Select Preset | | The <b>Select Preset</b> button opens a list of popular DDR memory configurations. Choose a preset to populate the configuration choices. | | | | | If you do not want to use a preset, you can specify the memory configuration manually. | | | DQ Width | x16, x32 <sup>(9)</sup> | DQ bus width. | | | Туре | DDR3, LPDDR2, LPDDR3 | Memory type. | | | DDR3 | | , | | | Speed Grade | 1066E, 1066F,<br>1066G, 800D, 800E | Memory speed. | | | Width | x8, x16 | Memory width. | | | Density | 1G, 2G, 4G, 8G | Memory density in bits. | | | LPDDR2 | | , | | | Speed Grade | 400, 533, 667, 800, 1066 | Memory speed. | | | Width | x16, x32 <sup>(9)</sup> | Memory width. | | | Density | 256M, 512M, 1G, 2G, 4G | Memory density in bits. | | | LPDDR3 | | | | | Speed Grade | 800, 1066 | Memory speed. | | | Width | x16, x32 <sup>(9)</sup> | Memory width. | | | Density | 4G, 8G | Memory density in bits. | | Table 51: Advanced Options Tab - FPGA Setting Subtab | Parameter | Choices | Notes | |-------------------------|--------------------|---------------------------------------------------| | FPGA Input Termination | Varies depending | Specify the termination value for the FPGA input/ | | FPGA Output Termination | on the memory type | output pins. | Table 52: Advanced Options Tab - Memory Mode Register Settings Subtab | Parameter | Choices | Notes | |------------------------------|--------------|------------------------------------------------------------------------------------------------------------------| | DDR3 | | | | Burst Length | 8 | Specify the burst length (only 8 is supported). | | DLL Precharge Power<br>Down | On, Off | Specify whether the DLL in the memory device is off or on during precharge power-down. | | Memory Auto Self-<br>Refresh | Auto, Manual | Turn on or off auto-self refresh feature in memory device. | | Memory CAS Latency<br>(CL) | 5 - 14 | Specify the number of clock cycle between read command and the availability of output data at the memory device. | <sup>(9)</sup> The BGA324 does not support x32. | Parameter | Choices | Notes | |-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | Memory Write CAS<br>Latency (CWL) | 5 - 12 | Specify the number of clock cycle from the releasing of the internal write to the latching of the first data in at the memory device. | | Memory Dynamic ODT (Rtt_WR) | Off, RZQ/2, RZQ/4 | Specify the mode of dynamic ODT feature of memory device. | | Memory Input<br>Termination (Rtt_nom) | Off, RZQ/2, RZQ/4,<br>RZQ/6, RZQ/8, RZQ/12 | Specify the input termination value of the memory device. | | Memory Output<br>Termination | RZQ/6, RZQ/7 | Specify the output termination value of the memory device. | | Read Burst Type | Interleaved, Sequential | Specify whether accesses within a give burst are in sequential or interleaved order. | | Sef-Refresh Temperature | Extended, Normal | Specify whether the self refresh temperature is normal or extended mode. | | LPDDR2 | | | | Burst Length | 8 | Specify the burst length (only 8 is supported). | | Output Drive Strength | 34.3, 40, 48, 60, 80, 120 | Specify the output termination value of memory device. | | Read Burst Type | Interleaved, Sequential | Specify whether accesses within a given burst are in sequential or interleaved order. | | Read/Write Latency RL=3/WL=1, RL=4/WL=2 RL=5/WL=2, RL=6/WL=3 RL=7/WL=4, RL=8/WL=4 | | Specify the read/write latency of the memory device. | | LPDDR3 | | | | DQ ODT | Disable, RZQ1, RZQ2, RZQ4 | Specify the input termination value of memory device. | | Output Drive Strength | 34.3<br>34.3 pull-down/40 pull up<br>34.3 pull-down/48 pull up<br>40<br>40 pull down/48 pull up<br>48 | Specify the output termination value of memory device. | | Read/Write Latency | RL=3/WL=1, RL=6/WL=3<br>RL=8/WL=4, RL=9/WL=5 | Specify the read/write latency of the memory device. | Table 53: Advanced Options Tab - Memory Timing Settings Subtab | Parameter | Choices | Notes | |----------------------------------------------------------|--------------|----------------------------------| | tFAW, Four Bank Active Window (ns) | User defined | Enter the timing parameters from | | tRAS, Active to Precharge Command Period (ns) | | the memory device's data sheet. | | tRC, Active to Actrive or REF Command Period (ns) | | | | tRCD, Active to Read or Write Delay (ns) | | | | tREFI, Average Periodic Refresh Interval (ns) | | | | tRFC, Refresh to Active or Refresh to Refresh Delay (ns) | | | | tRP, Precharge Command Period (ns) | | | | tRRD, Active to Active Command Period (ns) | | | | Parameter | Choices | Notes | |-------------------------------------------------|---------|-------| | tRTP, Internal Read to Precharge Delay (ns) | | | | tWTR, Internal Write to Read Command Delay (ns) | | | ### Table 54: Advanced Options Tab - Controller Settings Subtab | Parameter | Choices | Notes | |-----------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | Controller to Memory<br>Address Mapping | BANK-ROW-COL<br>ROW-BANK-COL<br>ROW-COL_HIGH-BANK-COL_LOW | Specify the mapping between the address of AXI interface and column, row, and bank address of memory device. | | Enable Auto Power<br>Down | Active, Off, Pre-Charge | Specify whether to allow automatic entry into power-down mode (pre-charge or active) after a specific amount of idle time. | | Enable Self Refresh<br>Controls | No, Yes | Specify whether to enable automatic entry into self-refresh mode after specific amount of idle period. | ### Table 55: Advanced Options Tab - Gate Delay Tuning Settings Subtab | Parameter | Choices | Notes | |-------------------------------|-----------|-------------------------------------------------------------------------------------------------------| | Enable Gate Delay<br>Override | On or off | Turning this option on allows you to fine-tine the gate-delay values. This is an expert only setting. | | Gate Coarse Delay<br>Tuning | 0 - 5 | | | Gate Fine Delay Tuning | 0 - 255 | | #### Table 56: Control Tab | Option | Notes | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Disable Control | When selected, this option disables calibration and user reset. | | Enable Calibration | Turn on to enable optional PHY calibration pins (master reset, SCL, and SDA pins). Efinix recommends that you use the default pin names. The names are prefixed with the instance name you specified in the Base tab. | | User Reset | Turn on to enable optional reset pins (master reset and sequencer start/reset). Efinix recommends that you use the default pin names. The names are prefixed with the instance name you specified in the Base tab. | #### Table 57: AXI 0 and AXI 1 Tabs | Parameter | Choices | Notes | |---------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Enable Target 0<br>Enable Target 1 | On or off | Turn on to enable the AXI 0 interface. Turn on to enable the AXI 1 interface. | | AXI Clock Input Pin name | User defined | Specify the name of the AXI input clock pin. | | Invert AXI Clock Input | On or off | Turn on to invert the AXI clock. | | Shared Read/Write Address Channel tab Write Response Channel tab Read Data Channel tab Write Data Channel tab | User defined | This tab defines the AXI signal names. Efinix recommends that you use the default names. The signals are prefixed with the instance name you specified in the Base tab. | ### Power Up Sequence Efinix® recommends the following power up sequence when powering Trion® FPGAs: - 1. Power up VCC and VCCA xx first. - 2. When VCC and VCCA\_xx are stable, power up all VCCIO pins. There is no specific timing delay between the VCCIO pins. - 3. Apply power to VCC12A\_MIPI\_TX, VCC12A\_MIPI\_RX, and VCC25A\_MIPI at least $t_{MIPI\_POWER}$ after VCC is stable. - **4.** After all power supplies are stable, hold CRESET\_N low for a duration of t<sub>CRESET\_N</sub> before asserting CRESET\_N from low to high to trigger active SPI programming (the FPGA loads the configuration data from an external flash device). When you are not using the GPIO, MIPI, DDR or PLL resources, connect the pins as shown in the following table. Table 58: Connection Requirements for Unused Resources | Unused Resource | Pin | Note | |-----------------|----------------|-------------------------------------------| | GPIO Bank | VCCIOxx | Connect to either 1.8 V, 2.5 V, or 3.3 V. | | PLL | VCCA_PLL | Connect to VCC. | | MIPI | VCC12A_MIPI_TX | Connect to VCC. | | | VCC12A_MIPI_RX | Connect to VCC. | | | VCC25A_MIPI | Connect to VCC. | | DDR | VCCIO_DDR | Floating. Leave unconnected. | | | DDR_VREF | Connect to ground. | **Note:** Refer to Configuration Timing on page 59 and MIPI Power-Up Timing on page 57 for timing information. Figure 27: Trion® FPGAs Power Up Sequence ### **Power Supply Current Transient** You may observe an inrush current on the dedicated power rail during power-up. You must ensure that the power supplies selected in your board meets the current requirement during power-up and the estimated current during user mode. Use the Power Estimator to calculate the estimated current during user mode. **Table 59: Maximum Power Supply Current Transient** | Power Supply | Maximum Power Supply<br>Current Transient <sup>(10)(11)</sup> | Unit | |--------------|---------------------------------------------------------------|------| | VCC | 200 | mA | ### Configuration The T120 FPGA contains volatile Configuration RAM (CRAM). The user must configure the CRAM for the desired logic function upon power-up and before the FPGA enters normal operation. The FPGA's control block manages the configuration process and uses a bitstream to program the CRAM. The Efinity® software generates the bitstream, which is design dependent. You can configure the T120 FPGA(s) in active, passive, or JTAG mode. **Learn more:** Refer to AN 006: Configuring Trion FPGAs for details on the dedicated configuration pins and how to configure FPGA(s). Figure 28: High-Level Configuration Options In active mode, the FPGA controls the configuration process. An oscillator circuit within the FPGA provides the configuration clock. The bitstream is typically stored in an external serial flash device, which provides the bitstream when the FPGA requests it. The control block sends out the instruction and address to read the configuration data. First, it issues a release from power-down instruction to wake up the external SPI flash. Then, it waits for at least 30 $\mu$ s before issuing a fast read command to read the content of SPI flash from address 24h'000000. <sup>(10)</sup> Inrush current for other power rails are not significant in Trion® FPGAs. <sup>(11)</sup> Measured at room temperature. In passive mode, the FPGA is the slave and relies on an external master to provide the control, bitstream, and clock for configuration. Typically the master is a microcontroller or another FPGA in active mode. In JTAG mode, you configure the FPGA via the JTAG interface. ### **Supported Configuration Modes** Table 60: T120 Configuration Modes by Package | Configuration Mode | Width | T120 BGA324,<br>BGA484, BGA576 | |--------------------|-------|--------------------------------| | Active | X1 | ✓ | | | X2 | ✓ | | | X4 | <b>✓</b> | | Passive | X1 | <b>✓</b> | | | X2 | <b>✓</b> | | | X4 | <b>✓</b> | | | X8 | <b>✓</b> | | | X16 | <b>✓</b> | | | X32 | <b>✓</b> | | JTAG | X1 | <b>✓</b> | **Learn more:** Refer to AN 006: Configuring Trion FPGAs for more information. # DC and Switching Characteristics #### Table 61: Absolute Maximum Ratings Conditions beyond those listed may cause permanent damage to the device. Device operation at the absolute maximum ratings for extended periods of time has adverse effects on the device. | Symbol | Description | Min | Max | Units | |-----------------------------------------------------------------------------------------------------------|---------------------------------------|------|------|-------| | VCC | Core power supply | -0.5 | 1.42 | V | | VCCIO | I/O bank power supply | -0.5 | 4.6 | V | | VCCA_PLL | PLL analog power supply | -0.5 | 1.42 | V | | VCCIO_DDR | DDR power supply | -0.5 | 1.65 | V | | VCC25A_MIPI0<br>VCC25A_MIPI1 | 2.5 V analog power supply for MIPI | -0.5 | 2.75 | V | | VCC12A_MIPI0_TX<br>VCC12A_MIPI1_TX | 1.2 V TX analog power supply for MIPI | -0.5 | 1.42 | V | | VCC12A_MIPI0_RX<br>VCC12A_MIPI1_RX | 1.2 V RX analog power supply for MIPI | -0.5 | 1.42 | V | | V <sub>IN</sub> | I/O input voltage | -0.5 | 4.6 | V | | Maximum current through any pin in a powered or unpowered bank when forward biasing the clamp diode. (13) | | - | 10 | mA | | TJ | Operating junction temperature | -40 | 125 | °C | | T <sub>STG</sub> | Storage temperature, ambient | -55 | 150 | °C | Supply voltage specification applied to the voltage taken at the device pins with respect to ground, not at the power supply. Should not exceed a total of 120 mA per bank. Table 62: Recommended Operating Conditions (C3 and I4 Speed Grades) (12) | Symbol | Description | Min | Тур | Max | Units | |---------------------------------------------------|--------------------------------------------|-------|------|----------------|-------| | VCC | Core power supply | 1.15 | 1.2 | 1.25 | V | | VCCIO <sup>(14)</sup> | 1.8 V I/O bank power supply | 1.71 | 1.8 | 1.89 | V | | | 2.5 V I/O bank power supply | 2.38 | 2.5 | 2.63 | V | | | 3.3 V I/O bank power supply | 3.14 | 3.3 | 3.47 | V | | VCCIO_DDR | DDR3 | 1.425 | 1.5 | 1.575 | V | | | DDR3L | 1.283 | 1.35 | 1.45 | V | | | LPDDR3 | 1.14 | 1.2 | 1.3 | V | | | LPDDR2 | 1.14 | 1.2 | 1.3 | V | | VCCA_PLL | PLL analog power supply | 1.15 | 1.2 | 1.25 | V | | VCC25A_MIPI0<br>VCC25A_MIPI1 | 2.5 V analog power supply for MIPI | 2.38 | 2.5 | 2.63 | V | | VCC12A_MIPI0_TX<br>VCC12A_MIPI1_TX | TX analog power supply for MIPI | 1.15 | 1.2 | 1.25 | V | | VCC12A_MIPI0_RX<br>VCC12A_MIPI1_RX | RX analog power supply for MIPI | 1.15 | 1.2 | 1.25 | V | | V <sub>IN</sub> I/O input voltage <sup>(15)</sup> | | -0.3 | - | VCCIO<br>+ 0.3 | V | | T <sub>JCOM</sub> | Operating junction temperature, commercial | 0 | - | 85 | °C | | T <sub>JIND</sub> | Operating junction temperature, industrial | -40 | - | 100 | °C | <sup>(14)</sup> All VCCIO can be powered by 1.8, 2.5 and 3.3 V. (15) Values applicable to both input and tri-stated output configuration. Table 63: Recommended Operating Conditions (C4L and I4L Speed Grades) (12) | Symbol | Description | Min | Тур | Max | Units | |-----------------------------------------------------------------------|--------------------------------------------|-------|------|----------------|-------| | VCC | Core power supply | 1.05 | 1.1 | 1.15 | V | | VCCIO <sup>(16)</sup> | 1.8 V I/O bank power supply | 1.71 | 1.8 | 1.89 | V | | | 2.5 V I/O bank power supply | 2.38 | 2.5 | 2.63 | V | | | 3.3 V I/O bank power supply | 3.14 | 3.3 | 3.47 | V | | VCCIO_DDR | DDR3 | 1.425 | 1.5 | 1.575 | V | | | DDR3L | 1.283 | 1.35 | 1.45 | V | | | LPDDR3 | 1.14 | 1.2 | 1.3 | V | | | LPDDR2 | 1.14 | 1.2 | 1.3 | V | | VCCA_PLL | PLL analog power supply | 1.05 | 1.1 | 1.15 | V | | VCC25A_MIPI0<br>VCC25A_MIPI1 | 2.5 V analog power supply for MIPI | 2.38 | 2.5 | 2.63 | V | | VCC12A_MIPI0_TX<br>VCC12A_MIPI1_TX | | | 1.1 | 1.15 | V | | VCC12A_MIPI0_RX 1.2 V RX analog power supply for MIPI VCC12A_MIPI1_RX | | 1.05 | 1.1 | 1.15 | V | | V <sub>IN</sub> I/O input voltage <sup>(17)</sup> | | -0.3 | - | VCCIO<br>+ 0.3 | V | | T <sub>JCOM</sub> | Operating junction temperature, commercial | 0 | - | 85 | °C | | T <sub>JIND</sub> | Operating junction temperature, industrial | -40 | - | 100 | °C | **Table 64: Power Supply Ramp Rates** | Symbol | Description | Min | Max | Units | |-------------------|------------------------------------------|------------|-----|-------| | t <sub>RAMP</sub> | Power supply ramp rate for all supplies. | 0.01/VCCIO | 10 | V/ms | <sup>(16)</sup> All VCCIO can be powered by 1.8, 2.5 and 3.3 V. (17) Values applicable to both input and tri-stated output configuration. Table 65: Single-Ended I/O DC Electrical Characteristics | I/O Standard | V <sub>IL</sub> | V <sub>IL</sub> (V) | | V <sub>IH</sub> (V) | | V <sub>OH</sub> (V) | |--------------|-----------------|---------------------|--------------|---------------------|------|---------------------| | | Min | Max | Min | Max | Max | Min | | 3.3 V LVCMOS | -0.3 | 0.8 | 2 | VCCIO + 0.3 | 0.2 | VCCIO - 0.2 | | 3.3 V LVTTL | -0.3 | 0.8 | 2 | VCCIO + 0.3 | 0.4 | 2.4 | | 2.5 V LVCMOS | -0.3 | 0.7 | 1.7 | VCCIO + 0.3 | 0.5 | 1.8 | | 1.8 V LVCMOS | -0.3 | 0.35 * VCCIO | 0.65 * VCCIO | VCCIO + 0.3 | 0.45 | VCCIO - 0.45 | Table 66: Single-Ended I/O and Dedicated Configuration Pins Schmitt Trigger Buffer Characteristic | Voltage (V) | VT+ (V) Schmitt<br>Trigger Low-to-<br>High Threshold | - Trigger High-to- Current (µA) | | Tri-State Output<br>Leakage<br>Current (µA) | |-------------|------------------------------------------------------|---------------------------------|-----|---------------------------------------------| | 3.3 | 1.73 | 1.32 | ±10 | ±10 | | 2.5 | 1.37 | 1.01 | ±10 | ±10 | | 1.8 | 1.05 | 0.71 | ±10 | ±10 | Table 67: Single-Ended I/O Buffer Drive Strength Characteristics Junction temperature at $T_J$ = 25 °C, power supply at nominal voltage. CDONE and CRESET\_N have a drive strength of 1. | I/O Standard | I/O Standard 3.3 V | | 2.5 | 2.5 V | | 1.8 V | | |----------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|--| | Drive Strength | I <sub>OH</sub> (mA) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | I <sub>OL</sub> (mA) | | | 1 | 14.4 | 8.0 | 9.1 | 8.0 | 4.4 | 5.1 | | | 2 | 19.1 | 10.5 | 12.2 | 10.5 | 5.8 | 6.8 | | | 3 | 23.9 | 13.3 | 15.2 | 13.4 | 7.3 | 8.6 | | | 4 | 28.7 | 15.8 | 18.2 | 15.9 | 8.6 | 10.3 | | Table 68: Single-Ended I/O Internal Weak Pull-Up and Pull-Down Resistance CDONE and CRESET\_N also have an internal weak pull-up with these values. | I/O Standard | Internal Pull-Up | | | Internal Pull-Down | | | Units | |--------------------|------------------|-----|-----|--------------------|-----|-----|-------| | | Min | Тур | Max | Min | Тур | Max | | | 3.3 V LVTTL/LVCMOS | 27 | 40 | 65 | 30 | 47 | 83 | kΩ | | 2.5 V LVCMOS | 35 | 55 | 95 | 37 | 62 | 118 | kΩ | | 1.8 V LVCMOS | 53 | 90 | 167 | 54 | 99 | 202 | kΩ | Table 69: LVDS Pins Configured as Single-Ended I/O DC Electrical Characteristics | I/O Standard | V <sub>IL</sub> (V) | | V <sub>IH</sub> (V) | | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | |--------------|---------------------|--------------|---------------------|-------------|---------------------|---------------------| | | Min | Max | Min | Max | Max | Min | | 3.3 V LVCMOS | -0.3 | 0.8 | 2 | VCCIO + 0.3 | 0.2 | VCCIO - 0.2 | | 3.3 V LVTTL | -0.3 | 0.8 | 2 | VCCIO + 0.3 | 0.4 | 2.4 | | 2.5 V LVCMOS | -0.3 | 0.7 | 1.7 | VCCIO + 0.3 | 0.5 | 1.8 | | 1.8 V LVCMOS | -0.3 | 0.35 * VCCIO | 0.65 * VCCIO | VCCIO + 0.3 | 0.45 | VCCIO - 0.45 | Table 70: LVDS Pins Configured as Single-Ended I/O DC Electrical Characteristics | Voltage (V) | Input Leakage Current (µA) | Tri-State Output Leakage Current (µA) | |-------------|----------------------------|---------------------------------------| | 3.3 | ±10 | ±10 | Table 71: LVDS Pins Configured as Single-Ended I/O Buffer Drive Strength Characteristics Junction temperature at $T_J = 25$ °C, power supply at nominal voltage. | I/O Standard | 3.3 V | | 2.5 | 2.5 V | | 1.8 V | | |----------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|--| | Drive Strength | I <sub>OH</sub> (mA) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | I <sub>OL</sub> (mA) | | | 1 | 14.4 | 8.0 | 9.1 | 8.0 | 4.4 | 5.1 | | | 2 | 19.1 | 10.5 | 12.2 | 10.5 | 5.8 | 6.8 | | | 3 | 23.9 | 13.3 | 15.2 | 13.4 | 7.3 | 8.6 | | | 4 | 28.7 | 15.8 | 18.2 | 15.9 | 8.6 | 10.3 | | Table 72: LVDS Pins Configured as Single-Ended I/O Internal Weak Pull-Up Resistance | I/O Standard | | Units | | | |--------------------|-----|-------|-----|----| | | Min | Тур | Max | | | 3.3 V LVTTL/LVCMOS | 27 | 40 | 65 | kΩ | | 2.5 V LVCMOS | 35 | 55 | 95 | kΩ | | 1.8 V LVCMOS | 53 | 90 | 167 | kΩ | #### Table 73: Single-Ended I/O and LVDS Pins Configured as Single-Ended I/O Rise and Fall Time Data are based on the following IBIS simulation setup: - Weakest drive strength model - Typical simulation corner setting - RLC circuit with 6.6 pF capacitance, 16.6 nH inductance, 0.095 ohm resistance, and 25 °C temperature **Note:** For a more accurate data, you need to perform the simulation with your own circuit. | I/O Standard | Rise Ti | me (T <sub>R</sub> ) | Fall Tir | Units | | |--------------------------------------------|---------------------------|----------------------------|---------------------------|----------------------------|----| | | Slow Slew<br>Rate Enabled | Slow Slew<br>Rate Disabled | Slow Slew<br>Rate Enabled | Slow Slew<br>Rate Disabled | | | 3.3 V LVTTL/LVCMOS | 1.13 | 1.02 | 1.24 | 1.17 | ns | | 2.5 V LVCMOS | 1.4 | 1.3 | 1.44 | 1.31 | ns | | 1.8 V LVCMOS | 2.14 | 2.01 | 2.05 | 1.85 | ns | | LVDS pins configured as 3.3 V LVTTL/LVCMOS | 0.45 | | 0. | ns | | #### Table 74: Maximum Toggle Rate | I/O Standard | Test Condition Load (pF) | Max Toggle Rate (Mbps) | |--------------------|--------------------------|------------------------| | 3.3 V LVTTL/LVCMOS | 10 | 400 | | 2.5 V LVCMOS | 10 | 400 | | 1.8 V LVCMOS | 10 | 400 | | LVDS | 10 | 800 | #### **Table 75: Block RAM Characteristics** | Symbol | Description | | Units | | | |------------------|------------------------------|-----|--------|----------|-----| | | | C3 | C4, I4 | C4L, I4L | | | f <sub>MAX</sub> | Block RAM maximum frequency. | 310 | 400 | 310 | MHz | #### **Table 76: Multiplier Block Characteristics** | Symbol | Description | | Units | | | |------------------|-------------------------------------|------------|--------|----------|-----| | | | <b>C</b> 3 | C4, I4 | C4L, I4L | | | f <sub>MAX</sub> | Multiplier block maximum frequency. | 310 | 400 | 310 | MHz | # LVDS I/O Electrical and Timing Specifications The LVDS pins comply with the EIA/TIA-644 electrical specifications. **Note:** The LVDS RX supports the sub-lvds, slvs, HiVcm, RSDS and 3.3 V LVPECL differential I/O standards with a transfer rate of up to 800 Mbps. Table 77: LVDS I/O Electrical Specifications | Parameter | Description | Test Conditions/<br>Options | Min | Тур | Max | Unit | |-------------------|------------------------------|----------------------------------|-------|-------|-------|------| | V <sub>CCIO</sub> | LVDS I/O Supply Voltage | - | 2.97 | 3.3 | 3.63 | V | | LVDS TX | | | | 1 | 1 | | | V <sub>OD</sub> | Output Differential Voltage | Reduce VOD Swing option disabled | 250 | 350 | 450 | mV | | | | Reduce VOD Swing option enabled | 150 | 200 | 250 | mV | | ΔV <sub>OD</sub> | Change in V <sub>OD</sub> | - | - | | 50 | mV | | V <sub>OCM</sub> | Output Common Mode Voltage | RT = 100 Ω | 1,125 | 1,250 | 1,375 | mV | | ΔV <sub>OCM</sub> | Change in V <sub>OCM</sub> | - | - | - | 50 | mV | | V <sub>OH</sub> | Output High Voltage | RT = 100 Ω | - | - | 1,600 | mV | | V <sub>OL</sub> | Output Low Voltage | RT = 100 Ω | 900 | - | - | mV | | I <sub>SAB</sub> | Output Short Circuit Current | - | - | | 24 | mA | | LVDS RX | | , | | 1 | | | | V <sub>ID</sub> | Input Differential Voltage | - | 100 | | 600 | mV | | V <sub>ICM</sub> | Input Common Mode Voltage | - | 100 | - | 2,000 | mV | | V <sub>TH</sub> | Differential Input Threshold | - | -100 | - | 100 | mV | | I <sub>IL</sub> | Input Leakage Current | - | - | - | 20 | μΑ | Figure 29: LVDS RX I/O Electrical Specification Waveform **Table 78: LVDS Timing Specifications** | Parameter | Description | Min | Тур | Max | Unit | |------------------------|-------------------------------------------|-----|-----|-----|------| | t <sub>LVDS_DT</sub> | LVDS TX reference clock output duty cycle | 45 | 50 | 55 | % | | t <sub>LVDS_skew</sub> | LVDS TX lane-to-lane skew | - | 200 | - | ps | ### **ESD** Performance Refer to the Trion Reliability Report for ESD performance data. # MIPI Electrical Specifications and Timing The MIPI D-PHY transmitter and receiver are compliant to the MIPI Alliance Specification for D-PHY Revision 1.2. Table 79: High-Speed MIPI D-PHY Transmitter (TX) DC Specifications | Parameter | Description | Min | Тур | Max | Unit | |--------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>CMTX</sub> | High-speed transmit static common-mode voltage | 150 | 200 | 250 | mV | | Δ V <sub>CMTX(1,0)</sub> | V <sub>CMTX</sub> mismatch when output is Differential-1 or<br>Differential-0 | - | - | 5 | mV | | V <sub>OD</sub> | High-speed transmit differential voltage | 140 | 200 | 270 | mV | | Δ V <sub>OD</sub> | VOD mismatch when output is Differential-1 or Differential-0 | - | - | 14 | mV | | V <sub>OHHS</sub> | High-speed output high voltage | - | - | 360 | mV | | Z <sub>OS</sub> | Single ended output impedance | 40 | 50 | 60 | Ω | | ΔZ <sub>OS</sub> | Single ended output impedance mismatch | - | - | 20 | % | Table 80: High-Speed MIPI D-PHY Transmitter (TX) AC Specifications | Parameter | Description | Min | Тур | Max | Unit | |-----------------------------------|-----------------------------------------------|-----|-----|------|--------------------| | $\Delta V_{CMTX(HF)}$ | Common-level variations above 450 MHz | - | - | 15 | mV <sub>RMS</sub> | | $\Delta V_{CMTX(LF)}$ | Common-level variations between 50 to 450 MHz | _ | _ | 25 | mV <sub>PEAK</sub> | | t <sub>R</sub> and t <sub>F</sub> | Rise and fall time < 1.0Gbps | - | - | 0.3 | UI | | | Rise and fall time > 1.0Gbps | - | - | 0.35 | UI | | | Rise and fall time > 1.5Gbps | - | - | 0.4 | UI | Table 81: Low-Power MIPI D-PHY Transmitter (TX) DC Specifications | Parameter | Description | Min | Тур | Max | Unit | |------------------|-------------------------------------------|------|-----|-----|------| | V <sub>OH</sub> | Thevenin output high level | 0.95 | 1.2 | 1.3 | V | | V <sub>OL</sub> | Thevenin output low level | -50 | - | 50 | mV | | Z <sub>OLP</sub> | Output impedance of low-power transmitter | 110 | - | - | Ω | Table 82: Low-Power MIPI D-PHY Transmitter (TX) AC Specifications | Parameter | Description | Min | Тур | Max | Unit | |------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | T <sub>RLP</sub> /T <sub>FLP</sub> | 15%-85% rise time and fall time | - | - | 25 | ns | | T <sub>REOT</sub> | 30%-85% rise time and fall time | - | - | 35 | ns | | T <sub>LP-PULSE-TX</sub> | Pulse width of first LP exclusive-OR clock pulse after Stop state or last pulse before Stop state | 40 | - | - | ns | | | Pulse width of all other pulses | - | 20 | - | ns | | T <sub>LP-PER-TX</sub> | Period of the LP exclusive-OR clock | 90 | - | - | ns | | δV/δt <sub>SR</sub> | Slew rate @ C <sub>LOAD</sub> = 50pF <1.5 Gbps | 30 | - | 150 | mV/ns | | | Slew rate @ C <sub>LOAD</sub> = 50pF >1.5 Gbps | 25 | - | 150 | mV/ns | #### Table 83: High-Speed MIPI D-PHY Receiver (RX) DC Specifications | Parameter | Description | Min | Тур | Max | Unit | |-----------------------|---------------------------------------------|-----|-----|-----|------| | V <sub>CMRX(DC)</sub> | Common mode voltage high-speed receive mode | 70 | - | 330 | mV | | Z <sub>ID</sub> | Differential input impedance | 80 | 100 | 120 | Ω | ### Table 84: High-Speed MIPI D-PHY Receiver (RX) AC Specifications | Parameter | Description | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------|-----|-----|-----|------| | $\Delta V_{CMRX(HF)}$ | Common-point interference above 450 MHz | - | - | 50 | mV | | $\Delta_{VCMRX(LF)}$ | Common-point interference between 50 MHz to 450 MHz | - | - | 25 | mV | | V <sub>IDTH</sub> | Differential input high threshold | - | - | 40 | mV | | V <sub>IDTL</sub> | Differential input low threshold | -40 | - | - | mV | | V <sub>IHHS</sub> | Single-ended input high voltage | - | - | 460 | mV | | V <sub>ILHS</sub> | Single-ended input low voltage | -40 | - | - | mV | | V <sub>TERM-EN</sub> | Single-ended threshold for high-speed termination enable | - | - | 450 | mV | | ССР | Common-point termination | - | - | 60 | pF | #### Table 85: Low-Power MIPI D-PHY Receiver (RX) DC Specifications | Parameter | Description | Min | Тур | Max | Unit | |----------------------|-----------------------------------------|-----|-----|-----|------| | V <sub>IH</sub> | Logic 1 input voltage | 740 | - | - | mV | | V <sub>IL</sub> | Logic 0 input voltage, not in ULP state | - | - | 550 | mV | | V <sub>IL-ULPS</sub> | Logic 0 input voltage, ULP state | - | - | 300 | mV | | V <sub>HYST</sub> | Input hysteresis | 25 | - | - | mV | Table 86: Low-Power MIPI D-PHY Receiver (RX) AC Specifications | Parameter | Description | Min | Тур | Max | Unit | |---------------------|------------------------------|-----|-----|-----|------| | T <sub>MIN-RX</sub> | Minimum pulse width response | 20 | - | - | ns | | V <sub>INT</sub> | Peak interference amplitude | - | - | 200 | mV | | f <sub>INT</sub> | Interference frequency | 450 | - | - | MHz | ### MIPI Power-Up Timing Apply power to VCC18A\_MIPIO\_1\_TX, VCC18A\_MIPIO\_1\_RX, VCC18A\_MIPI2\_3\_TX, and VCC18A\_MIPI2\_3\_RX at least t<sub>MIPI\_POWER</sub> after VCC is stable. See #unique 45 for a power-up sequence diagram. Table 87: MIPI Timing | Symbol | Parameter | Min | Тур | Max | Units | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | t <sub>MIPI_POWER</sub> | Minimum time after VCC is stable before powering VCC18A_MIPI0_1_TX, VCC18A_MIPI0_1_RX, VCC18A_MIPI2_3_TX, and VCC18A_MIPI2_3_RX. | 1 | - | - | μs | ### **MIPI Reset Timing** The MIPI RX and TX interfaces have two reset signals (RESET and RST0\_N) to reset the D-PHY controller logic. These signals are active low, and you should use them together to reset the MIPI interface. The following waveform illustrates the minimum time required to reset the MIPI interface. Figure 30: RESET and RSTO\_N Timing Diagram Table 88: MIPI Timing | Symbol | Parameter | Min | Тур | Max | Units | |---------------------|-------------------------------------------------------------------------------------|-----|-----|-----|-------| | t <sub>INIT_A</sub> | Minimum time between the rising edge of RESET and the start of MIPI RX or TX data. | 350 | - | - | μs | | t <sub>INIT_D</sub> | Minimum time between the rising edge of RSTO_N and the start of MIPI RX or TX data. | 1 | - | - | clk | # PLL Timing and AC Characteristics The following tables describe the PLL timing and AC characteristics. **Table 89: PLL Timing** | Symbol | Parameter | Min | Тур | Max | Units | |---------------------------------|-------------------------------------------------------------------|------|-----|-------|-------| | F <sub>IN</sub> <sup>(18)</sup> | Input clock frequency from core. | 10 | - | 330 | MHz | | | Input clock frequency from GPIO. | 10 | - | 200 | MHz | | | Input clock frequency from LVDS. | 10 | - | 400 | MHz | | F <sub>OUT</sub> | Output clock frequency. | 0.24 | - | 500 | MHz | | F <sub>OUT</sub> | Output clock frequency for PLL BR0 CLKOUT0 (DDR PHY input clock). | 0.24 | - | 800 | MHz | | F <sub>VCO</sub> | PLL VCO frequency. | 500 | - | 1,600 | MHz | | F <sub>PFD</sub> | Phase frequency detector input frequency. | 10 | - | 50 | MHz | Table 90: PLL AC Characteristics<sup>(19)</sup> | Symbol | Parameter | Min | Тур | Max | Units | |------------------------------|--------------------------------------|-----|-----|-----|-------| | t <sub>DT</sub> | Output clock duty cycle. | 40 | 50 | 60 | % | | t <sub>OPJIT</sub> (PK - PK) | Output clock period jitter (PK-PK). | - | - | 200 | ps | | t <sub>INDT</sub> | Input clock duty cycle. | 45 | - | 55 | % | | t <sub>ILJIT</sub> (PK - PK) | Input clock long-term jitter (PK-PK) | - | - | 800 | ps | | t <sub>LOCK</sub> | PLL lock-in time. | - | - | 0.5 | ms | <sup>(18)</sup> When using the Dynamic clock source mode, the maximum input clock frequency is limited by the slowest clock frequency of the assigned clock source. For example, the maximum input clock frequency of a Dynamic clock source mode from core and GPIO is 200 MHz. (19) Test conditions at 3.3 V and room temperature. <sup>(20)</sup> The output jitter specification applies to the PLL jitter when an input jitter of 20 ps is applied. ### **Configuration Timing** The T120 FPGA has the following configuration timing specifications. Refer to AN 006: Configuring Trion FPGAs for detailed configuration information. ### **Timing Waveforms** Figure 31: SPI Active Mode (x1) Timing Sequence Figure 32: SPI Passive Mode (x1) Timing Sequence Figure 33: Boundary-Scan Timing Waveform #### **Timing Parameters** Table 91: All Modes | Symbol | Parameter | Min | Тур | Max | Units | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------| | t <sub>CRESET_N</sub> | Minimum creset_n low pulse width required to trigger re-configuration. | 320 | - | - | ns | | t <sub>USER</sub> | Minimum configuration duration after CDONE goes high before entering user mode. (21)(22) Test condition at 10 k $\Omega$ pull-up resistance and 10 pF output loading on CDONE pin. | 25 | - | (23) | μs | Table 92: Active Mode | Symbol | Parameter | Frequency | Min | Тур | Max | Units | |--------------------|---------------------------------------------------------------------------|-----------|-----|-----|-----|-------| | f <sub>MAX_M</sub> | Active mode configuration clock | DIV4 | 14 | 20 | 26 | MHz | | | frequency. <sup>(24)</sup> | DIV8 | 7 | 10 | 13 | MHz | | t <sub>SU</sub> | Setup time. Test condition at 3.3 V I/O standard and 0 pF output loading. | - | 7.5 | - | - | ns | | t <sub>H</sub> | Hold time. Test condition at 3.3 V I/O standard and 0 pF output loading. | - | 1 | - | - | ns | Table 93: Passive Mode | Symbol | Parameter | Min | Тур | Max | Units | |--------------------|---------------------------------------------------------------------------------|-------------------------------|-----|-----|-------| | f <sub>MAX_S</sub> | Passive mode X1 configuration clock frequency. | - | - | 25 | MHz | | | Passive mode X2, X4 or X8 configuration clock frequency. | - | - | 50 | MHz | | | Passive mode X16 or X32 configuration clock frequency. | - | - | 100 | MHz | | t <sub>CLKH</sub> | Configuration clock pulse width high. | 0.48*1/<br>f <sub>MAX_S</sub> | - | - | ns | | t <sub>CLKL</sub> | Configuration clock pulse width low. | 0.48*1/<br>f <sub>MAX_S</sub> | - | - | ns | | t <sub>SU</sub> | Setup time. | 6.5 | - | - | ns | | t <sub>H</sub> | Hold time. | 1 | - | - | ns | | t <sub>DMIN</sub> | Minimum time between deassertion of CRESET_N to first valid configuration data. | 1.2 | - | - | μs | The FPGA may go into user mode before t<sub>USER</sub> has elapsed. However, Efinix recommends that you keep the system interface to the FPGA in reset until t<sub>USER</sub> has elapsed. For JTAG programming, the min t<sub>USER</sub> configuration time is required after CDONE goes high and FPGA receives the ENTERUSER instruction from JTAG host (TAP controller in UPDATE\_IR state). See Maximum tUSER for SPI Active and Passive Modes on page 61 For parallel daisy chain x2 and x4, the active configuration clock frequency, fMAX\_M, is required to set to DIV4. Table 94: JTAG Mode | Symbol | Parameter | Min | Тур | Max | Units | |---------------------|---------------------------------|-----|-----|------|-------| | f <sub>TCK</sub> | TCK frequency. | - | - | 25 | MHz | | t <sub>TDISU</sub> | TDI setup time. | 3.5 | - | - | ns | | t <sub>TDIH</sub> | TDI hold time. | 2.5 | - | - | ns | | t <sub>TMSSU</sub> | TMS setup time. | 3 | - | - | ns | | t <sub>TMSH</sub> | TMS hold time. | 2.5 | - | - | ns | | t <sub>TCKTDO</sub> | TCK falling edge to TDO output. | - | - | 10.5 | ns | # Maximum $t_{\text{USER}}$ for SPI Active and Passive Modes The following waveform illustrates the minimum and maximum values for t<sub>USER</sub>. - Point A—User-defined trigger point to start counter on t<sub>USER</sub> - Point B-V<sub>IH</sub> (with Schmitt Trigger) of Trion I/Os The maximum $t_{\mbox{USER}}$ value can be derived based on the following formula: Table 95: t<sub>USER</sub> Maximum | Configuration Setup | t <sub>USER</sub> Maximum | |--------------------------------------------|----------------------------------------------------------------------------------------------------------| | Single Trion FPGA | $t_{USER} = t_{(from A to B)} + t_{USER\_MIN}$ | | Slave FPGA in a dual-Trion FPGA SPI chain | | | Master FPGA in a dual-Trion FPGA SPI chain | t <sub>USER</sub> = (1344 / SPI_WIDTH) * CCK period + t <sub>USER_MIN</sub> + t <sub>(from A to B)</sub> | # **Pinout Description** The following tables describe the pinouts for power, ground, configuration, and interfaces. **Table 96: General Pinouts** | Function | Group | Direction | Description | |----------------------------------------------|----------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC | Power | - | Core power supply. | | VCCA_xx | Power | - | PLL analog power supply. xx indicates the location. | | VCCIOxx | Power | - | I/O pin power supply. xx indicates the bank location. | | VCCIOxx_yy_zz | Power | - | Power for I/O banks that are shorted together. xx, yy, and zz are the bank locations. For example: VCCIO1B_1C shorts banks 1B and 1C VCCIO3C_TR_BR shorts banks 3C, TR, and BR | | GND | Ground | - | Ground. | | CLKn | Alternate | Input | Global clock network input. <i>n</i> is the number. The number of inputs is package dependent. | | CTRLn | Alternate | Input | Global network input used for high fanout and global reset. $n$ is the number. The number of inputs is package dependent. | | PLLIN | Alternate | Input | PLL reference clock resource. There are 7 (BGA324) or 8 (BGA484 and BGA576) PLL reference clock resource assignments. Assign the reference clock resource based on the PLL you are using. | | MREFCLK | Alternate | Input | MIPI PLL reference clock source. | | GPIOx_n | GPIO | I/O | General-purpose I/O for user function. User I/O pins are single-ended. x: Indicates the bank (L or R) | | | | | n: Indicates the GPIO number. | | GPIOx_n_yyy<br>GPIOx_n_yyy_zzz<br>GPIOx_zzzn | GPIO<br>Multi-<br>Function | I/O | Multi-function, general-purpose I/O. These pins are single ended. If these pins are not used for their alternate function, you can use them as user I/O pins. n: Indicates the GPIO number. yyy, yyy_zzz: Indicates the alternate function. zzzn: Indicates LVDS TX or RX and number. | | TXNn, TXPn | LVDS | 1/0 | LVDS transmitter (TX). n: Indicates the number. | | RXNn, RXPn | LVDS | I/O | LVDS receiver (RX). n: Indicates the number. | | CLKNn, CLKPn | LVDS | I/O | Dedicated LVDS receiver clock input. n: Indicates the number. | | RXNn_EXTFBn<br>RXPn_EXTFBn | LVDS | I/O | LVDS PLL external feedback. n: Indicates the number. | | REF_RES | - | - | REF_RES is a reference resistor to generate constant current for LVDS TX. Connect a 12 k $\Omega$ resistor with a tolerance of ±1% to the REF_RES pin with respect to ground. If none of the pins in a bank are used for LVDS, leave this pin floating. | ### **Table 97: Dedicated Configuration Pins** These pins cannot be used as general-purpose I/O after configuration. | Pins | Direction | Description | Use External<br>Weak Pull-Up | |----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | CDONE | Bidirectional | Configuration done status pin. CDONE is an open drain output; connect it to an external pull-up resistor to VCCIO. When CDONE = 1, configuration is complete. If you hold CDONE low, the device will not enter user mode. | ~ | | CRESET_N | Input | Initiates FPGA re-configuration (active low). Pulse CRESET_N low for a duration of $t_{creset\_N}$ before asserting CRESET_N from low to high to initiate FPGA re-configuration. This pin does not perform a system reset. | ~ | | TCK | Input | JTAG test clock input (TCK). The rising edge loads signals applied at the TAP input pins (TMS and TDI). The falling edge clocks out signals through the TAP TDO pin. | <b>~</b> | | TMS | Input | JTAG test mode select input (TMS). The I/O sequence on this input controls the test logic operation . The signal value typically changes on the falling edge of TCK. TMS is typically a weak pullup; when it is not driven by an external source, the test logic perceives a logic 1. | ~ | | TDI | Input | JTAG test data input (TDI). Data applied at this serial input is fed into the instruction register or into a test data register depending on the sequence previously applied at TMS. Typically, the signal applied at TDI changes state following the falling edge of TCK while the registers shift in the value received on the rising edge. Like TMS, TDI is typically a weak pull-up; when it is not driven from an external source, the test logic perceives a logic 1. | ~ | | TDO | Output | JTAG test data output (TDO). This serial output from the test logic is fed from the instruction register or from a test data register depending on the sequence previously applied at TMS. During shifting, data applied at TDI appears at TDO after a number of cycles of TCK determined by the length of the register included in the serial path. The signal driven through TDO changes state following the falling edge of TCK. When data is not being shifted through the device, TDO is set to an inactive drive state (e.g., high-impedance). | ~ | **Note:** All dedicated configuration pins have Schmitt Trigger buffer. See <u>Table 66: Single-Ended I/O and Dedicated Configuration Pins Schmitt Trigger Buffer Characteristic</u> on page 51 for the Schmitt Trigger buffer specifications. Table 98: Dual-Purpose Configuration Pins In user mode (after configuration), you can use these dual-purpose pins as general I/O. | Pins | Direction | Description | Use External<br>Weak Pull-Up | |--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | CBUS[2:0] | Input | Configuration bus width select. Connect to weak pull-up resistors if using default mode (x1). | ~ | | CBSEL[1:0] | Input | Optional multi-image selection input (if external multi-image configuration mode is enabled). | N/A | | CCK | I/O | Passive SPI input configuration clock or active SPI output configuration clock (active low). Includes an internal weak pull-up. | N/A | | CDIn | 1/0 | n is a number from 0 to 31 depending on the SPI configuration. 0: Passive serial data input or active serial output. 1: Passive serial data output or active serial input. n: Parallel I/O. In multi-bit daisy chain connection, the CDIn (31:0) connects to the data bus in parallel. | N/A | | CSI | Input | Chip select. 0: The FPGA is not selected or enabled and will not be configured. 1: Selects the FPGA for configuration (SPI and JTAG configuration). | ~ | | CSO | Output | Chip select output. Selects the next device for cascading configuration. | N/A | | NSTATUS | Output | Status (active low). Indicates a configuration error. When the FPGA drives this pin low, it indicates an ID mismatch, the bitstream CRC check has failed, or remote update has failed. | N/A | | SS_N | Input | SPI slave select (active low). Includes an internal weak pull-up resistor to VCCIO during configuration. During configuration, the logic level samples on this pin determine the configuration mode. This pin is an input when sampled at the start of configuration (SS is low); an output in active SPI flash configuration mode. The FPGA senses the value of SS_N when it comes out of reset (pulse CRESET_N low to high). 0: Passive mode | ~ | | TEST_N | Input | Active mode Active-low test mode enable signal. Set to 1 to disable test mode. During configuration, rely on the external weak pull-up or drive this pin high. | <b>✓</b> | | RESERVED_OUT | Output | Reserved pin during user configuration. This pin drives high during user configuration. BGA49 and BGA81 packages only. | N/A | #### Table 99: MIPI Pinouts (Dedicated) n Indicates the number. L indicates the lane | Function | Group | Direction | Description | |------------------------------------|--------|-----------|---------------------------------------| | VCC25A_MIPI0<br>VCC25A_MIPI1 | Power | - | MIPI 2.5 V analog power supply. | | VCC12A_MIPI0_TX<br>VCC12A_MIPI1_TX | Power | - | MIPI 1.2 V TX analog power supply. | | VCC12A_MIPI0_RX<br>VCC12A_MIPI1_RX | Power | - | MIPI 1.2 V RX analog power supply. | | GNDA_MIPI | Ground | - | Ground for MIPI analog power supply. | | MIPIn_TXDPL<br>MIPIn_TXDNL | MIPI | 1/0 | MIPI differential transmit data lane. | | MIPIn_RXDPL<br>MIPIn_RXDNL | MIPI | 1/0 | MIPI differential receive data lane. | | MREFCLK | Clock | Input | MIPI PLL reference clock source. | ### Table 100: DDR Pinouts (Dedicated) *n* indicates the number. | Function | Direction | Description | |--------------------|-----------|----------------------------------------------------------| | VCCIO_DDR | - | DDR power supply. | | DDR_A[n] | Output | Address signals to the memories. | | DDR_BA[n] | Output | Bank signals to the memories. | | DDR_CAS_N | Output | Active-low column address strobe signal to the memories. | | DDR_CKE | Output | Active-high clock enable signals to the memories. | | DDR_CK<br>DDR_CK_N | Output | Differential clock output pins to the memories. | | DDR_CS_N | Output | Active-low chip select signals to the memories. | | DDR_DQ[n] | I/O | Data bus to/from the memories. | | DDR_DM[n] | Output | Active-high data-mask signals to the memories. | | DDR_DQS_N[n] | I/O | Differential data strobes to/from the memories. | | DDR_DQS[n] | I/O | Differential data strobes to/from the memories. | | DDR_ODT | Output | ODT signal to the memories. | | DDR_RAS_N | Output | Active-low row address strobe signal to the memories. | | DDR_RST_N | Output | Active-low reset signals to the memories. | | DDR_WE_N | Output | Active-low write enable strobe signal to the memories. | | DDR_VREF | I/O | Reference voltage. | | DDR_ZQ | I/O | ZQ calibration pin. | # **Efinity Software Support** The Efinity® software provides a complete tool flow from RTL design to bitstream generation, including synthesis, place-and-route, and timing analysis. The software has a graphical user interface (GUI) that provides a visual way to set up projects, run the tool flow, and view results. The software also has a command-line flow and Tcl command console. The Efinity® software supports simulation flows using the ModelSim, NCSim, or free iVerilog simulators. An integrated hardware Debugger with Logic Analyzer and Virtual I/O debug cores helps you probe signals in your design. The software-generated bitstream file configures the T120 FPGA. The software supports the Verilog HDL and VHDL languages. ### T120 Interface Floorplan (i) **Note:** The numbers in the floorplan figures indicate the GPIO and LVDS number ranges. Some packages may not have all GPIO or LVDS pins in the range bonded out. Refer to the T120 pinout for information on which pins are available in each package. Figure 34: Floorplan Diagram for BGA324 Packages (with DDR and MIPI) Dimensions not to scale PLL\_BR2 (1) Figure 35: Floorplan Diagram for BGA484 Packages (with DDR) Figure 36: Floorplan Diagram for BGA576 Packages (with DDR and MIPI) # Ordering Codes Refer to the Trion Selector Guide for the full listing of T120 ordering codes. # Revision History Table 101: Revision History | Date | Version | Description | |----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2022 | 2.8 | Corrected power supply ramp rate. (DOC-699) | | January 2022 | 2.7 | Added Output Differential Voltage with Reduce VOD Swing option enabled specs. (DOC-648) Added maximum I/O pin input current, I <sub>IN</sub> , and maximum per bank specs. (DOC-652) | | | | Added PLL input clock duty cycle, t <sub>INDT</sub> , specs. (DOC-661) Updated CDONE pin direction as bidirectional. (DOC-672) | | November 2021 | 2.6 | Updated CSI pin description. (DOC-546) Added storage temperature, T <sub>STG</sub> spec. (DOC-560) Updated maximum JTAG mode TCK frequency, f <sub>TCK</sub> . (DOC-574) Update LVDS standard compliance which is TIA/EIA-644. (DOC-592) Updated t <sub>CLKH</sub> and t <sub>CLKL</sub> , and corrected SPI Passive Mode (x1) Timing Sequence waveform. (DOC-590) Updated REF_RES_xx description. (DOC-602, DOC-605) Updated Maximum Toggle Rate table. (DOC-630) Updated minimum Power Supply Ramp Rates. (DOC-631) | | September 2021 | 2.5 | Added Single-Ended I/O and LVDS Pins Configured as Single-Ended I/O Rise and Fall Time specs. (DOC-522) Added note to Active mode configuration clock frequency stating that for parallel daisy chain x2 and x4 configuration, f <sub>MAX_M</sub> , must be set to DIV4. (DOC-528) Added Global Clock Location topic. (DOC-532) Added Maximum t <sub>USER</sub> for SPI Active and Passive Modes topic. (DOC-535) | | August 2021 | 2.4 | Added internal weak pull-up and pull-down resistor specs. (DOC-485) Updated table title for Single-Ended I/O Schmitt Trigger Buffer Characteristic. (DOC-507) Added note in Pinout Description stating all dedicated configuration pins have Schmitt Trigger buffer. (DOC-507) Corrected total number of PLLs in PLL topic. | | May 2021 | 2.3 | Remove T120S content. (DOC-445) Updated CRESET_N pin description. (DOC-450) | | April 2021 | 2.2 | Updated PLL specs; t <sub>ILJIT</sub> (PK - PK) and t <sub>DT</sub> . (DOC-403) Added note about limiting number of LVDS as GPIO output and bidirectional per I/O bank to avoid switching noise. (DOC-411) | | March 2021 | 2.1 | Corrected floorplan diagram for BGA324 packages where there should only be two MIPI channels instead of three. Added LVDS TX reference clock output duty cycle and lane-to-lane skew specs. (DOC-416) | | Date | Version | Description | |----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------| | February 2021 | 2.0 | Added information on T120S with security features. | | | | Corrected LVDS TX Settings in Efinity® Interface Designer Output Load default value. (DOC-375) | | | | Corrected VCC12A_MIPIxx operating conditions for C4L and I4L speed grades. (DOC-378) | | | | Updated Density parameter description and added 256 Mb to choice to LPDDR2 in DDR Interface Designer Settings. (DOC-377) | | | | Added I/O input voltage, V <sub>IN</sub> specification. (DOC-389) | | | | Added LVDS TX data and timing relationship waveform. (DOC-359) | | | | Added LVDS RX I/O electrical specification waveform. (DOC-346) | | December 2020 | 1.3 | Updated the notes for Output Load parameter in LVDS TX Settings in Efinity Interface Designer. (DOC-309) | | | | Added data for C4L and I4L speed grades. (DOC-268) | | | | Added a table to Power Up Sequence topic describing pin connection when PLL, GPIO, MIPI, or DDR is not used. (DOC-325) | | | | Updated NSTATUS pin description. (DOC-335) | | | | Updated PLL reference clock input note by asking reader to refer to PLL Timing and AC Characteristics. (DOC-336) | | | | Added other PLL input clock frequency sources in PLL Timing and AC Characteristics. (DOC-336) | | | | Removed OE and RST from LVDS block as they are not supported in software. (DOC-328) | | | | For the DDR reference clock, the software issues a warning (instead of error) if you do not connect the reference clock to an I/O pad. (DOC-264) | | | | Updated f <sub>MAX_S</sub> for passive configuration modes. (DOC-350) | | September 2020 | 1.2 | Updated pinout links. | | August 2020 | 1.1 | Update MIPI TX and RX Interface Block Diagram to include signal names. | | | | Updated REF_CLK description for clarity. Removed the x8 DQ width for the BGA324 DDR block. x8 is not supported. | | | | Updated t <sub>USER</sub> timing parameter values and added a note about the conditions for the values. | | | | Updated description for GPIO pins state during configuration to exclude LVDS as GPIO. | | | | Added $f_{MAX}$ for single-ended I/O and LVDS configured as single-ended I/O. | | | | Added maximum power supply current transient during power-up. | | | | Correct the VDDIO_DDR to VCCIO_DDR. | | Date | Version | Description | |---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2020 | 1.0 | Removed preliminary note from DC and switching characteristics, LVDS I/O electrical specifications, MIPI electrical specifications and timing, PLL timing and AC characteristics, and configuration timing. These specifications are final. | | | | Added VDDIO_DDR absolute maximum ratings. | | | | Added VDDIO_DDR for DDR3, DDR3L, LPDDR3, and LPDDR2 recommended operating conditions. | | | | Updated timing parameter symbols in boundary scan timing waveform to reflect JTAG mode parameter symbols. | | | | Added supported GPIO features. | | | | Updated the maximum F <sub>VCO</sub> for PLL to 1,600 MHz. | | | | Updated the C divider requirement for the 90 degrees phase shift in the PLL Interface Designer Settings - Manual Configuration Tab. | | | | Updated the DDR DRAM reset signal from RST_N to CFG_RST_N. | | | | Corrected DDR DRAM block diagram by adding DDR_CK signal. | | | | Updated minimum setup time for passive configuration mode to 6.5ns. | | | | Updated I/O bank names from TL_CORNER, BL_CORNER, TR_CORNER, and BR_CORNER to TL, BL, TR, and BR respectively. | | | | Updated LVDS electrical specifications note about RX differential I/O standard support, and duplicated the note in LVDS functional description topic. | | | | Added note to LVDS RX interface block diagram. | | | | Removed all instances of DDR3U. | | | | Added note to recommended power-up sequence about MIPI power guideline. | | | | Updated the term DSP to multiplier. | | | | Updated power up sequence description about holding CRESET_N low. | | | | Updated PLLCLK pin name to PLL_CLKIN. | | | | Added PLL_EXTFB and MIPI_CLKIN as an alternative input in GPIO signals table for complex I/O buffer. | | | | Updated Memory CAS Latency (CL) choices in Advanced Options tab - Memory Mode register settings subtab. | | | | Updated Output Drive Strength choices for LPDDR2 in Advanced Options tab - Memory Mode register settings subtab. | | | | Corrected Enable Target 1 parameter notes in AXI 0 and AXI 1 tabs. | | | | Removed restriction on CLKOUT1 and CLKOUT2 when CLKIN is used to drive the DDR on CLKOUT0 in DDR DRAM PHY signals table. | | February 2020 | 0.5 | Added JTAG timing specifications. | | , | | Added f <sub>MAX</sub> for DSP blocks and RAM blocks. In MIPI RX and TX interface description, updated maximum data pixels for RAW10 data type. | | | | Added MIPI reset timing information. | | | | VCC, VCCA, VCC12A_MIPI_TX, VCC12A_MIPI_RX maximum recommended operating condition changed to 1.25 V. | | | | Added Trion power-up sequence. MIPI power-up moved to this topic. | | | | Added the maximum PLL output clock speed for PLL BR0 CLKOUT0 (DDR PHY input clock). | | | | Corrected the read and write signal directions in the DDR block diagram. Corrected write strobe bus width. | | | | Added number of global clocks and controls that can come from GPIO pins to package resources table. | | Date | Version | Description | |---------------|---------|---------------------------------------------------------------------------------------------------------------------------| | December 2019 | 0.4 | Updated DDR block description. | | | | Updated PLL Interface Designer settings. | | | | Added PLL reference clock resource assignments. | | | | Removed MIPI data type bit settings. Refer to AN 015: Designing with the Trion MIPI Interface for the bit settings. | | | | Removed DIV1 and DIV2 active mode configuration frequencies; they are not supported. | | | | Added note to LVDS electrical specifications about RX differential I/O standard support. | | October 2019 | 0.3 | Added explanation that 2 unassigned pairs of LVDS pins should be located between and GPIO and LVDS pins in the same bank. | | | | Added DDR pinout table. | | | | Added waveforms for configuration timing. | | August 2019 | 0.2 | Updated MIPI interface description. | | | | Revised details for 484 pin package. | | | | Under Ordering Codes, added link to Trion FPGA Selector Guide. | | May 2019 | 0.1 | Initial release. |